r300.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = rdev->gart.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20),
  138. (unsigned long long)table_addr);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  149. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  150. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  152. radeon_gart_table_vram_unpin(rdev);
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. struct radeon_ring *ring = &rdev->ring[fence->ring];
  164. /* Who ever call radeon_fence_emit should call ring_lock and ask
  165. * for enough space (today caller are ib schedule and buffer move) */
  166. /* Write SC register so SC & US assert idle */
  167. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  168. radeon_ring_write(ring, 0);
  169. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  170. radeon_ring_write(ring, 0);
  171. /* Flush 3D cache */
  172. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  173. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  174. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  175. radeon_ring_write(ring, R300_ZC_FLUSH);
  176. /* Wait until IDLE & CLEAN */
  177. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  178. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  179. RADEON_WAIT_2D_IDLECLEAN |
  180. RADEON_WAIT_DMA_GUI_IDLE));
  181. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  183. RADEON_HDP_READ_BUFFER_INVALIDATE);
  184. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  185. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  186. /* Emit fence sequence & fire IRQ */
  187. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  188. radeon_ring_write(ring, fence->seq);
  189. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  190. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  191. }
  192. void r300_ring_start(struct radeon_device *rdev)
  193. {
  194. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  195. unsigned gb_tile_config;
  196. int r;
  197. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  198. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  199. switch(rdev->num_gb_pipes) {
  200. case 2:
  201. gb_tile_config |= R300_PIPE_COUNT_R300;
  202. break;
  203. case 3:
  204. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  205. break;
  206. case 4:
  207. gb_tile_config |= R300_PIPE_COUNT_R420;
  208. break;
  209. case 1:
  210. default:
  211. gb_tile_config |= R300_PIPE_COUNT_RV350;
  212. break;
  213. }
  214. r = radeon_ring_lock(rdev, ring, 64);
  215. if (r) {
  216. return;
  217. }
  218. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  219. radeon_ring_write(ring,
  220. RADEON_ISYNC_ANY2D_IDLE3D |
  221. RADEON_ISYNC_ANY3D_IDLE2D |
  222. RADEON_ISYNC_WAIT_IDLEGUI |
  223. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  224. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  225. radeon_ring_write(ring, gb_tile_config);
  226. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  227. radeon_ring_write(ring,
  228. RADEON_WAIT_2D_IDLECLEAN |
  229. RADEON_WAIT_3D_IDLECLEAN);
  230. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  231. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  232. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  233. radeon_ring_write(ring, 0);
  234. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  235. radeon_ring_write(ring, 0);
  236. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  237. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  238. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  239. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  240. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  241. radeon_ring_write(ring,
  242. RADEON_WAIT_2D_IDLECLEAN |
  243. RADEON_WAIT_3D_IDLECLEAN);
  244. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  245. radeon_ring_write(ring, 0);
  246. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  247. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  248. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  249. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  250. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  251. radeon_ring_write(ring,
  252. ((6 << R300_MS_X0_SHIFT) |
  253. (6 << R300_MS_Y0_SHIFT) |
  254. (6 << R300_MS_X1_SHIFT) |
  255. (6 << R300_MS_Y1_SHIFT) |
  256. (6 << R300_MS_X2_SHIFT) |
  257. (6 << R300_MS_Y2_SHIFT) |
  258. (6 << R300_MSBD0_Y_SHIFT) |
  259. (6 << R300_MSBD0_X_SHIFT)));
  260. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  261. radeon_ring_write(ring,
  262. ((6 << R300_MS_X3_SHIFT) |
  263. (6 << R300_MS_Y3_SHIFT) |
  264. (6 << R300_MS_X4_SHIFT) |
  265. (6 << R300_MS_Y4_SHIFT) |
  266. (6 << R300_MS_X5_SHIFT) |
  267. (6 << R300_MS_Y5_SHIFT) |
  268. (6 << R300_MSBD1_SHIFT)));
  269. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  270. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  271. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  272. radeon_ring_write(ring,
  273. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  274. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  275. radeon_ring_write(ring,
  276. R300_GEOMETRY_ROUND_NEAREST |
  277. R300_COLOR_ROUND_NEAREST);
  278. radeon_ring_unlock_commit(rdev, ring);
  279. }
  280. void r300_errata(struct radeon_device *rdev)
  281. {
  282. rdev->pll_errata = 0;
  283. if (rdev->family == CHIP_R300 &&
  284. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  285. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  286. }
  287. }
  288. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  289. {
  290. unsigned i;
  291. uint32_t tmp;
  292. for (i = 0; i < rdev->usec_timeout; i++) {
  293. /* read MC_STATUS */
  294. tmp = RREG32(RADEON_MC_STATUS);
  295. if (tmp & R300_MC_IDLE) {
  296. return 0;
  297. }
  298. DRM_UDELAY(1);
  299. }
  300. return -1;
  301. }
  302. void r300_gpu_init(struct radeon_device *rdev)
  303. {
  304. uint32_t gb_tile_config, tmp;
  305. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  306. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  307. /* r300,r350 */
  308. rdev->num_gb_pipes = 2;
  309. } else {
  310. /* rv350,rv370,rv380,r300 AD, r350 AH */
  311. rdev->num_gb_pipes = 1;
  312. }
  313. rdev->num_z_pipes = 1;
  314. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  315. switch (rdev->num_gb_pipes) {
  316. case 2:
  317. gb_tile_config |= R300_PIPE_COUNT_R300;
  318. break;
  319. case 3:
  320. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  321. break;
  322. case 4:
  323. gb_tile_config |= R300_PIPE_COUNT_R420;
  324. break;
  325. default:
  326. case 1:
  327. gb_tile_config |= R300_PIPE_COUNT_RV350;
  328. break;
  329. }
  330. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  331. if (r100_gui_wait_for_idle(rdev)) {
  332. printk(KERN_WARNING "Failed to wait GUI idle while "
  333. "programming pipes. Bad things might happen.\n");
  334. }
  335. tmp = RREG32(R300_DST_PIPE_CONFIG);
  336. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  337. WREG32(R300_RB2D_DSTCACHE_MODE,
  338. R300_DC_AUTOFLUSH_ENABLE |
  339. R300_DC_DC_DISABLE_IGNORE_PE);
  340. if (r100_gui_wait_for_idle(rdev)) {
  341. printk(KERN_WARNING "Failed to wait GUI idle while "
  342. "programming pipes. Bad things might happen.\n");
  343. }
  344. if (r300_mc_wait_for_idle(rdev)) {
  345. printk(KERN_WARNING "Failed to wait MC idle while "
  346. "programming pipes. Bad things might happen.\n");
  347. }
  348. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  349. rdev->num_gb_pipes, rdev->num_z_pipes);
  350. }
  351. bool r300_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  352. {
  353. u32 rbbm_status;
  354. int r;
  355. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  356. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  357. r100_gpu_lockup_update(&rdev->config.r300.lockup, ring);
  358. return false;
  359. }
  360. /* force CP activities */
  361. r = radeon_ring_lock(rdev, ring, 2);
  362. if (!r) {
  363. /* PACKET2 NOP */
  364. radeon_ring_write(ring, 0x80000000);
  365. radeon_ring_write(ring, 0x80000000);
  366. radeon_ring_unlock_commit(rdev, ring);
  367. }
  368. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  369. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, ring);
  370. }
  371. int r300_asic_reset(struct radeon_device *rdev)
  372. {
  373. struct r100_mc_save save;
  374. u32 status, tmp;
  375. int ret = 0;
  376. status = RREG32(R_000E40_RBBM_STATUS);
  377. if (!G_000E40_GUI_ACTIVE(status)) {
  378. return 0;
  379. }
  380. r100_mc_stop(rdev, &save);
  381. status = RREG32(R_000E40_RBBM_STATUS);
  382. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  383. /* stop CP */
  384. WREG32(RADEON_CP_CSQ_CNTL, 0);
  385. tmp = RREG32(RADEON_CP_RB_CNTL);
  386. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  387. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  388. WREG32(RADEON_CP_RB_WPTR, 0);
  389. WREG32(RADEON_CP_RB_CNTL, tmp);
  390. /* save PCI state */
  391. pci_save_state(rdev->pdev);
  392. /* disable bus mastering */
  393. r100_bm_disable(rdev);
  394. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  395. S_0000F0_SOFT_RESET_GA(1));
  396. RREG32(R_0000F0_RBBM_SOFT_RESET);
  397. mdelay(500);
  398. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  399. mdelay(1);
  400. status = RREG32(R_000E40_RBBM_STATUS);
  401. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  402. /* resetting the CP seems to be problematic sometimes it end up
  403. * hard locking the computer, but it's necessary for successful
  404. * reset more test & playing is needed on R3XX/R4XX to find a
  405. * reliable (if any solution)
  406. */
  407. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  408. RREG32(R_0000F0_RBBM_SOFT_RESET);
  409. mdelay(500);
  410. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  411. mdelay(1);
  412. status = RREG32(R_000E40_RBBM_STATUS);
  413. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  414. /* restore PCI & busmastering */
  415. pci_restore_state(rdev->pdev);
  416. r100_enable_bm(rdev);
  417. /* Check if GPU is idle */
  418. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  419. dev_err(rdev->dev, "failed to reset GPU\n");
  420. rdev->gpu_lockup = true;
  421. ret = -1;
  422. } else
  423. dev_info(rdev->dev, "GPU reset succeed\n");
  424. r100_mc_resume(rdev, &save);
  425. return ret;
  426. }
  427. /*
  428. * r300,r350,rv350,rv380 VRAM info
  429. */
  430. void r300_mc_init(struct radeon_device *rdev)
  431. {
  432. u64 base;
  433. u32 tmp;
  434. /* DDR for all card after R300 & IGP */
  435. rdev->mc.vram_is_ddr = true;
  436. tmp = RREG32(RADEON_MEM_CNTL);
  437. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  438. switch (tmp) {
  439. case 0: rdev->mc.vram_width = 64; break;
  440. case 1: rdev->mc.vram_width = 128; break;
  441. case 2: rdev->mc.vram_width = 256; break;
  442. default: rdev->mc.vram_width = 128; break;
  443. }
  444. r100_vram_init_sizes(rdev);
  445. base = rdev->mc.aper_base;
  446. if (rdev->flags & RADEON_IS_IGP)
  447. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  448. radeon_vram_location(rdev, &rdev->mc, base);
  449. rdev->mc.gtt_base_align = 0;
  450. if (!(rdev->flags & RADEON_IS_AGP))
  451. radeon_gtt_location(rdev, &rdev->mc);
  452. radeon_update_bandwidth_info(rdev);
  453. }
  454. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  455. {
  456. uint32_t link_width_cntl, mask;
  457. if (rdev->flags & RADEON_IS_IGP)
  458. return;
  459. if (!(rdev->flags & RADEON_IS_PCIE))
  460. return;
  461. /* FIXME wait for idle */
  462. switch (lanes) {
  463. case 0:
  464. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  465. break;
  466. case 1:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  468. break;
  469. case 2:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  471. break;
  472. case 4:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  474. break;
  475. case 8:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  477. break;
  478. case 12:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  480. break;
  481. case 16:
  482. default:
  483. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  484. break;
  485. }
  486. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  487. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  488. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  489. return;
  490. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  491. RADEON_PCIE_LC_RECONFIG_NOW |
  492. RADEON_PCIE_LC_RECONFIG_LATER |
  493. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  494. link_width_cntl |= mask;
  495. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  496. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  497. RADEON_PCIE_LC_RECONFIG_NOW));
  498. /* wait for lane set to complete */
  499. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  500. while (link_width_cntl == 0xffffffff)
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. }
  503. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  504. {
  505. u32 link_width_cntl;
  506. if (rdev->flags & RADEON_IS_IGP)
  507. return 0;
  508. if (!(rdev->flags & RADEON_IS_PCIE))
  509. return 0;
  510. /* FIXME wait for idle */
  511. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  512. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  513. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  514. return 0;
  515. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  516. return 1;
  517. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  518. return 2;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  520. return 4;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  522. return 8;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  524. default:
  525. return 16;
  526. }
  527. }
  528. #if defined(CONFIG_DEBUG_FS)
  529. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  530. {
  531. struct drm_info_node *node = (struct drm_info_node *) m->private;
  532. struct drm_device *dev = node->minor->dev;
  533. struct radeon_device *rdev = dev->dev_private;
  534. uint32_t tmp;
  535. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  536. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  538. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  540. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  542. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  544. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  546. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  548. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  549. return 0;
  550. }
  551. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  552. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  553. };
  554. #endif
  555. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  556. {
  557. #if defined(CONFIG_DEBUG_FS)
  558. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  559. #else
  560. return 0;
  561. #endif
  562. }
  563. static int r300_packet0_check(struct radeon_cs_parser *p,
  564. struct radeon_cs_packet *pkt,
  565. unsigned idx, unsigned reg)
  566. {
  567. struct radeon_cs_reloc *reloc;
  568. struct r100_cs_track *track;
  569. volatile uint32_t *ib;
  570. uint32_t tmp, tile_flags = 0;
  571. unsigned i;
  572. int r;
  573. u32 idx_value;
  574. ib = p->ib->ptr;
  575. track = (struct r100_cs_track *)p->track;
  576. idx_value = radeon_get_ib_value(p, idx);
  577. switch(reg) {
  578. case AVIVO_D1MODE_VLINE_START_END:
  579. case RADEON_CRTC_GUI_TRIG_VLINE:
  580. r = r100_cs_packet_parse_vline(p);
  581. if (r) {
  582. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  583. idx, reg);
  584. r100_cs_dump_packet(p, pkt);
  585. return r;
  586. }
  587. break;
  588. case RADEON_DST_PITCH_OFFSET:
  589. case RADEON_SRC_PITCH_OFFSET:
  590. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  591. if (r)
  592. return r;
  593. break;
  594. case R300_RB3D_COLOROFFSET0:
  595. case R300_RB3D_COLOROFFSET1:
  596. case R300_RB3D_COLOROFFSET2:
  597. case R300_RB3D_COLOROFFSET3:
  598. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  599. r = r100_cs_packet_next_reloc(p, &reloc);
  600. if (r) {
  601. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  602. idx, reg);
  603. r100_cs_dump_packet(p, pkt);
  604. return r;
  605. }
  606. track->cb[i].robj = reloc->robj;
  607. track->cb[i].offset = idx_value;
  608. track->cb_dirty = true;
  609. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  610. break;
  611. case R300_ZB_DEPTHOFFSET:
  612. r = r100_cs_packet_next_reloc(p, &reloc);
  613. if (r) {
  614. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  615. idx, reg);
  616. r100_cs_dump_packet(p, pkt);
  617. return r;
  618. }
  619. track->zb.robj = reloc->robj;
  620. track->zb.offset = idx_value;
  621. track->zb_dirty = true;
  622. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  623. break;
  624. case R300_TX_OFFSET_0:
  625. case R300_TX_OFFSET_0+4:
  626. case R300_TX_OFFSET_0+8:
  627. case R300_TX_OFFSET_0+12:
  628. case R300_TX_OFFSET_0+16:
  629. case R300_TX_OFFSET_0+20:
  630. case R300_TX_OFFSET_0+24:
  631. case R300_TX_OFFSET_0+28:
  632. case R300_TX_OFFSET_0+32:
  633. case R300_TX_OFFSET_0+36:
  634. case R300_TX_OFFSET_0+40:
  635. case R300_TX_OFFSET_0+44:
  636. case R300_TX_OFFSET_0+48:
  637. case R300_TX_OFFSET_0+52:
  638. case R300_TX_OFFSET_0+56:
  639. case R300_TX_OFFSET_0+60:
  640. i = (reg - R300_TX_OFFSET_0) >> 2;
  641. r = r100_cs_packet_next_reloc(p, &reloc);
  642. if (r) {
  643. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  644. idx, reg);
  645. r100_cs_dump_packet(p, pkt);
  646. return r;
  647. }
  648. if (p->keep_tiling_flags) {
  649. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  650. ((idx_value & ~31) + (u32)reloc->lobj.gpu_offset);
  651. } else {
  652. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  653. tile_flags |= R300_TXO_MACRO_TILE;
  654. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  655. tile_flags |= R300_TXO_MICRO_TILE;
  656. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  657. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  658. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  659. tmp |= tile_flags;
  660. ib[idx] = tmp;
  661. }
  662. track->textures[i].robj = reloc->robj;
  663. track->tex_dirty = true;
  664. break;
  665. /* Tracked registers */
  666. case 0x2084:
  667. /* VAP_VF_CNTL */
  668. track->vap_vf_cntl = idx_value;
  669. break;
  670. case 0x20B4:
  671. /* VAP_VTX_SIZE */
  672. track->vtx_size = idx_value & 0x7F;
  673. break;
  674. case 0x2134:
  675. /* VAP_VF_MAX_VTX_INDX */
  676. track->max_indx = idx_value & 0x00FFFFFFUL;
  677. break;
  678. case 0x2088:
  679. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  680. if (p->rdev->family < CHIP_RV515)
  681. goto fail;
  682. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  683. break;
  684. case 0x43E4:
  685. /* SC_SCISSOR1 */
  686. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  687. if (p->rdev->family < CHIP_RV515) {
  688. track->maxy -= 1440;
  689. }
  690. track->cb_dirty = true;
  691. track->zb_dirty = true;
  692. break;
  693. case 0x4E00:
  694. /* RB3D_CCTL */
  695. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  696. p->rdev->cmask_filp != p->filp) {
  697. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  698. return -EINVAL;
  699. }
  700. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  701. track->cb_dirty = true;
  702. break;
  703. case 0x4E38:
  704. case 0x4E3C:
  705. case 0x4E40:
  706. case 0x4E44:
  707. /* RB3D_COLORPITCH0 */
  708. /* RB3D_COLORPITCH1 */
  709. /* RB3D_COLORPITCH2 */
  710. /* RB3D_COLORPITCH3 */
  711. if (!p->keep_tiling_flags) {
  712. r = r100_cs_packet_next_reloc(p, &reloc);
  713. if (r) {
  714. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  715. idx, reg);
  716. r100_cs_dump_packet(p, pkt);
  717. return r;
  718. }
  719. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  720. tile_flags |= R300_COLOR_TILE_ENABLE;
  721. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  722. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  723. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  724. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  725. tmp = idx_value & ~(0x7 << 16);
  726. tmp |= tile_flags;
  727. ib[idx] = tmp;
  728. }
  729. i = (reg - 0x4E38) >> 2;
  730. track->cb[i].pitch = idx_value & 0x3FFE;
  731. switch (((idx_value >> 21) & 0xF)) {
  732. case 9:
  733. case 11:
  734. case 12:
  735. track->cb[i].cpp = 1;
  736. break;
  737. case 3:
  738. case 4:
  739. case 13:
  740. case 15:
  741. track->cb[i].cpp = 2;
  742. break;
  743. case 5:
  744. if (p->rdev->family < CHIP_RV515) {
  745. DRM_ERROR("Invalid color buffer format (%d)!\n",
  746. ((idx_value >> 21) & 0xF));
  747. return -EINVAL;
  748. }
  749. /* Pass through. */
  750. case 6:
  751. track->cb[i].cpp = 4;
  752. break;
  753. case 10:
  754. track->cb[i].cpp = 8;
  755. break;
  756. case 7:
  757. track->cb[i].cpp = 16;
  758. break;
  759. default:
  760. DRM_ERROR("Invalid color buffer format (%d) !\n",
  761. ((idx_value >> 21) & 0xF));
  762. return -EINVAL;
  763. }
  764. track->cb_dirty = true;
  765. break;
  766. case 0x4F00:
  767. /* ZB_CNTL */
  768. if (idx_value & 2) {
  769. track->z_enabled = true;
  770. } else {
  771. track->z_enabled = false;
  772. }
  773. track->zb_dirty = true;
  774. break;
  775. case 0x4F10:
  776. /* ZB_FORMAT */
  777. switch ((idx_value & 0xF)) {
  778. case 0:
  779. case 1:
  780. track->zb.cpp = 2;
  781. break;
  782. case 2:
  783. track->zb.cpp = 4;
  784. break;
  785. default:
  786. DRM_ERROR("Invalid z buffer format (%d) !\n",
  787. (idx_value & 0xF));
  788. return -EINVAL;
  789. }
  790. track->zb_dirty = true;
  791. break;
  792. case 0x4F24:
  793. /* ZB_DEPTHPITCH */
  794. if (!p->keep_tiling_flags) {
  795. r = r100_cs_packet_next_reloc(p, &reloc);
  796. if (r) {
  797. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  798. idx, reg);
  799. r100_cs_dump_packet(p, pkt);
  800. return r;
  801. }
  802. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  803. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  804. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  805. tile_flags |= R300_DEPTHMICROTILE_TILED;
  806. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  807. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  808. tmp = idx_value & ~(0x7 << 16);
  809. tmp |= tile_flags;
  810. ib[idx] = tmp;
  811. }
  812. track->zb.pitch = idx_value & 0x3FFC;
  813. track->zb_dirty = true;
  814. break;
  815. case 0x4104:
  816. /* TX_ENABLE */
  817. for (i = 0; i < 16; i++) {
  818. bool enabled;
  819. enabled = !!(idx_value & (1 << i));
  820. track->textures[i].enabled = enabled;
  821. }
  822. track->tex_dirty = true;
  823. break;
  824. case 0x44C0:
  825. case 0x44C4:
  826. case 0x44C8:
  827. case 0x44CC:
  828. case 0x44D0:
  829. case 0x44D4:
  830. case 0x44D8:
  831. case 0x44DC:
  832. case 0x44E0:
  833. case 0x44E4:
  834. case 0x44E8:
  835. case 0x44EC:
  836. case 0x44F0:
  837. case 0x44F4:
  838. case 0x44F8:
  839. case 0x44FC:
  840. /* TX_FORMAT1_[0-15] */
  841. i = (reg - 0x44C0) >> 2;
  842. tmp = (idx_value >> 25) & 0x3;
  843. track->textures[i].tex_coord_type = tmp;
  844. switch ((idx_value & 0x1F)) {
  845. case R300_TX_FORMAT_X8:
  846. case R300_TX_FORMAT_Y4X4:
  847. case R300_TX_FORMAT_Z3Y3X2:
  848. track->textures[i].cpp = 1;
  849. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  850. break;
  851. case R300_TX_FORMAT_X16:
  852. case R300_TX_FORMAT_FL_I16:
  853. case R300_TX_FORMAT_Y8X8:
  854. case R300_TX_FORMAT_Z5Y6X5:
  855. case R300_TX_FORMAT_Z6Y5X5:
  856. case R300_TX_FORMAT_W4Z4Y4X4:
  857. case R300_TX_FORMAT_W1Z5Y5X5:
  858. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  859. case R300_TX_FORMAT_B8G8_B8G8:
  860. case R300_TX_FORMAT_G8R8_G8B8:
  861. track->textures[i].cpp = 2;
  862. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  863. break;
  864. case R300_TX_FORMAT_Y16X16:
  865. case R300_TX_FORMAT_FL_I16A16:
  866. case R300_TX_FORMAT_Z11Y11X10:
  867. case R300_TX_FORMAT_Z10Y11X11:
  868. case R300_TX_FORMAT_W8Z8Y8X8:
  869. case R300_TX_FORMAT_W2Z10Y10X10:
  870. case 0x17:
  871. case R300_TX_FORMAT_FL_I32:
  872. case 0x1e:
  873. track->textures[i].cpp = 4;
  874. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  875. break;
  876. case R300_TX_FORMAT_W16Z16Y16X16:
  877. case R300_TX_FORMAT_FL_R16G16B16A16:
  878. case R300_TX_FORMAT_FL_I32A32:
  879. track->textures[i].cpp = 8;
  880. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  881. break;
  882. case R300_TX_FORMAT_FL_R32G32B32A32:
  883. track->textures[i].cpp = 16;
  884. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  885. break;
  886. case R300_TX_FORMAT_DXT1:
  887. track->textures[i].cpp = 1;
  888. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  889. break;
  890. case R300_TX_FORMAT_ATI2N:
  891. if (p->rdev->family < CHIP_R420) {
  892. DRM_ERROR("Invalid texture format %u\n",
  893. (idx_value & 0x1F));
  894. return -EINVAL;
  895. }
  896. /* The same rules apply as for DXT3/5. */
  897. /* Pass through. */
  898. case R300_TX_FORMAT_DXT3:
  899. case R300_TX_FORMAT_DXT5:
  900. track->textures[i].cpp = 1;
  901. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  902. break;
  903. default:
  904. DRM_ERROR("Invalid texture format %u\n",
  905. (idx_value & 0x1F));
  906. return -EINVAL;
  907. }
  908. track->tex_dirty = true;
  909. break;
  910. case 0x4400:
  911. case 0x4404:
  912. case 0x4408:
  913. case 0x440C:
  914. case 0x4410:
  915. case 0x4414:
  916. case 0x4418:
  917. case 0x441C:
  918. case 0x4420:
  919. case 0x4424:
  920. case 0x4428:
  921. case 0x442C:
  922. case 0x4430:
  923. case 0x4434:
  924. case 0x4438:
  925. case 0x443C:
  926. /* TX_FILTER0_[0-15] */
  927. i = (reg - 0x4400) >> 2;
  928. tmp = idx_value & 0x7;
  929. if (tmp == 2 || tmp == 4 || tmp == 6) {
  930. track->textures[i].roundup_w = false;
  931. }
  932. tmp = (idx_value >> 3) & 0x7;
  933. if (tmp == 2 || tmp == 4 || tmp == 6) {
  934. track->textures[i].roundup_h = false;
  935. }
  936. track->tex_dirty = true;
  937. break;
  938. case 0x4500:
  939. case 0x4504:
  940. case 0x4508:
  941. case 0x450C:
  942. case 0x4510:
  943. case 0x4514:
  944. case 0x4518:
  945. case 0x451C:
  946. case 0x4520:
  947. case 0x4524:
  948. case 0x4528:
  949. case 0x452C:
  950. case 0x4530:
  951. case 0x4534:
  952. case 0x4538:
  953. case 0x453C:
  954. /* TX_FORMAT2_[0-15] */
  955. i = (reg - 0x4500) >> 2;
  956. tmp = idx_value & 0x3FFF;
  957. track->textures[i].pitch = tmp + 1;
  958. if (p->rdev->family >= CHIP_RV515) {
  959. tmp = ((idx_value >> 15) & 1) << 11;
  960. track->textures[i].width_11 = tmp;
  961. tmp = ((idx_value >> 16) & 1) << 11;
  962. track->textures[i].height_11 = tmp;
  963. /* ATI1N */
  964. if (idx_value & (1 << 14)) {
  965. /* The same rules apply as for DXT1. */
  966. track->textures[i].compress_format =
  967. R100_TRACK_COMP_DXT1;
  968. }
  969. } else if (idx_value & (1 << 14)) {
  970. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  971. return -EINVAL;
  972. }
  973. track->tex_dirty = true;
  974. break;
  975. case 0x4480:
  976. case 0x4484:
  977. case 0x4488:
  978. case 0x448C:
  979. case 0x4490:
  980. case 0x4494:
  981. case 0x4498:
  982. case 0x449C:
  983. case 0x44A0:
  984. case 0x44A4:
  985. case 0x44A8:
  986. case 0x44AC:
  987. case 0x44B0:
  988. case 0x44B4:
  989. case 0x44B8:
  990. case 0x44BC:
  991. /* TX_FORMAT0_[0-15] */
  992. i = (reg - 0x4480) >> 2;
  993. tmp = idx_value & 0x7FF;
  994. track->textures[i].width = tmp + 1;
  995. tmp = (idx_value >> 11) & 0x7FF;
  996. track->textures[i].height = tmp + 1;
  997. tmp = (idx_value >> 26) & 0xF;
  998. track->textures[i].num_levels = tmp;
  999. tmp = idx_value & (1 << 31);
  1000. track->textures[i].use_pitch = !!tmp;
  1001. tmp = (idx_value >> 22) & 0xF;
  1002. track->textures[i].txdepth = tmp;
  1003. track->tex_dirty = true;
  1004. break;
  1005. case R300_ZB_ZPASS_ADDR:
  1006. r = r100_cs_packet_next_reloc(p, &reloc);
  1007. if (r) {
  1008. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1009. idx, reg);
  1010. r100_cs_dump_packet(p, pkt);
  1011. return r;
  1012. }
  1013. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1014. break;
  1015. case 0x4e0c:
  1016. /* RB3D_COLOR_CHANNEL_MASK */
  1017. track->color_channel_mask = idx_value;
  1018. track->cb_dirty = true;
  1019. break;
  1020. case 0x43a4:
  1021. /* SC_HYPERZ_EN */
  1022. /* r300c emits this register - we need to disable hyperz for it
  1023. * without complaining */
  1024. if (p->rdev->hyperz_filp != p->filp) {
  1025. if (idx_value & 0x1)
  1026. ib[idx] = idx_value & ~1;
  1027. }
  1028. break;
  1029. case 0x4f1c:
  1030. /* ZB_BW_CNTL */
  1031. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1032. track->cb_dirty = true;
  1033. track->zb_dirty = true;
  1034. if (p->rdev->hyperz_filp != p->filp) {
  1035. if (idx_value & (R300_HIZ_ENABLE |
  1036. R300_RD_COMP_ENABLE |
  1037. R300_WR_COMP_ENABLE |
  1038. R300_FAST_FILL_ENABLE))
  1039. goto fail;
  1040. }
  1041. break;
  1042. case 0x4e04:
  1043. /* RB3D_BLENDCNTL */
  1044. track->blend_read_enable = !!(idx_value & (1 << 2));
  1045. track->cb_dirty = true;
  1046. break;
  1047. case R300_RB3D_AARESOLVE_OFFSET:
  1048. r = r100_cs_packet_next_reloc(p, &reloc);
  1049. if (r) {
  1050. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1051. idx, reg);
  1052. r100_cs_dump_packet(p, pkt);
  1053. return r;
  1054. }
  1055. track->aa.robj = reloc->robj;
  1056. track->aa.offset = idx_value;
  1057. track->aa_dirty = true;
  1058. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1059. break;
  1060. case R300_RB3D_AARESOLVE_PITCH:
  1061. track->aa.pitch = idx_value & 0x3FFE;
  1062. track->aa_dirty = true;
  1063. break;
  1064. case R300_RB3D_AARESOLVE_CTL:
  1065. track->aaresolve = idx_value & 0x1;
  1066. track->aa_dirty = true;
  1067. break;
  1068. case 0x4f30: /* ZB_MASK_OFFSET */
  1069. case 0x4f34: /* ZB_ZMASK_PITCH */
  1070. case 0x4f44: /* ZB_HIZ_OFFSET */
  1071. case 0x4f54: /* ZB_HIZ_PITCH */
  1072. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1073. goto fail;
  1074. break;
  1075. case 0x4028:
  1076. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1077. goto fail;
  1078. /* GB_Z_PEQ_CONFIG */
  1079. if (p->rdev->family >= CHIP_RV350)
  1080. break;
  1081. goto fail;
  1082. break;
  1083. case 0x4be8:
  1084. /* valid register only on RV530 */
  1085. if (p->rdev->family == CHIP_RV530)
  1086. break;
  1087. /* fallthrough do not move */
  1088. default:
  1089. goto fail;
  1090. }
  1091. return 0;
  1092. fail:
  1093. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1094. reg, idx, idx_value);
  1095. return -EINVAL;
  1096. }
  1097. static int r300_packet3_check(struct radeon_cs_parser *p,
  1098. struct radeon_cs_packet *pkt)
  1099. {
  1100. struct radeon_cs_reloc *reloc;
  1101. struct r100_cs_track *track;
  1102. volatile uint32_t *ib;
  1103. unsigned idx;
  1104. int r;
  1105. ib = p->ib->ptr;
  1106. idx = pkt->idx + 1;
  1107. track = (struct r100_cs_track *)p->track;
  1108. switch(pkt->opcode) {
  1109. case PACKET3_3D_LOAD_VBPNTR:
  1110. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1111. if (r)
  1112. return r;
  1113. break;
  1114. case PACKET3_INDX_BUFFER:
  1115. r = r100_cs_packet_next_reloc(p, &reloc);
  1116. if (r) {
  1117. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1118. r100_cs_dump_packet(p, pkt);
  1119. return r;
  1120. }
  1121. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1122. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1123. if (r) {
  1124. return r;
  1125. }
  1126. break;
  1127. /* Draw packet */
  1128. case PACKET3_3D_DRAW_IMMD:
  1129. /* Number of dwords is vtx_size * (num_vertices - 1)
  1130. * PRIM_WALK must be equal to 3 vertex data in embedded
  1131. * in cmd stream */
  1132. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1133. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1134. return -EINVAL;
  1135. }
  1136. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1137. track->immd_dwords = pkt->count - 1;
  1138. r = r100_cs_track_check(p->rdev, track);
  1139. if (r) {
  1140. return r;
  1141. }
  1142. break;
  1143. case PACKET3_3D_DRAW_IMMD_2:
  1144. /* Number of dwords is vtx_size * (num_vertices - 1)
  1145. * PRIM_WALK must be equal to 3 vertex data in embedded
  1146. * in cmd stream */
  1147. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1148. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1149. return -EINVAL;
  1150. }
  1151. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1152. track->immd_dwords = pkt->count;
  1153. r = r100_cs_track_check(p->rdev, track);
  1154. if (r) {
  1155. return r;
  1156. }
  1157. break;
  1158. case PACKET3_3D_DRAW_VBUF:
  1159. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1160. r = r100_cs_track_check(p->rdev, track);
  1161. if (r) {
  1162. return r;
  1163. }
  1164. break;
  1165. case PACKET3_3D_DRAW_VBUF_2:
  1166. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1167. r = r100_cs_track_check(p->rdev, track);
  1168. if (r) {
  1169. return r;
  1170. }
  1171. break;
  1172. case PACKET3_3D_DRAW_INDX:
  1173. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1174. r = r100_cs_track_check(p->rdev, track);
  1175. if (r) {
  1176. return r;
  1177. }
  1178. break;
  1179. case PACKET3_3D_DRAW_INDX_2:
  1180. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1181. r = r100_cs_track_check(p->rdev, track);
  1182. if (r) {
  1183. return r;
  1184. }
  1185. break;
  1186. case PACKET3_3D_CLEAR_HIZ:
  1187. case PACKET3_3D_CLEAR_ZMASK:
  1188. if (p->rdev->hyperz_filp != p->filp)
  1189. return -EINVAL;
  1190. break;
  1191. case PACKET3_3D_CLEAR_CMASK:
  1192. if (p->rdev->cmask_filp != p->filp)
  1193. return -EINVAL;
  1194. break;
  1195. case PACKET3_NOP:
  1196. break;
  1197. default:
  1198. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1199. return -EINVAL;
  1200. }
  1201. return 0;
  1202. }
  1203. int r300_cs_parse(struct radeon_cs_parser *p)
  1204. {
  1205. struct radeon_cs_packet pkt;
  1206. struct r100_cs_track *track;
  1207. int r;
  1208. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1209. if (track == NULL)
  1210. return -ENOMEM;
  1211. r100_cs_track_clear(p->rdev, track);
  1212. p->track = track;
  1213. do {
  1214. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1215. if (r) {
  1216. return r;
  1217. }
  1218. p->idx += pkt.count + 2;
  1219. switch (pkt.type) {
  1220. case PACKET_TYPE0:
  1221. r = r100_cs_parse_packet0(p, &pkt,
  1222. p->rdev->config.r300.reg_safe_bm,
  1223. p->rdev->config.r300.reg_safe_bm_size,
  1224. &r300_packet0_check);
  1225. break;
  1226. case PACKET_TYPE2:
  1227. break;
  1228. case PACKET_TYPE3:
  1229. r = r300_packet3_check(p, &pkt);
  1230. break;
  1231. default:
  1232. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1233. return -EINVAL;
  1234. }
  1235. if (r) {
  1236. return r;
  1237. }
  1238. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1239. return 0;
  1240. }
  1241. void r300_set_reg_safe(struct radeon_device *rdev)
  1242. {
  1243. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1244. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1245. }
  1246. void r300_mc_program(struct radeon_device *rdev)
  1247. {
  1248. struct r100_mc_save save;
  1249. int r;
  1250. r = r100_debugfs_mc_info_init(rdev);
  1251. if (r) {
  1252. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1253. }
  1254. /* Stops all mc clients */
  1255. r100_mc_stop(rdev, &save);
  1256. if (rdev->flags & RADEON_IS_AGP) {
  1257. WREG32(R_00014C_MC_AGP_LOCATION,
  1258. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1259. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1260. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1261. WREG32(R_00015C_AGP_BASE_2,
  1262. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1263. } else {
  1264. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1265. WREG32(R_000170_AGP_BASE, 0);
  1266. WREG32(R_00015C_AGP_BASE_2, 0);
  1267. }
  1268. /* Wait for mc idle */
  1269. if (r300_mc_wait_for_idle(rdev))
  1270. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1271. /* Program MC, should be a 32bits limited address space */
  1272. WREG32(R_000148_MC_FB_LOCATION,
  1273. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1274. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1275. r100_mc_resume(rdev, &save);
  1276. }
  1277. void r300_clock_startup(struct radeon_device *rdev)
  1278. {
  1279. u32 tmp;
  1280. if (radeon_dynclks != -1 && radeon_dynclks)
  1281. radeon_legacy_set_clock_gating(rdev, 1);
  1282. /* We need to force on some of the block */
  1283. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1284. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1285. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1286. tmp |= S_00000D_FORCE_VAP(1);
  1287. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1288. }
  1289. static int r300_startup(struct radeon_device *rdev)
  1290. {
  1291. int r;
  1292. /* set common regs */
  1293. r100_set_common_regs(rdev);
  1294. /* program mc */
  1295. r300_mc_program(rdev);
  1296. /* Resume clock */
  1297. r300_clock_startup(rdev);
  1298. /* Initialize GPU configuration (# pipes, ...) */
  1299. r300_gpu_init(rdev);
  1300. /* Initialize GART (initialize after TTM so we can allocate
  1301. * memory through TTM but finalize after TTM) */
  1302. if (rdev->flags & RADEON_IS_PCIE) {
  1303. r = rv370_pcie_gart_enable(rdev);
  1304. if (r)
  1305. return r;
  1306. }
  1307. if (rdev->family == CHIP_R300 ||
  1308. rdev->family == CHIP_R350 ||
  1309. rdev->family == CHIP_RV350)
  1310. r100_enable_bm(rdev);
  1311. if (rdev->flags & RADEON_IS_PCI) {
  1312. r = r100_pci_gart_enable(rdev);
  1313. if (r)
  1314. return r;
  1315. }
  1316. /* allocate wb buffer */
  1317. r = radeon_wb_init(rdev);
  1318. if (r)
  1319. return r;
  1320. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1321. if (r) {
  1322. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1323. return r;
  1324. }
  1325. /* Enable IRQ */
  1326. r100_irq_set(rdev);
  1327. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1328. /* 1M ring buffer */
  1329. r = r100_cp_init(rdev, 1024 * 1024);
  1330. if (r) {
  1331. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1332. return r;
  1333. }
  1334. r = radeon_ib_pool_start(rdev);
  1335. if (r)
  1336. return r;
  1337. r = r100_ib_test(rdev);
  1338. if (r) {
  1339. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  1340. rdev->accel_working = false;
  1341. return r;
  1342. }
  1343. return 0;
  1344. }
  1345. int r300_resume(struct radeon_device *rdev)
  1346. {
  1347. /* Make sur GART are not working */
  1348. if (rdev->flags & RADEON_IS_PCIE)
  1349. rv370_pcie_gart_disable(rdev);
  1350. if (rdev->flags & RADEON_IS_PCI)
  1351. r100_pci_gart_disable(rdev);
  1352. /* Resume clock before doing reset */
  1353. r300_clock_startup(rdev);
  1354. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1355. if (radeon_asic_reset(rdev)) {
  1356. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1357. RREG32(R_000E40_RBBM_STATUS),
  1358. RREG32(R_0007C0_CP_STAT));
  1359. }
  1360. /* post */
  1361. radeon_combios_asic_init(rdev->ddev);
  1362. /* Resume clock after posting */
  1363. r300_clock_startup(rdev);
  1364. /* Initialize surface registers */
  1365. radeon_surface_init(rdev);
  1366. rdev->accel_working = true;
  1367. return r300_startup(rdev);
  1368. }
  1369. int r300_suspend(struct radeon_device *rdev)
  1370. {
  1371. radeon_ib_pool_suspend(rdev);
  1372. r100_cp_disable(rdev);
  1373. radeon_wb_disable(rdev);
  1374. r100_irq_disable(rdev);
  1375. if (rdev->flags & RADEON_IS_PCIE)
  1376. rv370_pcie_gart_disable(rdev);
  1377. if (rdev->flags & RADEON_IS_PCI)
  1378. r100_pci_gart_disable(rdev);
  1379. return 0;
  1380. }
  1381. void r300_fini(struct radeon_device *rdev)
  1382. {
  1383. r100_cp_fini(rdev);
  1384. radeon_wb_fini(rdev);
  1385. r100_ib_fini(rdev);
  1386. radeon_gem_fini(rdev);
  1387. if (rdev->flags & RADEON_IS_PCIE)
  1388. rv370_pcie_gart_fini(rdev);
  1389. if (rdev->flags & RADEON_IS_PCI)
  1390. r100_pci_gart_fini(rdev);
  1391. radeon_agp_fini(rdev);
  1392. radeon_irq_kms_fini(rdev);
  1393. radeon_fence_driver_fini(rdev);
  1394. radeon_bo_fini(rdev);
  1395. radeon_atombios_fini(rdev);
  1396. kfree(rdev->bios);
  1397. rdev->bios = NULL;
  1398. }
  1399. int r300_init(struct radeon_device *rdev)
  1400. {
  1401. int r;
  1402. /* Disable VGA */
  1403. r100_vga_render_disable(rdev);
  1404. /* Initialize scratch registers */
  1405. radeon_scratch_init(rdev);
  1406. /* Initialize surface registers */
  1407. radeon_surface_init(rdev);
  1408. /* TODO: disable VGA need to use VGA request */
  1409. /* restore some register to sane defaults */
  1410. r100_restore_sanity(rdev);
  1411. /* BIOS*/
  1412. if (!radeon_get_bios(rdev)) {
  1413. if (ASIC_IS_AVIVO(rdev))
  1414. return -EINVAL;
  1415. }
  1416. if (rdev->is_atom_bios) {
  1417. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1418. return -EINVAL;
  1419. } else {
  1420. r = radeon_combios_init(rdev);
  1421. if (r)
  1422. return r;
  1423. }
  1424. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1425. if (radeon_asic_reset(rdev)) {
  1426. dev_warn(rdev->dev,
  1427. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1428. RREG32(R_000E40_RBBM_STATUS),
  1429. RREG32(R_0007C0_CP_STAT));
  1430. }
  1431. /* check if cards are posted or not */
  1432. if (radeon_boot_test_post_card(rdev) == false)
  1433. return -EINVAL;
  1434. /* Set asic errata */
  1435. r300_errata(rdev);
  1436. /* Initialize clocks */
  1437. radeon_get_clock_info(rdev->ddev);
  1438. /* initialize AGP */
  1439. if (rdev->flags & RADEON_IS_AGP) {
  1440. r = radeon_agp_init(rdev);
  1441. if (r) {
  1442. radeon_agp_disable(rdev);
  1443. }
  1444. }
  1445. /* initialize memory controller */
  1446. r300_mc_init(rdev);
  1447. /* Fence driver */
  1448. r = radeon_fence_driver_init(rdev);
  1449. if (r)
  1450. return r;
  1451. r = radeon_irq_kms_init(rdev);
  1452. if (r)
  1453. return r;
  1454. /* Memory manager */
  1455. r = radeon_bo_init(rdev);
  1456. if (r)
  1457. return r;
  1458. if (rdev->flags & RADEON_IS_PCIE) {
  1459. r = rv370_pcie_gart_init(rdev);
  1460. if (r)
  1461. return r;
  1462. }
  1463. if (rdev->flags & RADEON_IS_PCI) {
  1464. r = r100_pci_gart_init(rdev);
  1465. if (r)
  1466. return r;
  1467. }
  1468. r300_set_reg_safe(rdev);
  1469. r = radeon_ib_pool_init(rdev);
  1470. rdev->accel_working = true;
  1471. if (r) {
  1472. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1473. rdev->accel_working = false;
  1474. }
  1475. r = r300_startup(rdev);
  1476. if (r) {
  1477. /* Somethings want wront with the accel init stop accel */
  1478. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1479. r100_cp_fini(rdev);
  1480. radeon_wb_fini(rdev);
  1481. r100_ib_fini(rdev);
  1482. radeon_irq_kms_fini(rdev);
  1483. if (rdev->flags & RADEON_IS_PCIE)
  1484. rv370_pcie_gart_fini(rdev);
  1485. if (rdev->flags & RADEON_IS_PCI)
  1486. r100_pci_gart_fini(rdev);
  1487. radeon_agp_fini(rdev);
  1488. rdev->accel_working = false;
  1489. }
  1490. return 0;
  1491. }