evergreen_blit_kms.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #include "cayman_blit_shaders.h"
  33. #define DI_PT_RECTLIST 0x11
  34. #define DI_INDEX_SIZE_16_BIT 0x0
  35. #define DI_SRC_SEL_AUTO_INDEX 0x2
  36. #define FMT_8 0x1
  37. #define FMT_5_6_5 0x8
  38. #define FMT_8_8_8_8 0x1a
  39. #define COLOR_8 0x1
  40. #define COLOR_5_6_5 0x8
  41. #define COLOR_8_8_8_8 0x1a
  42. /* emits 17 */
  43. static void
  44. set_render_target(struct radeon_device *rdev, int format,
  45. int w, int h, u64 gpu_addr)
  46. {
  47. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  48. u32 cb_color_info;
  49. int pitch, slice;
  50. h = ALIGN(h, 8);
  51. if (h < 8)
  52. h = 8;
  53. cb_color_info = CB_FORMAT(format) |
  54. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  55. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  56. pitch = (w / 8) - 1;
  57. slice = ((w * h) / 64) - 1;
  58. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  59. radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  60. radeon_ring_write(ring, gpu_addr >> 8);
  61. radeon_ring_write(ring, pitch);
  62. radeon_ring_write(ring, slice);
  63. radeon_ring_write(ring, 0);
  64. radeon_ring_write(ring, cb_color_info);
  65. radeon_ring_write(ring, 0);
  66. radeon_ring_write(ring, (w - 1) | ((h - 1) << 16));
  67. radeon_ring_write(ring, 0);
  68. radeon_ring_write(ring, 0);
  69. radeon_ring_write(ring, 0);
  70. radeon_ring_write(ring, 0);
  71. radeon_ring_write(ring, 0);
  72. radeon_ring_write(ring, 0);
  73. radeon_ring_write(ring, 0);
  74. radeon_ring_write(ring, 0);
  75. }
  76. /* emits 5dw */
  77. static void
  78. cp_set_surface_sync(struct radeon_device *rdev,
  79. u32 sync_type, u32 size,
  80. u64 mc_addr)
  81. {
  82. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  83. u32 cp_coher_size;
  84. if (size == 0xffffffff)
  85. cp_coher_size = 0xffffffff;
  86. else
  87. cp_coher_size = ((size + 255) >> 8);
  88. if (rdev->family >= CHIP_CAYMAN) {
  89. /* CP_COHER_CNTL2 has to be set manually when submitting a surface_sync
  90. * to the RB directly. For IBs, the CP programs this as part of the
  91. * surface_sync packet.
  92. */
  93. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  94. radeon_ring_write(ring, (0x85e8 - PACKET3_SET_CONFIG_REG_START) >> 2);
  95. radeon_ring_write(ring, 0); /* CP_COHER_CNTL2 */
  96. }
  97. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  98. radeon_ring_write(ring, sync_type);
  99. radeon_ring_write(ring, cp_coher_size);
  100. radeon_ring_write(ring, mc_addr >> 8);
  101. radeon_ring_write(ring, 10); /* poll interval */
  102. }
  103. /* emits 11dw + 1 surface sync = 16dw */
  104. static void
  105. set_shaders(struct radeon_device *rdev)
  106. {
  107. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  108. u64 gpu_addr;
  109. /* VS */
  110. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  111. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  112. radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  113. radeon_ring_write(ring, gpu_addr >> 8);
  114. radeon_ring_write(ring, 2);
  115. radeon_ring_write(ring, 0);
  116. /* PS */
  117. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  118. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  119. radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  120. radeon_ring_write(ring, gpu_addr >> 8);
  121. radeon_ring_write(ring, 1);
  122. radeon_ring_write(ring, 0);
  123. radeon_ring_write(ring, 2);
  124. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  125. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  126. }
  127. /* emits 10 + 1 sync (5) = 15 */
  128. static void
  129. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  130. {
  131. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  132. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  133. /* high addr, stride */
  134. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  135. SQ_VTXC_STRIDE(16);
  136. #ifdef __BIG_ENDIAN
  137. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  138. #endif
  139. /* xyzw swizzles */
  140. sq_vtx_constant_word3 = SQ_VTCX_SEL_X(SQ_SEL_X) |
  141. SQ_VTCX_SEL_Y(SQ_SEL_Y) |
  142. SQ_VTCX_SEL_Z(SQ_SEL_Z) |
  143. SQ_VTCX_SEL_W(SQ_SEL_W);
  144. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 8));
  145. radeon_ring_write(ring, 0x580);
  146. radeon_ring_write(ring, gpu_addr & 0xffffffff);
  147. radeon_ring_write(ring, 48 - 1); /* size */
  148. radeon_ring_write(ring, sq_vtx_constant_word2);
  149. radeon_ring_write(ring, sq_vtx_constant_word3);
  150. radeon_ring_write(ring, 0);
  151. radeon_ring_write(ring, 0);
  152. radeon_ring_write(ring, 0);
  153. radeon_ring_write(ring, S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_BUFFER));
  154. if ((rdev->family == CHIP_CEDAR) ||
  155. (rdev->family == CHIP_PALM) ||
  156. (rdev->family == CHIP_SUMO) ||
  157. (rdev->family == CHIP_SUMO2) ||
  158. (rdev->family == CHIP_CAICOS))
  159. cp_set_surface_sync(rdev,
  160. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  161. else
  162. cp_set_surface_sync(rdev,
  163. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  164. }
  165. /* emits 10 */
  166. static void
  167. set_tex_resource(struct radeon_device *rdev,
  168. int format, int w, int h, int pitch,
  169. u64 gpu_addr, u32 size)
  170. {
  171. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  172. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  173. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  174. if (h < 1)
  175. h = 1;
  176. sq_tex_resource_word0 = TEX_DIM(SQ_TEX_DIM_2D);
  177. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  178. ((w - 1) << 18));
  179. sq_tex_resource_word1 = ((h - 1) << 0) |
  180. TEX_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  181. /* xyzw swizzles */
  182. sq_tex_resource_word4 = TEX_DST_SEL_X(SQ_SEL_X) |
  183. TEX_DST_SEL_Y(SQ_SEL_Y) |
  184. TEX_DST_SEL_Z(SQ_SEL_Z) |
  185. TEX_DST_SEL_W(SQ_SEL_W);
  186. sq_tex_resource_word7 = format |
  187. S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_TEXTURE);
  188. cp_set_surface_sync(rdev,
  189. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  190. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 8));
  191. radeon_ring_write(ring, 0);
  192. radeon_ring_write(ring, sq_tex_resource_word0);
  193. radeon_ring_write(ring, sq_tex_resource_word1);
  194. radeon_ring_write(ring, gpu_addr >> 8);
  195. radeon_ring_write(ring, gpu_addr >> 8);
  196. radeon_ring_write(ring, sq_tex_resource_word4);
  197. radeon_ring_write(ring, 0);
  198. radeon_ring_write(ring, 0);
  199. radeon_ring_write(ring, sq_tex_resource_word7);
  200. }
  201. /* emits 12 */
  202. static void
  203. set_scissors(struct radeon_device *rdev, int x1, int y1,
  204. int x2, int y2)
  205. {
  206. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  207. /* workaround some hw bugs */
  208. if (x2 == 0)
  209. x1 = 1;
  210. if (y2 == 0)
  211. y1 = 1;
  212. if (rdev->family == CHIP_CAYMAN) {
  213. if ((x2 == 1) && (y2 == 1))
  214. x2 = 2;
  215. }
  216. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  217. radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  218. radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
  219. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  220. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  221. radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  222. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  223. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  224. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  225. radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  226. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  227. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  228. }
  229. /* emits 10 */
  230. static void
  231. draw_auto(struct radeon_device *rdev)
  232. {
  233. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  234. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  235. radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  236. radeon_ring_write(ring, DI_PT_RECTLIST);
  237. radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
  238. radeon_ring_write(ring,
  239. #ifdef __BIG_ENDIAN
  240. (2 << 2) |
  241. #endif
  242. DI_INDEX_SIZE_16_BIT);
  243. radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
  244. radeon_ring_write(ring, 1);
  245. radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  246. radeon_ring_write(ring, 3);
  247. radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
  248. }
  249. /* emits 39 */
  250. static void
  251. set_default_state(struct radeon_device *rdev)
  252. {
  253. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  254. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  255. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  256. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  257. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  258. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  259. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  260. int num_hs_threads, num_ls_threads;
  261. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  262. int num_hs_stack_entries, num_ls_stack_entries;
  263. u64 gpu_addr;
  264. int dwords;
  265. /* set clear context state */
  266. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  267. radeon_ring_write(ring, 0);
  268. if (rdev->family < CHIP_CAYMAN) {
  269. switch (rdev->family) {
  270. case CHIP_CEDAR:
  271. default:
  272. num_ps_gprs = 93;
  273. num_vs_gprs = 46;
  274. num_temp_gprs = 4;
  275. num_gs_gprs = 31;
  276. num_es_gprs = 31;
  277. num_hs_gprs = 23;
  278. num_ls_gprs = 23;
  279. num_ps_threads = 96;
  280. num_vs_threads = 16;
  281. num_gs_threads = 16;
  282. num_es_threads = 16;
  283. num_hs_threads = 16;
  284. num_ls_threads = 16;
  285. num_ps_stack_entries = 42;
  286. num_vs_stack_entries = 42;
  287. num_gs_stack_entries = 42;
  288. num_es_stack_entries = 42;
  289. num_hs_stack_entries = 42;
  290. num_ls_stack_entries = 42;
  291. break;
  292. case CHIP_REDWOOD:
  293. num_ps_gprs = 93;
  294. num_vs_gprs = 46;
  295. num_temp_gprs = 4;
  296. num_gs_gprs = 31;
  297. num_es_gprs = 31;
  298. num_hs_gprs = 23;
  299. num_ls_gprs = 23;
  300. num_ps_threads = 128;
  301. num_vs_threads = 20;
  302. num_gs_threads = 20;
  303. num_es_threads = 20;
  304. num_hs_threads = 20;
  305. num_ls_threads = 20;
  306. num_ps_stack_entries = 42;
  307. num_vs_stack_entries = 42;
  308. num_gs_stack_entries = 42;
  309. num_es_stack_entries = 42;
  310. num_hs_stack_entries = 42;
  311. num_ls_stack_entries = 42;
  312. break;
  313. case CHIP_JUNIPER:
  314. num_ps_gprs = 93;
  315. num_vs_gprs = 46;
  316. num_temp_gprs = 4;
  317. num_gs_gprs = 31;
  318. num_es_gprs = 31;
  319. num_hs_gprs = 23;
  320. num_ls_gprs = 23;
  321. num_ps_threads = 128;
  322. num_vs_threads = 20;
  323. num_gs_threads = 20;
  324. num_es_threads = 20;
  325. num_hs_threads = 20;
  326. num_ls_threads = 20;
  327. num_ps_stack_entries = 85;
  328. num_vs_stack_entries = 85;
  329. num_gs_stack_entries = 85;
  330. num_es_stack_entries = 85;
  331. num_hs_stack_entries = 85;
  332. num_ls_stack_entries = 85;
  333. break;
  334. case CHIP_CYPRESS:
  335. case CHIP_HEMLOCK:
  336. num_ps_gprs = 93;
  337. num_vs_gprs = 46;
  338. num_temp_gprs = 4;
  339. num_gs_gprs = 31;
  340. num_es_gprs = 31;
  341. num_hs_gprs = 23;
  342. num_ls_gprs = 23;
  343. num_ps_threads = 128;
  344. num_vs_threads = 20;
  345. num_gs_threads = 20;
  346. num_es_threads = 20;
  347. num_hs_threads = 20;
  348. num_ls_threads = 20;
  349. num_ps_stack_entries = 85;
  350. num_vs_stack_entries = 85;
  351. num_gs_stack_entries = 85;
  352. num_es_stack_entries = 85;
  353. num_hs_stack_entries = 85;
  354. num_ls_stack_entries = 85;
  355. break;
  356. case CHIP_PALM:
  357. num_ps_gprs = 93;
  358. num_vs_gprs = 46;
  359. num_temp_gprs = 4;
  360. num_gs_gprs = 31;
  361. num_es_gprs = 31;
  362. num_hs_gprs = 23;
  363. num_ls_gprs = 23;
  364. num_ps_threads = 96;
  365. num_vs_threads = 16;
  366. num_gs_threads = 16;
  367. num_es_threads = 16;
  368. num_hs_threads = 16;
  369. num_ls_threads = 16;
  370. num_ps_stack_entries = 42;
  371. num_vs_stack_entries = 42;
  372. num_gs_stack_entries = 42;
  373. num_es_stack_entries = 42;
  374. num_hs_stack_entries = 42;
  375. num_ls_stack_entries = 42;
  376. break;
  377. case CHIP_SUMO:
  378. num_ps_gprs = 93;
  379. num_vs_gprs = 46;
  380. num_temp_gprs = 4;
  381. num_gs_gprs = 31;
  382. num_es_gprs = 31;
  383. num_hs_gprs = 23;
  384. num_ls_gprs = 23;
  385. num_ps_threads = 96;
  386. num_vs_threads = 25;
  387. num_gs_threads = 25;
  388. num_es_threads = 25;
  389. num_hs_threads = 25;
  390. num_ls_threads = 25;
  391. num_ps_stack_entries = 42;
  392. num_vs_stack_entries = 42;
  393. num_gs_stack_entries = 42;
  394. num_es_stack_entries = 42;
  395. num_hs_stack_entries = 42;
  396. num_ls_stack_entries = 42;
  397. break;
  398. case CHIP_SUMO2:
  399. num_ps_gprs = 93;
  400. num_vs_gprs = 46;
  401. num_temp_gprs = 4;
  402. num_gs_gprs = 31;
  403. num_es_gprs = 31;
  404. num_hs_gprs = 23;
  405. num_ls_gprs = 23;
  406. num_ps_threads = 96;
  407. num_vs_threads = 25;
  408. num_gs_threads = 25;
  409. num_es_threads = 25;
  410. num_hs_threads = 25;
  411. num_ls_threads = 25;
  412. num_ps_stack_entries = 85;
  413. num_vs_stack_entries = 85;
  414. num_gs_stack_entries = 85;
  415. num_es_stack_entries = 85;
  416. num_hs_stack_entries = 85;
  417. num_ls_stack_entries = 85;
  418. break;
  419. case CHIP_BARTS:
  420. num_ps_gprs = 93;
  421. num_vs_gprs = 46;
  422. num_temp_gprs = 4;
  423. num_gs_gprs = 31;
  424. num_es_gprs = 31;
  425. num_hs_gprs = 23;
  426. num_ls_gprs = 23;
  427. num_ps_threads = 128;
  428. num_vs_threads = 20;
  429. num_gs_threads = 20;
  430. num_es_threads = 20;
  431. num_hs_threads = 20;
  432. num_ls_threads = 20;
  433. num_ps_stack_entries = 85;
  434. num_vs_stack_entries = 85;
  435. num_gs_stack_entries = 85;
  436. num_es_stack_entries = 85;
  437. num_hs_stack_entries = 85;
  438. num_ls_stack_entries = 85;
  439. break;
  440. case CHIP_TURKS:
  441. num_ps_gprs = 93;
  442. num_vs_gprs = 46;
  443. num_temp_gprs = 4;
  444. num_gs_gprs = 31;
  445. num_es_gprs = 31;
  446. num_hs_gprs = 23;
  447. num_ls_gprs = 23;
  448. num_ps_threads = 128;
  449. num_vs_threads = 20;
  450. num_gs_threads = 20;
  451. num_es_threads = 20;
  452. num_hs_threads = 20;
  453. num_ls_threads = 20;
  454. num_ps_stack_entries = 42;
  455. num_vs_stack_entries = 42;
  456. num_gs_stack_entries = 42;
  457. num_es_stack_entries = 42;
  458. num_hs_stack_entries = 42;
  459. num_ls_stack_entries = 42;
  460. break;
  461. case CHIP_CAICOS:
  462. num_ps_gprs = 93;
  463. num_vs_gprs = 46;
  464. num_temp_gprs = 4;
  465. num_gs_gprs = 31;
  466. num_es_gprs = 31;
  467. num_hs_gprs = 23;
  468. num_ls_gprs = 23;
  469. num_ps_threads = 128;
  470. num_vs_threads = 10;
  471. num_gs_threads = 10;
  472. num_es_threads = 10;
  473. num_hs_threads = 10;
  474. num_ls_threads = 10;
  475. num_ps_stack_entries = 42;
  476. num_vs_stack_entries = 42;
  477. num_gs_stack_entries = 42;
  478. num_es_stack_entries = 42;
  479. num_hs_stack_entries = 42;
  480. num_ls_stack_entries = 42;
  481. break;
  482. }
  483. if ((rdev->family == CHIP_CEDAR) ||
  484. (rdev->family == CHIP_PALM) ||
  485. (rdev->family == CHIP_SUMO) ||
  486. (rdev->family == CHIP_SUMO2) ||
  487. (rdev->family == CHIP_CAICOS))
  488. sq_config = 0;
  489. else
  490. sq_config = VC_ENABLE;
  491. sq_config |= (EXPORT_SRC_C |
  492. CS_PRIO(0) |
  493. LS_PRIO(0) |
  494. HS_PRIO(0) |
  495. PS_PRIO(0) |
  496. VS_PRIO(1) |
  497. GS_PRIO(2) |
  498. ES_PRIO(3));
  499. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  500. NUM_VS_GPRS(num_vs_gprs) |
  501. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  502. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  503. NUM_ES_GPRS(num_es_gprs));
  504. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  505. NUM_LS_GPRS(num_ls_gprs));
  506. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  507. NUM_VS_THREADS(num_vs_threads) |
  508. NUM_GS_THREADS(num_gs_threads) |
  509. NUM_ES_THREADS(num_es_threads));
  510. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  511. NUM_LS_THREADS(num_ls_threads));
  512. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  513. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  514. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  515. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  516. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  517. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  518. /* disable dyn gprs */
  519. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  520. radeon_ring_write(ring, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  521. radeon_ring_write(ring, 0);
  522. /* setup LDS */
  523. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  524. radeon_ring_write(ring, (SQ_LDS_RESOURCE_MGMT - PACKET3_SET_CONFIG_REG_START) >> 2);
  525. radeon_ring_write(ring, 0x10001000);
  526. /* SQ config */
  527. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  528. radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  529. radeon_ring_write(ring, sq_config);
  530. radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
  531. radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
  532. radeon_ring_write(ring, sq_gpr_resource_mgmt_3);
  533. radeon_ring_write(ring, 0);
  534. radeon_ring_write(ring, 0);
  535. radeon_ring_write(ring, sq_thread_resource_mgmt);
  536. radeon_ring_write(ring, sq_thread_resource_mgmt_2);
  537. radeon_ring_write(ring, sq_stack_resource_mgmt_1);
  538. radeon_ring_write(ring, sq_stack_resource_mgmt_2);
  539. radeon_ring_write(ring, sq_stack_resource_mgmt_3);
  540. }
  541. /* CONTEXT_CONTROL */
  542. radeon_ring_write(ring, 0xc0012800);
  543. radeon_ring_write(ring, 0x80000000);
  544. radeon_ring_write(ring, 0x80000000);
  545. /* SQ_VTX_BASE_VTX_LOC */
  546. radeon_ring_write(ring, 0xc0026f00);
  547. radeon_ring_write(ring, 0x00000000);
  548. radeon_ring_write(ring, 0x00000000);
  549. radeon_ring_write(ring, 0x00000000);
  550. /* SET_SAMPLER */
  551. radeon_ring_write(ring, 0xc0036e00);
  552. radeon_ring_write(ring, 0x00000000);
  553. radeon_ring_write(ring, 0x00000012);
  554. radeon_ring_write(ring, 0x00000000);
  555. radeon_ring_write(ring, 0x00000000);
  556. /* set to DX10/11 mode */
  557. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  558. radeon_ring_write(ring, 1);
  559. /* emit an IB pointing at default state */
  560. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  561. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  562. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  563. radeon_ring_write(ring, gpu_addr & 0xFFFFFFFC);
  564. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
  565. radeon_ring_write(ring, dwords);
  566. }
  567. int evergreen_blit_init(struct radeon_device *rdev)
  568. {
  569. u32 obj_size;
  570. int i, r, dwords;
  571. void *ptr;
  572. u32 packet2s[16];
  573. int num_packet2s = 0;
  574. rdev->r600_blit.primitives.set_render_target = set_render_target;
  575. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  576. rdev->r600_blit.primitives.set_shaders = set_shaders;
  577. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  578. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  579. rdev->r600_blit.primitives.set_scissors = set_scissors;
  580. rdev->r600_blit.primitives.draw_auto = draw_auto;
  581. rdev->r600_blit.primitives.set_default_state = set_default_state;
  582. rdev->r600_blit.ring_size_common = 55; /* shaders + def state */
  583. rdev->r600_blit.ring_size_common += 16; /* fence emit for VB IB */
  584. rdev->r600_blit.ring_size_common += 5; /* done copy */
  585. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  586. rdev->r600_blit.ring_size_per_loop = 74;
  587. if (rdev->family >= CHIP_CAYMAN)
  588. rdev->r600_blit.ring_size_per_loop += 9; /* additional DWs for surface sync */
  589. rdev->r600_blit.max_dim = 16384;
  590. /* pin copy shader into vram if already initialized */
  591. if (rdev->r600_blit.shader_obj)
  592. goto done;
  593. mutex_init(&rdev->r600_blit.mutex);
  594. rdev->r600_blit.state_offset = 0;
  595. if (rdev->family < CHIP_CAYMAN)
  596. rdev->r600_blit.state_len = evergreen_default_size;
  597. else
  598. rdev->r600_blit.state_len = cayman_default_size;
  599. dwords = rdev->r600_blit.state_len;
  600. while (dwords & 0xf) {
  601. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  602. dwords++;
  603. }
  604. obj_size = dwords * 4;
  605. obj_size = ALIGN(obj_size, 256);
  606. rdev->r600_blit.vs_offset = obj_size;
  607. if (rdev->family < CHIP_CAYMAN)
  608. obj_size += evergreen_vs_size * 4;
  609. else
  610. obj_size += cayman_vs_size * 4;
  611. obj_size = ALIGN(obj_size, 256);
  612. rdev->r600_blit.ps_offset = obj_size;
  613. if (rdev->family < CHIP_CAYMAN)
  614. obj_size += evergreen_ps_size * 4;
  615. else
  616. obj_size += cayman_ps_size * 4;
  617. obj_size = ALIGN(obj_size, 256);
  618. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  619. &rdev->r600_blit.shader_obj);
  620. if (r) {
  621. DRM_ERROR("evergreen failed to allocate shader\n");
  622. return r;
  623. }
  624. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  625. obj_size,
  626. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  627. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  628. if (unlikely(r != 0))
  629. return r;
  630. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  631. if (r) {
  632. DRM_ERROR("failed to map blit object %d\n", r);
  633. return r;
  634. }
  635. if (rdev->family < CHIP_CAYMAN) {
  636. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  637. evergreen_default_state, rdev->r600_blit.state_len * 4);
  638. if (num_packet2s)
  639. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  640. packet2s, num_packet2s * 4);
  641. for (i = 0; i < evergreen_vs_size; i++)
  642. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
  643. for (i = 0; i < evergreen_ps_size; i++)
  644. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
  645. } else {
  646. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  647. cayman_default_state, rdev->r600_blit.state_len * 4);
  648. if (num_packet2s)
  649. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  650. packet2s, num_packet2s * 4);
  651. for (i = 0; i < cayman_vs_size; i++)
  652. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(cayman_vs[i]);
  653. for (i = 0; i < cayman_ps_size; i++)
  654. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(cayman_ps[i]);
  655. }
  656. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  657. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  658. done:
  659. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  660. if (unlikely(r != 0))
  661. return r;
  662. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  663. &rdev->r600_blit.shader_gpu_addr);
  664. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  665. if (r) {
  666. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  667. return r;
  668. }
  669. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  670. return 0;
  671. }