nouveau_state.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.destroy = nv04_display_destroy;
  79. engine->display.init = nv04_display_init;
  80. engine->display.fini = nv04_display_fini;
  81. engine->gpio.init = nouveau_stub_init;
  82. engine->gpio.takedown = nouveau_stub_takedown;
  83. engine->gpio.get = NULL;
  84. engine->gpio.set = NULL;
  85. engine->gpio.irq_enable = NULL;
  86. engine->pm.clocks_get = nv04_pm_clocks_get;
  87. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  88. engine->pm.clocks_set = nv04_pm_clocks_set;
  89. engine->vram.init = nouveau_mem_detect;
  90. engine->vram.takedown = nouveau_stub_takedown;
  91. engine->vram.flags_valid = nouveau_mem_flags_valid;
  92. break;
  93. case 0x10:
  94. engine->instmem.init = nv04_instmem_init;
  95. engine->instmem.takedown = nv04_instmem_takedown;
  96. engine->instmem.suspend = nv04_instmem_suspend;
  97. engine->instmem.resume = nv04_instmem_resume;
  98. engine->instmem.get = nv04_instmem_get;
  99. engine->instmem.put = nv04_instmem_put;
  100. engine->instmem.map = nv04_instmem_map;
  101. engine->instmem.unmap = nv04_instmem_unmap;
  102. engine->instmem.flush = nv04_instmem_flush;
  103. engine->mc.init = nv04_mc_init;
  104. engine->mc.takedown = nv04_mc_takedown;
  105. engine->timer.init = nv04_timer_init;
  106. engine->timer.read = nv04_timer_read;
  107. engine->timer.takedown = nv04_timer_takedown;
  108. engine->fb.init = nv10_fb_init;
  109. engine->fb.takedown = nv10_fb_takedown;
  110. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  111. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  112. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  113. engine->fifo.channels = 32;
  114. engine->fifo.init = nv10_fifo_init;
  115. engine->fifo.takedown = nv04_fifo_fini;
  116. engine->fifo.disable = nv04_fifo_disable;
  117. engine->fifo.enable = nv04_fifo_enable;
  118. engine->fifo.reassign = nv04_fifo_reassign;
  119. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  120. engine->fifo.channel_id = nv10_fifo_channel_id;
  121. engine->fifo.create_context = nv10_fifo_create_context;
  122. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  123. engine->fifo.load_context = nv10_fifo_load_context;
  124. engine->fifo.unload_context = nv10_fifo_unload_context;
  125. engine->display.early_init = nv04_display_early_init;
  126. engine->display.late_takedown = nv04_display_late_takedown;
  127. engine->display.create = nv04_display_create;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->display.init = nv04_display_init;
  130. engine->display.fini = nv04_display_fini;
  131. engine->gpio.init = nouveau_stub_init;
  132. engine->gpio.takedown = nouveau_stub_takedown;
  133. engine->gpio.get = nv10_gpio_get;
  134. engine->gpio.set = nv10_gpio_set;
  135. engine->gpio.irq_enable = NULL;
  136. engine->pm.clocks_get = nv04_pm_clocks_get;
  137. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  138. engine->pm.clocks_set = nv04_pm_clocks_set;
  139. engine->vram.init = nouveau_mem_detect;
  140. engine->vram.takedown = nouveau_stub_takedown;
  141. engine->vram.flags_valid = nouveau_mem_flags_valid;
  142. break;
  143. case 0x20:
  144. engine->instmem.init = nv04_instmem_init;
  145. engine->instmem.takedown = nv04_instmem_takedown;
  146. engine->instmem.suspend = nv04_instmem_suspend;
  147. engine->instmem.resume = nv04_instmem_resume;
  148. engine->instmem.get = nv04_instmem_get;
  149. engine->instmem.put = nv04_instmem_put;
  150. engine->instmem.map = nv04_instmem_map;
  151. engine->instmem.unmap = nv04_instmem_unmap;
  152. engine->instmem.flush = nv04_instmem_flush;
  153. engine->mc.init = nv04_mc_init;
  154. engine->mc.takedown = nv04_mc_takedown;
  155. engine->timer.init = nv04_timer_init;
  156. engine->timer.read = nv04_timer_read;
  157. engine->timer.takedown = nv04_timer_takedown;
  158. engine->fb.init = nv10_fb_init;
  159. engine->fb.takedown = nv10_fb_takedown;
  160. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  161. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  162. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  163. engine->fifo.channels = 32;
  164. engine->fifo.init = nv10_fifo_init;
  165. engine->fifo.takedown = nv04_fifo_fini;
  166. engine->fifo.disable = nv04_fifo_disable;
  167. engine->fifo.enable = nv04_fifo_enable;
  168. engine->fifo.reassign = nv04_fifo_reassign;
  169. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  170. engine->fifo.channel_id = nv10_fifo_channel_id;
  171. engine->fifo.create_context = nv10_fifo_create_context;
  172. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  173. engine->fifo.load_context = nv10_fifo_load_context;
  174. engine->fifo.unload_context = nv10_fifo_unload_context;
  175. engine->display.early_init = nv04_display_early_init;
  176. engine->display.late_takedown = nv04_display_late_takedown;
  177. engine->display.create = nv04_display_create;
  178. engine->display.destroy = nv04_display_destroy;
  179. engine->display.init = nv04_display_init;
  180. engine->display.fini = nv04_display_fini;
  181. engine->gpio.init = nouveau_stub_init;
  182. engine->gpio.takedown = nouveau_stub_takedown;
  183. engine->gpio.get = nv10_gpio_get;
  184. engine->gpio.set = nv10_gpio_set;
  185. engine->gpio.irq_enable = NULL;
  186. engine->pm.clocks_get = nv04_pm_clocks_get;
  187. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  188. engine->pm.clocks_set = nv04_pm_clocks_set;
  189. engine->vram.init = nouveau_mem_detect;
  190. engine->vram.takedown = nouveau_stub_takedown;
  191. engine->vram.flags_valid = nouveau_mem_flags_valid;
  192. break;
  193. case 0x30:
  194. engine->instmem.init = nv04_instmem_init;
  195. engine->instmem.takedown = nv04_instmem_takedown;
  196. engine->instmem.suspend = nv04_instmem_suspend;
  197. engine->instmem.resume = nv04_instmem_resume;
  198. engine->instmem.get = nv04_instmem_get;
  199. engine->instmem.put = nv04_instmem_put;
  200. engine->instmem.map = nv04_instmem_map;
  201. engine->instmem.unmap = nv04_instmem_unmap;
  202. engine->instmem.flush = nv04_instmem_flush;
  203. engine->mc.init = nv04_mc_init;
  204. engine->mc.takedown = nv04_mc_takedown;
  205. engine->timer.init = nv04_timer_init;
  206. engine->timer.read = nv04_timer_read;
  207. engine->timer.takedown = nv04_timer_takedown;
  208. engine->fb.init = nv30_fb_init;
  209. engine->fb.takedown = nv30_fb_takedown;
  210. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  211. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  212. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  213. engine->fifo.channels = 32;
  214. engine->fifo.init = nv10_fifo_init;
  215. engine->fifo.takedown = nv04_fifo_fini;
  216. engine->fifo.disable = nv04_fifo_disable;
  217. engine->fifo.enable = nv04_fifo_enable;
  218. engine->fifo.reassign = nv04_fifo_reassign;
  219. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  220. engine->fifo.channel_id = nv10_fifo_channel_id;
  221. engine->fifo.create_context = nv10_fifo_create_context;
  222. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  223. engine->fifo.load_context = nv10_fifo_load_context;
  224. engine->fifo.unload_context = nv10_fifo_unload_context;
  225. engine->display.early_init = nv04_display_early_init;
  226. engine->display.late_takedown = nv04_display_late_takedown;
  227. engine->display.create = nv04_display_create;
  228. engine->display.destroy = nv04_display_destroy;
  229. engine->display.init = nv04_display_init;
  230. engine->display.fini = nv04_display_fini;
  231. engine->gpio.init = nouveau_stub_init;
  232. engine->gpio.takedown = nouveau_stub_takedown;
  233. engine->gpio.get = nv10_gpio_get;
  234. engine->gpio.set = nv10_gpio_set;
  235. engine->gpio.irq_enable = NULL;
  236. engine->pm.clocks_get = nv04_pm_clocks_get;
  237. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  238. engine->pm.clocks_set = nv04_pm_clocks_set;
  239. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  240. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  241. engine->vram.init = nouveau_mem_detect;
  242. engine->vram.takedown = nouveau_stub_takedown;
  243. engine->vram.flags_valid = nouveau_mem_flags_valid;
  244. break;
  245. case 0x40:
  246. case 0x60:
  247. engine->instmem.init = nv04_instmem_init;
  248. engine->instmem.takedown = nv04_instmem_takedown;
  249. engine->instmem.suspend = nv04_instmem_suspend;
  250. engine->instmem.resume = nv04_instmem_resume;
  251. engine->instmem.get = nv04_instmem_get;
  252. engine->instmem.put = nv04_instmem_put;
  253. engine->instmem.map = nv04_instmem_map;
  254. engine->instmem.unmap = nv04_instmem_unmap;
  255. engine->instmem.flush = nv04_instmem_flush;
  256. engine->mc.init = nv40_mc_init;
  257. engine->mc.takedown = nv40_mc_takedown;
  258. engine->timer.init = nv04_timer_init;
  259. engine->timer.read = nv04_timer_read;
  260. engine->timer.takedown = nv04_timer_takedown;
  261. engine->fb.init = nv40_fb_init;
  262. engine->fb.takedown = nv40_fb_takedown;
  263. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  264. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  265. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  266. engine->fifo.channels = 32;
  267. engine->fifo.init = nv40_fifo_init;
  268. engine->fifo.takedown = nv04_fifo_fini;
  269. engine->fifo.disable = nv04_fifo_disable;
  270. engine->fifo.enable = nv04_fifo_enable;
  271. engine->fifo.reassign = nv04_fifo_reassign;
  272. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  273. engine->fifo.channel_id = nv10_fifo_channel_id;
  274. engine->fifo.create_context = nv40_fifo_create_context;
  275. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  276. engine->fifo.load_context = nv40_fifo_load_context;
  277. engine->fifo.unload_context = nv40_fifo_unload_context;
  278. engine->display.early_init = nv04_display_early_init;
  279. engine->display.late_takedown = nv04_display_late_takedown;
  280. engine->display.create = nv04_display_create;
  281. engine->display.destroy = nv04_display_destroy;
  282. engine->display.init = nv04_display_init;
  283. engine->display.fini = nv04_display_fini;
  284. engine->gpio.init = nouveau_stub_init;
  285. engine->gpio.takedown = nouveau_stub_takedown;
  286. engine->gpio.get = nv10_gpio_get;
  287. engine->gpio.set = nv10_gpio_set;
  288. engine->gpio.irq_enable = NULL;
  289. engine->pm.clocks_get = nv40_pm_clocks_get;
  290. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  291. engine->pm.clocks_set = nv40_pm_clocks_set;
  292. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  293. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  294. engine->pm.temp_get = nv40_temp_get;
  295. engine->pm.pwm_get = nv40_pm_pwm_get;
  296. engine->pm.pwm_set = nv40_pm_pwm_set;
  297. engine->vram.init = nouveau_mem_detect;
  298. engine->vram.takedown = nouveau_stub_takedown;
  299. engine->vram.flags_valid = nouveau_mem_flags_valid;
  300. break;
  301. case 0x50:
  302. case 0x80: /* gotta love NVIDIA's consistency.. */
  303. case 0x90:
  304. case 0xa0:
  305. engine->instmem.init = nv50_instmem_init;
  306. engine->instmem.takedown = nv50_instmem_takedown;
  307. engine->instmem.suspend = nv50_instmem_suspend;
  308. engine->instmem.resume = nv50_instmem_resume;
  309. engine->instmem.get = nv50_instmem_get;
  310. engine->instmem.put = nv50_instmem_put;
  311. engine->instmem.map = nv50_instmem_map;
  312. engine->instmem.unmap = nv50_instmem_unmap;
  313. if (dev_priv->chipset == 0x50)
  314. engine->instmem.flush = nv50_instmem_flush;
  315. else
  316. engine->instmem.flush = nv84_instmem_flush;
  317. engine->mc.init = nv50_mc_init;
  318. engine->mc.takedown = nv50_mc_takedown;
  319. engine->timer.init = nv04_timer_init;
  320. engine->timer.read = nv04_timer_read;
  321. engine->timer.takedown = nv04_timer_takedown;
  322. engine->fb.init = nv50_fb_init;
  323. engine->fb.takedown = nv50_fb_takedown;
  324. engine->fifo.channels = 128;
  325. engine->fifo.init = nv50_fifo_init;
  326. engine->fifo.takedown = nv50_fifo_takedown;
  327. engine->fifo.disable = nv04_fifo_disable;
  328. engine->fifo.enable = nv04_fifo_enable;
  329. engine->fifo.reassign = nv04_fifo_reassign;
  330. engine->fifo.channel_id = nv50_fifo_channel_id;
  331. engine->fifo.create_context = nv50_fifo_create_context;
  332. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  333. engine->fifo.load_context = nv50_fifo_load_context;
  334. engine->fifo.unload_context = nv50_fifo_unload_context;
  335. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  336. engine->display.early_init = nv50_display_early_init;
  337. engine->display.late_takedown = nv50_display_late_takedown;
  338. engine->display.create = nv50_display_create;
  339. engine->display.destroy = nv50_display_destroy;
  340. engine->display.init = nv50_display_init;
  341. engine->display.fini = nv50_display_fini;
  342. engine->gpio.init = nv50_gpio_init;
  343. engine->gpio.takedown = nv50_gpio_fini;
  344. engine->gpio.get = nv50_gpio_get;
  345. engine->gpio.set = nv50_gpio_set;
  346. engine->gpio.irq_register = nv50_gpio_irq_register;
  347. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  348. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  349. switch (dev_priv->chipset) {
  350. case 0x84:
  351. case 0x86:
  352. case 0x92:
  353. case 0x94:
  354. case 0x96:
  355. case 0x98:
  356. case 0xa0:
  357. case 0xaa:
  358. case 0xac:
  359. case 0x50:
  360. engine->pm.clocks_get = nv50_pm_clocks_get;
  361. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  362. engine->pm.clocks_set = nv50_pm_clocks_set;
  363. break;
  364. default:
  365. engine->pm.clocks_get = nva3_pm_clocks_get;
  366. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  367. engine->pm.clocks_set = nva3_pm_clocks_set;
  368. break;
  369. }
  370. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  371. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  372. if (dev_priv->chipset >= 0x84)
  373. engine->pm.temp_get = nv84_temp_get;
  374. else
  375. engine->pm.temp_get = nv40_temp_get;
  376. engine->pm.pwm_get = nv50_pm_pwm_get;
  377. engine->pm.pwm_set = nv50_pm_pwm_set;
  378. engine->vram.init = nv50_vram_init;
  379. engine->vram.takedown = nv50_vram_fini;
  380. engine->vram.get = nv50_vram_new;
  381. engine->vram.put = nv50_vram_del;
  382. engine->vram.flags_valid = nv50_vram_flags_valid;
  383. break;
  384. case 0xc0:
  385. engine->instmem.init = nvc0_instmem_init;
  386. engine->instmem.takedown = nvc0_instmem_takedown;
  387. engine->instmem.suspend = nvc0_instmem_suspend;
  388. engine->instmem.resume = nvc0_instmem_resume;
  389. engine->instmem.get = nv50_instmem_get;
  390. engine->instmem.put = nv50_instmem_put;
  391. engine->instmem.map = nv50_instmem_map;
  392. engine->instmem.unmap = nv50_instmem_unmap;
  393. engine->instmem.flush = nv84_instmem_flush;
  394. engine->mc.init = nv50_mc_init;
  395. engine->mc.takedown = nv50_mc_takedown;
  396. engine->timer.init = nv04_timer_init;
  397. engine->timer.read = nv04_timer_read;
  398. engine->timer.takedown = nv04_timer_takedown;
  399. engine->fb.init = nvc0_fb_init;
  400. engine->fb.takedown = nvc0_fb_takedown;
  401. engine->fifo.channels = 128;
  402. engine->fifo.init = nvc0_fifo_init;
  403. engine->fifo.takedown = nvc0_fifo_takedown;
  404. engine->fifo.disable = nvc0_fifo_disable;
  405. engine->fifo.enable = nvc0_fifo_enable;
  406. engine->fifo.reassign = nvc0_fifo_reassign;
  407. engine->fifo.channel_id = nvc0_fifo_channel_id;
  408. engine->fifo.create_context = nvc0_fifo_create_context;
  409. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  410. engine->fifo.load_context = nvc0_fifo_load_context;
  411. engine->fifo.unload_context = nvc0_fifo_unload_context;
  412. engine->display.early_init = nv50_display_early_init;
  413. engine->display.late_takedown = nv50_display_late_takedown;
  414. engine->display.create = nv50_display_create;
  415. engine->display.destroy = nv50_display_destroy;
  416. engine->display.init = nv50_display_init;
  417. engine->display.fini = nv50_display_fini;
  418. engine->gpio.init = nv50_gpio_init;
  419. engine->gpio.takedown = nouveau_stub_takedown;
  420. engine->gpio.get = nv50_gpio_get;
  421. engine->gpio.set = nv50_gpio_set;
  422. engine->gpio.irq_register = nv50_gpio_irq_register;
  423. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  424. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  425. engine->vram.init = nvc0_vram_init;
  426. engine->vram.takedown = nv50_vram_fini;
  427. engine->vram.get = nvc0_vram_new;
  428. engine->vram.put = nv50_vram_del;
  429. engine->vram.flags_valid = nvc0_vram_flags_valid;
  430. engine->pm.temp_get = nv84_temp_get;
  431. engine->pm.clocks_get = nvc0_pm_clocks_get;
  432. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  433. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  434. engine->pm.pwm_get = nv50_pm_pwm_get;
  435. engine->pm.pwm_set = nv50_pm_pwm_set;
  436. break;
  437. case 0xd0:
  438. engine->instmem.init = nvc0_instmem_init;
  439. engine->instmem.takedown = nvc0_instmem_takedown;
  440. engine->instmem.suspend = nvc0_instmem_suspend;
  441. engine->instmem.resume = nvc0_instmem_resume;
  442. engine->instmem.get = nv50_instmem_get;
  443. engine->instmem.put = nv50_instmem_put;
  444. engine->instmem.map = nv50_instmem_map;
  445. engine->instmem.unmap = nv50_instmem_unmap;
  446. engine->instmem.flush = nv84_instmem_flush;
  447. engine->mc.init = nv50_mc_init;
  448. engine->mc.takedown = nv50_mc_takedown;
  449. engine->timer.init = nv04_timer_init;
  450. engine->timer.read = nv04_timer_read;
  451. engine->timer.takedown = nv04_timer_takedown;
  452. engine->fb.init = nvc0_fb_init;
  453. engine->fb.takedown = nvc0_fb_takedown;
  454. engine->fifo.channels = 128;
  455. engine->fifo.init = nvc0_fifo_init;
  456. engine->fifo.takedown = nvc0_fifo_takedown;
  457. engine->fifo.disable = nvc0_fifo_disable;
  458. engine->fifo.enable = nvc0_fifo_enable;
  459. engine->fifo.reassign = nvc0_fifo_reassign;
  460. engine->fifo.channel_id = nvc0_fifo_channel_id;
  461. engine->fifo.create_context = nvc0_fifo_create_context;
  462. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  463. engine->fifo.load_context = nvc0_fifo_load_context;
  464. engine->fifo.unload_context = nvc0_fifo_unload_context;
  465. engine->display.early_init = nouveau_stub_init;
  466. engine->display.late_takedown = nouveau_stub_takedown;
  467. engine->display.create = nvd0_display_create;
  468. engine->display.destroy = nvd0_display_destroy;
  469. engine->display.init = nvd0_display_init;
  470. engine->display.fini = nvd0_display_fini;
  471. engine->gpio.init = nv50_gpio_init;
  472. engine->gpio.takedown = nouveau_stub_takedown;
  473. engine->gpio.get = nvd0_gpio_get;
  474. engine->gpio.set = nvd0_gpio_set;
  475. engine->gpio.irq_register = nv50_gpio_irq_register;
  476. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  477. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  478. engine->vram.init = nvc0_vram_init;
  479. engine->vram.takedown = nv50_vram_fini;
  480. engine->vram.get = nvc0_vram_new;
  481. engine->vram.put = nv50_vram_del;
  482. engine->vram.flags_valid = nvc0_vram_flags_valid;
  483. engine->pm.temp_get = nv84_temp_get;
  484. engine->pm.clocks_get = nvc0_pm_clocks_get;
  485. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  486. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  487. break;
  488. default:
  489. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  490. return 1;
  491. }
  492. /* headless mode */
  493. if (nouveau_modeset == 2) {
  494. engine->display.early_init = nouveau_stub_init;
  495. engine->display.late_takedown = nouveau_stub_takedown;
  496. engine->display.create = nouveau_stub_init;
  497. engine->display.init = nouveau_stub_init;
  498. engine->display.destroy = nouveau_stub_takedown;
  499. }
  500. return 0;
  501. }
  502. static unsigned int
  503. nouveau_vga_set_decode(void *priv, bool state)
  504. {
  505. struct drm_device *dev = priv;
  506. struct drm_nouveau_private *dev_priv = dev->dev_private;
  507. if (dev_priv->chipset >= 0x40)
  508. nv_wr32(dev, 0x88054, state);
  509. else
  510. nv_wr32(dev, 0x1854, state);
  511. if (state)
  512. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  513. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  514. else
  515. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  516. }
  517. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  518. enum vga_switcheroo_state state)
  519. {
  520. struct drm_device *dev = pci_get_drvdata(pdev);
  521. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  522. if (state == VGA_SWITCHEROO_ON) {
  523. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  524. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  525. nouveau_pci_resume(pdev);
  526. drm_kms_helper_poll_enable(dev);
  527. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  528. } else {
  529. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  530. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  531. drm_kms_helper_poll_disable(dev);
  532. nouveau_pci_suspend(pdev, pmm);
  533. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  534. }
  535. }
  536. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  537. {
  538. struct drm_device *dev = pci_get_drvdata(pdev);
  539. nouveau_fbcon_output_poll_changed(dev);
  540. }
  541. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  542. {
  543. struct drm_device *dev = pci_get_drvdata(pdev);
  544. bool can_switch;
  545. spin_lock(&dev->count_lock);
  546. can_switch = (dev->open_count == 0);
  547. spin_unlock(&dev->count_lock);
  548. return can_switch;
  549. }
  550. int
  551. nouveau_card_init(struct drm_device *dev)
  552. {
  553. struct drm_nouveau_private *dev_priv = dev->dev_private;
  554. struct nouveau_engine *engine;
  555. int ret, e = 0;
  556. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  557. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  558. nouveau_switcheroo_reprobe,
  559. nouveau_switcheroo_can_switch);
  560. /* Initialise internal driver API hooks */
  561. ret = nouveau_init_engine_ptrs(dev);
  562. if (ret)
  563. goto out;
  564. engine = &dev_priv->engine;
  565. spin_lock_init(&dev_priv->channels.lock);
  566. spin_lock_init(&dev_priv->tile.lock);
  567. spin_lock_init(&dev_priv->context_switch_lock);
  568. spin_lock_init(&dev_priv->vm_lock);
  569. /* Make the CRTCs and I2C buses accessible */
  570. ret = engine->display.early_init(dev);
  571. if (ret)
  572. goto out;
  573. /* Parse BIOS tables / Run init tables if card not POSTed */
  574. ret = nouveau_bios_init(dev);
  575. if (ret)
  576. goto out_display_early;
  577. /* workaround an odd issue on nvc1 by disabling the device's
  578. * nosnoop capability. hopefully won't cause issues until a
  579. * better fix is found - assuming there is one...
  580. */
  581. if (dev_priv->chipset == 0xc1) {
  582. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  583. }
  584. nouveau_pm_init(dev);
  585. ret = engine->vram.init(dev);
  586. if (ret)
  587. goto out_bios;
  588. ret = nouveau_gpuobj_init(dev);
  589. if (ret)
  590. goto out_vram;
  591. ret = engine->instmem.init(dev);
  592. if (ret)
  593. goto out_gpuobj;
  594. ret = nouveau_mem_vram_init(dev);
  595. if (ret)
  596. goto out_instmem;
  597. ret = nouveau_mem_gart_init(dev);
  598. if (ret)
  599. goto out_ttmvram;
  600. /* PMC */
  601. ret = engine->mc.init(dev);
  602. if (ret)
  603. goto out_gart;
  604. /* PGPIO */
  605. ret = engine->gpio.init(dev);
  606. if (ret)
  607. goto out_mc;
  608. /* PTIMER */
  609. ret = engine->timer.init(dev);
  610. if (ret)
  611. goto out_gpio;
  612. /* PFB */
  613. ret = engine->fb.init(dev);
  614. if (ret)
  615. goto out_timer;
  616. if (!dev_priv->noaccel) {
  617. switch (dev_priv->card_type) {
  618. case NV_04:
  619. nv04_graph_create(dev);
  620. break;
  621. case NV_10:
  622. nv10_graph_create(dev);
  623. break;
  624. case NV_20:
  625. case NV_30:
  626. nv20_graph_create(dev);
  627. break;
  628. case NV_40:
  629. nv40_graph_create(dev);
  630. break;
  631. case NV_50:
  632. nv50_graph_create(dev);
  633. break;
  634. case NV_C0:
  635. case NV_D0:
  636. nvc0_graph_create(dev);
  637. break;
  638. default:
  639. break;
  640. }
  641. switch (dev_priv->chipset) {
  642. case 0x84:
  643. case 0x86:
  644. case 0x92:
  645. case 0x94:
  646. case 0x96:
  647. case 0xa0:
  648. nv84_crypt_create(dev);
  649. break;
  650. case 0x98:
  651. case 0xaa:
  652. case 0xac:
  653. nv98_crypt_create(dev);
  654. break;
  655. }
  656. switch (dev_priv->card_type) {
  657. case NV_50:
  658. switch (dev_priv->chipset) {
  659. case 0xa3:
  660. case 0xa5:
  661. case 0xa8:
  662. case 0xaf:
  663. nva3_copy_create(dev);
  664. break;
  665. }
  666. break;
  667. case NV_C0:
  668. nvc0_copy_create(dev, 0);
  669. nvc0_copy_create(dev, 1);
  670. break;
  671. default:
  672. break;
  673. }
  674. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  675. nv84_bsp_create(dev);
  676. nv84_vp_create(dev);
  677. nv98_ppp_create(dev);
  678. } else
  679. if (dev_priv->chipset >= 0x84) {
  680. nv50_mpeg_create(dev);
  681. nv84_bsp_create(dev);
  682. nv84_vp_create(dev);
  683. } else
  684. if (dev_priv->chipset >= 0x50) {
  685. nv50_mpeg_create(dev);
  686. } else
  687. if (dev_priv->card_type == NV_40 ||
  688. dev_priv->chipset == 0x31 ||
  689. dev_priv->chipset == 0x34 ||
  690. dev_priv->chipset == 0x36) {
  691. nv31_mpeg_create(dev);
  692. }
  693. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  694. if (dev_priv->eng[e]) {
  695. ret = dev_priv->eng[e]->init(dev, e);
  696. if (ret)
  697. goto out_engine;
  698. }
  699. }
  700. /* PFIFO */
  701. ret = engine->fifo.init(dev);
  702. if (ret)
  703. goto out_engine;
  704. }
  705. ret = nouveau_irq_init(dev);
  706. if (ret)
  707. goto out_fifo;
  708. ret = nouveau_display_create(dev);
  709. if (ret)
  710. goto out_irq;
  711. nouveau_backlight_init(dev);
  712. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  713. ret = nouveau_fence_init(dev);
  714. if (ret)
  715. goto out_disp;
  716. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  717. NvDmaFB, NvDmaTT);
  718. if (ret)
  719. goto out_fence;
  720. mutex_unlock(&dev_priv->channel->mutex);
  721. }
  722. if (dev->mode_config.num_crtc) {
  723. ret = nouveau_display_init(dev);
  724. if (ret)
  725. goto out_chan;
  726. nouveau_fbcon_init(dev);
  727. }
  728. return 0;
  729. out_chan:
  730. nouveau_channel_put_unlocked(&dev_priv->channel);
  731. out_fence:
  732. nouveau_fence_fini(dev);
  733. out_disp:
  734. nouveau_backlight_exit(dev);
  735. nouveau_display_destroy(dev);
  736. out_irq:
  737. nouveau_irq_fini(dev);
  738. out_fifo:
  739. if (!dev_priv->noaccel)
  740. engine->fifo.takedown(dev);
  741. out_engine:
  742. if (!dev_priv->noaccel) {
  743. for (e = e - 1; e >= 0; e--) {
  744. if (!dev_priv->eng[e])
  745. continue;
  746. dev_priv->eng[e]->fini(dev, e, false);
  747. dev_priv->eng[e]->destroy(dev,e );
  748. }
  749. }
  750. engine->fb.takedown(dev);
  751. out_timer:
  752. engine->timer.takedown(dev);
  753. out_gpio:
  754. engine->gpio.takedown(dev);
  755. out_mc:
  756. engine->mc.takedown(dev);
  757. out_gart:
  758. nouveau_mem_gart_fini(dev);
  759. out_ttmvram:
  760. nouveau_mem_vram_fini(dev);
  761. out_instmem:
  762. engine->instmem.takedown(dev);
  763. out_gpuobj:
  764. nouveau_gpuobj_takedown(dev);
  765. out_vram:
  766. engine->vram.takedown(dev);
  767. out_bios:
  768. nouveau_pm_fini(dev);
  769. nouveau_bios_takedown(dev);
  770. out_display_early:
  771. engine->display.late_takedown(dev);
  772. out:
  773. vga_client_register(dev->pdev, NULL, NULL, NULL);
  774. return ret;
  775. }
  776. static void nouveau_card_takedown(struct drm_device *dev)
  777. {
  778. struct drm_nouveau_private *dev_priv = dev->dev_private;
  779. struct nouveau_engine *engine = &dev_priv->engine;
  780. int e;
  781. if (dev->mode_config.num_crtc) {
  782. nouveau_fbcon_fini(dev);
  783. nouveau_display_fini(dev);
  784. }
  785. if (dev_priv->channel) {
  786. nouveau_channel_put_unlocked(&dev_priv->channel);
  787. nouveau_fence_fini(dev);
  788. }
  789. nouveau_backlight_exit(dev);
  790. nouveau_display_destroy(dev);
  791. if (!dev_priv->noaccel) {
  792. engine->fifo.takedown(dev);
  793. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  794. if (dev_priv->eng[e]) {
  795. dev_priv->eng[e]->fini(dev, e, false);
  796. dev_priv->eng[e]->destroy(dev,e );
  797. }
  798. }
  799. }
  800. engine->fb.takedown(dev);
  801. engine->timer.takedown(dev);
  802. engine->gpio.takedown(dev);
  803. engine->mc.takedown(dev);
  804. engine->display.late_takedown(dev);
  805. if (dev_priv->vga_ram) {
  806. nouveau_bo_unpin(dev_priv->vga_ram);
  807. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  808. }
  809. mutex_lock(&dev->struct_mutex);
  810. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  811. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  812. mutex_unlock(&dev->struct_mutex);
  813. nouveau_mem_gart_fini(dev);
  814. nouveau_mem_vram_fini(dev);
  815. engine->instmem.takedown(dev);
  816. nouveau_gpuobj_takedown(dev);
  817. engine->vram.takedown(dev);
  818. nouveau_irq_fini(dev);
  819. nouveau_pm_fini(dev);
  820. nouveau_bios_takedown(dev);
  821. vga_client_register(dev->pdev, NULL, NULL, NULL);
  822. }
  823. int
  824. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  825. {
  826. struct drm_nouveau_private *dev_priv = dev->dev_private;
  827. struct nouveau_fpriv *fpriv;
  828. int ret;
  829. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  830. if (unlikely(!fpriv))
  831. return -ENOMEM;
  832. spin_lock_init(&fpriv->lock);
  833. INIT_LIST_HEAD(&fpriv->channels);
  834. if (dev_priv->card_type == NV_50) {
  835. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  836. &fpriv->vm);
  837. if (ret) {
  838. kfree(fpriv);
  839. return ret;
  840. }
  841. } else
  842. if (dev_priv->card_type >= NV_C0) {
  843. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  844. &fpriv->vm);
  845. if (ret) {
  846. kfree(fpriv);
  847. return ret;
  848. }
  849. }
  850. file_priv->driver_priv = fpriv;
  851. return 0;
  852. }
  853. /* here a client dies, release the stuff that was allocated for its
  854. * file_priv */
  855. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  856. {
  857. nouveau_channel_cleanup(dev, file_priv);
  858. }
  859. void
  860. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  861. {
  862. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  863. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  864. kfree(fpriv);
  865. }
  866. /* first module load, setup the mmio/fb mapping */
  867. /* KMS: we need mmio at load time, not when the first drm client opens. */
  868. int nouveau_firstopen(struct drm_device *dev)
  869. {
  870. return 0;
  871. }
  872. /* if we have an OF card, copy vbios to RAMIN */
  873. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  874. {
  875. #if defined(__powerpc__)
  876. int size, i;
  877. const uint32_t *bios;
  878. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  879. if (!dn) {
  880. NV_INFO(dev, "Unable to get the OF node\n");
  881. return;
  882. }
  883. bios = of_get_property(dn, "NVDA,BMP", &size);
  884. if (bios) {
  885. for (i = 0; i < size; i += 4)
  886. nv_wi32(dev, i, bios[i/4]);
  887. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  888. } else {
  889. NV_INFO(dev, "Unable to get the OF bios\n");
  890. }
  891. #endif
  892. }
  893. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  894. {
  895. struct pci_dev *pdev = dev->pdev;
  896. struct apertures_struct *aper = alloc_apertures(3);
  897. if (!aper)
  898. return NULL;
  899. aper->ranges[0].base = pci_resource_start(pdev, 1);
  900. aper->ranges[0].size = pci_resource_len(pdev, 1);
  901. aper->count = 1;
  902. if (pci_resource_len(pdev, 2)) {
  903. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  904. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  905. aper->count++;
  906. }
  907. if (pci_resource_len(pdev, 3)) {
  908. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  909. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  910. aper->count++;
  911. }
  912. return aper;
  913. }
  914. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  915. {
  916. struct drm_nouveau_private *dev_priv = dev->dev_private;
  917. bool primary = false;
  918. dev_priv->apertures = nouveau_get_apertures(dev);
  919. if (!dev_priv->apertures)
  920. return -ENOMEM;
  921. #ifdef CONFIG_X86
  922. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  923. #endif
  924. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  925. return 0;
  926. }
  927. int nouveau_load(struct drm_device *dev, unsigned long flags)
  928. {
  929. struct drm_nouveau_private *dev_priv;
  930. uint32_t reg0, strap;
  931. resource_size_t mmio_start_offs;
  932. int ret;
  933. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  934. if (!dev_priv) {
  935. ret = -ENOMEM;
  936. goto err_out;
  937. }
  938. dev->dev_private = dev_priv;
  939. dev_priv->dev = dev;
  940. dev_priv->flags = flags & NOUVEAU_FLAGS;
  941. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  942. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  943. /* resource 0 is mmio regs */
  944. /* resource 1 is linear FB */
  945. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  946. /* resource 6 is bios */
  947. /* map the mmio regs */
  948. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  949. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  950. if (!dev_priv->mmio) {
  951. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  952. "Please report your setup to " DRIVER_EMAIL "\n");
  953. ret = -EINVAL;
  954. goto err_priv;
  955. }
  956. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  957. (unsigned long long)mmio_start_offs);
  958. #ifdef __BIG_ENDIAN
  959. /* Put the card in BE mode if it's not */
  960. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  961. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  962. DRM_MEMORYBARRIER();
  963. #endif
  964. /* Time to determine the card architecture */
  965. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  966. /* We're dealing with >=NV10 */
  967. if ((reg0 & 0x0f000000) > 0) {
  968. /* Bit 27-20 contain the architecture in hex */
  969. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  970. /* NV04 or NV05 */
  971. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  972. if (reg0 & 0x00f00000)
  973. dev_priv->chipset = 0x05;
  974. else
  975. dev_priv->chipset = 0x04;
  976. } else
  977. dev_priv->chipset = 0xff;
  978. switch (dev_priv->chipset & 0xf0) {
  979. case 0x00:
  980. case 0x10:
  981. case 0x20:
  982. case 0x30:
  983. dev_priv->card_type = dev_priv->chipset & 0xf0;
  984. break;
  985. case 0x40:
  986. case 0x60:
  987. dev_priv->card_type = NV_40;
  988. break;
  989. case 0x50:
  990. case 0x80:
  991. case 0x90:
  992. case 0xa0:
  993. dev_priv->card_type = NV_50;
  994. break;
  995. case 0xc0:
  996. dev_priv->card_type = NV_C0;
  997. break;
  998. case 0xd0:
  999. dev_priv->card_type = NV_D0;
  1000. break;
  1001. default:
  1002. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  1003. ret = -EINVAL;
  1004. goto err_mmio;
  1005. }
  1006. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1007. dev_priv->card_type, reg0);
  1008. /* determine frequency of timing crystal */
  1009. strap = nv_rd32(dev, 0x101000);
  1010. if ( dev_priv->chipset < 0x17 ||
  1011. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1012. strap &= 0x00000040;
  1013. else
  1014. strap &= 0x00400040;
  1015. switch (strap) {
  1016. case 0x00000000: dev_priv->crystal = 13500; break;
  1017. case 0x00000040: dev_priv->crystal = 14318; break;
  1018. case 0x00400000: dev_priv->crystal = 27000; break;
  1019. case 0x00400040: dev_priv->crystal = 25000; break;
  1020. }
  1021. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1022. /* Determine whether we'll attempt acceleration or not, some
  1023. * cards are disabled by default here due to them being known
  1024. * non-functional, or never been tested due to lack of hw.
  1025. */
  1026. dev_priv->noaccel = !!nouveau_noaccel;
  1027. if (nouveau_noaccel == -1) {
  1028. switch (dev_priv->chipset) {
  1029. case 0xd9: /* known broken */
  1030. NV_INFO(dev, "acceleration disabled by default, pass "
  1031. "noaccel=0 to force enable\n");
  1032. dev_priv->noaccel = true;
  1033. break;
  1034. default:
  1035. dev_priv->noaccel = false;
  1036. break;
  1037. }
  1038. }
  1039. ret = nouveau_remove_conflicting_drivers(dev);
  1040. if (ret)
  1041. goto err_mmio;
  1042. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1043. if (dev_priv->card_type >= NV_40) {
  1044. int ramin_bar = 2;
  1045. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1046. ramin_bar = 3;
  1047. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1048. dev_priv->ramin =
  1049. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1050. dev_priv->ramin_size);
  1051. if (!dev_priv->ramin) {
  1052. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1053. ret = -ENOMEM;
  1054. goto err_mmio;
  1055. }
  1056. } else {
  1057. dev_priv->ramin_size = 1 * 1024 * 1024;
  1058. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1059. dev_priv->ramin_size);
  1060. if (!dev_priv->ramin) {
  1061. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1062. ret = -ENOMEM;
  1063. goto err_mmio;
  1064. }
  1065. }
  1066. nouveau_OF_copy_vbios_to_ramin(dev);
  1067. /* Special flags */
  1068. if (dev->pci_device == 0x01a0)
  1069. dev_priv->flags |= NV_NFORCE;
  1070. else if (dev->pci_device == 0x01f0)
  1071. dev_priv->flags |= NV_NFORCE2;
  1072. /* For kernel modesetting, init card now and bring up fbcon */
  1073. ret = nouveau_card_init(dev);
  1074. if (ret)
  1075. goto err_ramin;
  1076. return 0;
  1077. err_ramin:
  1078. iounmap(dev_priv->ramin);
  1079. err_mmio:
  1080. iounmap(dev_priv->mmio);
  1081. err_priv:
  1082. kfree(dev_priv);
  1083. dev->dev_private = NULL;
  1084. err_out:
  1085. return ret;
  1086. }
  1087. void nouveau_lastclose(struct drm_device *dev)
  1088. {
  1089. vga_switcheroo_process_delayed_switch();
  1090. }
  1091. int nouveau_unload(struct drm_device *dev)
  1092. {
  1093. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1094. nouveau_card_takedown(dev);
  1095. iounmap(dev_priv->mmio);
  1096. iounmap(dev_priv->ramin);
  1097. kfree(dev_priv);
  1098. dev->dev_private = NULL;
  1099. return 0;
  1100. }
  1101. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1102. struct drm_file *file_priv)
  1103. {
  1104. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1105. struct drm_nouveau_getparam *getparam = data;
  1106. switch (getparam->param) {
  1107. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1108. getparam->value = dev_priv->chipset;
  1109. break;
  1110. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1111. getparam->value = dev->pci_vendor;
  1112. break;
  1113. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1114. getparam->value = dev->pci_device;
  1115. break;
  1116. case NOUVEAU_GETPARAM_BUS_TYPE:
  1117. if (drm_pci_device_is_agp(dev))
  1118. getparam->value = NV_AGP;
  1119. else if (pci_is_pcie(dev->pdev))
  1120. getparam->value = NV_PCIE;
  1121. else
  1122. getparam->value = NV_PCI;
  1123. break;
  1124. case NOUVEAU_GETPARAM_FB_SIZE:
  1125. getparam->value = dev_priv->fb_available_size;
  1126. break;
  1127. case NOUVEAU_GETPARAM_AGP_SIZE:
  1128. getparam->value = dev_priv->gart_info.aper_size;
  1129. break;
  1130. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1131. getparam->value = 0; /* deprecated */
  1132. break;
  1133. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1134. getparam->value = dev_priv->engine.timer.read(dev);
  1135. break;
  1136. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1137. getparam->value = 1;
  1138. break;
  1139. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1140. getparam->value = 1;
  1141. break;
  1142. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1143. /* NV40 and NV50 versions are quite different, but register
  1144. * address is the same. User is supposed to know the card
  1145. * family anyway... */
  1146. if (dev_priv->chipset >= 0x40) {
  1147. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1148. break;
  1149. }
  1150. /* FALLTHRU */
  1151. default:
  1152. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1153. return -EINVAL;
  1154. }
  1155. return 0;
  1156. }
  1157. int
  1158. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1159. struct drm_file *file_priv)
  1160. {
  1161. struct drm_nouveau_setparam *setparam = data;
  1162. switch (setparam->param) {
  1163. default:
  1164. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1165. return -EINVAL;
  1166. }
  1167. return 0;
  1168. }
  1169. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1170. bool
  1171. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1172. uint32_t reg, uint32_t mask, uint32_t val)
  1173. {
  1174. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1175. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1176. uint64_t start = ptimer->read(dev);
  1177. do {
  1178. if ((nv_rd32(dev, reg) & mask) == val)
  1179. return true;
  1180. } while (ptimer->read(dev) - start < timeout);
  1181. return false;
  1182. }
  1183. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1184. bool
  1185. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1186. uint32_t reg, uint32_t mask, uint32_t val)
  1187. {
  1188. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1189. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1190. uint64_t start = ptimer->read(dev);
  1191. do {
  1192. if ((nv_rd32(dev, reg) & mask) != val)
  1193. return true;
  1194. } while (ptimer->read(dev) - start < timeout);
  1195. return false;
  1196. }
  1197. /* Wait until cond(data) == true, up until timeout has hit */
  1198. bool
  1199. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1200. bool (*cond)(void *), void *data)
  1201. {
  1202. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1203. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1204. u64 start = ptimer->read(dev);
  1205. do {
  1206. if (cond(data) == true)
  1207. return true;
  1208. } while (ptimer->read(dev) - start < timeout);
  1209. return false;
  1210. }
  1211. /* Waits for PGRAPH to go completely idle */
  1212. bool nouveau_wait_for_idle(struct drm_device *dev)
  1213. {
  1214. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1215. uint32_t mask = ~0;
  1216. if (dev_priv->card_type == NV_40)
  1217. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1218. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1219. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1220. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1221. return false;
  1222. }
  1223. return true;
  1224. }