nouveau_drv.h 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_put;
  193. /* Fencing */
  194. struct {
  195. /* lock protects the pending list only */
  196. spinlock_t lock;
  197. struct list_head pending;
  198. uint32_t sequence;
  199. uint32_t sequence_ack;
  200. atomic_t last_sequence_irq;
  201. struct nouveau_vma vma;
  202. } fence;
  203. /* DMA push buffer */
  204. struct nouveau_gpuobj *pushbuf;
  205. struct nouveau_bo *pushbuf_bo;
  206. struct nouveau_vma pushbuf_vma;
  207. uint32_t pushbuf_base;
  208. /* Notifier memory */
  209. struct nouveau_bo *notifier_bo;
  210. struct nouveau_vma notifier_vma;
  211. struct drm_mm notifier_heap;
  212. /* PFIFO context */
  213. struct nouveau_gpuobj *ramfc;
  214. struct nouveau_gpuobj *cache;
  215. void *fifo_priv;
  216. /* Execution engine contexts */
  217. void *engctx[NVOBJ_ENGINE_NR];
  218. /* NV50 VM */
  219. struct nouveau_vm *vm;
  220. struct nouveau_gpuobj *vm_pd;
  221. /* Objects */
  222. struct nouveau_gpuobj *ramin; /* Private instmem */
  223. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  224. struct nouveau_ramht *ramht; /* Hash table */
  225. /* GPU object info for stuff used in-kernel (mm_enabled) */
  226. uint32_t m2mf_ntfy;
  227. uint32_t vram_handle;
  228. uint32_t gart_handle;
  229. bool accel_done;
  230. /* Push buffer state (only for drm's channel on !mm_enabled) */
  231. struct {
  232. int max;
  233. int free;
  234. int cur;
  235. int put;
  236. /* access via pushbuf_bo */
  237. int ib_base;
  238. int ib_max;
  239. int ib_free;
  240. int ib_put;
  241. } dma;
  242. uint32_t sw_subchannel[8];
  243. struct nouveau_vma dispc_vma[2];
  244. struct {
  245. struct nouveau_gpuobj *vblsem;
  246. uint32_t vblsem_head;
  247. uint32_t vblsem_offset;
  248. uint32_t vblsem_rval;
  249. struct list_head vbl_wait;
  250. struct list_head flip;
  251. } nvsw;
  252. struct {
  253. bool active;
  254. char name[32];
  255. struct drm_info_list info;
  256. } debugfs;
  257. };
  258. struct nouveau_exec_engine {
  259. void (*destroy)(struct drm_device *, int engine);
  260. int (*init)(struct drm_device *, int engine);
  261. int (*fini)(struct drm_device *, int engine, bool suspend);
  262. int (*context_new)(struct nouveau_channel *, int engine);
  263. void (*context_del)(struct nouveau_channel *, int engine);
  264. int (*object_new)(struct nouveau_channel *, int engine,
  265. u32 handle, u16 class);
  266. void (*set_tile_region)(struct drm_device *dev, int i);
  267. void (*tlb_flush)(struct drm_device *, int engine);
  268. };
  269. struct nouveau_instmem_engine {
  270. void *priv;
  271. int (*init)(struct drm_device *dev);
  272. void (*takedown)(struct drm_device *dev);
  273. int (*suspend)(struct drm_device *dev);
  274. void (*resume)(struct drm_device *dev);
  275. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  276. u32 size, u32 align);
  277. void (*put)(struct nouveau_gpuobj *);
  278. int (*map)(struct nouveau_gpuobj *);
  279. void (*unmap)(struct nouveau_gpuobj *);
  280. void (*flush)(struct drm_device *);
  281. };
  282. struct nouveau_mc_engine {
  283. int (*init)(struct drm_device *dev);
  284. void (*takedown)(struct drm_device *dev);
  285. };
  286. struct nouveau_timer_engine {
  287. int (*init)(struct drm_device *dev);
  288. void (*takedown)(struct drm_device *dev);
  289. uint64_t (*read)(struct drm_device *dev);
  290. };
  291. struct nouveau_fb_engine {
  292. int num_tiles;
  293. struct drm_mm tag_heap;
  294. void *priv;
  295. int (*init)(struct drm_device *dev);
  296. void (*takedown)(struct drm_device *dev);
  297. void (*init_tile_region)(struct drm_device *dev, int i,
  298. uint32_t addr, uint32_t size,
  299. uint32_t pitch, uint32_t flags);
  300. void (*set_tile_region)(struct drm_device *dev, int i);
  301. void (*free_tile_region)(struct drm_device *dev, int i);
  302. };
  303. struct nouveau_fifo_engine {
  304. void *priv;
  305. int channels;
  306. struct nouveau_gpuobj *playlist[2];
  307. int cur_playlist;
  308. int (*init)(struct drm_device *);
  309. void (*takedown)(struct drm_device *);
  310. void (*disable)(struct drm_device *);
  311. void (*enable)(struct drm_device *);
  312. bool (*reassign)(struct drm_device *, bool enable);
  313. bool (*cache_pull)(struct drm_device *dev, bool enable);
  314. int (*channel_id)(struct drm_device *);
  315. int (*create_context)(struct nouveau_channel *);
  316. void (*destroy_context)(struct nouveau_channel *);
  317. int (*load_context)(struct nouveau_channel *);
  318. int (*unload_context)(struct drm_device *);
  319. void (*tlb_flush)(struct drm_device *dev);
  320. };
  321. struct nouveau_display_engine {
  322. void *priv;
  323. int (*early_init)(struct drm_device *);
  324. void (*late_takedown)(struct drm_device *);
  325. int (*create)(struct drm_device *);
  326. void (*destroy)(struct drm_device *);
  327. int (*init)(struct drm_device *);
  328. void (*fini)(struct drm_device *);
  329. struct drm_property *dithering_mode;
  330. struct drm_property *dithering_depth;
  331. struct drm_property *underscan_property;
  332. struct drm_property *underscan_hborder_property;
  333. struct drm_property *underscan_vborder_property;
  334. };
  335. struct nouveau_gpio_engine {
  336. void *priv;
  337. int (*init)(struct drm_device *);
  338. void (*takedown)(struct drm_device *);
  339. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  340. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  341. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  342. void (*)(void *, int), void *);
  343. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  344. void (*)(void *, int), void *);
  345. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  346. };
  347. struct nouveau_pm_voltage_level {
  348. u32 voltage; /* microvolts */
  349. u8 vid;
  350. };
  351. struct nouveau_pm_voltage {
  352. bool supported;
  353. u8 version;
  354. u8 vid_mask;
  355. struct nouveau_pm_voltage_level *level;
  356. int nr_level;
  357. };
  358. struct nouveau_pm_memtiming {
  359. int id;
  360. u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
  361. u32 reg_1;
  362. u32 reg_2;
  363. u32 reg_3;
  364. u32 reg_4;
  365. u32 reg_5;
  366. u32 reg_6;
  367. u32 reg_7;
  368. u32 reg_8;
  369. /* To be written to 0x1002c0 */
  370. u8 CL;
  371. u8 WR;
  372. };
  373. struct nouveau_pm_tbl_header{
  374. u8 version;
  375. u8 header_len;
  376. u8 entry_cnt;
  377. u8 entry_len;
  378. };
  379. struct nouveau_pm_tbl_entry{
  380. u8 tWR;
  381. u8 tUNK_1;
  382. u8 tCL;
  383. u8 tRP; /* Byte 3 */
  384. u8 empty_4;
  385. u8 tRAS; /* Byte 5 */
  386. u8 empty_6;
  387. u8 tRFC; /* Byte 7 */
  388. u8 empty_8;
  389. u8 tRC; /* Byte 9 */
  390. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  391. u8 empty_15,empty_16,empty_17;
  392. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  393. };
  394. /* nouveau_mem.c */
  395. void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
  396. struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
  397. struct nouveau_pm_memtiming *timing);
  398. #define NOUVEAU_PM_MAX_LEVEL 8
  399. struct nouveau_pm_level {
  400. struct device_attribute dev_attr;
  401. char name[32];
  402. int id;
  403. u32 core;
  404. u32 memory;
  405. u32 shader;
  406. u32 rop;
  407. u32 copy;
  408. u32 daemon;
  409. u32 vdec;
  410. u32 dom6;
  411. u32 unka0; /* nva3:nvc0 */
  412. u32 hub01; /* nvc0- */
  413. u32 hub06; /* nvc0- */
  414. u32 hub07; /* nvc0- */
  415. u32 volt_min; /* microvolts */
  416. u32 volt_max;
  417. u8 fanspeed;
  418. u16 memscript;
  419. struct nouveau_pm_memtiming *timing;
  420. };
  421. struct nouveau_pm_temp_sensor_constants {
  422. u16 offset_constant;
  423. s16 offset_mult;
  424. s16 offset_div;
  425. s16 slope_mult;
  426. s16 slope_div;
  427. };
  428. struct nouveau_pm_threshold_temp {
  429. s16 critical;
  430. s16 down_clock;
  431. s16 fan_boost;
  432. };
  433. struct nouveau_pm_memtimings {
  434. bool supported;
  435. struct nouveau_pm_memtiming *timing;
  436. int nr_timing;
  437. };
  438. struct nouveau_pm_fan {
  439. u32 min_duty;
  440. u32 max_duty;
  441. u32 pwm_freq;
  442. };
  443. struct nouveau_pm_engine {
  444. struct nouveau_pm_voltage voltage;
  445. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  446. int nr_perflvl;
  447. struct nouveau_pm_memtimings memtimings;
  448. struct nouveau_pm_temp_sensor_constants sensor_constants;
  449. struct nouveau_pm_threshold_temp threshold_temp;
  450. struct nouveau_pm_fan fan;
  451. u32 pwm_divisor;
  452. struct nouveau_pm_level boot;
  453. struct nouveau_pm_level *cur;
  454. struct device *hwmon;
  455. struct notifier_block acpi_nb;
  456. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  457. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  458. int (*clocks_set)(struct drm_device *, void *);
  459. int (*voltage_get)(struct drm_device *);
  460. int (*voltage_set)(struct drm_device *, int voltage);
  461. int (*pwm_get)(struct drm_device *, struct dcb_gpio_entry*, u32*, u32*);
  462. int (*pwm_set)(struct drm_device *, struct dcb_gpio_entry*, u32, u32);
  463. int (*temp_get)(struct drm_device *);
  464. };
  465. struct nouveau_vram_engine {
  466. struct nouveau_mm mm;
  467. int (*init)(struct drm_device *);
  468. void (*takedown)(struct drm_device *dev);
  469. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  470. u32 type, struct nouveau_mem **);
  471. void (*put)(struct drm_device *, struct nouveau_mem **);
  472. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  473. };
  474. struct nouveau_engine {
  475. struct nouveau_instmem_engine instmem;
  476. struct nouveau_mc_engine mc;
  477. struct nouveau_timer_engine timer;
  478. struct nouveau_fb_engine fb;
  479. struct nouveau_fifo_engine fifo;
  480. struct nouveau_display_engine display;
  481. struct nouveau_gpio_engine gpio;
  482. struct nouveau_pm_engine pm;
  483. struct nouveau_vram_engine vram;
  484. };
  485. struct nouveau_pll_vals {
  486. union {
  487. struct {
  488. #ifdef __BIG_ENDIAN
  489. uint8_t N1, M1, N2, M2;
  490. #else
  491. uint8_t M1, N1, M2, N2;
  492. #endif
  493. };
  494. struct {
  495. uint16_t NM1, NM2;
  496. } __attribute__((packed));
  497. };
  498. int log2P;
  499. int refclk;
  500. };
  501. enum nv04_fp_display_regs {
  502. FP_DISPLAY_END,
  503. FP_TOTAL,
  504. FP_CRTC,
  505. FP_SYNC_START,
  506. FP_SYNC_END,
  507. FP_VALID_START,
  508. FP_VALID_END
  509. };
  510. struct nv04_crtc_reg {
  511. unsigned char MiscOutReg;
  512. uint8_t CRTC[0xa0];
  513. uint8_t CR58[0x10];
  514. uint8_t Sequencer[5];
  515. uint8_t Graphics[9];
  516. uint8_t Attribute[21];
  517. unsigned char DAC[768];
  518. /* PCRTC regs */
  519. uint32_t fb_start;
  520. uint32_t crtc_cfg;
  521. uint32_t cursor_cfg;
  522. uint32_t gpio_ext;
  523. uint32_t crtc_830;
  524. uint32_t crtc_834;
  525. uint32_t crtc_850;
  526. uint32_t crtc_eng_ctrl;
  527. /* PRAMDAC regs */
  528. uint32_t nv10_cursync;
  529. struct nouveau_pll_vals pllvals;
  530. uint32_t ramdac_gen_ctrl;
  531. uint32_t ramdac_630;
  532. uint32_t ramdac_634;
  533. uint32_t tv_setup;
  534. uint32_t tv_vtotal;
  535. uint32_t tv_vskew;
  536. uint32_t tv_vsync_delay;
  537. uint32_t tv_htotal;
  538. uint32_t tv_hskew;
  539. uint32_t tv_hsync_delay;
  540. uint32_t tv_hsync_delay2;
  541. uint32_t fp_horiz_regs[7];
  542. uint32_t fp_vert_regs[7];
  543. uint32_t dither;
  544. uint32_t fp_control;
  545. uint32_t dither_regs[6];
  546. uint32_t fp_debug_0;
  547. uint32_t fp_debug_1;
  548. uint32_t fp_debug_2;
  549. uint32_t fp_margin_color;
  550. uint32_t ramdac_8c0;
  551. uint32_t ramdac_a20;
  552. uint32_t ramdac_a24;
  553. uint32_t ramdac_a34;
  554. uint32_t ctv_regs[38];
  555. };
  556. struct nv04_output_reg {
  557. uint32_t output;
  558. int head;
  559. };
  560. struct nv04_mode_state {
  561. struct nv04_crtc_reg crtc_reg[2];
  562. uint32_t pllsel;
  563. uint32_t sel_clk;
  564. };
  565. enum nouveau_card_type {
  566. NV_04 = 0x00,
  567. NV_10 = 0x10,
  568. NV_20 = 0x20,
  569. NV_30 = 0x30,
  570. NV_40 = 0x40,
  571. NV_50 = 0x50,
  572. NV_C0 = 0xc0,
  573. NV_D0 = 0xd0
  574. };
  575. struct drm_nouveau_private {
  576. struct drm_device *dev;
  577. bool noaccel;
  578. /* the card type, takes NV_* as values */
  579. enum nouveau_card_type card_type;
  580. /* exact chipset, derived from NV_PMC_BOOT_0 */
  581. int chipset;
  582. int flags;
  583. u32 crystal;
  584. void __iomem *mmio;
  585. spinlock_t ramin_lock;
  586. void __iomem *ramin;
  587. u32 ramin_size;
  588. u32 ramin_base;
  589. bool ramin_available;
  590. struct drm_mm ramin_heap;
  591. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  592. struct list_head gpuobj_list;
  593. struct list_head classes;
  594. struct nouveau_bo *vga_ram;
  595. /* interrupt handling */
  596. void (*irq_handler[32])(struct drm_device *);
  597. bool msi_enabled;
  598. struct list_head vbl_waiting;
  599. struct {
  600. struct drm_global_reference mem_global_ref;
  601. struct ttm_bo_global_ref bo_global_ref;
  602. struct ttm_bo_device bdev;
  603. atomic_t validate_sequence;
  604. } ttm;
  605. struct {
  606. spinlock_t lock;
  607. struct drm_mm heap;
  608. struct nouveau_bo *bo;
  609. } fence;
  610. struct {
  611. spinlock_t lock;
  612. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  613. } channels;
  614. struct nouveau_engine engine;
  615. struct nouveau_channel *channel;
  616. /* For PFIFO and PGRAPH. */
  617. spinlock_t context_switch_lock;
  618. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  619. spinlock_t vm_lock;
  620. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  621. struct nouveau_ramht *ramht;
  622. struct nouveau_gpuobj *ramfc;
  623. struct nouveau_gpuobj *ramro;
  624. uint32_t ramin_rsvd_vram;
  625. struct {
  626. enum {
  627. NOUVEAU_GART_NONE = 0,
  628. NOUVEAU_GART_AGP, /* AGP */
  629. NOUVEAU_GART_PDMA, /* paged dma object */
  630. NOUVEAU_GART_HW /* on-chip gart/vm */
  631. } type;
  632. uint64_t aper_base;
  633. uint64_t aper_size;
  634. uint64_t aper_free;
  635. struct ttm_backend_func *func;
  636. struct {
  637. struct page *page;
  638. dma_addr_t addr;
  639. } dummy;
  640. struct nouveau_gpuobj *sg_ctxdma;
  641. } gart_info;
  642. /* nv10-nv40 tiling regions */
  643. struct {
  644. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  645. spinlock_t lock;
  646. } tile;
  647. /* VRAM/fb configuration */
  648. uint64_t vram_size;
  649. uint64_t vram_sys_base;
  650. uint64_t fb_available_size;
  651. uint64_t fb_mappable_pages;
  652. uint64_t fb_aper_free;
  653. int fb_mtrr;
  654. /* BAR control (NV50-) */
  655. struct nouveau_vm *bar1_vm;
  656. struct nouveau_vm *bar3_vm;
  657. /* G8x/G9x virtual address space */
  658. struct nouveau_vm *chan_vm;
  659. struct nvbios vbios;
  660. struct list_head i2c_ports;
  661. struct nv04_mode_state mode_reg;
  662. struct nv04_mode_state saved_reg;
  663. uint32_t saved_vga_font[4][16384];
  664. uint32_t crtc_owner;
  665. uint32_t dac_users[4];
  666. struct backlight_device *backlight;
  667. struct {
  668. struct dentry *channel_root;
  669. } debugfs;
  670. struct nouveau_fbdev *nfbdev;
  671. struct apertures_struct *apertures;
  672. };
  673. static inline struct drm_nouveau_private *
  674. nouveau_private(struct drm_device *dev)
  675. {
  676. return dev->dev_private;
  677. }
  678. static inline struct drm_nouveau_private *
  679. nouveau_bdev(struct ttm_bo_device *bd)
  680. {
  681. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  682. }
  683. static inline int
  684. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  685. {
  686. struct nouveau_bo *prev;
  687. if (!pnvbo)
  688. return -EINVAL;
  689. prev = *pnvbo;
  690. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  691. if (prev) {
  692. struct ttm_buffer_object *bo = &prev->bo;
  693. ttm_bo_unref(&bo);
  694. }
  695. return 0;
  696. }
  697. /* nouveau_drv.c */
  698. extern int nouveau_modeset;
  699. extern int nouveau_agpmode;
  700. extern int nouveau_duallink;
  701. extern int nouveau_uscript_lvds;
  702. extern int nouveau_uscript_tmds;
  703. extern int nouveau_vram_pushbuf;
  704. extern int nouveau_vram_notify;
  705. extern int nouveau_fbpercrtc;
  706. extern int nouveau_tv_disable;
  707. extern char *nouveau_tv_norm;
  708. extern int nouveau_reg_debug;
  709. extern char *nouveau_vbios;
  710. extern int nouveau_ignorelid;
  711. extern int nouveau_nofbaccel;
  712. extern int nouveau_noaccel;
  713. extern int nouveau_force_post;
  714. extern int nouveau_override_conntype;
  715. extern char *nouveau_perflvl;
  716. extern int nouveau_perflvl_wr;
  717. extern int nouveau_msi;
  718. extern int nouveau_ctxfw;
  719. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  720. extern int nouveau_pci_resume(struct pci_dev *pdev);
  721. /* nouveau_state.c */
  722. extern int nouveau_open(struct drm_device *, struct drm_file *);
  723. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  724. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  725. extern int nouveau_load(struct drm_device *, unsigned long flags);
  726. extern int nouveau_firstopen(struct drm_device *);
  727. extern void nouveau_lastclose(struct drm_device *);
  728. extern int nouveau_unload(struct drm_device *);
  729. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  730. struct drm_file *);
  731. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  732. struct drm_file *);
  733. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  734. uint32_t reg, uint32_t mask, uint32_t val);
  735. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  736. uint32_t reg, uint32_t mask, uint32_t val);
  737. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  738. bool (*cond)(void *), void *);
  739. extern bool nouveau_wait_for_idle(struct drm_device *);
  740. extern int nouveau_card_init(struct drm_device *);
  741. /* nouveau_mem.c */
  742. extern int nouveau_mem_vram_init(struct drm_device *);
  743. extern void nouveau_mem_vram_fini(struct drm_device *);
  744. extern int nouveau_mem_gart_init(struct drm_device *);
  745. extern void nouveau_mem_gart_fini(struct drm_device *);
  746. extern int nouveau_mem_init_agp(struct drm_device *);
  747. extern int nouveau_mem_reset_agp(struct drm_device *);
  748. extern void nouveau_mem_close(struct drm_device *);
  749. extern int nouveau_mem_detect(struct drm_device *);
  750. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  751. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  752. struct drm_device *dev, uint32_t addr, uint32_t size,
  753. uint32_t pitch, uint32_t flags);
  754. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  755. struct nouveau_tile_reg *tile,
  756. struct nouveau_fence *fence);
  757. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  758. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  759. /* nouveau_notifier.c */
  760. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  761. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  762. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  763. int cout, uint32_t start, uint32_t end,
  764. uint32_t *offset);
  765. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  766. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  767. struct drm_file *);
  768. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  769. struct drm_file *);
  770. /* nouveau_channel.c */
  771. extern struct drm_ioctl_desc nouveau_ioctls[];
  772. extern int nouveau_max_ioctl;
  773. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  774. extern int nouveau_channel_alloc(struct drm_device *dev,
  775. struct nouveau_channel **chan,
  776. struct drm_file *file_priv,
  777. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  778. extern struct nouveau_channel *
  779. nouveau_channel_get_unlocked(struct nouveau_channel *);
  780. extern struct nouveau_channel *
  781. nouveau_channel_get(struct drm_file *, int id);
  782. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  783. extern void nouveau_channel_put(struct nouveau_channel **);
  784. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  785. struct nouveau_channel **pchan);
  786. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  787. /* nouveau_object.c */
  788. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  789. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  790. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  791. } while (0)
  792. #define NVOBJ_ENGINE_DEL(d, e) do { \
  793. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  794. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  795. } while (0)
  796. #define NVOBJ_CLASS(d, c, e) do { \
  797. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  798. if (ret) \
  799. return ret; \
  800. } while (0)
  801. #define NVOBJ_MTHD(d, c, m, e) do { \
  802. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  803. if (ret) \
  804. return ret; \
  805. } while (0)
  806. extern int nouveau_gpuobj_early_init(struct drm_device *);
  807. extern int nouveau_gpuobj_init(struct drm_device *);
  808. extern void nouveau_gpuobj_takedown(struct drm_device *);
  809. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  810. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  811. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  812. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  813. int (*exec)(struct nouveau_channel *,
  814. u32 class, u32 mthd, u32 data));
  815. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  816. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  817. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  818. uint32_t vram_h, uint32_t tt_h);
  819. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  820. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  821. uint32_t size, int align, uint32_t flags,
  822. struct nouveau_gpuobj **);
  823. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  824. struct nouveau_gpuobj **);
  825. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  826. u32 size, u32 flags,
  827. struct nouveau_gpuobj **);
  828. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  829. uint64_t offset, uint64_t size, int access,
  830. int target, struct nouveau_gpuobj **);
  831. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  832. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  833. u64 size, int target, int access, u32 type,
  834. u32 comp, struct nouveau_gpuobj **pobj);
  835. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  836. int class, u64 base, u64 size, int target,
  837. int access, u32 type, u32 comp);
  838. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  839. struct drm_file *);
  840. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  841. struct drm_file *);
  842. /* nouveau_irq.c */
  843. extern int nouveau_irq_init(struct drm_device *);
  844. extern void nouveau_irq_fini(struct drm_device *);
  845. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  846. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  847. void (*)(struct drm_device *));
  848. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  849. extern void nouveau_irq_preinstall(struct drm_device *);
  850. extern int nouveau_irq_postinstall(struct drm_device *);
  851. extern void nouveau_irq_uninstall(struct drm_device *);
  852. /* nouveau_sgdma.c */
  853. extern int nouveau_sgdma_init(struct drm_device *);
  854. extern void nouveau_sgdma_takedown(struct drm_device *);
  855. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  856. uint32_t offset);
  857. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  858. unsigned long size,
  859. uint32_t page_flags,
  860. struct page *dummy_read_page);
  861. /* nouveau_debugfs.c */
  862. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  863. extern int nouveau_debugfs_init(struct drm_minor *);
  864. extern void nouveau_debugfs_takedown(struct drm_minor *);
  865. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  866. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  867. #else
  868. static inline int
  869. nouveau_debugfs_init(struct drm_minor *minor)
  870. {
  871. return 0;
  872. }
  873. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  874. {
  875. }
  876. static inline int
  877. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  878. {
  879. return 0;
  880. }
  881. static inline void
  882. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  883. {
  884. }
  885. #endif
  886. /* nouveau_dma.c */
  887. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  888. extern int nouveau_dma_init(struct nouveau_channel *);
  889. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  890. /* nouveau_acpi.c */
  891. #define ROM_BIOS_PAGE 4096
  892. #if defined(CONFIG_ACPI)
  893. void nouveau_register_dsm_handler(void);
  894. void nouveau_unregister_dsm_handler(void);
  895. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  896. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  897. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  898. #else
  899. static inline void nouveau_register_dsm_handler(void) {}
  900. static inline void nouveau_unregister_dsm_handler(void) {}
  901. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  902. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  903. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  904. #endif
  905. /* nouveau_backlight.c */
  906. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  907. extern int nouveau_backlight_init(struct drm_device *);
  908. extern void nouveau_backlight_exit(struct drm_device *);
  909. #else
  910. static inline int nouveau_backlight_init(struct drm_device *dev)
  911. {
  912. return 0;
  913. }
  914. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  915. #endif
  916. /* nouveau_bios.c */
  917. extern int nouveau_bios_init(struct drm_device *);
  918. extern void nouveau_bios_takedown(struct drm_device *dev);
  919. extern int nouveau_run_vbios_init(struct drm_device *);
  920. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  921. struct dcb_entry *, int crtc);
  922. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  923. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  924. enum dcb_gpio_tag);
  925. extern struct dcb_connector_table_entry *
  926. nouveau_bios_connector_entry(struct drm_device *, int index);
  927. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  928. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  929. struct pll_lims *);
  930. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  931. struct dcb_entry *, int crtc);
  932. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  933. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  934. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  935. bool *dl, bool *if_is_24bit);
  936. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  937. int head, int pxclk);
  938. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  939. enum LVDS_script, int pxclk);
  940. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  941. /* nouveau_ttm.c */
  942. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  943. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  944. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  945. /* nouveau_hdmi.c */
  946. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  947. /* nouveau_dp.c */
  948. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  949. uint8_t *data, int data_nr);
  950. bool nouveau_dp_detect(struct drm_encoder *);
  951. bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
  952. void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
  953. u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
  954. /* nv04_fb.c */
  955. extern int nv04_fb_init(struct drm_device *);
  956. extern void nv04_fb_takedown(struct drm_device *);
  957. /* nv10_fb.c */
  958. extern int nv10_fb_init(struct drm_device *);
  959. extern void nv10_fb_takedown(struct drm_device *);
  960. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  961. uint32_t addr, uint32_t size,
  962. uint32_t pitch, uint32_t flags);
  963. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  964. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  965. /* nv30_fb.c */
  966. extern int nv30_fb_init(struct drm_device *);
  967. extern void nv30_fb_takedown(struct drm_device *);
  968. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  969. uint32_t addr, uint32_t size,
  970. uint32_t pitch, uint32_t flags);
  971. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  972. /* nv40_fb.c */
  973. extern int nv40_fb_init(struct drm_device *);
  974. extern void nv40_fb_takedown(struct drm_device *);
  975. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  976. /* nv50_fb.c */
  977. extern int nv50_fb_init(struct drm_device *);
  978. extern void nv50_fb_takedown(struct drm_device *);
  979. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  980. /* nvc0_fb.c */
  981. extern int nvc0_fb_init(struct drm_device *);
  982. extern void nvc0_fb_takedown(struct drm_device *);
  983. /* nv04_fifo.c */
  984. extern int nv04_fifo_init(struct drm_device *);
  985. extern void nv04_fifo_fini(struct drm_device *);
  986. extern void nv04_fifo_disable(struct drm_device *);
  987. extern void nv04_fifo_enable(struct drm_device *);
  988. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  989. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  990. extern int nv04_fifo_channel_id(struct drm_device *);
  991. extern int nv04_fifo_create_context(struct nouveau_channel *);
  992. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  993. extern int nv04_fifo_load_context(struct nouveau_channel *);
  994. extern int nv04_fifo_unload_context(struct drm_device *);
  995. extern void nv04_fifo_isr(struct drm_device *);
  996. /* nv10_fifo.c */
  997. extern int nv10_fifo_init(struct drm_device *);
  998. extern int nv10_fifo_channel_id(struct drm_device *);
  999. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1000. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1001. extern int nv10_fifo_unload_context(struct drm_device *);
  1002. /* nv40_fifo.c */
  1003. extern int nv40_fifo_init(struct drm_device *);
  1004. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1005. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1006. extern int nv40_fifo_unload_context(struct drm_device *);
  1007. /* nv50_fifo.c */
  1008. extern int nv50_fifo_init(struct drm_device *);
  1009. extern void nv50_fifo_takedown(struct drm_device *);
  1010. extern int nv50_fifo_channel_id(struct drm_device *);
  1011. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1012. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1013. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1014. extern int nv50_fifo_unload_context(struct drm_device *);
  1015. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1016. /* nvc0_fifo.c */
  1017. extern int nvc0_fifo_init(struct drm_device *);
  1018. extern void nvc0_fifo_takedown(struct drm_device *);
  1019. extern void nvc0_fifo_disable(struct drm_device *);
  1020. extern void nvc0_fifo_enable(struct drm_device *);
  1021. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1022. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1023. extern int nvc0_fifo_channel_id(struct drm_device *);
  1024. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1025. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1026. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1027. extern int nvc0_fifo_unload_context(struct drm_device *);
  1028. /* nv04_graph.c */
  1029. extern int nv04_graph_create(struct drm_device *);
  1030. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1031. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1032. u32 class, u32 mthd, u32 data);
  1033. extern struct nouveau_bitfield nv04_graph_nsource[];
  1034. /* nv10_graph.c */
  1035. extern int nv10_graph_create(struct drm_device *);
  1036. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1037. extern struct nouveau_bitfield nv10_graph_intr[];
  1038. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1039. /* nv20_graph.c */
  1040. extern int nv20_graph_create(struct drm_device *);
  1041. /* nv40_graph.c */
  1042. extern int nv40_graph_create(struct drm_device *);
  1043. extern void nv40_grctx_init(struct nouveau_grctx *);
  1044. /* nv50_graph.c */
  1045. extern int nv50_graph_create(struct drm_device *);
  1046. extern int nv50_grctx_init(struct nouveau_grctx *);
  1047. extern struct nouveau_enum nv50_data_error_names[];
  1048. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1049. /* nvc0_graph.c */
  1050. extern int nvc0_graph_create(struct drm_device *);
  1051. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1052. /* nv84_crypt.c */
  1053. extern int nv84_crypt_create(struct drm_device *);
  1054. /* nv98_crypt.c */
  1055. extern int nv98_crypt_create(struct drm_device *dev);
  1056. /* nva3_copy.c */
  1057. extern int nva3_copy_create(struct drm_device *dev);
  1058. /* nvc0_copy.c */
  1059. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1060. /* nv31_mpeg.c */
  1061. extern int nv31_mpeg_create(struct drm_device *dev);
  1062. /* nv50_mpeg.c */
  1063. extern int nv50_mpeg_create(struct drm_device *dev);
  1064. /* nv84_bsp.c */
  1065. /* nv98_bsp.c */
  1066. extern int nv84_bsp_create(struct drm_device *dev);
  1067. /* nv84_vp.c */
  1068. /* nv98_vp.c */
  1069. extern int nv84_vp_create(struct drm_device *dev);
  1070. /* nv98_ppp.c */
  1071. extern int nv98_ppp_create(struct drm_device *dev);
  1072. /* nv04_instmem.c */
  1073. extern int nv04_instmem_init(struct drm_device *);
  1074. extern void nv04_instmem_takedown(struct drm_device *);
  1075. extern int nv04_instmem_suspend(struct drm_device *);
  1076. extern void nv04_instmem_resume(struct drm_device *);
  1077. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1078. u32 size, u32 align);
  1079. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1080. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1081. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1082. extern void nv04_instmem_flush(struct drm_device *);
  1083. /* nv50_instmem.c */
  1084. extern int nv50_instmem_init(struct drm_device *);
  1085. extern void nv50_instmem_takedown(struct drm_device *);
  1086. extern int nv50_instmem_suspend(struct drm_device *);
  1087. extern void nv50_instmem_resume(struct drm_device *);
  1088. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1089. u32 size, u32 align);
  1090. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1091. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1092. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1093. extern void nv50_instmem_flush(struct drm_device *);
  1094. extern void nv84_instmem_flush(struct drm_device *);
  1095. /* nvc0_instmem.c */
  1096. extern int nvc0_instmem_init(struct drm_device *);
  1097. extern void nvc0_instmem_takedown(struct drm_device *);
  1098. extern int nvc0_instmem_suspend(struct drm_device *);
  1099. extern void nvc0_instmem_resume(struct drm_device *);
  1100. /* nv04_mc.c */
  1101. extern int nv04_mc_init(struct drm_device *);
  1102. extern void nv04_mc_takedown(struct drm_device *);
  1103. /* nv40_mc.c */
  1104. extern int nv40_mc_init(struct drm_device *);
  1105. extern void nv40_mc_takedown(struct drm_device *);
  1106. /* nv50_mc.c */
  1107. extern int nv50_mc_init(struct drm_device *);
  1108. extern void nv50_mc_takedown(struct drm_device *);
  1109. /* nv04_timer.c */
  1110. extern int nv04_timer_init(struct drm_device *);
  1111. extern uint64_t nv04_timer_read(struct drm_device *);
  1112. extern void nv04_timer_takedown(struct drm_device *);
  1113. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1114. unsigned long arg);
  1115. /* nv04_dac.c */
  1116. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1117. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1118. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1119. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1120. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1121. /* nv04_dfp.c */
  1122. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1123. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1124. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1125. int head, bool dl);
  1126. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1127. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1128. /* nv04_tv.c */
  1129. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1130. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1131. /* nv17_tv.c */
  1132. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1133. /* nv04_display.c */
  1134. extern int nv04_display_early_init(struct drm_device *);
  1135. extern void nv04_display_late_takedown(struct drm_device *);
  1136. extern int nv04_display_create(struct drm_device *);
  1137. extern void nv04_display_destroy(struct drm_device *);
  1138. extern int nv04_display_init(struct drm_device *);
  1139. extern void nv04_display_fini(struct drm_device *);
  1140. /* nvd0_display.c */
  1141. extern int nvd0_display_create(struct drm_device *);
  1142. extern void nvd0_display_destroy(struct drm_device *);
  1143. extern int nvd0_display_init(struct drm_device *);
  1144. extern void nvd0_display_fini(struct drm_device *);
  1145. struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
  1146. void nvd0_display_flip_stop(struct drm_crtc *);
  1147. int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
  1148. struct nouveau_channel *, u32 swap_interval);
  1149. /* nv04_crtc.c */
  1150. extern int nv04_crtc_create(struct drm_device *, int index);
  1151. /* nouveau_bo.c */
  1152. extern struct ttm_bo_driver nouveau_bo_driver;
  1153. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1154. uint32_t flags, uint32_t tile_mode,
  1155. uint32_t tile_flags, struct nouveau_bo **);
  1156. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1157. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1158. extern int nouveau_bo_map(struct nouveau_bo *);
  1159. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1160. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1161. uint32_t busy);
  1162. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1163. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1164. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1165. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1166. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1167. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1168. bool no_wait_reserve, bool no_wait_gpu);
  1169. extern struct nouveau_vma *
  1170. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1171. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1172. struct nouveau_vma *);
  1173. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1174. /* nouveau_fence.c */
  1175. struct nouveau_fence;
  1176. extern int nouveau_fence_init(struct drm_device *);
  1177. extern void nouveau_fence_fini(struct drm_device *);
  1178. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1179. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1180. extern void nouveau_fence_update(struct nouveau_channel *);
  1181. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1182. bool emit);
  1183. extern int nouveau_fence_emit(struct nouveau_fence *);
  1184. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1185. void (*work)(void *priv, bool signalled),
  1186. void *priv);
  1187. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1188. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1189. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1190. extern int __nouveau_fence_flush(void *obj, void *arg);
  1191. extern void __nouveau_fence_unref(void **obj);
  1192. extern void *__nouveau_fence_ref(void *obj);
  1193. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1194. {
  1195. return __nouveau_fence_signalled(obj, NULL);
  1196. }
  1197. static inline int
  1198. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1199. {
  1200. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1201. }
  1202. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1203. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1204. {
  1205. return __nouveau_fence_flush(obj, NULL);
  1206. }
  1207. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1208. {
  1209. __nouveau_fence_unref((void **)obj);
  1210. }
  1211. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1212. {
  1213. return __nouveau_fence_ref(obj);
  1214. }
  1215. /* nouveau_gem.c */
  1216. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1217. uint32_t domain, uint32_t tile_mode,
  1218. uint32_t tile_flags, struct nouveau_bo **);
  1219. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1220. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1221. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1222. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1223. struct drm_file *);
  1224. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1225. struct drm_file *);
  1226. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1227. struct drm_file *);
  1228. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1229. struct drm_file *);
  1230. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1231. struct drm_file *);
  1232. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1233. struct drm_file *);
  1234. /* nouveau_display.c */
  1235. int nouveau_display_create(struct drm_device *dev);
  1236. void nouveau_display_destroy(struct drm_device *dev);
  1237. int nouveau_display_init(struct drm_device *dev);
  1238. void nouveau_display_fini(struct drm_device *dev);
  1239. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1240. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1241. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1242. struct drm_pending_vblank_event *event);
  1243. int nouveau_finish_page_flip(struct nouveau_channel *,
  1244. struct nouveau_page_flip_state *);
  1245. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1246. struct drm_mode_create_dumb *args);
  1247. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1248. uint32_t handle, uint64_t *offset);
  1249. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1250. uint32_t handle);
  1251. /* nv10_gpio.c */
  1252. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1253. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1254. /* nv50_gpio.c */
  1255. int nv50_gpio_init(struct drm_device *dev);
  1256. void nv50_gpio_fini(struct drm_device *dev);
  1257. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1258. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1259. int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1260. int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1261. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1262. void (*)(void *, int), void *);
  1263. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1264. void (*)(void *, int), void *);
  1265. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1266. /* nv50_calc. */
  1267. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1268. int *N1, int *M1, int *N2, int *M2, int *P);
  1269. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1270. int clk, int *N, int *fN, int *M, int *P);
  1271. #ifndef ioread32_native
  1272. #ifdef __BIG_ENDIAN
  1273. #define ioread16_native ioread16be
  1274. #define iowrite16_native iowrite16be
  1275. #define ioread32_native ioread32be
  1276. #define iowrite32_native iowrite32be
  1277. #else /* def __BIG_ENDIAN */
  1278. #define ioread16_native ioread16
  1279. #define iowrite16_native iowrite16
  1280. #define ioread32_native ioread32
  1281. #define iowrite32_native iowrite32
  1282. #endif /* def __BIG_ENDIAN else */
  1283. #endif /* !ioread32_native */
  1284. /* channel control reg access */
  1285. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1286. {
  1287. return ioread32_native(chan->user + reg);
  1288. }
  1289. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1290. unsigned reg, u32 val)
  1291. {
  1292. iowrite32_native(val, chan->user + reg);
  1293. }
  1294. /* register access */
  1295. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1296. {
  1297. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1298. return ioread32_native(dev_priv->mmio + reg);
  1299. }
  1300. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1301. {
  1302. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1303. iowrite32_native(val, dev_priv->mmio + reg);
  1304. }
  1305. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1306. {
  1307. u32 tmp = nv_rd32(dev, reg);
  1308. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1309. return tmp;
  1310. }
  1311. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1312. {
  1313. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1314. return ioread8(dev_priv->mmio + reg);
  1315. }
  1316. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1317. {
  1318. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1319. iowrite8(val, dev_priv->mmio + reg);
  1320. }
  1321. #define nv_wait(dev, reg, mask, val) \
  1322. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1323. #define nv_wait_ne(dev, reg, mask, val) \
  1324. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1325. #define nv_wait_cb(dev, func, data) \
  1326. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1327. /* PRAMIN access */
  1328. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1329. {
  1330. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1331. return ioread32_native(dev_priv->ramin + offset);
  1332. }
  1333. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1334. {
  1335. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1336. iowrite32_native(val, dev_priv->ramin + offset);
  1337. }
  1338. /* object access */
  1339. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1340. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1341. /*
  1342. * Logging
  1343. * Argument d is (struct drm_device *).
  1344. */
  1345. #define NV_PRINTK(level, d, fmt, arg...) \
  1346. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1347. pci_name(d->pdev), ##arg)
  1348. #ifndef NV_DEBUG_NOTRACE
  1349. #define NV_DEBUG(d, fmt, arg...) do { \
  1350. if (drm_debug & DRM_UT_DRIVER) { \
  1351. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1352. __LINE__, ##arg); \
  1353. } \
  1354. } while (0)
  1355. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1356. if (drm_debug & DRM_UT_KMS) { \
  1357. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1358. __LINE__, ##arg); \
  1359. } \
  1360. } while (0)
  1361. #else
  1362. #define NV_DEBUG(d, fmt, arg...) do { \
  1363. if (drm_debug & DRM_UT_DRIVER) \
  1364. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1365. } while (0)
  1366. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1367. if (drm_debug & DRM_UT_KMS) \
  1368. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1369. } while (0)
  1370. #endif
  1371. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1372. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1373. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1374. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1375. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1376. #define NV_WARNONCE(d, fmt, arg...) do { \
  1377. static int _warned = 0; \
  1378. if (!_warned) { \
  1379. NV_WARN(d, fmt, ##arg); \
  1380. _warned = 1; \
  1381. } \
  1382. } while(0)
  1383. /* nouveau_reg_debug bitmask */
  1384. enum {
  1385. NOUVEAU_REG_DEBUG_MC = 0x1,
  1386. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1387. NOUVEAU_REG_DEBUG_FB = 0x4,
  1388. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1389. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1390. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1391. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1392. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1393. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1394. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1395. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1396. };
  1397. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1398. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1399. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1400. } while (0)
  1401. static inline bool
  1402. nv_two_heads(struct drm_device *dev)
  1403. {
  1404. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1405. const int impl = dev->pci_device & 0x0ff0;
  1406. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1407. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1408. return true;
  1409. return false;
  1410. }
  1411. static inline bool
  1412. nv_gf4_disp_arch(struct drm_device *dev)
  1413. {
  1414. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1415. }
  1416. static inline bool
  1417. nv_two_reg_pll(struct drm_device *dev)
  1418. {
  1419. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1420. const int impl = dev->pci_device & 0x0ff0;
  1421. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1422. return true;
  1423. return false;
  1424. }
  1425. static inline bool
  1426. nv_match_device(struct drm_device *dev, unsigned device,
  1427. unsigned sub_vendor, unsigned sub_device)
  1428. {
  1429. return dev->pdev->device == device &&
  1430. dev->pdev->subsystem_vendor == sub_vendor &&
  1431. dev->pdev->subsystem_device == sub_device;
  1432. }
  1433. static inline void *
  1434. nv_engine(struct drm_device *dev, int engine)
  1435. {
  1436. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1437. return (void *)dev_priv->eng[engine];
  1438. }
  1439. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1440. * helpful to determine a number of other hardware features
  1441. */
  1442. static inline int
  1443. nv44_graph_class(struct drm_device *dev)
  1444. {
  1445. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1446. if ((dev_priv->chipset & 0xf0) == 0x60)
  1447. return 1;
  1448. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1449. }
  1450. /* memory type/access flags, do not match hardware values */
  1451. #define NV_MEM_ACCESS_RO 1
  1452. #define NV_MEM_ACCESS_WO 2
  1453. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1454. #define NV_MEM_ACCESS_SYS 4
  1455. #define NV_MEM_ACCESS_VM 8
  1456. #define NV_MEM_TARGET_VRAM 0
  1457. #define NV_MEM_TARGET_PCI 1
  1458. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1459. #define NV_MEM_TARGET_VM 3
  1460. #define NV_MEM_TARGET_GART 4
  1461. #define NV_MEM_TYPE_VM 0x7f
  1462. #define NV_MEM_COMP_VM 0x03
  1463. /* NV_SW object class */
  1464. #define NV_SW 0x0000506e
  1465. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1466. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1467. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1468. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1469. #define NV_SW_YIELD 0x00000080
  1470. #define NV_SW_DMA_VBLSEM 0x0000018c
  1471. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1472. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1473. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1474. #define NV_SW_PAGE_FLIP 0x00000500
  1475. #endif /* __NOUVEAU_DRV_H__ */