intel_lvds.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <acpi/button.h>
  30. #include <linux/dmi.h>
  31. #include <linux/i2c.h>
  32. #include <linux/slab.h>
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "drm_crtc.h"
  36. #include "drm_edid.h"
  37. #include "intel_drv.h"
  38. #include "i915_drm.h"
  39. #include "i915_drv.h"
  40. #include <linux/acpi.h>
  41. /* Private structure for the integrated LVDS support */
  42. struct intel_lvds {
  43. struct intel_encoder base;
  44. struct edid *edid;
  45. int fitting_mode;
  46. u32 pfit_control;
  47. u32 pfit_pgm_ratios;
  48. bool pfit_dirty;
  49. struct drm_display_mode *fixed_mode;
  50. };
  51. static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_lvds, base.base);
  54. }
  55. static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
  56. {
  57. return container_of(intel_attached_encoder(connector),
  58. struct intel_lvds, base);
  59. }
  60. /**
  61. * Sets the power state for the panel.
  62. */
  63. static void intel_lvds_enable(struct intel_lvds *intel_lvds)
  64. {
  65. struct drm_device *dev = intel_lvds->base.base.dev;
  66. struct drm_i915_private *dev_priv = dev->dev_private;
  67. u32 ctl_reg, lvds_reg, stat_reg;
  68. if (HAS_PCH_SPLIT(dev)) {
  69. ctl_reg = PCH_PP_CONTROL;
  70. lvds_reg = PCH_LVDS;
  71. stat_reg = PCH_PP_STATUS;
  72. } else {
  73. ctl_reg = PP_CONTROL;
  74. lvds_reg = LVDS;
  75. stat_reg = PP_STATUS;
  76. }
  77. I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
  78. if (intel_lvds->pfit_dirty) {
  79. /*
  80. * Enable automatic panel scaling so that non-native modes
  81. * fill the screen. The panel fitter should only be
  82. * adjusted whilst the pipe is disabled, according to
  83. * register description and PRM.
  84. */
  85. DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
  86. intel_lvds->pfit_control,
  87. intel_lvds->pfit_pgm_ratios);
  88. I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
  89. I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
  90. intel_lvds->pfit_dirty = false;
  91. }
  92. I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
  93. POSTING_READ(lvds_reg);
  94. if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
  95. DRM_ERROR("timed out waiting for panel to power on\n");
  96. intel_panel_enable_backlight(dev);
  97. }
  98. static void intel_lvds_disable(struct intel_lvds *intel_lvds)
  99. {
  100. struct drm_device *dev = intel_lvds->base.base.dev;
  101. struct drm_i915_private *dev_priv = dev->dev_private;
  102. u32 ctl_reg, lvds_reg, stat_reg;
  103. if (HAS_PCH_SPLIT(dev)) {
  104. ctl_reg = PCH_PP_CONTROL;
  105. lvds_reg = PCH_LVDS;
  106. stat_reg = PCH_PP_STATUS;
  107. } else {
  108. ctl_reg = PP_CONTROL;
  109. lvds_reg = LVDS;
  110. stat_reg = PP_STATUS;
  111. }
  112. intel_panel_disable_backlight(dev);
  113. I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
  114. if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
  115. DRM_ERROR("timed out waiting for panel to power off\n");
  116. if (intel_lvds->pfit_control) {
  117. I915_WRITE(PFIT_CONTROL, 0);
  118. intel_lvds->pfit_dirty = true;
  119. }
  120. I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
  121. POSTING_READ(lvds_reg);
  122. }
  123. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  126. if (mode == DRM_MODE_DPMS_ON)
  127. intel_lvds_enable(intel_lvds);
  128. else
  129. intel_lvds_disable(intel_lvds);
  130. /* XXX: We never power down the LVDS pairs. */
  131. }
  132. static int intel_lvds_mode_valid(struct drm_connector *connector,
  133. struct drm_display_mode *mode)
  134. {
  135. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  136. struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
  137. if (mode->hdisplay > fixed_mode->hdisplay)
  138. return MODE_PANEL;
  139. if (mode->vdisplay > fixed_mode->vdisplay)
  140. return MODE_PANEL;
  141. return MODE_OK;
  142. }
  143. static void
  144. centre_horizontally(struct drm_display_mode *mode,
  145. int width)
  146. {
  147. u32 border, sync_pos, blank_width, sync_width;
  148. /* keep the hsync and hblank widths constant */
  149. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  150. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  151. sync_pos = (blank_width - sync_width + 1) / 2;
  152. border = (mode->hdisplay - width + 1) / 2;
  153. border += border & 1; /* make the border even */
  154. mode->crtc_hdisplay = width;
  155. mode->crtc_hblank_start = width + border;
  156. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  157. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  158. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  159. }
  160. static void
  161. centre_vertically(struct drm_display_mode *mode,
  162. int height)
  163. {
  164. u32 border, sync_pos, blank_width, sync_width;
  165. /* keep the vsync and vblank widths constant */
  166. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  167. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  168. sync_pos = (blank_width - sync_width + 1) / 2;
  169. border = (mode->vdisplay - height + 1) / 2;
  170. mode->crtc_vdisplay = height;
  171. mode->crtc_vblank_start = height + border;
  172. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  173. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  174. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  175. }
  176. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  177. {
  178. /*
  179. * Floating point operation is not supported. So the FACTOR
  180. * is defined, which can avoid the floating point computation
  181. * when calculating the panel ratio.
  182. */
  183. #define ACCURACY 12
  184. #define FACTOR (1 << ACCURACY)
  185. u32 ratio = source * FACTOR / target;
  186. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  187. }
  188. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  189. struct drm_display_mode *mode,
  190. struct drm_display_mode *adjusted_mode)
  191. {
  192. struct drm_device *dev = encoder->dev;
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  195. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  196. struct drm_encoder *tmp_encoder;
  197. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  198. int pipe;
  199. /* Should never happen!! */
  200. if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
  201. DRM_ERROR("Can't support LVDS on pipe A\n");
  202. return false;
  203. }
  204. /* Should never happen!! */
  205. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  206. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  207. DRM_ERROR("Can't enable LVDS and another "
  208. "encoder on the same pipe\n");
  209. return false;
  210. }
  211. }
  212. /*
  213. * We have timings from the BIOS for the panel, put them in
  214. * to the adjusted mode. The CRTC will be set up for this mode,
  215. * with the panel scaling set up to source from the H/VDisplay
  216. * of the original mode.
  217. */
  218. intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
  219. if (HAS_PCH_SPLIT(dev)) {
  220. intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
  221. mode, adjusted_mode);
  222. return true;
  223. }
  224. /* Native modes don't need fitting */
  225. if (adjusted_mode->hdisplay == mode->hdisplay &&
  226. adjusted_mode->vdisplay == mode->vdisplay)
  227. goto out;
  228. /* 965+ wants fuzzy fitting */
  229. if (INTEL_INFO(dev)->gen >= 4)
  230. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  231. PFIT_FILTER_FUZZY);
  232. /*
  233. * Enable automatic panel scaling for non-native modes so that they fill
  234. * the screen. Should be enabled before the pipe is enabled, according
  235. * to register description and PRM.
  236. * Change the value here to see the borders for debugging
  237. */
  238. for_each_pipe(pipe)
  239. I915_WRITE(BCLRPAT(pipe), 0);
  240. switch (intel_lvds->fitting_mode) {
  241. case DRM_MODE_SCALE_CENTER:
  242. /*
  243. * For centered modes, we have to calculate border widths &
  244. * heights and modify the values programmed into the CRTC.
  245. */
  246. centre_horizontally(adjusted_mode, mode->hdisplay);
  247. centre_vertically(adjusted_mode, mode->vdisplay);
  248. border = LVDS_BORDER_ENABLE;
  249. break;
  250. case DRM_MODE_SCALE_ASPECT:
  251. /* Scale but preserve the aspect ratio */
  252. if (INTEL_INFO(dev)->gen >= 4) {
  253. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  254. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  255. /* 965+ is easy, it does everything in hw */
  256. if (scaled_width > scaled_height)
  257. pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
  258. else if (scaled_width < scaled_height)
  259. pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
  260. else if (adjusted_mode->hdisplay != mode->hdisplay)
  261. pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
  262. } else {
  263. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  264. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  265. /*
  266. * For earlier chips we have to calculate the scaling
  267. * ratio by hand and program it into the
  268. * PFIT_PGM_RATIO register
  269. */
  270. if (scaled_width > scaled_height) { /* pillar */
  271. centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
  272. border = LVDS_BORDER_ENABLE;
  273. if (mode->vdisplay != adjusted_mode->vdisplay) {
  274. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  275. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  276. bits << PFIT_VERT_SCALE_SHIFT);
  277. pfit_control |= (PFIT_ENABLE |
  278. VERT_INTERP_BILINEAR |
  279. HORIZ_INTERP_BILINEAR);
  280. }
  281. } else if (scaled_width < scaled_height) { /* letter */
  282. centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
  283. border = LVDS_BORDER_ENABLE;
  284. if (mode->hdisplay != adjusted_mode->hdisplay) {
  285. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  286. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  287. bits << PFIT_VERT_SCALE_SHIFT);
  288. pfit_control |= (PFIT_ENABLE |
  289. VERT_INTERP_BILINEAR |
  290. HORIZ_INTERP_BILINEAR);
  291. }
  292. } else
  293. /* Aspects match, Let hw scale both directions */
  294. pfit_control |= (PFIT_ENABLE |
  295. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  296. VERT_INTERP_BILINEAR |
  297. HORIZ_INTERP_BILINEAR);
  298. }
  299. break;
  300. case DRM_MODE_SCALE_FULLSCREEN:
  301. /*
  302. * Full scaling, even if it changes the aspect ratio.
  303. * Fortunately this is all done for us in hw.
  304. */
  305. if (mode->vdisplay != adjusted_mode->vdisplay ||
  306. mode->hdisplay != adjusted_mode->hdisplay) {
  307. pfit_control |= PFIT_ENABLE;
  308. if (INTEL_INFO(dev)->gen >= 4)
  309. pfit_control |= PFIT_SCALING_AUTO;
  310. else
  311. pfit_control |= (VERT_AUTO_SCALE |
  312. VERT_INTERP_BILINEAR |
  313. HORIZ_AUTO_SCALE |
  314. HORIZ_INTERP_BILINEAR);
  315. }
  316. break;
  317. default:
  318. break;
  319. }
  320. out:
  321. /* If not enabling scaling, be consistent and always use 0. */
  322. if ((pfit_control & PFIT_ENABLE) == 0) {
  323. pfit_control = 0;
  324. pfit_pgm_ratios = 0;
  325. }
  326. /* Make sure pre-965 set dither correctly */
  327. if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
  328. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  329. if (pfit_control != intel_lvds->pfit_control ||
  330. pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
  331. intel_lvds->pfit_control = pfit_control;
  332. intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
  333. intel_lvds->pfit_dirty = true;
  334. }
  335. dev_priv->lvds_border_bits = border;
  336. /*
  337. * XXX: It would be nice to support lower refresh rates on the
  338. * panels to reduce power consumption, and perhaps match the
  339. * user's requested refresh rate.
  340. */
  341. return true;
  342. }
  343. static void intel_lvds_prepare(struct drm_encoder *encoder)
  344. {
  345. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  346. /*
  347. * Prior to Ironlake, we must disable the pipe if we want to adjust
  348. * the panel fitter. However at all other times we can just reset
  349. * the registers regardless.
  350. */
  351. if (!HAS_PCH_SPLIT(encoder->dev) && intel_lvds->pfit_dirty)
  352. intel_lvds_disable(intel_lvds);
  353. }
  354. static void intel_lvds_commit(struct drm_encoder *encoder)
  355. {
  356. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  357. /* Always do a full power on as we do not know what state
  358. * we were left in.
  359. */
  360. intel_lvds_enable(intel_lvds);
  361. }
  362. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  363. struct drm_display_mode *mode,
  364. struct drm_display_mode *adjusted_mode)
  365. {
  366. /*
  367. * The LVDS pin pair will already have been turned on in the
  368. * intel_crtc_mode_set since it has a large impact on the DPLL
  369. * settings.
  370. */
  371. }
  372. /**
  373. * Detect the LVDS connection.
  374. *
  375. * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
  376. * connected and closed means disconnected. We also send hotplug events as
  377. * needed, using lid status notification from the input layer.
  378. */
  379. static enum drm_connector_status
  380. intel_lvds_detect(struct drm_connector *connector, bool force)
  381. {
  382. struct drm_device *dev = connector->dev;
  383. enum drm_connector_status status;
  384. status = intel_panel_detect(dev);
  385. if (status != connector_status_unknown)
  386. return status;
  387. return connector_status_connected;
  388. }
  389. /**
  390. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  391. */
  392. static int intel_lvds_get_modes(struct drm_connector *connector)
  393. {
  394. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  395. struct drm_device *dev = connector->dev;
  396. struct drm_display_mode *mode;
  397. if (intel_lvds->edid)
  398. return drm_add_edid_modes(connector, intel_lvds->edid);
  399. mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
  400. if (mode == NULL)
  401. return 0;
  402. drm_mode_probed_add(connector, mode);
  403. return 1;
  404. }
  405. static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
  406. {
  407. DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
  408. return 1;
  409. }
  410. /* The GPU hangs up on these systems if modeset is performed on LID open */
  411. static const struct dmi_system_id intel_no_modeset_on_lid[] = {
  412. {
  413. .callback = intel_no_modeset_on_lid_dmi_callback,
  414. .ident = "Toshiba Tecra A11",
  415. .matches = {
  416. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  417. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
  418. },
  419. },
  420. { } /* terminating entry */
  421. };
  422. /*
  423. * Lid events. Note the use of 'modeset_on_lid':
  424. * - we set it on lid close, and reset it on open
  425. * - we use it as a "only once" bit (ie we ignore
  426. * duplicate events where it was already properly
  427. * set/reset)
  428. * - the suspend/resume paths will also set it to
  429. * zero, since they restore the mode ("lid open").
  430. */
  431. static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
  432. void *unused)
  433. {
  434. struct drm_i915_private *dev_priv =
  435. container_of(nb, struct drm_i915_private, lid_notifier);
  436. struct drm_device *dev = dev_priv->dev;
  437. struct drm_connector *connector = dev_priv->int_lvds_connector;
  438. if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
  439. return NOTIFY_OK;
  440. /*
  441. * check and update the status of LVDS connector after receiving
  442. * the LID nofication event.
  443. */
  444. if (connector)
  445. connector->status = connector->funcs->detect(connector,
  446. false);
  447. /* Don't force modeset on machines where it causes a GPU lockup */
  448. if (dmi_check_system(intel_no_modeset_on_lid))
  449. return NOTIFY_OK;
  450. if (!acpi_lid_open()) {
  451. dev_priv->modeset_on_lid = 1;
  452. return NOTIFY_OK;
  453. }
  454. if (!dev_priv->modeset_on_lid)
  455. return NOTIFY_OK;
  456. dev_priv->modeset_on_lid = 0;
  457. mutex_lock(&dev->mode_config.mutex);
  458. drm_helper_resume_force_mode(dev);
  459. mutex_unlock(&dev->mode_config.mutex);
  460. return NOTIFY_OK;
  461. }
  462. /**
  463. * intel_lvds_destroy - unregister and free LVDS structures
  464. * @connector: connector to free
  465. *
  466. * Unregister the DDC bus for this connector then free the driver private
  467. * structure.
  468. */
  469. static void intel_lvds_destroy(struct drm_connector *connector)
  470. {
  471. struct drm_device *dev = connector->dev;
  472. struct drm_i915_private *dev_priv = dev->dev_private;
  473. intel_panel_destroy_backlight(dev);
  474. if (dev_priv->lid_notifier.notifier_call)
  475. acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
  476. drm_sysfs_connector_remove(connector);
  477. drm_connector_cleanup(connector);
  478. kfree(connector);
  479. }
  480. static int intel_lvds_set_property(struct drm_connector *connector,
  481. struct drm_property *property,
  482. uint64_t value)
  483. {
  484. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  485. struct drm_device *dev = connector->dev;
  486. if (property == dev->mode_config.scaling_mode_property) {
  487. struct drm_crtc *crtc = intel_lvds->base.base.crtc;
  488. if (value == DRM_MODE_SCALE_NONE) {
  489. DRM_DEBUG_KMS("no scaling not supported\n");
  490. return -EINVAL;
  491. }
  492. if (intel_lvds->fitting_mode == value) {
  493. /* the LVDS scaling property is not changed */
  494. return 0;
  495. }
  496. intel_lvds->fitting_mode = value;
  497. if (crtc && crtc->enabled) {
  498. /*
  499. * If the CRTC is enabled, the display will be changed
  500. * according to the new panel fitting mode.
  501. */
  502. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  503. crtc->x, crtc->y, crtc->fb);
  504. }
  505. }
  506. return 0;
  507. }
  508. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  509. .dpms = intel_lvds_dpms,
  510. .mode_fixup = intel_lvds_mode_fixup,
  511. .prepare = intel_lvds_prepare,
  512. .mode_set = intel_lvds_mode_set,
  513. .commit = intel_lvds_commit,
  514. };
  515. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  516. .get_modes = intel_lvds_get_modes,
  517. .mode_valid = intel_lvds_mode_valid,
  518. .best_encoder = intel_best_encoder,
  519. };
  520. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  521. .dpms = drm_helper_connector_dpms,
  522. .detect = intel_lvds_detect,
  523. .fill_modes = drm_helper_probe_single_connector_modes,
  524. .set_property = intel_lvds_set_property,
  525. .destroy = intel_lvds_destroy,
  526. };
  527. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  528. .destroy = intel_encoder_destroy,
  529. };
  530. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  531. {
  532. DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
  533. return 1;
  534. }
  535. /* These systems claim to have LVDS, but really don't */
  536. static const struct dmi_system_id intel_no_lvds[] = {
  537. {
  538. .callback = intel_no_lvds_dmi_callback,
  539. .ident = "Apple Mac Mini (Core series)",
  540. .matches = {
  541. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  542. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  543. },
  544. },
  545. {
  546. .callback = intel_no_lvds_dmi_callback,
  547. .ident = "Apple Mac Mini (Core 2 series)",
  548. .matches = {
  549. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  550. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  551. },
  552. },
  553. {
  554. .callback = intel_no_lvds_dmi_callback,
  555. .ident = "MSI IM-945GSE-A",
  556. .matches = {
  557. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  558. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  559. },
  560. },
  561. {
  562. .callback = intel_no_lvds_dmi_callback,
  563. .ident = "Dell Studio Hybrid",
  564. .matches = {
  565. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  566. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  567. },
  568. },
  569. {
  570. .callback = intel_no_lvds_dmi_callback,
  571. .ident = "Dell OptiPlex FX170",
  572. .matches = {
  573. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  574. DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
  575. },
  576. },
  577. {
  578. .callback = intel_no_lvds_dmi_callback,
  579. .ident = "AOpen Mini PC",
  580. .matches = {
  581. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  582. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  583. },
  584. },
  585. {
  586. .callback = intel_no_lvds_dmi_callback,
  587. .ident = "AOpen Mini PC MP915",
  588. .matches = {
  589. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  590. DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
  591. },
  592. },
  593. {
  594. .callback = intel_no_lvds_dmi_callback,
  595. .ident = "AOpen i915GMm-HFS",
  596. .matches = {
  597. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  598. DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
  599. },
  600. },
  601. {
  602. .callback = intel_no_lvds_dmi_callback,
  603. .ident = "Aopen i945GTt-VFA",
  604. .matches = {
  605. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  606. },
  607. },
  608. {
  609. .callback = intel_no_lvds_dmi_callback,
  610. .ident = "Clientron U800",
  611. .matches = {
  612. DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
  613. DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
  614. },
  615. },
  616. {
  617. .callback = intel_no_lvds_dmi_callback,
  618. .ident = "Asus EeeBox PC EB1007",
  619. .matches = {
  620. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
  621. DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
  622. },
  623. },
  624. {
  625. .callback = intel_no_lvds_dmi_callback,
  626. .ident = "Asus AT5NM10T-I",
  627. .matches = {
  628. DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
  629. DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
  630. },
  631. },
  632. { } /* terminating entry */
  633. };
  634. /**
  635. * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
  636. * @dev: drm device
  637. * @connector: LVDS connector
  638. *
  639. * Find the reduced downclock for LVDS in EDID.
  640. */
  641. static void intel_find_lvds_downclock(struct drm_device *dev,
  642. struct drm_display_mode *fixed_mode,
  643. struct drm_connector *connector)
  644. {
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. struct drm_display_mode *scan;
  647. int temp_downclock;
  648. temp_downclock = fixed_mode->clock;
  649. list_for_each_entry(scan, &connector->probed_modes, head) {
  650. /*
  651. * If one mode has the same resolution with the fixed_panel
  652. * mode while they have the different refresh rate, it means
  653. * that the reduced downclock is found for the LVDS. In such
  654. * case we can set the different FPx0/1 to dynamically select
  655. * between low and high frequency.
  656. */
  657. if (scan->hdisplay == fixed_mode->hdisplay &&
  658. scan->hsync_start == fixed_mode->hsync_start &&
  659. scan->hsync_end == fixed_mode->hsync_end &&
  660. scan->htotal == fixed_mode->htotal &&
  661. scan->vdisplay == fixed_mode->vdisplay &&
  662. scan->vsync_start == fixed_mode->vsync_start &&
  663. scan->vsync_end == fixed_mode->vsync_end &&
  664. scan->vtotal == fixed_mode->vtotal) {
  665. if (scan->clock < temp_downclock) {
  666. /*
  667. * The downclock is already found. But we
  668. * expect to find the lower downclock.
  669. */
  670. temp_downclock = scan->clock;
  671. }
  672. }
  673. }
  674. if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
  675. /* We found the downclock for LVDS. */
  676. dev_priv->lvds_downclock_avail = 1;
  677. dev_priv->lvds_downclock = temp_downclock;
  678. DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
  679. "Normal clock %dKhz, downclock %dKhz\n",
  680. fixed_mode->clock, temp_downclock);
  681. }
  682. }
  683. /*
  684. * Enumerate the child dev array parsed from VBT to check whether
  685. * the LVDS is present.
  686. * If it is present, return 1.
  687. * If it is not present, return false.
  688. * If no child dev is parsed from VBT, it assumes that the LVDS is present.
  689. */
  690. static bool lvds_is_present_in_vbt(struct drm_device *dev,
  691. u8 *i2c_pin)
  692. {
  693. struct drm_i915_private *dev_priv = dev->dev_private;
  694. int i;
  695. if (!dev_priv->child_dev_num)
  696. return true;
  697. for (i = 0; i < dev_priv->child_dev_num; i++) {
  698. struct child_device_config *child = dev_priv->child_dev + i;
  699. /* If the device type is not LFP, continue.
  700. * We have to check both the new identifiers as well as the
  701. * old for compatibility with some BIOSes.
  702. */
  703. if (child->device_type != DEVICE_TYPE_INT_LFP &&
  704. child->device_type != DEVICE_TYPE_LFP)
  705. continue;
  706. if (child->i2c_pin)
  707. *i2c_pin = child->i2c_pin;
  708. /* However, we cannot trust the BIOS writers to populate
  709. * the VBT correctly. Since LVDS requires additional
  710. * information from AIM blocks, a non-zero addin offset is
  711. * a good indicator that the LVDS is actually present.
  712. */
  713. if (child->addin_offset)
  714. return true;
  715. /* But even then some BIOS writers perform some black magic
  716. * and instantiate the device without reference to any
  717. * additional data. Trust that if the VBT was written into
  718. * the OpRegion then they have validated the LVDS's existence.
  719. */
  720. if (dev_priv->opregion.vbt)
  721. return true;
  722. }
  723. return false;
  724. }
  725. /**
  726. * intel_lvds_init - setup LVDS connectors on this device
  727. * @dev: drm device
  728. *
  729. * Create the connector, register the LVDS DDC bus, and try to figure out what
  730. * modes we can display on the LVDS panel (if present).
  731. */
  732. bool intel_lvds_init(struct drm_device *dev)
  733. {
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. struct intel_lvds *intel_lvds;
  736. struct intel_encoder *intel_encoder;
  737. struct intel_connector *intel_connector;
  738. struct drm_connector *connector;
  739. struct drm_encoder *encoder;
  740. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  741. struct drm_crtc *crtc;
  742. u32 lvds;
  743. int pipe;
  744. u8 pin;
  745. /* Skip init on machines we know falsely report LVDS */
  746. if (dmi_check_system(intel_no_lvds))
  747. return false;
  748. pin = GMBUS_PORT_PANEL;
  749. if (!lvds_is_present_in_vbt(dev, &pin)) {
  750. DRM_DEBUG_KMS("LVDS is not present in VBT\n");
  751. return false;
  752. }
  753. if (HAS_PCH_SPLIT(dev)) {
  754. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  755. return false;
  756. if (dev_priv->edp.support) {
  757. DRM_DEBUG_KMS("disable LVDS for eDP support\n");
  758. return false;
  759. }
  760. }
  761. intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
  762. if (!intel_lvds) {
  763. return false;
  764. }
  765. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  766. if (!intel_connector) {
  767. kfree(intel_lvds);
  768. return false;
  769. }
  770. if (!HAS_PCH_SPLIT(dev)) {
  771. intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
  772. }
  773. intel_encoder = &intel_lvds->base;
  774. encoder = &intel_encoder->base;
  775. connector = &intel_connector->base;
  776. drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
  777. DRM_MODE_CONNECTOR_LVDS);
  778. drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
  779. DRM_MODE_ENCODER_LVDS);
  780. intel_connector_attach_encoder(intel_connector, intel_encoder);
  781. intel_encoder->type = INTEL_OUTPUT_LVDS;
  782. intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
  783. if (HAS_PCH_SPLIT(dev))
  784. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  785. else
  786. intel_encoder->crtc_mask = (1 << 1);
  787. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  788. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  789. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  790. connector->interlace_allowed = false;
  791. connector->doublescan_allowed = false;
  792. /* create the scaling mode property */
  793. drm_mode_create_scaling_mode_property(dev);
  794. /*
  795. * the initial panel fitting mode will be FULL_SCREEN.
  796. */
  797. drm_connector_attach_property(&intel_connector->base,
  798. dev->mode_config.scaling_mode_property,
  799. DRM_MODE_SCALE_ASPECT);
  800. intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
  801. /*
  802. * LVDS discovery:
  803. * 1) check for EDID on DDC
  804. * 2) check for VBT data
  805. * 3) check to see if LVDS is already on
  806. * if none of the above, no panel
  807. * 4) make sure lid is open
  808. * if closed, act like it's not there for now
  809. */
  810. /*
  811. * Attempt to get the fixed panel mode from DDC. Assume that the
  812. * preferred mode is the right one.
  813. */
  814. intel_lvds->edid = drm_get_edid(connector,
  815. &dev_priv->gmbus[pin].adapter);
  816. if (intel_lvds->edid) {
  817. if (drm_add_edid_modes(connector,
  818. intel_lvds->edid)) {
  819. drm_mode_connector_update_edid_property(connector,
  820. intel_lvds->edid);
  821. } else {
  822. kfree(intel_lvds->edid);
  823. intel_lvds->edid = NULL;
  824. }
  825. }
  826. if (!intel_lvds->edid) {
  827. /* Didn't get an EDID, so
  828. * Set wide sync ranges so we get all modes
  829. * handed to valid_mode for checking
  830. */
  831. connector->display_info.min_vfreq = 0;
  832. connector->display_info.max_vfreq = 200;
  833. connector->display_info.min_hfreq = 0;
  834. connector->display_info.max_hfreq = 200;
  835. }
  836. list_for_each_entry(scan, &connector->probed_modes, head) {
  837. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  838. intel_lvds->fixed_mode =
  839. drm_mode_duplicate(dev, scan);
  840. intel_find_lvds_downclock(dev,
  841. intel_lvds->fixed_mode,
  842. connector);
  843. goto out;
  844. }
  845. }
  846. /* Failed to get EDID, what about VBT? */
  847. if (dev_priv->lfp_lvds_vbt_mode) {
  848. intel_lvds->fixed_mode =
  849. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  850. if (intel_lvds->fixed_mode) {
  851. intel_lvds->fixed_mode->type |=
  852. DRM_MODE_TYPE_PREFERRED;
  853. goto out;
  854. }
  855. }
  856. /*
  857. * If we didn't get EDID, try checking if the panel is already turned
  858. * on. If so, assume that whatever is currently programmed is the
  859. * correct mode.
  860. */
  861. /* Ironlake: FIXME if still fail, not try pipe mode now */
  862. if (HAS_PCH_SPLIT(dev))
  863. goto failed;
  864. lvds = I915_READ(LVDS);
  865. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  866. crtc = intel_get_crtc_for_pipe(dev, pipe);
  867. if (crtc && (lvds & LVDS_PORT_EN)) {
  868. intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
  869. if (intel_lvds->fixed_mode) {
  870. intel_lvds->fixed_mode->type |=
  871. DRM_MODE_TYPE_PREFERRED;
  872. goto out;
  873. }
  874. }
  875. /* If we still don't have a mode after all that, give up. */
  876. if (!intel_lvds->fixed_mode)
  877. goto failed;
  878. out:
  879. if (HAS_PCH_SPLIT(dev)) {
  880. u32 pwm;
  881. pipe = (I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) ? 1 : 0;
  882. /* make sure PWM is enabled and locked to the LVDS pipe */
  883. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  884. if (pipe == 0 && (pwm & PWM_PIPE_B))
  885. I915_WRITE(BLC_PWM_CPU_CTL2, pwm & ~PWM_ENABLE);
  886. if (pipe)
  887. pwm |= PWM_PIPE_B;
  888. else
  889. pwm &= ~PWM_PIPE_B;
  890. I915_WRITE(BLC_PWM_CPU_CTL2, pwm | PWM_ENABLE);
  891. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  892. pwm |= PWM_PCH_ENABLE;
  893. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  894. /*
  895. * Unlock registers and just
  896. * leave them unlocked
  897. */
  898. I915_WRITE(PCH_PP_CONTROL,
  899. I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
  900. } else {
  901. /*
  902. * Unlock registers and just
  903. * leave them unlocked
  904. */
  905. I915_WRITE(PP_CONTROL,
  906. I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
  907. }
  908. dev_priv->lid_notifier.notifier_call = intel_lid_notify;
  909. if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
  910. DRM_DEBUG_KMS("lid notifier registration failed\n");
  911. dev_priv->lid_notifier.notifier_call = NULL;
  912. }
  913. /* keep the LVDS connector */
  914. dev_priv->int_lvds_connector = connector;
  915. drm_sysfs_connector_add(connector);
  916. intel_panel_setup_backlight(dev);
  917. return true;
  918. failed:
  919. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  920. drm_connector_cleanup(connector);
  921. drm_encoder_cleanup(encoder);
  922. kfree(intel_lvds);
  923. kfree(intel_connector);
  924. return false;
  925. }