i915_dma.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <linux/module.h>
  44. #include <acpi/video.h>
  45. static void i915_write_hws_pga(struct drm_device *dev)
  46. {
  47. drm_i915_private_t *dev_priv = dev->dev_private;
  48. u32 addr;
  49. addr = dev_priv->status_page_dmah->busaddr;
  50. if (INTEL_INFO(dev)->gen >= 4)
  51. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  52. I915_WRITE(HWS_PGA, addr);
  53. }
  54. /**
  55. * Sets up the hardware status page for devices that need a physical address
  56. * in the register.
  57. */
  58. static int i915_init_phys_hws(struct drm_device *dev)
  59. {
  60. drm_i915_private_t *dev_priv = dev->dev_private;
  61. /* Program Hardware Status Page */
  62. dev_priv->status_page_dmah =
  63. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  64. if (!dev_priv->status_page_dmah) {
  65. DRM_ERROR("Can not allocate hardware status page\n");
  66. return -ENOMEM;
  67. }
  68. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  69. 0, PAGE_SIZE);
  70. i915_write_hws_pga(dev);
  71. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  72. return 0;
  73. }
  74. /**
  75. * Frees the hardware status page, whether it's a physical address or a virtual
  76. * address set up by the X Server.
  77. */
  78. static void i915_free_hws(struct drm_device *dev)
  79. {
  80. drm_i915_private_t *dev_priv = dev->dev_private;
  81. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  82. if (dev_priv->status_page_dmah) {
  83. drm_pci_free(dev, dev_priv->status_page_dmah);
  84. dev_priv->status_page_dmah = NULL;
  85. }
  86. if (ring->status_page.gfx_addr) {
  87. ring->status_page.gfx_addr = 0;
  88. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  89. }
  90. /* Need to rewrite hardware status page */
  91. I915_WRITE(HWS_PGA, 0x1ffff000);
  92. }
  93. void i915_kernel_lost_context(struct drm_device * dev)
  94. {
  95. drm_i915_private_t *dev_priv = dev->dev_private;
  96. struct drm_i915_master_private *master_priv;
  97. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  98. /*
  99. * We should never lose context on the ring with modesetting
  100. * as we don't expose it to userspace
  101. */
  102. if (drm_core_check_feature(dev, DRIVER_MODESET))
  103. return;
  104. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  105. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  106. ring->space = ring->head - (ring->tail + 8);
  107. if (ring->space < 0)
  108. ring->space += ring->size;
  109. if (!dev->primary->master)
  110. return;
  111. master_priv = dev->primary->master->driver_priv;
  112. if (ring->head == ring->tail && master_priv->sarea_priv)
  113. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  114. }
  115. static int i915_dma_cleanup(struct drm_device * dev)
  116. {
  117. drm_i915_private_t *dev_priv = dev->dev_private;
  118. int i;
  119. /* Make sure interrupts are disabled here because the uninstall ioctl
  120. * may not have been called from userspace and after dev_private
  121. * is freed, it's too late.
  122. */
  123. if (dev->irq_enabled)
  124. drm_irq_uninstall(dev);
  125. mutex_lock(&dev->struct_mutex);
  126. for (i = 0; i < I915_NUM_RINGS; i++)
  127. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  128. mutex_unlock(&dev->struct_mutex);
  129. /* Clear the HWS virtual address at teardown */
  130. if (I915_NEED_GFX_HWS(dev))
  131. i915_free_hws(dev);
  132. return 0;
  133. }
  134. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  135. {
  136. drm_i915_private_t *dev_priv = dev->dev_private;
  137. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  138. int ret;
  139. master_priv->sarea = drm_getsarea(dev);
  140. if (master_priv->sarea) {
  141. master_priv->sarea_priv = (drm_i915_sarea_t *)
  142. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  143. } else {
  144. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  145. }
  146. if (init->ring_size != 0) {
  147. if (LP_RING(dev_priv)->obj != NULL) {
  148. i915_dma_cleanup(dev);
  149. DRM_ERROR("Client tried to initialize ringbuffer in "
  150. "GEM mode\n");
  151. return -EINVAL;
  152. }
  153. ret = intel_render_ring_init_dri(dev,
  154. init->ring_start,
  155. init->ring_size);
  156. if (ret) {
  157. i915_dma_cleanup(dev);
  158. return ret;
  159. }
  160. }
  161. dev_priv->cpp = init->cpp;
  162. dev_priv->back_offset = init->back_offset;
  163. dev_priv->front_offset = init->front_offset;
  164. dev_priv->current_page = 0;
  165. if (master_priv->sarea_priv)
  166. master_priv->sarea_priv->pf_current_page = 0;
  167. /* Allow hardware batchbuffers unless told otherwise.
  168. */
  169. dev_priv->allow_batchbuffer = 1;
  170. return 0;
  171. }
  172. static int i915_dma_resume(struct drm_device * dev)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  176. DRM_DEBUG_DRIVER("%s\n", __func__);
  177. if (ring->map.handle == NULL) {
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. /* Program Hardware Status Page */
  183. if (!ring->status_page.page_addr) {
  184. DRM_ERROR("Can not find hardware status page\n");
  185. return -EINVAL;
  186. }
  187. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  188. ring->status_page.page_addr);
  189. if (ring->status_page.gfx_addr != 0)
  190. intel_ring_setup_status_page(ring);
  191. else
  192. i915_write_hws_pga(dev);
  193. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(struct drm_device *dev, void *data,
  197. struct drm_file *file_priv)
  198. {
  199. drm_i915_init_t *init = data;
  200. int retcode = 0;
  201. switch (init->func) {
  202. case I915_INIT_DMA:
  203. retcode = i915_initialize(dev, init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  282. {
  283. drm_i915_private_t *dev_priv = dev->dev_private;
  284. int i, ret;
  285. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  286. return -EINVAL;
  287. for (i = 0; i < dwords;) {
  288. int sz = validate_cmd(buffer[i]);
  289. if (sz == 0 || i + sz > dwords)
  290. return -EINVAL;
  291. i += sz;
  292. }
  293. ret = BEGIN_LP_RING((dwords+1)&~1);
  294. if (ret)
  295. return ret;
  296. for (i = 0; i < dwords; i++)
  297. OUT_RING(buffer[i]);
  298. if (dwords & 1)
  299. OUT_RING(0);
  300. ADVANCE_LP_RING();
  301. return 0;
  302. }
  303. int
  304. i915_emit_box(struct drm_device *dev,
  305. struct drm_clip_rect *box,
  306. int DR1, int DR4)
  307. {
  308. struct drm_i915_private *dev_priv = dev->dev_private;
  309. int ret;
  310. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  311. box->y2 <= 0 || box->x2 <= 0) {
  312. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  313. box->x1, box->y1, box->x2, box->y2);
  314. return -EINVAL;
  315. }
  316. if (INTEL_INFO(dev)->gen >= 4) {
  317. ret = BEGIN_LP_RING(4);
  318. if (ret)
  319. return ret;
  320. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  321. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  322. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  323. OUT_RING(DR4);
  324. } else {
  325. ret = BEGIN_LP_RING(6);
  326. if (ret)
  327. return ret;
  328. OUT_RING(GFX_OP_DRAWRECT_INFO);
  329. OUT_RING(DR1);
  330. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  331. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  332. OUT_RING(DR4);
  333. OUT_RING(0);
  334. }
  335. ADVANCE_LP_RING();
  336. return 0;
  337. }
  338. /* XXX: Emitting the counter should really be moved to part of the IRQ
  339. * emit. For now, do it in both places:
  340. */
  341. static void i915_emit_breadcrumb(struct drm_device *dev)
  342. {
  343. drm_i915_private_t *dev_priv = dev->dev_private;
  344. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  345. dev_priv->counter++;
  346. if (dev_priv->counter > 0x7FFFFFFFUL)
  347. dev_priv->counter = 0;
  348. if (master_priv->sarea_priv)
  349. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  350. if (BEGIN_LP_RING(4) == 0) {
  351. OUT_RING(MI_STORE_DWORD_INDEX);
  352. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  353. OUT_RING(dev_priv->counter);
  354. OUT_RING(0);
  355. ADVANCE_LP_RING();
  356. }
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, &cliprects[i],
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. struct drm_i915_private *dev_priv = dev->dev_private;
  390. int nbox = batch->num_cliprects;
  391. int i, count, ret;
  392. if ((batch->start | batch->used) & 0x7) {
  393. DRM_ERROR("alignment");
  394. return -EINVAL;
  395. }
  396. i915_kernel_lost_context(dev);
  397. count = nbox ? nbox : 1;
  398. for (i = 0; i < count; i++) {
  399. if (i < nbox) {
  400. ret = i915_emit_box(dev, &cliprects[i],
  401. batch->DR1, batch->DR4);
  402. if (ret)
  403. return ret;
  404. }
  405. if (!IS_I830(dev) && !IS_845G(dev)) {
  406. ret = BEGIN_LP_RING(2);
  407. if (ret)
  408. return ret;
  409. if (INTEL_INFO(dev)->gen >= 4) {
  410. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  411. OUT_RING(batch->start);
  412. } else {
  413. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  414. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  415. }
  416. } else {
  417. ret = BEGIN_LP_RING(4);
  418. if (ret)
  419. return ret;
  420. OUT_RING(MI_BATCH_BUFFER);
  421. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  422. OUT_RING(batch->start + batch->used - 4);
  423. OUT_RING(0);
  424. }
  425. ADVANCE_LP_RING();
  426. }
  427. if (IS_G4X(dev) || IS_GEN5(dev)) {
  428. if (BEGIN_LP_RING(2) == 0) {
  429. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  430. OUT_RING(MI_NOOP);
  431. ADVANCE_LP_RING();
  432. }
  433. }
  434. i915_emit_breadcrumb(dev);
  435. return 0;
  436. }
  437. static int i915_dispatch_flip(struct drm_device * dev)
  438. {
  439. drm_i915_private_t *dev_priv = dev->dev_private;
  440. struct drm_i915_master_private *master_priv =
  441. dev->primary->master->driver_priv;
  442. int ret;
  443. if (!master_priv->sarea_priv)
  444. return -EINVAL;
  445. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  446. __func__,
  447. dev_priv->current_page,
  448. master_priv->sarea_priv->pf_current_page);
  449. i915_kernel_lost_context(dev);
  450. ret = BEGIN_LP_RING(10);
  451. if (ret)
  452. return ret;
  453. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  454. OUT_RING(0);
  455. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  456. OUT_RING(0);
  457. if (dev_priv->current_page == 0) {
  458. OUT_RING(dev_priv->back_offset);
  459. dev_priv->current_page = 1;
  460. } else {
  461. OUT_RING(dev_priv->front_offset);
  462. dev_priv->current_page = 0;
  463. }
  464. OUT_RING(0);
  465. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  466. OUT_RING(0);
  467. ADVANCE_LP_RING();
  468. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  469. if (BEGIN_LP_RING(4) == 0) {
  470. OUT_RING(MI_STORE_DWORD_INDEX);
  471. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  472. OUT_RING(dev_priv->counter);
  473. OUT_RING(0);
  474. ADVANCE_LP_RING();
  475. }
  476. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  477. return 0;
  478. }
  479. static int i915_quiescent(struct drm_device *dev)
  480. {
  481. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  482. i915_kernel_lost_context(dev);
  483. return intel_wait_ring_idle(ring);
  484. }
  485. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  486. struct drm_file *file_priv)
  487. {
  488. int ret;
  489. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  490. mutex_lock(&dev->struct_mutex);
  491. ret = i915_quiescent(dev);
  492. mutex_unlock(&dev->struct_mutex);
  493. return ret;
  494. }
  495. static int i915_batchbuffer(struct drm_device *dev, void *data,
  496. struct drm_file *file_priv)
  497. {
  498. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  499. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  500. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  501. master_priv->sarea_priv;
  502. drm_i915_batchbuffer_t *batch = data;
  503. int ret;
  504. struct drm_clip_rect *cliprects = NULL;
  505. if (!dev_priv->allow_batchbuffer) {
  506. DRM_ERROR("Batchbuffer ioctl disabled\n");
  507. return -EINVAL;
  508. }
  509. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  510. batch->start, batch->used, batch->num_cliprects);
  511. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  512. if (batch->num_cliprects < 0)
  513. return -EINVAL;
  514. if (batch->num_cliprects) {
  515. cliprects = kcalloc(batch->num_cliprects,
  516. sizeof(struct drm_clip_rect),
  517. GFP_KERNEL);
  518. if (cliprects == NULL)
  519. return -ENOMEM;
  520. ret = copy_from_user(cliprects, batch->cliprects,
  521. batch->num_cliprects *
  522. sizeof(struct drm_clip_rect));
  523. if (ret != 0) {
  524. ret = -EFAULT;
  525. goto fail_free;
  526. }
  527. }
  528. mutex_lock(&dev->struct_mutex);
  529. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  530. mutex_unlock(&dev->struct_mutex);
  531. if (sarea_priv)
  532. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  533. fail_free:
  534. kfree(cliprects);
  535. return ret;
  536. }
  537. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  538. struct drm_file *file_priv)
  539. {
  540. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  541. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  542. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  543. master_priv->sarea_priv;
  544. drm_i915_cmdbuffer_t *cmdbuf = data;
  545. struct drm_clip_rect *cliprects = NULL;
  546. void *batch_data;
  547. int ret;
  548. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  549. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  550. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  551. if (cmdbuf->num_cliprects < 0)
  552. return -EINVAL;
  553. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  554. if (batch_data == NULL)
  555. return -ENOMEM;
  556. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  557. if (ret != 0) {
  558. ret = -EFAULT;
  559. goto fail_batch_free;
  560. }
  561. if (cmdbuf->num_cliprects) {
  562. cliprects = kcalloc(cmdbuf->num_cliprects,
  563. sizeof(struct drm_clip_rect), GFP_KERNEL);
  564. if (cliprects == NULL) {
  565. ret = -ENOMEM;
  566. goto fail_batch_free;
  567. }
  568. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  569. cmdbuf->num_cliprects *
  570. sizeof(struct drm_clip_rect));
  571. if (ret != 0) {
  572. ret = -EFAULT;
  573. goto fail_clip_free;
  574. }
  575. }
  576. mutex_lock(&dev->struct_mutex);
  577. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  578. mutex_unlock(&dev->struct_mutex);
  579. if (ret) {
  580. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  581. goto fail_clip_free;
  582. }
  583. if (sarea_priv)
  584. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  585. fail_clip_free:
  586. kfree(cliprects);
  587. fail_batch_free:
  588. kfree(batch_data);
  589. return ret;
  590. }
  591. static int i915_flip_bufs(struct drm_device *dev, void *data,
  592. struct drm_file *file_priv)
  593. {
  594. int ret;
  595. DRM_DEBUG_DRIVER("%s\n", __func__);
  596. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  597. mutex_lock(&dev->struct_mutex);
  598. ret = i915_dispatch_flip(dev);
  599. mutex_unlock(&dev->struct_mutex);
  600. return ret;
  601. }
  602. static int i915_getparam(struct drm_device *dev, void *data,
  603. struct drm_file *file_priv)
  604. {
  605. drm_i915_private_t *dev_priv = dev->dev_private;
  606. drm_i915_getparam_t *param = data;
  607. int value;
  608. if (!dev_priv) {
  609. DRM_ERROR("called with no initialization\n");
  610. return -EINVAL;
  611. }
  612. switch (param->param) {
  613. case I915_PARAM_IRQ_ACTIVE:
  614. value = dev->pdev->irq ? 1 : 0;
  615. break;
  616. case I915_PARAM_ALLOW_BATCHBUFFER:
  617. value = dev_priv->allow_batchbuffer ? 1 : 0;
  618. break;
  619. case I915_PARAM_LAST_DISPATCH:
  620. value = READ_BREADCRUMB(dev_priv);
  621. break;
  622. case I915_PARAM_CHIPSET_ID:
  623. value = dev->pci_device;
  624. break;
  625. case I915_PARAM_HAS_GEM:
  626. value = dev_priv->has_gem;
  627. break;
  628. case I915_PARAM_NUM_FENCES_AVAIL:
  629. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  630. break;
  631. case I915_PARAM_HAS_OVERLAY:
  632. value = dev_priv->overlay ? 1 : 0;
  633. break;
  634. case I915_PARAM_HAS_PAGEFLIPPING:
  635. value = 1;
  636. break;
  637. case I915_PARAM_HAS_EXECBUF2:
  638. /* depends on GEM */
  639. value = dev_priv->has_gem;
  640. break;
  641. case I915_PARAM_HAS_BSD:
  642. value = HAS_BSD(dev);
  643. break;
  644. case I915_PARAM_HAS_BLT:
  645. value = HAS_BLT(dev);
  646. break;
  647. case I915_PARAM_HAS_RELAXED_FENCING:
  648. value = 1;
  649. break;
  650. case I915_PARAM_HAS_COHERENT_RINGS:
  651. value = 1;
  652. break;
  653. case I915_PARAM_HAS_EXEC_CONSTANTS:
  654. value = INTEL_INFO(dev)->gen >= 4;
  655. break;
  656. case I915_PARAM_HAS_RELAXED_DELTA:
  657. value = 1;
  658. break;
  659. default:
  660. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  661. param->param);
  662. return -EINVAL;
  663. }
  664. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  665. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  666. return -EFAULT;
  667. }
  668. return 0;
  669. }
  670. static int i915_setparam(struct drm_device *dev, void *data,
  671. struct drm_file *file_priv)
  672. {
  673. drm_i915_private_t *dev_priv = dev->dev_private;
  674. drm_i915_setparam_t *param = data;
  675. if (!dev_priv) {
  676. DRM_ERROR("called with no initialization\n");
  677. return -EINVAL;
  678. }
  679. switch (param->param) {
  680. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  681. break;
  682. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  683. dev_priv->tex_lru_log_granularity = param->value;
  684. break;
  685. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  686. dev_priv->allow_batchbuffer = param->value;
  687. break;
  688. case I915_SETPARAM_NUM_USED_FENCES:
  689. if (param->value > dev_priv->num_fence_regs ||
  690. param->value < 0)
  691. return -EINVAL;
  692. /* Userspace can use first N regs */
  693. dev_priv->fence_reg_start = param->value;
  694. break;
  695. default:
  696. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  697. param->param);
  698. return -EINVAL;
  699. }
  700. return 0;
  701. }
  702. static int i915_set_status_page(struct drm_device *dev, void *data,
  703. struct drm_file *file_priv)
  704. {
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. drm_i915_hws_addr_t *hws = data;
  707. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  708. if (!I915_NEED_GFX_HWS(dev))
  709. return -EINVAL;
  710. if (!dev_priv) {
  711. DRM_ERROR("called with no initialization\n");
  712. return -EINVAL;
  713. }
  714. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  715. WARN(1, "tried to set status page when mode setting active\n");
  716. return 0;
  717. }
  718. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  719. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  720. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  721. dev_priv->hws_map.size = 4*1024;
  722. dev_priv->hws_map.type = 0;
  723. dev_priv->hws_map.flags = 0;
  724. dev_priv->hws_map.mtrr = 0;
  725. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  726. if (dev_priv->hws_map.handle == NULL) {
  727. i915_dma_cleanup(dev);
  728. ring->status_page.gfx_addr = 0;
  729. DRM_ERROR("can not ioremap virtual address for"
  730. " G33 hw status page\n");
  731. return -ENOMEM;
  732. }
  733. ring->status_page.page_addr =
  734. (void __force __iomem *)dev_priv->hws_map.handle;
  735. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  736. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  737. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  738. ring->status_page.gfx_addr);
  739. DRM_DEBUG_DRIVER("load hws at %p\n",
  740. ring->status_page.page_addr);
  741. return 0;
  742. }
  743. static int i915_get_bridge_dev(struct drm_device *dev)
  744. {
  745. struct drm_i915_private *dev_priv = dev->dev_private;
  746. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  747. if (!dev_priv->bridge_dev) {
  748. DRM_ERROR("bridge device not found\n");
  749. return -1;
  750. }
  751. return 0;
  752. }
  753. #define MCHBAR_I915 0x44
  754. #define MCHBAR_I965 0x48
  755. #define MCHBAR_SIZE (4*4096)
  756. #define DEVEN_REG 0x54
  757. #define DEVEN_MCHBAR_EN (1 << 28)
  758. /* Allocate space for the MCH regs if needed, return nonzero on error */
  759. static int
  760. intel_alloc_mchbar_resource(struct drm_device *dev)
  761. {
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  764. u32 temp_lo, temp_hi = 0;
  765. u64 mchbar_addr;
  766. int ret;
  767. if (INTEL_INFO(dev)->gen >= 4)
  768. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  769. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  770. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  771. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  772. #ifdef CONFIG_PNP
  773. if (mchbar_addr &&
  774. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  775. return 0;
  776. #endif
  777. /* Get some space for it */
  778. dev_priv->mch_res.name = "i915 MCHBAR";
  779. dev_priv->mch_res.flags = IORESOURCE_MEM;
  780. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  781. &dev_priv->mch_res,
  782. MCHBAR_SIZE, MCHBAR_SIZE,
  783. PCIBIOS_MIN_MEM,
  784. 0, pcibios_align_resource,
  785. dev_priv->bridge_dev);
  786. if (ret) {
  787. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  788. dev_priv->mch_res.start = 0;
  789. return ret;
  790. }
  791. if (INTEL_INFO(dev)->gen >= 4)
  792. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  793. upper_32_bits(dev_priv->mch_res.start));
  794. pci_write_config_dword(dev_priv->bridge_dev, reg,
  795. lower_32_bits(dev_priv->mch_res.start));
  796. return 0;
  797. }
  798. /* Setup MCHBAR if possible, return true if we should disable it again */
  799. static void
  800. intel_setup_mchbar(struct drm_device *dev)
  801. {
  802. drm_i915_private_t *dev_priv = dev->dev_private;
  803. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  804. u32 temp;
  805. bool enabled;
  806. dev_priv->mchbar_need_disable = false;
  807. if (IS_I915G(dev) || IS_I915GM(dev)) {
  808. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  809. enabled = !!(temp & DEVEN_MCHBAR_EN);
  810. } else {
  811. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  812. enabled = temp & 1;
  813. }
  814. /* If it's already enabled, don't have to do anything */
  815. if (enabled)
  816. return;
  817. if (intel_alloc_mchbar_resource(dev))
  818. return;
  819. dev_priv->mchbar_need_disable = true;
  820. /* Space is allocated or reserved, so enable it. */
  821. if (IS_I915G(dev) || IS_I915GM(dev)) {
  822. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  823. temp | DEVEN_MCHBAR_EN);
  824. } else {
  825. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  826. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  827. }
  828. }
  829. static void
  830. intel_teardown_mchbar(struct drm_device *dev)
  831. {
  832. drm_i915_private_t *dev_priv = dev->dev_private;
  833. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  834. u32 temp;
  835. if (dev_priv->mchbar_need_disable) {
  836. if (IS_I915G(dev) || IS_I915GM(dev)) {
  837. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  838. temp &= ~DEVEN_MCHBAR_EN;
  839. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  840. } else {
  841. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  842. temp &= ~1;
  843. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  844. }
  845. }
  846. if (dev_priv->mch_res.start)
  847. release_resource(&dev_priv->mch_res);
  848. }
  849. #define PTE_ADDRESS_MASK 0xfffff000
  850. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  851. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  852. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  853. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  854. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  855. #define PTE_VALID (1 << 0)
  856. /**
  857. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  858. * a physical one
  859. * @dev: drm device
  860. * @offset: address to translate
  861. *
  862. * Some chip functions require allocations from stolen space and need the
  863. * physical address of the memory in question.
  864. */
  865. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  866. {
  867. struct drm_i915_private *dev_priv = dev->dev_private;
  868. struct pci_dev *pdev = dev_priv->bridge_dev;
  869. u32 base;
  870. #if 0
  871. /* On the machines I have tested the Graphics Base of Stolen Memory
  872. * is unreliable, so compute the base by subtracting the stolen memory
  873. * from the Top of Low Usable DRAM which is where the BIOS places
  874. * the graphics stolen memory.
  875. */
  876. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  877. /* top 32bits are reserved = 0 */
  878. pci_read_config_dword(pdev, 0xA4, &base);
  879. } else {
  880. /* XXX presume 8xx is the same as i915 */
  881. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  882. }
  883. #else
  884. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  885. u16 val;
  886. pci_read_config_word(pdev, 0xb0, &val);
  887. base = val >> 4 << 20;
  888. } else {
  889. u8 val;
  890. pci_read_config_byte(pdev, 0x9c, &val);
  891. base = val >> 3 << 27;
  892. }
  893. base -= dev_priv->mm.gtt->stolen_size;
  894. #endif
  895. return base + offset;
  896. }
  897. static void i915_warn_stolen(struct drm_device *dev)
  898. {
  899. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  900. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  901. }
  902. static void i915_setup_compression(struct drm_device *dev, int size)
  903. {
  904. struct drm_i915_private *dev_priv = dev->dev_private;
  905. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  906. unsigned long cfb_base;
  907. unsigned long ll_base = 0;
  908. /* Just in case the BIOS is doing something questionable. */
  909. intel_disable_fbc(dev);
  910. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  911. if (compressed_fb)
  912. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  913. if (!compressed_fb)
  914. goto err;
  915. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  916. if (!cfb_base)
  917. goto err_fb;
  918. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  919. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  920. 4096, 4096, 0);
  921. if (compressed_llb)
  922. compressed_llb = drm_mm_get_block(compressed_llb,
  923. 4096, 4096);
  924. if (!compressed_llb)
  925. goto err_fb;
  926. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  927. if (!ll_base)
  928. goto err_llb;
  929. }
  930. dev_priv->cfb_size = size;
  931. dev_priv->compressed_fb = compressed_fb;
  932. if (HAS_PCH_SPLIT(dev))
  933. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  934. else if (IS_GM45(dev)) {
  935. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  936. } else {
  937. I915_WRITE(FBC_CFB_BASE, cfb_base);
  938. I915_WRITE(FBC_LL_BASE, ll_base);
  939. dev_priv->compressed_llb = compressed_llb;
  940. }
  941. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  942. cfb_base, ll_base, size >> 20);
  943. return;
  944. err_llb:
  945. drm_mm_put_block(compressed_llb);
  946. err_fb:
  947. drm_mm_put_block(compressed_fb);
  948. err:
  949. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  950. i915_warn_stolen(dev);
  951. }
  952. static void i915_cleanup_compression(struct drm_device *dev)
  953. {
  954. struct drm_i915_private *dev_priv = dev->dev_private;
  955. drm_mm_put_block(dev_priv->compressed_fb);
  956. if (dev_priv->compressed_llb)
  957. drm_mm_put_block(dev_priv->compressed_llb);
  958. }
  959. /* true = enable decode, false = disable decoder */
  960. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  961. {
  962. struct drm_device *dev = cookie;
  963. intel_modeset_vga_set_state(dev, state);
  964. if (state)
  965. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  966. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  967. else
  968. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  969. }
  970. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  971. {
  972. struct drm_device *dev = pci_get_drvdata(pdev);
  973. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  974. if (state == VGA_SWITCHEROO_ON) {
  975. printk(KERN_INFO "i915: switched on\n");
  976. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  977. /* i915 resume handler doesn't set to D0 */
  978. pci_set_power_state(dev->pdev, PCI_D0);
  979. i915_resume(dev);
  980. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  981. } else {
  982. printk(KERN_ERR "i915: switched off\n");
  983. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  984. i915_suspend(dev, pmm);
  985. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  986. }
  987. }
  988. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  989. {
  990. struct drm_device *dev = pci_get_drvdata(pdev);
  991. bool can_switch;
  992. spin_lock(&dev->count_lock);
  993. can_switch = (dev->open_count == 0);
  994. spin_unlock(&dev->count_lock);
  995. return can_switch;
  996. }
  997. static int i915_load_gem_init(struct drm_device *dev)
  998. {
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. unsigned long prealloc_size, gtt_size, mappable_size;
  1001. int ret;
  1002. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1003. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1004. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1005. /* Basic memrange allocator for stolen space */
  1006. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1007. /* Let GEM Manage all of the aperture.
  1008. *
  1009. * However, leave one page at the end still bound to the scratch page.
  1010. * There are a number of places where the hardware apparently
  1011. * prefetches past the end of the object, and we've seen multiple
  1012. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1013. * at the last page of the aperture. One page should be enough to
  1014. * keep any prefetching inside of the aperture.
  1015. */
  1016. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1017. mutex_lock(&dev->struct_mutex);
  1018. ret = i915_gem_init_ringbuffer(dev);
  1019. mutex_unlock(&dev->struct_mutex);
  1020. if (ret)
  1021. return ret;
  1022. /* Try to set up FBC with a reasonable compressed buffer size */
  1023. if (I915_HAS_FBC(dev) && i915_powersave) {
  1024. int cfb_size;
  1025. /* Leave 1M for line length buffer & misc. */
  1026. /* Try to get a 32M buffer... */
  1027. if (prealloc_size > (36*1024*1024))
  1028. cfb_size = 32*1024*1024;
  1029. else /* fall back to 7/8 of the stolen space */
  1030. cfb_size = prealloc_size * 7 / 8;
  1031. i915_setup_compression(dev, cfb_size);
  1032. }
  1033. /* Allow hardware batchbuffers unless told otherwise. */
  1034. dev_priv->allow_batchbuffer = 1;
  1035. return 0;
  1036. }
  1037. static int i915_load_modeset_init(struct drm_device *dev)
  1038. {
  1039. struct drm_i915_private *dev_priv = dev->dev_private;
  1040. int ret;
  1041. ret = intel_parse_bios(dev);
  1042. if (ret)
  1043. DRM_INFO("failed to find VBIOS tables\n");
  1044. /* If we have > 1 VGA cards, then we need to arbitrate access
  1045. * to the common VGA resources.
  1046. *
  1047. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1048. * then we do not take part in VGA arbitration and the
  1049. * vga_client_register() fails with -ENODEV.
  1050. */
  1051. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1052. if (ret && ret != -ENODEV)
  1053. goto out;
  1054. intel_register_dsm_handler();
  1055. ret = vga_switcheroo_register_client(dev->pdev,
  1056. i915_switcheroo_set_state,
  1057. NULL,
  1058. i915_switcheroo_can_switch);
  1059. if (ret)
  1060. goto cleanup_vga_client;
  1061. /* IIR "flip pending" bit means done if this bit is set */
  1062. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1063. dev_priv->flip_pending_is_done = true;
  1064. intel_modeset_init(dev);
  1065. ret = i915_load_gem_init(dev);
  1066. if (ret)
  1067. goto cleanup_vga_switcheroo;
  1068. intel_modeset_gem_init(dev);
  1069. ret = drm_irq_install(dev);
  1070. if (ret)
  1071. goto cleanup_gem;
  1072. /* Always safe in the mode setting case. */
  1073. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1074. dev->vblank_disable_allowed = 1;
  1075. ret = intel_fbdev_init(dev);
  1076. if (ret)
  1077. goto cleanup_irq;
  1078. drm_kms_helper_poll_init(dev);
  1079. /* We're off and running w/KMS */
  1080. dev_priv->mm.suspended = 0;
  1081. return 0;
  1082. cleanup_irq:
  1083. drm_irq_uninstall(dev);
  1084. cleanup_gem:
  1085. mutex_lock(&dev->struct_mutex);
  1086. i915_gem_cleanup_ringbuffer(dev);
  1087. mutex_unlock(&dev->struct_mutex);
  1088. cleanup_vga_switcheroo:
  1089. vga_switcheroo_unregister_client(dev->pdev);
  1090. cleanup_vga_client:
  1091. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1092. out:
  1093. return ret;
  1094. }
  1095. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1096. {
  1097. struct drm_i915_master_private *master_priv;
  1098. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1099. if (!master_priv)
  1100. return -ENOMEM;
  1101. master->driver_priv = master_priv;
  1102. return 0;
  1103. }
  1104. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1105. {
  1106. struct drm_i915_master_private *master_priv = master->driver_priv;
  1107. if (!master_priv)
  1108. return;
  1109. kfree(master_priv);
  1110. master->driver_priv = NULL;
  1111. }
  1112. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1113. {
  1114. drm_i915_private_t *dev_priv = dev->dev_private;
  1115. u32 tmp;
  1116. tmp = I915_READ(CLKCFG);
  1117. switch (tmp & CLKCFG_FSB_MASK) {
  1118. case CLKCFG_FSB_533:
  1119. dev_priv->fsb_freq = 533; /* 133*4 */
  1120. break;
  1121. case CLKCFG_FSB_800:
  1122. dev_priv->fsb_freq = 800; /* 200*4 */
  1123. break;
  1124. case CLKCFG_FSB_667:
  1125. dev_priv->fsb_freq = 667; /* 167*4 */
  1126. break;
  1127. case CLKCFG_FSB_400:
  1128. dev_priv->fsb_freq = 400; /* 100*4 */
  1129. break;
  1130. }
  1131. switch (tmp & CLKCFG_MEM_MASK) {
  1132. case CLKCFG_MEM_533:
  1133. dev_priv->mem_freq = 533;
  1134. break;
  1135. case CLKCFG_MEM_667:
  1136. dev_priv->mem_freq = 667;
  1137. break;
  1138. case CLKCFG_MEM_800:
  1139. dev_priv->mem_freq = 800;
  1140. break;
  1141. }
  1142. /* detect pineview DDR3 setting */
  1143. tmp = I915_READ(CSHRDDR3CTL);
  1144. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1145. }
  1146. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1147. {
  1148. drm_i915_private_t *dev_priv = dev->dev_private;
  1149. u16 ddrpll, csipll;
  1150. ddrpll = I915_READ16(DDRMPLL1);
  1151. csipll = I915_READ16(CSIPLL0);
  1152. switch (ddrpll & 0xff) {
  1153. case 0xc:
  1154. dev_priv->mem_freq = 800;
  1155. break;
  1156. case 0x10:
  1157. dev_priv->mem_freq = 1066;
  1158. break;
  1159. case 0x14:
  1160. dev_priv->mem_freq = 1333;
  1161. break;
  1162. case 0x18:
  1163. dev_priv->mem_freq = 1600;
  1164. break;
  1165. default:
  1166. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1167. ddrpll & 0xff);
  1168. dev_priv->mem_freq = 0;
  1169. break;
  1170. }
  1171. dev_priv->r_t = dev_priv->mem_freq;
  1172. switch (csipll & 0x3ff) {
  1173. case 0x00c:
  1174. dev_priv->fsb_freq = 3200;
  1175. break;
  1176. case 0x00e:
  1177. dev_priv->fsb_freq = 3733;
  1178. break;
  1179. case 0x010:
  1180. dev_priv->fsb_freq = 4266;
  1181. break;
  1182. case 0x012:
  1183. dev_priv->fsb_freq = 4800;
  1184. break;
  1185. case 0x014:
  1186. dev_priv->fsb_freq = 5333;
  1187. break;
  1188. case 0x016:
  1189. dev_priv->fsb_freq = 5866;
  1190. break;
  1191. case 0x018:
  1192. dev_priv->fsb_freq = 6400;
  1193. break;
  1194. default:
  1195. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1196. csipll & 0x3ff);
  1197. dev_priv->fsb_freq = 0;
  1198. break;
  1199. }
  1200. if (dev_priv->fsb_freq == 3200) {
  1201. dev_priv->c_m = 0;
  1202. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1203. dev_priv->c_m = 1;
  1204. } else {
  1205. dev_priv->c_m = 2;
  1206. }
  1207. }
  1208. static const struct cparams {
  1209. u16 i;
  1210. u16 t;
  1211. u16 m;
  1212. u16 c;
  1213. } cparams[] = {
  1214. { 1, 1333, 301, 28664 },
  1215. { 1, 1066, 294, 24460 },
  1216. { 1, 800, 294, 25192 },
  1217. { 0, 1333, 276, 27605 },
  1218. { 0, 1066, 276, 27605 },
  1219. { 0, 800, 231, 23784 },
  1220. };
  1221. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1222. {
  1223. u64 total_count, diff, ret;
  1224. u32 count1, count2, count3, m = 0, c = 0;
  1225. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1226. int i;
  1227. diff1 = now - dev_priv->last_time1;
  1228. /* Prevent division-by-zero if we are asking too fast.
  1229. * Also, we don't get interesting results if we are polling
  1230. * faster than once in 10ms, so just return the saved value
  1231. * in such cases.
  1232. */
  1233. if (diff1 <= 10)
  1234. return dev_priv->chipset_power;
  1235. count1 = I915_READ(DMIEC);
  1236. count2 = I915_READ(DDREC);
  1237. count3 = I915_READ(CSIEC);
  1238. total_count = count1 + count2 + count3;
  1239. /* FIXME: handle per-counter overflow */
  1240. if (total_count < dev_priv->last_count1) {
  1241. diff = ~0UL - dev_priv->last_count1;
  1242. diff += total_count;
  1243. } else {
  1244. diff = total_count - dev_priv->last_count1;
  1245. }
  1246. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1247. if (cparams[i].i == dev_priv->c_m &&
  1248. cparams[i].t == dev_priv->r_t) {
  1249. m = cparams[i].m;
  1250. c = cparams[i].c;
  1251. break;
  1252. }
  1253. }
  1254. diff = div_u64(diff, diff1);
  1255. ret = ((m * diff) + c);
  1256. ret = div_u64(ret, 10);
  1257. dev_priv->last_count1 = total_count;
  1258. dev_priv->last_time1 = now;
  1259. dev_priv->chipset_power = ret;
  1260. return ret;
  1261. }
  1262. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1263. {
  1264. unsigned long m, x, b;
  1265. u32 tsfs;
  1266. tsfs = I915_READ(TSFS);
  1267. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1268. x = I915_READ8(TR1);
  1269. b = tsfs & TSFS_INTR_MASK;
  1270. return ((m * x) / 127) - b;
  1271. }
  1272. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1273. {
  1274. static const struct v_table {
  1275. u16 vd; /* in .1 mil */
  1276. u16 vm; /* in .1 mil */
  1277. } v_table[] = {
  1278. { 0, 0, },
  1279. { 375, 0, },
  1280. { 500, 0, },
  1281. { 625, 0, },
  1282. { 750, 0, },
  1283. { 875, 0, },
  1284. { 1000, 0, },
  1285. { 1125, 0, },
  1286. { 4125, 3000, },
  1287. { 4125, 3000, },
  1288. { 4125, 3000, },
  1289. { 4125, 3000, },
  1290. { 4125, 3000, },
  1291. { 4125, 3000, },
  1292. { 4125, 3000, },
  1293. { 4125, 3000, },
  1294. { 4125, 3000, },
  1295. { 4125, 3000, },
  1296. { 4125, 3000, },
  1297. { 4125, 3000, },
  1298. { 4125, 3000, },
  1299. { 4125, 3000, },
  1300. { 4125, 3000, },
  1301. { 4125, 3000, },
  1302. { 4125, 3000, },
  1303. { 4125, 3000, },
  1304. { 4125, 3000, },
  1305. { 4125, 3000, },
  1306. { 4125, 3000, },
  1307. { 4125, 3000, },
  1308. { 4125, 3000, },
  1309. { 4125, 3000, },
  1310. { 4250, 3125, },
  1311. { 4375, 3250, },
  1312. { 4500, 3375, },
  1313. { 4625, 3500, },
  1314. { 4750, 3625, },
  1315. { 4875, 3750, },
  1316. { 5000, 3875, },
  1317. { 5125, 4000, },
  1318. { 5250, 4125, },
  1319. { 5375, 4250, },
  1320. { 5500, 4375, },
  1321. { 5625, 4500, },
  1322. { 5750, 4625, },
  1323. { 5875, 4750, },
  1324. { 6000, 4875, },
  1325. { 6125, 5000, },
  1326. { 6250, 5125, },
  1327. { 6375, 5250, },
  1328. { 6500, 5375, },
  1329. { 6625, 5500, },
  1330. { 6750, 5625, },
  1331. { 6875, 5750, },
  1332. { 7000, 5875, },
  1333. { 7125, 6000, },
  1334. { 7250, 6125, },
  1335. { 7375, 6250, },
  1336. { 7500, 6375, },
  1337. { 7625, 6500, },
  1338. { 7750, 6625, },
  1339. { 7875, 6750, },
  1340. { 8000, 6875, },
  1341. { 8125, 7000, },
  1342. { 8250, 7125, },
  1343. { 8375, 7250, },
  1344. { 8500, 7375, },
  1345. { 8625, 7500, },
  1346. { 8750, 7625, },
  1347. { 8875, 7750, },
  1348. { 9000, 7875, },
  1349. { 9125, 8000, },
  1350. { 9250, 8125, },
  1351. { 9375, 8250, },
  1352. { 9500, 8375, },
  1353. { 9625, 8500, },
  1354. { 9750, 8625, },
  1355. { 9875, 8750, },
  1356. { 10000, 8875, },
  1357. { 10125, 9000, },
  1358. { 10250, 9125, },
  1359. { 10375, 9250, },
  1360. { 10500, 9375, },
  1361. { 10625, 9500, },
  1362. { 10750, 9625, },
  1363. { 10875, 9750, },
  1364. { 11000, 9875, },
  1365. { 11125, 10000, },
  1366. { 11250, 10125, },
  1367. { 11375, 10250, },
  1368. { 11500, 10375, },
  1369. { 11625, 10500, },
  1370. { 11750, 10625, },
  1371. { 11875, 10750, },
  1372. { 12000, 10875, },
  1373. { 12125, 11000, },
  1374. { 12250, 11125, },
  1375. { 12375, 11250, },
  1376. { 12500, 11375, },
  1377. { 12625, 11500, },
  1378. { 12750, 11625, },
  1379. { 12875, 11750, },
  1380. { 13000, 11875, },
  1381. { 13125, 12000, },
  1382. { 13250, 12125, },
  1383. { 13375, 12250, },
  1384. { 13500, 12375, },
  1385. { 13625, 12500, },
  1386. { 13750, 12625, },
  1387. { 13875, 12750, },
  1388. { 14000, 12875, },
  1389. { 14125, 13000, },
  1390. { 14250, 13125, },
  1391. { 14375, 13250, },
  1392. { 14500, 13375, },
  1393. { 14625, 13500, },
  1394. { 14750, 13625, },
  1395. { 14875, 13750, },
  1396. { 15000, 13875, },
  1397. { 15125, 14000, },
  1398. { 15250, 14125, },
  1399. { 15375, 14250, },
  1400. { 15500, 14375, },
  1401. { 15625, 14500, },
  1402. { 15750, 14625, },
  1403. { 15875, 14750, },
  1404. { 16000, 14875, },
  1405. { 16125, 15000, },
  1406. };
  1407. if (dev_priv->info->is_mobile)
  1408. return v_table[pxvid].vm;
  1409. else
  1410. return v_table[pxvid].vd;
  1411. }
  1412. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1413. {
  1414. struct timespec now, diff1;
  1415. u64 diff;
  1416. unsigned long diffms;
  1417. u32 count;
  1418. getrawmonotonic(&now);
  1419. diff1 = timespec_sub(now, dev_priv->last_time2);
  1420. /* Don't divide by 0 */
  1421. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1422. if (!diffms)
  1423. return;
  1424. count = I915_READ(GFXEC);
  1425. if (count < dev_priv->last_count2) {
  1426. diff = ~0UL - dev_priv->last_count2;
  1427. diff += count;
  1428. } else {
  1429. diff = count - dev_priv->last_count2;
  1430. }
  1431. dev_priv->last_count2 = count;
  1432. dev_priv->last_time2 = now;
  1433. /* More magic constants... */
  1434. diff = diff * 1181;
  1435. diff = div_u64(diff, diffms * 10);
  1436. dev_priv->gfx_power = diff;
  1437. }
  1438. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1439. {
  1440. unsigned long t, corr, state1, corr2, state2;
  1441. u32 pxvid, ext_v;
  1442. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1443. pxvid = (pxvid >> 24) & 0x7f;
  1444. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1445. state1 = ext_v;
  1446. t = i915_mch_val(dev_priv);
  1447. /* Revel in the empirically derived constants */
  1448. /* Correction factor in 1/100000 units */
  1449. if (t > 80)
  1450. corr = ((t * 2349) + 135940);
  1451. else if (t >= 50)
  1452. corr = ((t * 964) + 29317);
  1453. else /* < 50 */
  1454. corr = ((t * 301) + 1004);
  1455. corr = corr * ((150142 * state1) / 10000 - 78642);
  1456. corr /= 100000;
  1457. corr2 = (corr * dev_priv->corr);
  1458. state2 = (corr2 * state1) / 10000;
  1459. state2 /= 100; /* convert to mW */
  1460. i915_update_gfx_val(dev_priv);
  1461. return dev_priv->gfx_power + state2;
  1462. }
  1463. /* Global for IPS driver to get at the current i915 device */
  1464. static struct drm_i915_private *i915_mch_dev;
  1465. /*
  1466. * Lock protecting IPS related data structures
  1467. * - i915_mch_dev
  1468. * - dev_priv->max_delay
  1469. * - dev_priv->min_delay
  1470. * - dev_priv->fmax
  1471. * - dev_priv->gpu_busy
  1472. */
  1473. static DEFINE_SPINLOCK(mchdev_lock);
  1474. /**
  1475. * i915_read_mch_val - return value for IPS use
  1476. *
  1477. * Calculate and return a value for the IPS driver to use when deciding whether
  1478. * we have thermal and power headroom to increase CPU or GPU power budget.
  1479. */
  1480. unsigned long i915_read_mch_val(void)
  1481. {
  1482. struct drm_i915_private *dev_priv;
  1483. unsigned long chipset_val, graphics_val, ret = 0;
  1484. spin_lock(&mchdev_lock);
  1485. if (!i915_mch_dev)
  1486. goto out_unlock;
  1487. dev_priv = i915_mch_dev;
  1488. chipset_val = i915_chipset_val(dev_priv);
  1489. graphics_val = i915_gfx_val(dev_priv);
  1490. ret = chipset_val + graphics_val;
  1491. out_unlock:
  1492. spin_unlock(&mchdev_lock);
  1493. return ret;
  1494. }
  1495. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1496. /**
  1497. * i915_gpu_raise - raise GPU frequency limit
  1498. *
  1499. * Raise the limit; IPS indicates we have thermal headroom.
  1500. */
  1501. bool i915_gpu_raise(void)
  1502. {
  1503. struct drm_i915_private *dev_priv;
  1504. bool ret = true;
  1505. spin_lock(&mchdev_lock);
  1506. if (!i915_mch_dev) {
  1507. ret = false;
  1508. goto out_unlock;
  1509. }
  1510. dev_priv = i915_mch_dev;
  1511. if (dev_priv->max_delay > dev_priv->fmax)
  1512. dev_priv->max_delay--;
  1513. out_unlock:
  1514. spin_unlock(&mchdev_lock);
  1515. return ret;
  1516. }
  1517. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1518. /**
  1519. * i915_gpu_lower - lower GPU frequency limit
  1520. *
  1521. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1522. * frequency maximum.
  1523. */
  1524. bool i915_gpu_lower(void)
  1525. {
  1526. struct drm_i915_private *dev_priv;
  1527. bool ret = true;
  1528. spin_lock(&mchdev_lock);
  1529. if (!i915_mch_dev) {
  1530. ret = false;
  1531. goto out_unlock;
  1532. }
  1533. dev_priv = i915_mch_dev;
  1534. if (dev_priv->max_delay < dev_priv->min_delay)
  1535. dev_priv->max_delay++;
  1536. out_unlock:
  1537. spin_unlock(&mchdev_lock);
  1538. return ret;
  1539. }
  1540. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1541. /**
  1542. * i915_gpu_busy - indicate GPU business to IPS
  1543. *
  1544. * Tell the IPS driver whether or not the GPU is busy.
  1545. */
  1546. bool i915_gpu_busy(void)
  1547. {
  1548. struct drm_i915_private *dev_priv;
  1549. bool ret = false;
  1550. spin_lock(&mchdev_lock);
  1551. if (!i915_mch_dev)
  1552. goto out_unlock;
  1553. dev_priv = i915_mch_dev;
  1554. ret = dev_priv->busy;
  1555. out_unlock:
  1556. spin_unlock(&mchdev_lock);
  1557. return ret;
  1558. }
  1559. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1560. /**
  1561. * i915_gpu_turbo_disable - disable graphics turbo
  1562. *
  1563. * Disable graphics turbo by resetting the max frequency and setting the
  1564. * current frequency to the default.
  1565. */
  1566. bool i915_gpu_turbo_disable(void)
  1567. {
  1568. struct drm_i915_private *dev_priv;
  1569. bool ret = true;
  1570. spin_lock(&mchdev_lock);
  1571. if (!i915_mch_dev) {
  1572. ret = false;
  1573. goto out_unlock;
  1574. }
  1575. dev_priv = i915_mch_dev;
  1576. dev_priv->max_delay = dev_priv->fstart;
  1577. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1578. ret = false;
  1579. out_unlock:
  1580. spin_unlock(&mchdev_lock);
  1581. return ret;
  1582. }
  1583. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1584. /**
  1585. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1586. * IPS got loaded first.
  1587. *
  1588. * This awkward dance is so that neither module has to depend on the
  1589. * other in order for IPS to do the appropriate communication of
  1590. * GPU turbo limits to i915.
  1591. */
  1592. static void
  1593. ips_ping_for_i915_load(void)
  1594. {
  1595. void (*link)(void);
  1596. link = symbol_get(ips_link_to_i915_driver);
  1597. if (link) {
  1598. link();
  1599. symbol_put(ips_link_to_i915_driver);
  1600. }
  1601. }
  1602. /**
  1603. * i915_driver_load - setup chip and create an initial config
  1604. * @dev: DRM device
  1605. * @flags: startup flags
  1606. *
  1607. * The driver load routine has to do several things:
  1608. * - drive output discovery via intel_modeset_init()
  1609. * - initialize the memory manager
  1610. * - allocate initial config memory
  1611. * - setup the DRM framebuffer with the allocated memory
  1612. */
  1613. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1614. {
  1615. struct drm_i915_private *dev_priv;
  1616. int ret = 0, mmio_bar;
  1617. uint32_t agp_size;
  1618. /* i915 has 4 more counters */
  1619. dev->counters += 4;
  1620. dev->types[6] = _DRM_STAT_IRQ;
  1621. dev->types[7] = _DRM_STAT_PRIMARY;
  1622. dev->types[8] = _DRM_STAT_SECONDARY;
  1623. dev->types[9] = _DRM_STAT_DMA;
  1624. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1625. if (dev_priv == NULL)
  1626. return -ENOMEM;
  1627. dev->dev_private = (void *)dev_priv;
  1628. dev_priv->dev = dev;
  1629. dev_priv->info = (struct intel_device_info *) flags;
  1630. if (i915_get_bridge_dev(dev)) {
  1631. ret = -EIO;
  1632. goto free_priv;
  1633. }
  1634. /* overlay on gen2 is broken and can't address above 1G */
  1635. if (IS_GEN2(dev))
  1636. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1637. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1638. * using 32bit addressing, overwriting memory if HWS is located
  1639. * above 4GB.
  1640. *
  1641. * The documentation also mentions an issue with undefined
  1642. * behaviour if any general state is accessed within a page above 4GB,
  1643. * which also needs to be handled carefully.
  1644. */
  1645. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1646. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1647. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1648. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1649. if (!dev_priv->regs) {
  1650. DRM_ERROR("failed to map registers\n");
  1651. ret = -EIO;
  1652. goto put_bridge;
  1653. }
  1654. dev_priv->mm.gtt = intel_gtt_get();
  1655. if (!dev_priv->mm.gtt) {
  1656. DRM_ERROR("Failed to initialize GTT\n");
  1657. ret = -ENODEV;
  1658. goto out_rmmap;
  1659. }
  1660. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1661. dev_priv->mm.gtt_mapping =
  1662. io_mapping_create_wc(dev->agp->base, agp_size);
  1663. if (dev_priv->mm.gtt_mapping == NULL) {
  1664. ret = -EIO;
  1665. goto out_rmmap;
  1666. }
  1667. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1668. * one would think, because the kernel disables PAT on first
  1669. * generation Core chips because WC PAT gets overridden by a UC
  1670. * MTRR if present. Even if a UC MTRR isn't present.
  1671. */
  1672. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1673. agp_size,
  1674. MTRR_TYPE_WRCOMB, 1);
  1675. if (dev_priv->mm.gtt_mtrr < 0) {
  1676. DRM_INFO("MTRR allocation failed. Graphics "
  1677. "performance may suffer.\n");
  1678. }
  1679. /* The i915 workqueue is primarily used for batched retirement of
  1680. * requests (and thus managing bo) once the task has been completed
  1681. * by the GPU. i915_gem_retire_requests() is called directly when we
  1682. * need high-priority retirement, such as waiting for an explicit
  1683. * bo.
  1684. *
  1685. * It is also used for periodic low-priority events, such as
  1686. * idle-timers and recording error state.
  1687. *
  1688. * All tasks on the workqueue are expected to acquire the dev mutex
  1689. * so there is no point in running more than one instance of the
  1690. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1691. */
  1692. dev_priv->wq = alloc_workqueue("i915",
  1693. WQ_UNBOUND | WQ_NON_REENTRANT,
  1694. 1);
  1695. if (dev_priv->wq == NULL) {
  1696. DRM_ERROR("Failed to create our workqueue.\n");
  1697. ret = -ENOMEM;
  1698. goto out_mtrrfree;
  1699. }
  1700. /* enable GEM by default */
  1701. dev_priv->has_gem = 1;
  1702. intel_irq_init(dev);
  1703. /* Try to make sure MCHBAR is enabled before poking at it */
  1704. intel_setup_mchbar(dev);
  1705. intel_setup_gmbus(dev);
  1706. intel_opregion_setup(dev);
  1707. /* Make sure the bios did its job and set up vital registers */
  1708. intel_setup_bios(dev);
  1709. i915_gem_load(dev);
  1710. /* Init HWS */
  1711. if (!I915_NEED_GFX_HWS(dev)) {
  1712. ret = i915_init_phys_hws(dev);
  1713. if (ret)
  1714. goto out_gem_unload;
  1715. }
  1716. if (IS_PINEVIEW(dev))
  1717. i915_pineview_get_mem_freq(dev);
  1718. else if (IS_GEN5(dev))
  1719. i915_ironlake_get_mem_freq(dev);
  1720. /* On the 945G/GM, the chipset reports the MSI capability on the
  1721. * integrated graphics even though the support isn't actually there
  1722. * according to the published specs. It doesn't appear to function
  1723. * correctly in testing on 945G.
  1724. * This may be a side effect of MSI having been made available for PEG
  1725. * and the registers being closely associated.
  1726. *
  1727. * According to chipset errata, on the 965GM, MSI interrupts may
  1728. * be lost or delayed, but we use them anyways to avoid
  1729. * stuck interrupts on some machines.
  1730. */
  1731. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1732. pci_enable_msi(dev->pdev);
  1733. spin_lock_init(&dev_priv->irq_lock);
  1734. spin_lock_init(&dev_priv->error_lock);
  1735. spin_lock_init(&dev_priv->rps_lock);
  1736. if (IS_IVYBRIDGE(dev))
  1737. dev_priv->num_pipe = 3;
  1738. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1739. dev_priv->num_pipe = 2;
  1740. else
  1741. dev_priv->num_pipe = 1;
  1742. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1743. if (ret)
  1744. goto out_gem_unload;
  1745. /* Start out suspended */
  1746. dev_priv->mm.suspended = 1;
  1747. intel_detect_pch(dev);
  1748. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1749. ret = i915_load_modeset_init(dev);
  1750. if (ret < 0) {
  1751. DRM_ERROR("failed to init modeset\n");
  1752. goto out_gem_unload;
  1753. }
  1754. }
  1755. /* Must be done after probing outputs */
  1756. intel_opregion_init(dev);
  1757. acpi_video_register();
  1758. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1759. (unsigned long) dev);
  1760. spin_lock(&mchdev_lock);
  1761. i915_mch_dev = dev_priv;
  1762. dev_priv->mchdev_lock = &mchdev_lock;
  1763. spin_unlock(&mchdev_lock);
  1764. ips_ping_for_i915_load();
  1765. return 0;
  1766. out_gem_unload:
  1767. if (dev_priv->mm.inactive_shrinker.shrink)
  1768. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1769. if (dev->pdev->msi_enabled)
  1770. pci_disable_msi(dev->pdev);
  1771. intel_teardown_gmbus(dev);
  1772. intel_teardown_mchbar(dev);
  1773. destroy_workqueue(dev_priv->wq);
  1774. out_mtrrfree:
  1775. if (dev_priv->mm.gtt_mtrr >= 0) {
  1776. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1777. dev->agp->agp_info.aper_size * 1024 * 1024);
  1778. dev_priv->mm.gtt_mtrr = -1;
  1779. }
  1780. io_mapping_free(dev_priv->mm.gtt_mapping);
  1781. out_rmmap:
  1782. pci_iounmap(dev->pdev, dev_priv->regs);
  1783. put_bridge:
  1784. pci_dev_put(dev_priv->bridge_dev);
  1785. free_priv:
  1786. kfree(dev_priv);
  1787. return ret;
  1788. }
  1789. int i915_driver_unload(struct drm_device *dev)
  1790. {
  1791. struct drm_i915_private *dev_priv = dev->dev_private;
  1792. int ret;
  1793. spin_lock(&mchdev_lock);
  1794. i915_mch_dev = NULL;
  1795. spin_unlock(&mchdev_lock);
  1796. if (dev_priv->mm.inactive_shrinker.shrink)
  1797. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1798. mutex_lock(&dev->struct_mutex);
  1799. ret = i915_gpu_idle(dev);
  1800. if (ret)
  1801. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1802. mutex_unlock(&dev->struct_mutex);
  1803. /* Cancel the retire work handler, which should be idle now. */
  1804. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1805. io_mapping_free(dev_priv->mm.gtt_mapping);
  1806. if (dev_priv->mm.gtt_mtrr >= 0) {
  1807. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1808. dev->agp->agp_info.aper_size * 1024 * 1024);
  1809. dev_priv->mm.gtt_mtrr = -1;
  1810. }
  1811. acpi_video_unregister();
  1812. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1813. intel_fbdev_fini(dev);
  1814. intel_modeset_cleanup(dev);
  1815. /*
  1816. * free the memory space allocated for the child device
  1817. * config parsed from VBT
  1818. */
  1819. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1820. kfree(dev_priv->child_dev);
  1821. dev_priv->child_dev = NULL;
  1822. dev_priv->child_dev_num = 0;
  1823. }
  1824. vga_switcheroo_unregister_client(dev->pdev);
  1825. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1826. }
  1827. /* Free error state after interrupts are fully disabled. */
  1828. del_timer_sync(&dev_priv->hangcheck_timer);
  1829. cancel_work_sync(&dev_priv->error_work);
  1830. i915_destroy_error_state(dev);
  1831. if (dev->pdev->msi_enabled)
  1832. pci_disable_msi(dev->pdev);
  1833. intel_opregion_fini(dev);
  1834. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1835. /* Flush any outstanding unpin_work. */
  1836. flush_workqueue(dev_priv->wq);
  1837. mutex_lock(&dev->struct_mutex);
  1838. i915_gem_free_all_phys_object(dev);
  1839. i915_gem_cleanup_ringbuffer(dev);
  1840. mutex_unlock(&dev->struct_mutex);
  1841. if (I915_HAS_FBC(dev) && i915_powersave)
  1842. i915_cleanup_compression(dev);
  1843. drm_mm_takedown(&dev_priv->mm.stolen);
  1844. intel_cleanup_overlay(dev);
  1845. if (!I915_NEED_GFX_HWS(dev))
  1846. i915_free_hws(dev);
  1847. }
  1848. if (dev_priv->regs != NULL)
  1849. pci_iounmap(dev->pdev, dev_priv->regs);
  1850. intel_teardown_gmbus(dev);
  1851. intel_teardown_mchbar(dev);
  1852. destroy_workqueue(dev_priv->wq);
  1853. pci_dev_put(dev_priv->bridge_dev);
  1854. kfree(dev->dev_private);
  1855. return 0;
  1856. }
  1857. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1858. {
  1859. struct drm_i915_file_private *file_priv;
  1860. DRM_DEBUG_DRIVER("\n");
  1861. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1862. if (!file_priv)
  1863. return -ENOMEM;
  1864. file->driver_priv = file_priv;
  1865. spin_lock_init(&file_priv->mm.lock);
  1866. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1867. return 0;
  1868. }
  1869. /**
  1870. * i915_driver_lastclose - clean up after all DRM clients have exited
  1871. * @dev: DRM device
  1872. *
  1873. * Take care of cleaning up after all DRM clients have exited. In the
  1874. * mode setting case, we want to restore the kernel's initial mode (just
  1875. * in case the last client left us in a bad state).
  1876. *
  1877. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1878. * and DMA structures, since the kernel won't be using them, and clea
  1879. * up any GEM state.
  1880. */
  1881. void i915_driver_lastclose(struct drm_device * dev)
  1882. {
  1883. drm_i915_private_t *dev_priv = dev->dev_private;
  1884. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1885. intel_fb_restore_mode(dev);
  1886. vga_switcheroo_process_delayed_switch();
  1887. return;
  1888. }
  1889. i915_gem_lastclose(dev);
  1890. if (dev_priv->agp_heap)
  1891. i915_mem_takedown(&(dev_priv->agp_heap));
  1892. i915_dma_cleanup(dev);
  1893. }
  1894. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1895. {
  1896. drm_i915_private_t *dev_priv = dev->dev_private;
  1897. i915_gem_release(dev, file_priv);
  1898. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1899. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1900. }
  1901. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1902. {
  1903. struct drm_i915_file_private *file_priv = file->driver_priv;
  1904. kfree(file_priv);
  1905. }
  1906. struct drm_ioctl_desc i915_ioctls[] = {
  1907. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1908. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1909. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1910. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1911. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1912. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1913. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1914. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1915. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1916. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1917. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1918. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1919. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1920. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1921. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1922. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1923. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1924. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1925. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1926. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1927. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1928. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1929. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1930. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1931. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1932. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1933. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1934. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1935. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1936. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1937. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1938. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1939. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1940. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1941. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1942. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1943. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1944. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1945. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1946. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1947. };
  1948. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1949. /**
  1950. * Determine if the device really is AGP or not.
  1951. *
  1952. * All Intel graphics chipsets are treated as AGP, even if they are really
  1953. * PCI-e.
  1954. *
  1955. * \param dev The device to be tested.
  1956. *
  1957. * \returns
  1958. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1959. */
  1960. int i915_driver_device_is_agp(struct drm_device * dev)
  1961. {
  1962. return 1;
  1963. }