exynos_drm_fimd.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <drm/exynos_drm.h>
  20. #include <plat/regs-fb-v4.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_fbdev.h"
  23. #include "exynos_drm_crtc.h"
  24. /*
  25. * FIMD is stand for Fully Interactive Mobile Display and
  26. * as a display controller, it transfers contents drawn on memory
  27. * to a LCD Panel through Display Interfaces such as RGB or
  28. * CPU Interface.
  29. */
  30. /* position control register for hardware window 0, 2 ~ 4.*/
  31. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  32. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  33. /* size control register for hardware window 0. */
  34. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  35. /* alpha control register for hardware window 1 ~ 4. */
  36. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  37. /* size control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  39. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  40. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  41. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  42. /* color key control register for hardware window 1 ~ 4. */
  43. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  44. /* color key value register for hardware window 1 ~ 4. */
  45. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  46. /* FIMD has totally five hardware windows. */
  47. #define WINDOWS_NR 5
  48. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  49. struct fimd_win_data {
  50. unsigned int offset_x;
  51. unsigned int offset_y;
  52. unsigned int ovl_width;
  53. unsigned int ovl_height;
  54. unsigned int fb_width;
  55. unsigned int fb_height;
  56. unsigned int bpp;
  57. dma_addr_t dma_addr;
  58. void __iomem *vaddr;
  59. unsigned int buf_offsize;
  60. unsigned int line_size; /* bytes */
  61. };
  62. struct fimd_context {
  63. struct exynos_drm_subdrv subdrv;
  64. int irq;
  65. struct drm_crtc *crtc;
  66. struct clk *bus_clk;
  67. struct clk *lcd_clk;
  68. struct resource *regs_res;
  69. void __iomem *regs;
  70. struct fimd_win_data win_data[WINDOWS_NR];
  71. unsigned int clkdiv;
  72. unsigned int default_win;
  73. unsigned long irq_flags;
  74. u32 vidcon0;
  75. u32 vidcon1;
  76. struct fb_videomode *timing;
  77. };
  78. static bool fimd_display_is_connected(struct device *dev)
  79. {
  80. DRM_DEBUG_KMS("%s\n", __FILE__);
  81. /* TODO. */
  82. return true;
  83. }
  84. static void *fimd_get_timing(struct device *dev)
  85. {
  86. struct fimd_context *ctx = get_fimd_context(dev);
  87. DRM_DEBUG_KMS("%s\n", __FILE__);
  88. return ctx->timing;
  89. }
  90. static int fimd_check_timing(struct device *dev, void *timing)
  91. {
  92. DRM_DEBUG_KMS("%s\n", __FILE__);
  93. /* TODO. */
  94. return 0;
  95. }
  96. static int fimd_display_power_on(struct device *dev, int mode)
  97. {
  98. DRM_DEBUG_KMS("%s\n", __FILE__);
  99. /* TODO. */
  100. return 0;
  101. }
  102. static struct exynos_drm_display_ops fimd_display_ops = {
  103. .type = EXYNOS_DISPLAY_TYPE_LCD,
  104. .is_connected = fimd_display_is_connected,
  105. .get_timing = fimd_get_timing,
  106. .check_timing = fimd_check_timing,
  107. .power_on = fimd_display_power_on,
  108. };
  109. static void fimd_commit(struct device *dev)
  110. {
  111. struct fimd_context *ctx = get_fimd_context(dev);
  112. struct fb_videomode *timing = ctx->timing;
  113. u32 val;
  114. DRM_DEBUG_KMS("%s\n", __FILE__);
  115. /* setup polarity values from machine code. */
  116. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  117. /* setup vertical timing values. */
  118. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  119. VIDTCON0_VFPD(timing->lower_margin - 1) |
  120. VIDTCON0_VSPW(timing->vsync_len - 1);
  121. writel(val, ctx->regs + VIDTCON0);
  122. /* setup horizontal timing values. */
  123. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  124. VIDTCON1_HFPD(timing->right_margin - 1) |
  125. VIDTCON1_HSPW(timing->hsync_len - 1);
  126. writel(val, ctx->regs + VIDTCON1);
  127. /* setup horizontal and vertical display size. */
  128. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  129. VIDTCON2_HOZVAL(timing->xres - 1);
  130. writel(val, ctx->regs + VIDTCON2);
  131. /* setup clock source, clock divider, enable dma. */
  132. val = ctx->vidcon0;
  133. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  134. if (ctx->clkdiv > 1)
  135. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  136. else
  137. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  138. /*
  139. * fields of register with prefix '_F' would be updated
  140. * at vsync(same as dma start)
  141. */
  142. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  143. writel(val, ctx->regs + VIDCON0);
  144. }
  145. static void fimd_disable(struct device *dev)
  146. {
  147. struct fimd_context *ctx = get_fimd_context(dev);
  148. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  149. struct drm_device *drm_dev = subdrv->drm_dev;
  150. struct exynos_drm_manager *manager = &subdrv->manager;
  151. u32 val;
  152. DRM_DEBUG_KMS("%s\n", __FILE__);
  153. /* fimd dma off */
  154. val = readl(ctx->regs + VIDCON0);
  155. val &= ~(VIDCON0_ENVID | VIDCON0_ENVID_F);
  156. writel(val, ctx->regs + VIDCON0);
  157. /*
  158. * if vblank is enabled status with dma off then
  159. * it disables vsync interrupt.
  160. */
  161. if (drm_dev->vblank_enabled[manager->pipe] &&
  162. atomic_read(&drm_dev->vblank_refcount[manager->pipe])) {
  163. drm_vblank_put(drm_dev, manager->pipe);
  164. /*
  165. * if vblank_disable_allowed is 0 then disable
  166. * vsync interrupt right now else the vsync interrupt
  167. * would be disabled by drm timer once a current process
  168. * gives up ownershop of vblank event.
  169. */
  170. if (!drm_dev->vblank_disable_allowed)
  171. drm_vblank_off(drm_dev, manager->pipe);
  172. }
  173. }
  174. static int fimd_enable_vblank(struct device *dev)
  175. {
  176. struct fimd_context *ctx = get_fimd_context(dev);
  177. u32 val;
  178. DRM_DEBUG_KMS("%s\n", __FILE__);
  179. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  180. val = readl(ctx->regs + VIDINTCON0);
  181. val |= VIDINTCON0_INT_ENABLE;
  182. val |= VIDINTCON0_INT_FRAME;
  183. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  184. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  185. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  186. val |= VIDINTCON0_FRAMESEL1_NONE;
  187. writel(val, ctx->regs + VIDINTCON0);
  188. }
  189. return 0;
  190. }
  191. static void fimd_disable_vblank(struct device *dev)
  192. {
  193. struct fimd_context *ctx = get_fimd_context(dev);
  194. u32 val;
  195. DRM_DEBUG_KMS("%s\n", __FILE__);
  196. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  197. val = readl(ctx->regs + VIDINTCON0);
  198. val &= ~VIDINTCON0_INT_FRAME;
  199. val &= ~VIDINTCON0_INT_ENABLE;
  200. writel(val, ctx->regs + VIDINTCON0);
  201. }
  202. }
  203. static struct exynos_drm_manager_ops fimd_manager_ops = {
  204. .commit = fimd_commit,
  205. .disable = fimd_disable,
  206. .enable_vblank = fimd_enable_vblank,
  207. .disable_vblank = fimd_disable_vblank,
  208. };
  209. static void fimd_win_mode_set(struct device *dev,
  210. struct exynos_drm_overlay *overlay)
  211. {
  212. struct fimd_context *ctx = get_fimd_context(dev);
  213. struct fimd_win_data *win_data;
  214. unsigned long offset;
  215. DRM_DEBUG_KMS("%s\n", __FILE__);
  216. if (!overlay) {
  217. dev_err(dev, "overlay is NULL\n");
  218. return;
  219. }
  220. offset = overlay->fb_x * (overlay->bpp >> 3);
  221. offset += overlay->fb_y * overlay->pitch;
  222. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  223. win_data = &ctx->win_data[ctx->default_win];
  224. win_data->offset_x = overlay->crtc_x;
  225. win_data->offset_y = overlay->crtc_y;
  226. win_data->ovl_width = overlay->crtc_width;
  227. win_data->ovl_height = overlay->crtc_height;
  228. win_data->fb_width = overlay->fb_width;
  229. win_data->fb_height = overlay->fb_height;
  230. win_data->dma_addr = overlay->dma_addr + offset;
  231. win_data->vaddr = overlay->vaddr + offset;
  232. win_data->bpp = overlay->bpp;
  233. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  234. (overlay->bpp >> 3);
  235. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  236. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  237. win_data->offset_x, win_data->offset_y);
  238. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  239. win_data->ovl_width, win_data->ovl_height);
  240. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  241. (unsigned long)win_data->dma_addr,
  242. (unsigned long)win_data->vaddr);
  243. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  244. overlay->fb_width, overlay->crtc_width);
  245. }
  246. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  247. {
  248. struct fimd_context *ctx = get_fimd_context(dev);
  249. struct fimd_win_data *win_data = &ctx->win_data[win];
  250. unsigned long val;
  251. DRM_DEBUG_KMS("%s\n", __FILE__);
  252. val = WINCONx_ENWIN;
  253. switch (win_data->bpp) {
  254. case 1:
  255. val |= WINCON0_BPPMODE_1BPP;
  256. val |= WINCONx_BITSWP;
  257. val |= WINCONx_BURSTLEN_4WORD;
  258. break;
  259. case 2:
  260. val |= WINCON0_BPPMODE_2BPP;
  261. val |= WINCONx_BITSWP;
  262. val |= WINCONx_BURSTLEN_8WORD;
  263. break;
  264. case 4:
  265. val |= WINCON0_BPPMODE_4BPP;
  266. val |= WINCONx_BITSWP;
  267. val |= WINCONx_BURSTLEN_8WORD;
  268. break;
  269. case 8:
  270. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  271. val |= WINCONx_BURSTLEN_8WORD;
  272. val |= WINCONx_BYTSWP;
  273. break;
  274. case 16:
  275. val |= WINCON0_BPPMODE_16BPP_565;
  276. val |= WINCONx_HAWSWP;
  277. val |= WINCONx_BURSTLEN_16WORD;
  278. break;
  279. case 24:
  280. val |= WINCON0_BPPMODE_24BPP_888;
  281. val |= WINCONx_WSWP;
  282. val |= WINCONx_BURSTLEN_16WORD;
  283. break;
  284. case 32:
  285. val |= WINCON1_BPPMODE_28BPP_A4888
  286. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  287. val |= WINCONx_WSWP;
  288. val |= WINCONx_BURSTLEN_16WORD;
  289. break;
  290. default:
  291. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  292. val |= WINCON0_BPPMODE_24BPP_888;
  293. val |= WINCONx_WSWP;
  294. val |= WINCONx_BURSTLEN_16WORD;
  295. break;
  296. }
  297. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  298. writel(val, ctx->regs + WINCON(win));
  299. }
  300. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  301. {
  302. struct fimd_context *ctx = get_fimd_context(dev);
  303. unsigned int keycon0 = 0, keycon1 = 0;
  304. DRM_DEBUG_KMS("%s\n", __FILE__);
  305. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  306. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  307. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  308. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  309. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  310. }
  311. static void fimd_win_commit(struct device *dev)
  312. {
  313. struct fimd_context *ctx = get_fimd_context(dev);
  314. struct fimd_win_data *win_data;
  315. int win = ctx->default_win;
  316. unsigned long val, alpha, size;
  317. DRM_DEBUG_KMS("%s\n", __FILE__);
  318. if (win < 0 || win > WINDOWS_NR)
  319. return;
  320. win_data = &ctx->win_data[win];
  321. /*
  322. * SHADOWCON register is used for enabling timing.
  323. *
  324. * for example, once only width value of a register is set,
  325. * if the dma is started then fimd hardware could malfunction so
  326. * with protect window setting, the register fields with prefix '_F'
  327. * wouldn't be updated at vsync also but updated once unprotect window
  328. * is set.
  329. */
  330. /* protect windows */
  331. val = readl(ctx->regs + SHADOWCON);
  332. val |= SHADOWCON_WINx_PROTECT(win);
  333. writel(val, ctx->regs + SHADOWCON);
  334. /* buffer start address */
  335. val = (unsigned long)win_data->dma_addr;
  336. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  337. /* buffer end address */
  338. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  339. val = (unsigned long)(win_data->dma_addr + size);
  340. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  341. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  342. (unsigned long)win_data->dma_addr, val, size);
  343. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  344. win_data->ovl_width, win_data->ovl_height);
  345. /* buffer size */
  346. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  347. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  348. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  349. /* OSD position */
  350. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  351. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  352. writel(val, ctx->regs + VIDOSD_A(win));
  353. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  354. win_data->ovl_width - 1) |
  355. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  356. win_data->ovl_height - 1);
  357. writel(val, ctx->regs + VIDOSD_B(win));
  358. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  359. win_data->offset_x, win_data->offset_y,
  360. win_data->offset_x + win_data->ovl_width - 1,
  361. win_data->offset_y + win_data->ovl_height - 1);
  362. /* hardware window 0 doesn't support alpha channel. */
  363. if (win != 0) {
  364. /* OSD alpha */
  365. alpha = VIDISD14C_ALPHA1_R(0xf) |
  366. VIDISD14C_ALPHA1_G(0xf) |
  367. VIDISD14C_ALPHA1_B(0xf);
  368. writel(alpha, ctx->regs + VIDOSD_C(win));
  369. }
  370. /* OSD size */
  371. if (win != 3 && win != 4) {
  372. u32 offset = VIDOSD_D(win);
  373. if (win == 0)
  374. offset = VIDOSD_C_SIZE_W0;
  375. val = win_data->ovl_width * win_data->ovl_height;
  376. writel(val, ctx->regs + offset);
  377. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  378. }
  379. fimd_win_set_pixfmt(dev, win);
  380. /* hardware window 0 doesn't support color key. */
  381. if (win != 0)
  382. fimd_win_set_colkey(dev, win);
  383. /* Enable DMA channel and unprotect windows */
  384. val = readl(ctx->regs + SHADOWCON);
  385. val |= SHADOWCON_CHx_ENABLE(win);
  386. val &= ~SHADOWCON_WINx_PROTECT(win);
  387. writel(val, ctx->regs + SHADOWCON);
  388. }
  389. static void fimd_win_disable(struct device *dev)
  390. {
  391. struct fimd_context *ctx = get_fimd_context(dev);
  392. int win = ctx->default_win;
  393. u32 val;
  394. DRM_DEBUG_KMS("%s\n", __FILE__);
  395. if (win < 0 || win > WINDOWS_NR)
  396. return;
  397. /* protect windows */
  398. val = readl(ctx->regs + SHADOWCON);
  399. val |= SHADOWCON_WINx_PROTECT(win);
  400. writel(val, ctx->regs + SHADOWCON);
  401. /* wincon */
  402. val = readl(ctx->regs + WINCON(win));
  403. val &= ~WINCONx_ENWIN;
  404. writel(val, ctx->regs + WINCON(win));
  405. /* unprotect windows */
  406. val = readl(ctx->regs + SHADOWCON);
  407. val &= ~SHADOWCON_CHx_ENABLE(win);
  408. val &= ~SHADOWCON_WINx_PROTECT(win);
  409. writel(val, ctx->regs + SHADOWCON);
  410. }
  411. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  412. .mode_set = fimd_win_mode_set,
  413. .commit = fimd_win_commit,
  414. .disable = fimd_win_disable,
  415. };
  416. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  417. {
  418. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  419. struct drm_pending_vblank_event *e, *t;
  420. struct timeval now;
  421. unsigned long flags;
  422. bool is_checked = false;
  423. spin_lock_irqsave(&drm_dev->event_lock, flags);
  424. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  425. base.link) {
  426. /* if event's pipe isn't same as crtc then ignore it. */
  427. if (crtc != e->pipe)
  428. continue;
  429. is_checked = true;
  430. do_gettimeofday(&now);
  431. e->event.sequence = 0;
  432. e->event.tv_sec = now.tv_sec;
  433. e->event.tv_usec = now.tv_usec;
  434. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  435. wake_up_interruptible(&e->base.file_priv->event_wait);
  436. }
  437. if (is_checked)
  438. drm_vblank_put(drm_dev, crtc);
  439. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  440. }
  441. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  442. {
  443. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  444. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  445. struct drm_device *drm_dev = subdrv->drm_dev;
  446. struct exynos_drm_manager *manager = &subdrv->manager;
  447. u32 val;
  448. val = readl(ctx->regs + VIDINTCON1);
  449. if (val & VIDINTCON1_INT_FRAME)
  450. /* VSYNC interrupt */
  451. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  452. /*
  453. * in case that vblank_disable_allowed is 1, it could induce
  454. * the problem that manager->pipe could be -1 because with
  455. * disable callback, vsync interrupt isn't disabled and at this moment,
  456. * vsync interrupt could occur. the vsync interrupt would be disabled
  457. * by timer handler later.
  458. */
  459. if (manager->pipe == -1)
  460. return IRQ_HANDLED;
  461. drm_handle_vblank(drm_dev, manager->pipe);
  462. fimd_finish_pageflip(drm_dev, manager->pipe);
  463. return IRQ_HANDLED;
  464. }
  465. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  466. {
  467. DRM_DEBUG_KMS("%s\n", __FILE__);
  468. /*
  469. * enable drm irq mode.
  470. * - with irq_enabled = 1, we can use the vblank feature.
  471. *
  472. * P.S. note that we wouldn't use drm irq handler but
  473. * just specific driver own one instead because
  474. * drm framework supports only one irq handler.
  475. */
  476. drm_dev->irq_enabled = 1;
  477. return 0;
  478. }
  479. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  480. {
  481. DRM_DEBUG_KMS("%s\n", __FILE__);
  482. /* TODO. */
  483. }
  484. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  485. struct fb_videomode *timing)
  486. {
  487. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  488. u32 retrace;
  489. u32 clkdiv;
  490. u32 best_framerate = 0;
  491. u32 framerate;
  492. DRM_DEBUG_KMS("%s\n", __FILE__);
  493. retrace = timing->left_margin + timing->hsync_len +
  494. timing->right_margin + timing->xres;
  495. retrace *= timing->upper_margin + timing->vsync_len +
  496. timing->lower_margin + timing->yres;
  497. /* default framerate is 60Hz */
  498. if (!timing->refresh)
  499. timing->refresh = 60;
  500. clk /= retrace;
  501. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  502. int tmp;
  503. /* get best framerate */
  504. framerate = clk / clkdiv;
  505. tmp = timing->refresh - framerate;
  506. if (tmp < 0) {
  507. best_framerate = framerate;
  508. continue;
  509. } else {
  510. if (!best_framerate)
  511. best_framerate = framerate;
  512. else if (tmp < (best_framerate - framerate))
  513. best_framerate = framerate;
  514. break;
  515. }
  516. }
  517. return clkdiv;
  518. }
  519. static void fimd_clear_win(struct fimd_context *ctx, int win)
  520. {
  521. u32 val;
  522. DRM_DEBUG_KMS("%s\n", __FILE__);
  523. writel(0, ctx->regs + WINCON(win));
  524. writel(0, ctx->regs + VIDOSD_A(win));
  525. writel(0, ctx->regs + VIDOSD_B(win));
  526. writel(0, ctx->regs + VIDOSD_C(win));
  527. if (win == 1 || win == 2)
  528. writel(0, ctx->regs + VIDOSD_D(win));
  529. val = readl(ctx->regs + SHADOWCON);
  530. val &= ~SHADOWCON_WINx_PROTECT(win);
  531. writel(val, ctx->regs + SHADOWCON);
  532. }
  533. static int __devinit fimd_probe(struct platform_device *pdev)
  534. {
  535. struct device *dev = &pdev->dev;
  536. struct fimd_context *ctx;
  537. struct exynos_drm_subdrv *subdrv;
  538. struct exynos_drm_fimd_pdata *pdata;
  539. struct fb_videomode *timing;
  540. struct resource *res;
  541. int win;
  542. int ret = -EINVAL;
  543. DRM_DEBUG_KMS("%s\n", __FILE__);
  544. pdata = pdev->dev.platform_data;
  545. if (!pdata) {
  546. dev_err(dev, "no platform data specified\n");
  547. return -EINVAL;
  548. }
  549. timing = &pdata->timing;
  550. if (!timing) {
  551. dev_err(dev, "timing is null.\n");
  552. return -EINVAL;
  553. }
  554. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  555. if (!ctx)
  556. return -ENOMEM;
  557. ctx->bus_clk = clk_get(dev, "fimd");
  558. if (IS_ERR(ctx->bus_clk)) {
  559. dev_err(dev, "failed to get bus clock\n");
  560. ret = PTR_ERR(ctx->bus_clk);
  561. goto err_clk_get;
  562. }
  563. clk_enable(ctx->bus_clk);
  564. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  565. if (IS_ERR(ctx->lcd_clk)) {
  566. dev_err(dev, "failed to get lcd clock\n");
  567. ret = PTR_ERR(ctx->lcd_clk);
  568. goto err_bus_clk;
  569. }
  570. clk_enable(ctx->lcd_clk);
  571. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  572. if (!res) {
  573. dev_err(dev, "failed to find registers\n");
  574. ret = -ENOENT;
  575. goto err_clk;
  576. }
  577. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  578. dev_name(dev));
  579. if (!ctx->regs_res) {
  580. dev_err(dev, "failed to claim register region\n");
  581. ret = -ENOENT;
  582. goto err_clk;
  583. }
  584. ctx->regs = ioremap(res->start, resource_size(res));
  585. if (!ctx->regs) {
  586. dev_err(dev, "failed to map registers\n");
  587. ret = -ENXIO;
  588. goto err_req_region_io;
  589. }
  590. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  591. if (!res) {
  592. dev_err(dev, "irq request failed.\n");
  593. goto err_req_region_irq;
  594. }
  595. ctx->irq = res->start;
  596. for (win = 0; win < WINDOWS_NR; win++)
  597. fimd_clear_win(ctx, win);
  598. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  599. if (ret < 0) {
  600. dev_err(dev, "irq request failed.\n");
  601. goto err_req_irq;
  602. }
  603. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  604. ctx->vidcon0 = pdata->vidcon0;
  605. ctx->vidcon1 = pdata->vidcon1;
  606. ctx->default_win = pdata->default_win;
  607. ctx->timing = timing;
  608. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  609. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  610. timing->pixclock, ctx->clkdiv);
  611. subdrv = &ctx->subdrv;
  612. subdrv->probe = fimd_subdrv_probe;
  613. subdrv->remove = fimd_subdrv_remove;
  614. subdrv->manager.pipe = -1;
  615. subdrv->manager.ops = &fimd_manager_ops;
  616. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  617. subdrv->manager.display_ops = &fimd_display_ops;
  618. subdrv->manager.dev = dev;
  619. platform_set_drvdata(pdev, ctx);
  620. exynos_drm_subdrv_register(subdrv);
  621. return 0;
  622. err_req_irq:
  623. err_req_region_irq:
  624. iounmap(ctx->regs);
  625. err_req_region_io:
  626. release_resource(ctx->regs_res);
  627. kfree(ctx->regs_res);
  628. err_clk:
  629. clk_disable(ctx->lcd_clk);
  630. clk_put(ctx->lcd_clk);
  631. err_bus_clk:
  632. clk_disable(ctx->bus_clk);
  633. clk_put(ctx->bus_clk);
  634. err_clk_get:
  635. kfree(ctx);
  636. return ret;
  637. }
  638. static int __devexit fimd_remove(struct platform_device *pdev)
  639. {
  640. struct fimd_context *ctx = platform_get_drvdata(pdev);
  641. DRM_DEBUG_KMS("%s\n", __FILE__);
  642. exynos_drm_subdrv_unregister(&ctx->subdrv);
  643. clk_disable(ctx->lcd_clk);
  644. clk_disable(ctx->bus_clk);
  645. clk_put(ctx->lcd_clk);
  646. clk_put(ctx->bus_clk);
  647. iounmap(ctx->regs);
  648. release_resource(ctx->regs_res);
  649. kfree(ctx->regs_res);
  650. free_irq(ctx->irq, ctx);
  651. kfree(ctx);
  652. return 0;
  653. }
  654. static struct platform_driver fimd_driver = {
  655. .probe = fimd_probe,
  656. .remove = __devexit_p(fimd_remove),
  657. .driver = {
  658. .name = "exynos4-fb",
  659. .owner = THIS_MODULE,
  660. },
  661. };
  662. static int __init fimd_init(void)
  663. {
  664. return platform_driver_register(&fimd_driver);
  665. }
  666. static void __exit fimd_exit(void)
  667. {
  668. platform_driver_unregister(&fimd_driver);
  669. }
  670. module_init(fimd_init);
  671. module_exit(fimd_exit);
  672. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  673. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  674. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  675. MODULE_LICENSE("GPL");