tg3.c 409 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_RAW_IP_ALIGN 2
  164. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  165. #define FIRMWARE_TG3 "tigon/tg3.bin"
  166. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  167. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  168. static char version[] __devinitdata =
  169. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  170. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  171. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  172. MODULE_LICENSE("GPL");
  173. MODULE_VERSION(DRV_MODULE_VERSION);
  174. MODULE_FIRMWARE(FIRMWARE_TG3);
  175. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  177. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  178. module_param(tg3_debug, int, 0);
  179. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  180. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  261. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  262. {}
  263. };
  264. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  265. static const struct {
  266. const char string[ETH_GSTRING_LEN];
  267. } ethtool_stats_keys[] = {
  268. { "rx_octets" },
  269. { "rx_fragments" },
  270. { "rx_ucast_packets" },
  271. { "rx_mcast_packets" },
  272. { "rx_bcast_packets" },
  273. { "rx_fcs_errors" },
  274. { "rx_align_errors" },
  275. { "rx_xon_pause_rcvd" },
  276. { "rx_xoff_pause_rcvd" },
  277. { "rx_mac_ctrl_rcvd" },
  278. { "rx_xoff_entered" },
  279. { "rx_frame_too_long_errors" },
  280. { "rx_jabbers" },
  281. { "rx_undersize_packets" },
  282. { "rx_in_length_errors" },
  283. { "rx_out_length_errors" },
  284. { "rx_64_or_less_octet_packets" },
  285. { "rx_65_to_127_octet_packets" },
  286. { "rx_128_to_255_octet_packets" },
  287. { "rx_256_to_511_octet_packets" },
  288. { "rx_512_to_1023_octet_packets" },
  289. { "rx_1024_to_1522_octet_packets" },
  290. { "rx_1523_to_2047_octet_packets" },
  291. { "rx_2048_to_4095_octet_packets" },
  292. { "rx_4096_to_8191_octet_packets" },
  293. { "rx_8192_to_9022_octet_packets" },
  294. { "tx_octets" },
  295. { "tx_collisions" },
  296. { "tx_xon_sent" },
  297. { "tx_xoff_sent" },
  298. { "tx_flow_control" },
  299. { "tx_mac_errors" },
  300. { "tx_single_collisions" },
  301. { "tx_mult_collisions" },
  302. { "tx_deferred" },
  303. { "tx_excessive_collisions" },
  304. { "tx_late_collisions" },
  305. { "tx_collide_2times" },
  306. { "tx_collide_3times" },
  307. { "tx_collide_4times" },
  308. { "tx_collide_5times" },
  309. { "tx_collide_6times" },
  310. { "tx_collide_7times" },
  311. { "tx_collide_8times" },
  312. { "tx_collide_9times" },
  313. { "tx_collide_10times" },
  314. { "tx_collide_11times" },
  315. { "tx_collide_12times" },
  316. { "tx_collide_13times" },
  317. { "tx_collide_14times" },
  318. { "tx_collide_15times" },
  319. { "tx_ucast_packets" },
  320. { "tx_mcast_packets" },
  321. { "tx_bcast_packets" },
  322. { "tx_carrier_sense_errors" },
  323. { "tx_discards" },
  324. { "tx_errors" },
  325. { "dma_writeq_full" },
  326. { "dma_write_prioq_full" },
  327. { "rxbds_empty" },
  328. { "rx_discards" },
  329. { "rx_errors" },
  330. { "rx_threshold_hit" },
  331. { "dma_readq_full" },
  332. { "dma_read_prioq_full" },
  333. { "tx_comp_queue_full" },
  334. { "ring_set_send_prod_index" },
  335. { "ring_status_update" },
  336. { "nic_irqs" },
  337. { "nic_avoided_irqs" },
  338. { "nic_tx_threshold_hit" },
  339. { "mbuf_lwm_thresh_hit" },
  340. };
  341. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  342. static const struct {
  343. const char string[ETH_GSTRING_LEN];
  344. } ethtool_test_keys[] = {
  345. { "nvram test (online) " },
  346. { "link test (online) " },
  347. { "register test (offline)" },
  348. { "memory test (offline)" },
  349. { "loopback test (offline)" },
  350. { "interrupt test (offline)" },
  351. };
  352. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  353. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  354. {
  355. writel(val, tp->regs + off);
  356. }
  357. static u32 tg3_read32(struct tg3 *tp, u32 off)
  358. {
  359. return readl(tp->regs + off);
  360. }
  361. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  362. {
  363. writel(val, tp->aperegs + off);
  364. }
  365. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  366. {
  367. return readl(tp->aperegs + off);
  368. }
  369. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. }
  377. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. writel(val, tp->regs + off);
  380. readl(tp->regs + off);
  381. }
  382. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  383. {
  384. unsigned long flags;
  385. u32 val;
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  388. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. return val;
  391. }
  392. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. unsigned long flags;
  395. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  397. TG3_64BIT_REG_LOW, val);
  398. return;
  399. }
  400. if (off == TG3_RX_STD_PROD_IDX_REG) {
  401. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  402. TG3_64BIT_REG_LOW, val);
  403. return;
  404. }
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. /* In indirect mode when disabling interrupts, we also need
  410. * to clear the interrupt bit in the GRC local ctrl register.
  411. */
  412. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  413. (val == 0x1)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  415. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  416. }
  417. }
  418. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  419. {
  420. unsigned long flags;
  421. u32 val;
  422. spin_lock_irqsave(&tp->indirect_lock, flags);
  423. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  424. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  425. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  426. return val;
  427. }
  428. /* usec_wait specifies the wait time in usec when writing to certain registers
  429. * where it is unsafe to read back the register without some delay.
  430. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  431. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  432. */
  433. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  434. {
  435. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  436. /* Non-posted methods */
  437. tp->write32(tp, off, val);
  438. else {
  439. /* Posted method */
  440. tg3_write32(tp, off, val);
  441. if (usec_wait)
  442. udelay(usec_wait);
  443. tp->read32(tp, off);
  444. }
  445. /* Wait again after the read for the posted method to guarantee that
  446. * the wait time is met.
  447. */
  448. if (usec_wait)
  449. udelay(usec_wait);
  450. }
  451. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. tp->write32_mbox(tp, off, val);
  454. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  455. tp->read32_mbox(tp, off);
  456. }
  457. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. void __iomem *mbox = tp->regs + off;
  460. writel(val, mbox);
  461. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  462. writel(val, mbox);
  463. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  464. readl(mbox);
  465. }
  466. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  467. {
  468. return readl(tp->regs + off + GRCMBOX_BASE);
  469. }
  470. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. writel(val, tp->regs + off + GRCMBOX_BASE);
  473. }
  474. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  475. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  476. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  477. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  478. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  479. #define tw32(reg, val) tp->write32(tp, reg, val)
  480. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  481. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  482. #define tr32(reg) tp->read32(tp, reg)
  483. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. unsigned long flags;
  486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  488. return;
  489. spin_lock_irqsave(&tp->indirect_lock, flags);
  490. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  493. /* Always leave this as zero. */
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  495. } else {
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  497. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  498. /* Always leave this as zero. */
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  500. }
  501. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  502. }
  503. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  504. {
  505. unsigned long flags;
  506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  507. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  508. *val = 0;
  509. return;
  510. }
  511. spin_lock_irqsave(&tp->indirect_lock, flags);
  512. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  514. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  515. /* Always leave this as zero. */
  516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  517. } else {
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  519. *val = tr32(TG3PCI_MEM_WIN_DATA);
  520. /* Always leave this as zero. */
  521. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  522. }
  523. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  524. }
  525. static void tg3_ape_lock_init(struct tg3 *tp)
  526. {
  527. int i;
  528. u32 regbase;
  529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  530. regbase = TG3_APE_LOCK_GRANT;
  531. else
  532. regbase = TG3_APE_PER_LOCK_GRANT;
  533. /* Make sure the driver hasn't any stale locks. */
  534. for (i = 0; i < 8; i++)
  535. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  536. }
  537. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  538. {
  539. int i, off;
  540. int ret = 0;
  541. u32 status, req, gnt;
  542. if (!tg3_flag(tp, ENABLE_APE))
  543. return 0;
  544. switch (locknum) {
  545. case TG3_APE_LOCK_GRC:
  546. case TG3_APE_LOCK_MEM:
  547. break;
  548. default:
  549. return -EINVAL;
  550. }
  551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  552. req = TG3_APE_LOCK_REQ;
  553. gnt = TG3_APE_LOCK_GRANT;
  554. } else {
  555. req = TG3_APE_PER_LOCK_REQ;
  556. gnt = TG3_APE_PER_LOCK_GRANT;
  557. }
  558. off = 4 * locknum;
  559. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  560. /* Wait for up to 1 millisecond to acquire lock. */
  561. for (i = 0; i < 100; i++) {
  562. status = tg3_ape_read32(tp, gnt + off);
  563. if (status == APE_LOCK_GRANT_DRIVER)
  564. break;
  565. udelay(10);
  566. }
  567. if (status != APE_LOCK_GRANT_DRIVER) {
  568. /* Revoke the lock request. */
  569. tg3_ape_write32(tp, gnt + off,
  570. APE_LOCK_GRANT_DRIVER);
  571. ret = -EBUSY;
  572. }
  573. return ret;
  574. }
  575. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  576. {
  577. u32 gnt;
  578. if (!tg3_flag(tp, ENABLE_APE))
  579. return;
  580. switch (locknum) {
  581. case TG3_APE_LOCK_GRC:
  582. case TG3_APE_LOCK_MEM:
  583. break;
  584. default:
  585. return;
  586. }
  587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  588. gnt = TG3_APE_LOCK_GRANT;
  589. else
  590. gnt = TG3_APE_PER_LOCK_GRANT;
  591. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  592. }
  593. static void tg3_disable_ints(struct tg3 *tp)
  594. {
  595. int i;
  596. tw32(TG3PCI_MISC_HOST_CTRL,
  597. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  598. for (i = 0; i < tp->irq_max; i++)
  599. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  600. }
  601. static void tg3_enable_ints(struct tg3 *tp)
  602. {
  603. int i;
  604. tp->irq_sync = 0;
  605. wmb();
  606. tw32(TG3PCI_MISC_HOST_CTRL,
  607. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  608. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  609. for (i = 0; i < tp->irq_cnt; i++) {
  610. struct tg3_napi *tnapi = &tp->napi[i];
  611. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  612. if (tg3_flag(tp, 1SHOT_MSI))
  613. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  614. tp->coal_now |= tnapi->coal_now;
  615. }
  616. /* Force an initial interrupt */
  617. if (!tg3_flag(tp, TAGGED_STATUS) &&
  618. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  619. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  620. else
  621. tw32(HOSTCC_MODE, tp->coal_now);
  622. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  623. }
  624. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  625. {
  626. struct tg3 *tp = tnapi->tp;
  627. struct tg3_hw_status *sblk = tnapi->hw_status;
  628. unsigned int work_exists = 0;
  629. /* check for phy events */
  630. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  631. if (sblk->status & SD_STATUS_LINK_CHG)
  632. work_exists = 1;
  633. }
  634. /* check for RX/TX work to do */
  635. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  636. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  637. work_exists = 1;
  638. return work_exists;
  639. }
  640. /* tg3_int_reenable
  641. * similar to tg3_enable_ints, but it accurately determines whether there
  642. * is new work pending and can return without flushing the PIO write
  643. * which reenables interrupts
  644. */
  645. static void tg3_int_reenable(struct tg3_napi *tnapi)
  646. {
  647. struct tg3 *tp = tnapi->tp;
  648. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  649. mmiowb();
  650. /* When doing tagged status, this work check is unnecessary.
  651. * The last_tag we write above tells the chip which piece of
  652. * work we've completed.
  653. */
  654. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  655. tw32(HOSTCC_MODE, tp->coalesce_mode |
  656. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  657. }
  658. static void tg3_switch_clocks(struct tg3 *tp)
  659. {
  660. u32 clock_ctrl;
  661. u32 orig_clock_ctrl;
  662. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  663. return;
  664. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  665. orig_clock_ctrl = clock_ctrl;
  666. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  667. CLOCK_CTRL_CLKRUN_OENABLE |
  668. 0x1f);
  669. tp->pci_clock_ctrl = clock_ctrl;
  670. if (tg3_flag(tp, 5705_PLUS)) {
  671. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  672. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  673. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  674. }
  675. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  676. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  677. clock_ctrl |
  678. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  679. 40);
  680. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  681. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  682. 40);
  683. }
  684. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  685. }
  686. #define PHY_BUSY_LOOPS 5000
  687. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  688. {
  689. u32 frame_val;
  690. unsigned int loops;
  691. int ret;
  692. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  693. tw32_f(MAC_MI_MODE,
  694. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  695. udelay(80);
  696. }
  697. *val = 0x0;
  698. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  699. MI_COM_PHY_ADDR_MASK);
  700. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  701. MI_COM_REG_ADDR_MASK);
  702. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  703. tw32_f(MAC_MI_COM, frame_val);
  704. loops = PHY_BUSY_LOOPS;
  705. while (loops != 0) {
  706. udelay(10);
  707. frame_val = tr32(MAC_MI_COM);
  708. if ((frame_val & MI_COM_BUSY) == 0) {
  709. udelay(5);
  710. frame_val = tr32(MAC_MI_COM);
  711. break;
  712. }
  713. loops -= 1;
  714. }
  715. ret = -EBUSY;
  716. if (loops != 0) {
  717. *val = frame_val & MI_COM_DATA_MASK;
  718. ret = 0;
  719. }
  720. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  721. tw32_f(MAC_MI_MODE, tp->mi_mode);
  722. udelay(80);
  723. }
  724. return ret;
  725. }
  726. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  727. {
  728. u32 frame_val;
  729. unsigned int loops;
  730. int ret;
  731. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  732. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  733. return 0;
  734. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  735. tw32_f(MAC_MI_MODE,
  736. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  737. udelay(80);
  738. }
  739. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  740. MI_COM_PHY_ADDR_MASK);
  741. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  742. MI_COM_REG_ADDR_MASK);
  743. frame_val |= (val & MI_COM_DATA_MASK);
  744. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  745. tw32_f(MAC_MI_COM, frame_val);
  746. loops = PHY_BUSY_LOOPS;
  747. while (loops != 0) {
  748. udelay(10);
  749. frame_val = tr32(MAC_MI_COM);
  750. if ((frame_val & MI_COM_BUSY) == 0) {
  751. udelay(5);
  752. frame_val = tr32(MAC_MI_COM);
  753. break;
  754. }
  755. loops -= 1;
  756. }
  757. ret = -EBUSY;
  758. if (loops != 0)
  759. ret = 0;
  760. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  761. tw32_f(MAC_MI_MODE, tp->mi_mode);
  762. udelay(80);
  763. }
  764. return ret;
  765. }
  766. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  767. {
  768. int err;
  769. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  770. if (err)
  771. goto done;
  772. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  773. if (err)
  774. goto done;
  775. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  776. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  777. if (err)
  778. goto done;
  779. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  780. done:
  781. return err;
  782. }
  783. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  784. {
  785. int err;
  786. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  787. if (err)
  788. goto done;
  789. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  790. if (err)
  791. goto done;
  792. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  793. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  794. if (err)
  795. goto done;
  796. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  797. done:
  798. return err;
  799. }
  800. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  801. {
  802. int err;
  803. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  804. if (!err)
  805. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  806. return err;
  807. }
  808. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  809. {
  810. int err;
  811. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  812. if (!err)
  813. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  814. return err;
  815. }
  816. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  817. {
  818. int err;
  819. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  820. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  821. MII_TG3_AUXCTL_SHDWSEL_MISC);
  822. if (!err)
  823. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  824. return err;
  825. }
  826. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  827. {
  828. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  829. set |= MII_TG3_AUXCTL_MISC_WREN;
  830. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  831. }
  832. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  833. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  834. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  835. MII_TG3_AUXCTL_ACTL_TX_6DB)
  836. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  837. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  838. MII_TG3_AUXCTL_ACTL_TX_6DB);
  839. static int tg3_bmcr_reset(struct tg3 *tp)
  840. {
  841. u32 phy_control;
  842. int limit, err;
  843. /* OK, reset it, and poll the BMCR_RESET bit until it
  844. * clears or we time out.
  845. */
  846. phy_control = BMCR_RESET;
  847. err = tg3_writephy(tp, MII_BMCR, phy_control);
  848. if (err != 0)
  849. return -EBUSY;
  850. limit = 5000;
  851. while (limit--) {
  852. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  853. if (err != 0)
  854. return -EBUSY;
  855. if ((phy_control & BMCR_RESET) == 0) {
  856. udelay(40);
  857. break;
  858. }
  859. udelay(10);
  860. }
  861. if (limit < 0)
  862. return -EBUSY;
  863. return 0;
  864. }
  865. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  866. {
  867. struct tg3 *tp = bp->priv;
  868. u32 val;
  869. spin_lock_bh(&tp->lock);
  870. if (tg3_readphy(tp, reg, &val))
  871. val = -EIO;
  872. spin_unlock_bh(&tp->lock);
  873. return val;
  874. }
  875. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  876. {
  877. struct tg3 *tp = bp->priv;
  878. u32 ret = 0;
  879. spin_lock_bh(&tp->lock);
  880. if (tg3_writephy(tp, reg, val))
  881. ret = -EIO;
  882. spin_unlock_bh(&tp->lock);
  883. return ret;
  884. }
  885. static int tg3_mdio_reset(struct mii_bus *bp)
  886. {
  887. return 0;
  888. }
  889. static void tg3_mdio_config_5785(struct tg3 *tp)
  890. {
  891. u32 val;
  892. struct phy_device *phydev;
  893. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  894. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  895. case PHY_ID_BCM50610:
  896. case PHY_ID_BCM50610M:
  897. val = MAC_PHYCFG2_50610_LED_MODES;
  898. break;
  899. case PHY_ID_BCMAC131:
  900. val = MAC_PHYCFG2_AC131_LED_MODES;
  901. break;
  902. case PHY_ID_RTL8211C:
  903. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  904. break;
  905. case PHY_ID_RTL8201E:
  906. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  907. break;
  908. default:
  909. return;
  910. }
  911. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  912. tw32(MAC_PHYCFG2, val);
  913. val = tr32(MAC_PHYCFG1);
  914. val &= ~(MAC_PHYCFG1_RGMII_INT |
  915. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  916. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  917. tw32(MAC_PHYCFG1, val);
  918. return;
  919. }
  920. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  921. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  922. MAC_PHYCFG2_FMODE_MASK_MASK |
  923. MAC_PHYCFG2_GMODE_MASK_MASK |
  924. MAC_PHYCFG2_ACT_MASK_MASK |
  925. MAC_PHYCFG2_QUAL_MASK_MASK |
  926. MAC_PHYCFG2_INBAND_ENABLE;
  927. tw32(MAC_PHYCFG2, val);
  928. val = tr32(MAC_PHYCFG1);
  929. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  930. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  931. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  932. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  933. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  934. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  935. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  936. }
  937. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  938. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  939. tw32(MAC_PHYCFG1, val);
  940. val = tr32(MAC_EXT_RGMII_MODE);
  941. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  942. MAC_RGMII_MODE_RX_QUALITY |
  943. MAC_RGMII_MODE_RX_ACTIVITY |
  944. MAC_RGMII_MODE_RX_ENG_DET |
  945. MAC_RGMII_MODE_TX_ENABLE |
  946. MAC_RGMII_MODE_TX_LOWPWR |
  947. MAC_RGMII_MODE_TX_RESET);
  948. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  949. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  950. val |= MAC_RGMII_MODE_RX_INT_B |
  951. MAC_RGMII_MODE_RX_QUALITY |
  952. MAC_RGMII_MODE_RX_ACTIVITY |
  953. MAC_RGMII_MODE_RX_ENG_DET;
  954. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  955. val |= MAC_RGMII_MODE_TX_ENABLE |
  956. MAC_RGMII_MODE_TX_LOWPWR |
  957. MAC_RGMII_MODE_TX_RESET;
  958. }
  959. tw32(MAC_EXT_RGMII_MODE, val);
  960. }
  961. static void tg3_mdio_start(struct tg3 *tp)
  962. {
  963. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. if (tg3_flag(tp, MDIOBUS_INITED) &&
  967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  968. tg3_mdio_config_5785(tp);
  969. }
  970. static int tg3_mdio_init(struct tg3 *tp)
  971. {
  972. int i;
  973. u32 reg;
  974. struct phy_device *phydev;
  975. if (tg3_flag(tp, 5717_PLUS)) {
  976. u32 is_serdes;
  977. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  978. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  979. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  980. else
  981. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  982. TG3_CPMU_PHY_STRAP_IS_SERDES;
  983. if (is_serdes)
  984. tp->phy_addr += 7;
  985. } else
  986. tp->phy_addr = TG3_PHY_MII_ADDR;
  987. tg3_mdio_start(tp);
  988. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  989. return 0;
  990. tp->mdio_bus = mdiobus_alloc();
  991. if (tp->mdio_bus == NULL)
  992. return -ENOMEM;
  993. tp->mdio_bus->name = "tg3 mdio bus";
  994. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  995. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  996. tp->mdio_bus->priv = tp;
  997. tp->mdio_bus->parent = &tp->pdev->dev;
  998. tp->mdio_bus->read = &tg3_mdio_read;
  999. tp->mdio_bus->write = &tg3_mdio_write;
  1000. tp->mdio_bus->reset = &tg3_mdio_reset;
  1001. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1002. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1003. for (i = 0; i < PHY_MAX_ADDR; i++)
  1004. tp->mdio_bus->irq[i] = PHY_POLL;
  1005. /* The bus registration will look for all the PHYs on the mdio bus.
  1006. * Unfortunately, it does not ensure the PHY is powered up before
  1007. * accessing the PHY ID registers. A chip reset is the
  1008. * quickest way to bring the device back to an operational state..
  1009. */
  1010. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1011. tg3_bmcr_reset(tp);
  1012. i = mdiobus_register(tp->mdio_bus);
  1013. if (i) {
  1014. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1015. mdiobus_free(tp->mdio_bus);
  1016. return i;
  1017. }
  1018. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1019. if (!phydev || !phydev->drv) {
  1020. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1021. mdiobus_unregister(tp->mdio_bus);
  1022. mdiobus_free(tp->mdio_bus);
  1023. return -ENODEV;
  1024. }
  1025. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1026. case PHY_ID_BCM57780:
  1027. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1028. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1029. break;
  1030. case PHY_ID_BCM50610:
  1031. case PHY_ID_BCM50610M:
  1032. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1033. PHY_BRCM_RX_REFCLK_UNUSED |
  1034. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1035. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1036. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1037. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1038. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1039. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1040. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1041. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1042. /* fallthru */
  1043. case PHY_ID_RTL8211C:
  1044. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1045. break;
  1046. case PHY_ID_RTL8201E:
  1047. case PHY_ID_BCMAC131:
  1048. phydev->interface = PHY_INTERFACE_MODE_MII;
  1049. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1050. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1051. break;
  1052. }
  1053. tg3_flag_set(tp, MDIOBUS_INITED);
  1054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1055. tg3_mdio_config_5785(tp);
  1056. return 0;
  1057. }
  1058. static void tg3_mdio_fini(struct tg3 *tp)
  1059. {
  1060. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1061. tg3_flag_clear(tp, MDIOBUS_INITED);
  1062. mdiobus_unregister(tp->mdio_bus);
  1063. mdiobus_free(tp->mdio_bus);
  1064. }
  1065. }
  1066. /* tp->lock is held. */
  1067. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1068. {
  1069. u32 val;
  1070. val = tr32(GRC_RX_CPU_EVENT);
  1071. val |= GRC_RX_CPU_DRIVER_EVENT;
  1072. tw32_f(GRC_RX_CPU_EVENT, val);
  1073. tp->last_event_jiffies = jiffies;
  1074. }
  1075. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1076. /* tp->lock is held. */
  1077. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1078. {
  1079. int i;
  1080. unsigned int delay_cnt;
  1081. long time_remain;
  1082. /* If enough time has passed, no wait is necessary. */
  1083. time_remain = (long)(tp->last_event_jiffies + 1 +
  1084. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1085. (long)jiffies;
  1086. if (time_remain < 0)
  1087. return;
  1088. /* Check if we can shorten the wait time. */
  1089. delay_cnt = jiffies_to_usecs(time_remain);
  1090. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1091. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1092. delay_cnt = (delay_cnt >> 3) + 1;
  1093. for (i = 0; i < delay_cnt; i++) {
  1094. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1095. break;
  1096. udelay(8);
  1097. }
  1098. }
  1099. /* tp->lock is held. */
  1100. static void tg3_ump_link_report(struct tg3 *tp)
  1101. {
  1102. u32 reg;
  1103. u32 val;
  1104. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1105. return;
  1106. tg3_wait_for_event_ack(tp);
  1107. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1108. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1109. val = 0;
  1110. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1111. val = reg << 16;
  1112. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1113. val |= (reg & 0xffff);
  1114. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1115. val = 0;
  1116. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1117. val = reg << 16;
  1118. if (!tg3_readphy(tp, MII_LPA, &reg))
  1119. val |= (reg & 0xffff);
  1120. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1121. val = 0;
  1122. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1123. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1124. val = reg << 16;
  1125. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1126. val |= (reg & 0xffff);
  1127. }
  1128. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1129. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1130. val = reg << 16;
  1131. else
  1132. val = 0;
  1133. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1134. tg3_generate_fw_event(tp);
  1135. }
  1136. static void tg3_link_report(struct tg3 *tp)
  1137. {
  1138. if (!netif_carrier_ok(tp->dev)) {
  1139. netif_info(tp, link, tp->dev, "Link is down\n");
  1140. tg3_ump_link_report(tp);
  1141. } else if (netif_msg_link(tp)) {
  1142. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1143. (tp->link_config.active_speed == SPEED_1000 ?
  1144. 1000 :
  1145. (tp->link_config.active_speed == SPEED_100 ?
  1146. 100 : 10)),
  1147. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1148. "full" : "half"));
  1149. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1150. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1151. "on" : "off",
  1152. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1153. "on" : "off");
  1154. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1155. netdev_info(tp->dev, "EEE is %s\n",
  1156. tp->setlpicnt ? "enabled" : "disabled");
  1157. tg3_ump_link_report(tp);
  1158. }
  1159. }
  1160. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1161. {
  1162. u16 miireg;
  1163. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1164. miireg = ADVERTISE_PAUSE_CAP;
  1165. else if (flow_ctrl & FLOW_CTRL_TX)
  1166. miireg = ADVERTISE_PAUSE_ASYM;
  1167. else if (flow_ctrl & FLOW_CTRL_RX)
  1168. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1169. else
  1170. miireg = 0;
  1171. return miireg;
  1172. }
  1173. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1174. {
  1175. u16 miireg;
  1176. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1177. miireg = ADVERTISE_1000XPAUSE;
  1178. else if (flow_ctrl & FLOW_CTRL_TX)
  1179. miireg = ADVERTISE_1000XPSE_ASYM;
  1180. else if (flow_ctrl & FLOW_CTRL_RX)
  1181. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1182. else
  1183. miireg = 0;
  1184. return miireg;
  1185. }
  1186. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1187. {
  1188. u8 cap = 0;
  1189. if (lcladv & ADVERTISE_1000XPAUSE) {
  1190. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1191. if (rmtadv & LPA_1000XPAUSE)
  1192. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1193. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1194. cap = FLOW_CTRL_RX;
  1195. } else {
  1196. if (rmtadv & LPA_1000XPAUSE)
  1197. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1198. }
  1199. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1200. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1201. cap = FLOW_CTRL_TX;
  1202. }
  1203. return cap;
  1204. }
  1205. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1206. {
  1207. u8 autoneg;
  1208. u8 flowctrl = 0;
  1209. u32 old_rx_mode = tp->rx_mode;
  1210. u32 old_tx_mode = tp->tx_mode;
  1211. if (tg3_flag(tp, USE_PHYLIB))
  1212. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1213. else
  1214. autoneg = tp->link_config.autoneg;
  1215. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1216. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1217. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1218. else
  1219. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1220. } else
  1221. flowctrl = tp->link_config.flowctrl;
  1222. tp->link_config.active_flowctrl = flowctrl;
  1223. if (flowctrl & FLOW_CTRL_RX)
  1224. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1225. else
  1226. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1227. if (old_rx_mode != tp->rx_mode)
  1228. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1229. if (flowctrl & FLOW_CTRL_TX)
  1230. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1231. else
  1232. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1233. if (old_tx_mode != tp->tx_mode)
  1234. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1235. }
  1236. static void tg3_adjust_link(struct net_device *dev)
  1237. {
  1238. u8 oldflowctrl, linkmesg = 0;
  1239. u32 mac_mode, lcl_adv, rmt_adv;
  1240. struct tg3 *tp = netdev_priv(dev);
  1241. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1242. spin_lock_bh(&tp->lock);
  1243. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1244. MAC_MODE_HALF_DUPLEX);
  1245. oldflowctrl = tp->link_config.active_flowctrl;
  1246. if (phydev->link) {
  1247. lcl_adv = 0;
  1248. rmt_adv = 0;
  1249. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1250. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1251. else if (phydev->speed == SPEED_1000 ||
  1252. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1253. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1254. else
  1255. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1256. if (phydev->duplex == DUPLEX_HALF)
  1257. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1258. else {
  1259. lcl_adv = tg3_advert_flowctrl_1000T(
  1260. tp->link_config.flowctrl);
  1261. if (phydev->pause)
  1262. rmt_adv = LPA_PAUSE_CAP;
  1263. if (phydev->asym_pause)
  1264. rmt_adv |= LPA_PAUSE_ASYM;
  1265. }
  1266. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1267. } else
  1268. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1269. if (mac_mode != tp->mac_mode) {
  1270. tp->mac_mode = mac_mode;
  1271. tw32_f(MAC_MODE, tp->mac_mode);
  1272. udelay(40);
  1273. }
  1274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1275. if (phydev->speed == SPEED_10)
  1276. tw32(MAC_MI_STAT,
  1277. MAC_MI_STAT_10MBPS_MODE |
  1278. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1279. else
  1280. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1281. }
  1282. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1283. tw32(MAC_TX_LENGTHS,
  1284. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1285. (6 << TX_LENGTHS_IPG_SHIFT) |
  1286. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1287. else
  1288. tw32(MAC_TX_LENGTHS,
  1289. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1290. (6 << TX_LENGTHS_IPG_SHIFT) |
  1291. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1292. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1293. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1294. phydev->speed != tp->link_config.active_speed ||
  1295. phydev->duplex != tp->link_config.active_duplex ||
  1296. oldflowctrl != tp->link_config.active_flowctrl)
  1297. linkmesg = 1;
  1298. tp->link_config.active_speed = phydev->speed;
  1299. tp->link_config.active_duplex = phydev->duplex;
  1300. spin_unlock_bh(&tp->lock);
  1301. if (linkmesg)
  1302. tg3_link_report(tp);
  1303. }
  1304. static int tg3_phy_init(struct tg3 *tp)
  1305. {
  1306. struct phy_device *phydev;
  1307. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1308. return 0;
  1309. /* Bring the PHY back to a known state. */
  1310. tg3_bmcr_reset(tp);
  1311. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1312. /* Attach the MAC to the PHY. */
  1313. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1314. phydev->dev_flags, phydev->interface);
  1315. if (IS_ERR(phydev)) {
  1316. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1317. return PTR_ERR(phydev);
  1318. }
  1319. /* Mask with MAC supported features. */
  1320. switch (phydev->interface) {
  1321. case PHY_INTERFACE_MODE_GMII:
  1322. case PHY_INTERFACE_MODE_RGMII:
  1323. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1324. phydev->supported &= (PHY_GBIT_FEATURES |
  1325. SUPPORTED_Pause |
  1326. SUPPORTED_Asym_Pause);
  1327. break;
  1328. }
  1329. /* fallthru */
  1330. case PHY_INTERFACE_MODE_MII:
  1331. phydev->supported &= (PHY_BASIC_FEATURES |
  1332. SUPPORTED_Pause |
  1333. SUPPORTED_Asym_Pause);
  1334. break;
  1335. default:
  1336. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1337. return -EINVAL;
  1338. }
  1339. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1340. phydev->advertising = phydev->supported;
  1341. return 0;
  1342. }
  1343. static void tg3_phy_start(struct tg3 *tp)
  1344. {
  1345. struct phy_device *phydev;
  1346. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1347. return;
  1348. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1349. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1350. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1351. phydev->speed = tp->link_config.orig_speed;
  1352. phydev->duplex = tp->link_config.orig_duplex;
  1353. phydev->autoneg = tp->link_config.orig_autoneg;
  1354. phydev->advertising = tp->link_config.orig_advertising;
  1355. }
  1356. phy_start(phydev);
  1357. phy_start_aneg(phydev);
  1358. }
  1359. static void tg3_phy_stop(struct tg3 *tp)
  1360. {
  1361. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1362. return;
  1363. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1364. }
  1365. static void tg3_phy_fini(struct tg3 *tp)
  1366. {
  1367. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1368. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1369. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1370. }
  1371. }
  1372. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1373. {
  1374. u32 phytest;
  1375. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1376. u32 phy;
  1377. tg3_writephy(tp, MII_TG3_FET_TEST,
  1378. phytest | MII_TG3_FET_SHADOW_EN);
  1379. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1380. if (enable)
  1381. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1382. else
  1383. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1384. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1385. }
  1386. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1387. }
  1388. }
  1389. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1390. {
  1391. u32 reg;
  1392. if (!tg3_flag(tp, 5705_PLUS) ||
  1393. (tg3_flag(tp, 5717_PLUS) &&
  1394. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1395. return;
  1396. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1397. tg3_phy_fet_toggle_apd(tp, enable);
  1398. return;
  1399. }
  1400. reg = MII_TG3_MISC_SHDW_WREN |
  1401. MII_TG3_MISC_SHDW_SCR5_SEL |
  1402. MII_TG3_MISC_SHDW_SCR5_LPED |
  1403. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1404. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1405. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1406. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1407. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1408. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1409. reg = MII_TG3_MISC_SHDW_WREN |
  1410. MII_TG3_MISC_SHDW_APD_SEL |
  1411. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1412. if (enable)
  1413. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1414. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1415. }
  1416. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1417. {
  1418. u32 phy;
  1419. if (!tg3_flag(tp, 5705_PLUS) ||
  1420. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1421. return;
  1422. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1423. u32 ephy;
  1424. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1425. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1426. tg3_writephy(tp, MII_TG3_FET_TEST,
  1427. ephy | MII_TG3_FET_SHADOW_EN);
  1428. if (!tg3_readphy(tp, reg, &phy)) {
  1429. if (enable)
  1430. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1431. else
  1432. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1433. tg3_writephy(tp, reg, phy);
  1434. }
  1435. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1436. }
  1437. } else {
  1438. int ret;
  1439. ret = tg3_phy_auxctl_read(tp,
  1440. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1441. if (!ret) {
  1442. if (enable)
  1443. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1444. else
  1445. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1446. tg3_phy_auxctl_write(tp,
  1447. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1448. }
  1449. }
  1450. }
  1451. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1452. {
  1453. int ret;
  1454. u32 val;
  1455. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1456. return;
  1457. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1458. if (!ret)
  1459. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1460. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1461. }
  1462. static void tg3_phy_apply_otp(struct tg3 *tp)
  1463. {
  1464. u32 otp, phy;
  1465. if (!tp->phy_otp)
  1466. return;
  1467. otp = tp->phy_otp;
  1468. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1469. return;
  1470. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1471. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1472. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1473. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1474. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1475. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1476. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1477. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1478. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1479. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1480. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1481. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1482. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1483. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1484. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1485. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1486. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1487. }
  1488. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1489. {
  1490. u32 val;
  1491. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1492. return;
  1493. tp->setlpicnt = 0;
  1494. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1495. current_link_up == 1 &&
  1496. tp->link_config.active_duplex == DUPLEX_FULL &&
  1497. (tp->link_config.active_speed == SPEED_100 ||
  1498. tp->link_config.active_speed == SPEED_1000)) {
  1499. u32 eeectl;
  1500. if (tp->link_config.active_speed == SPEED_1000)
  1501. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1502. else
  1503. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1504. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1505. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1506. TG3_CL45_D7_EEERES_STAT, &val);
  1507. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1508. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1509. tp->setlpicnt = 2;
  1510. }
  1511. if (!tp->setlpicnt) {
  1512. val = tr32(TG3_CPMU_EEE_MODE);
  1513. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1514. }
  1515. }
  1516. static void tg3_phy_eee_enable(struct tg3 *tp)
  1517. {
  1518. u32 val;
  1519. if (tp->link_config.active_speed == SPEED_1000 &&
  1520. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1523. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1524. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
  1525. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1526. }
  1527. val = tr32(TG3_CPMU_EEE_MODE);
  1528. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1529. }
  1530. static int tg3_wait_macro_done(struct tg3 *tp)
  1531. {
  1532. int limit = 100;
  1533. while (limit--) {
  1534. u32 tmp32;
  1535. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1536. if ((tmp32 & 0x1000) == 0)
  1537. break;
  1538. }
  1539. }
  1540. if (limit < 0)
  1541. return -EBUSY;
  1542. return 0;
  1543. }
  1544. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1545. {
  1546. static const u32 test_pat[4][6] = {
  1547. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1548. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1549. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1550. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1551. };
  1552. int chan;
  1553. for (chan = 0; chan < 4; chan++) {
  1554. int i;
  1555. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1556. (chan * 0x2000) | 0x0200);
  1557. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1558. for (i = 0; i < 6; i++)
  1559. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1560. test_pat[chan][i]);
  1561. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1562. if (tg3_wait_macro_done(tp)) {
  1563. *resetp = 1;
  1564. return -EBUSY;
  1565. }
  1566. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1567. (chan * 0x2000) | 0x0200);
  1568. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1569. if (tg3_wait_macro_done(tp)) {
  1570. *resetp = 1;
  1571. return -EBUSY;
  1572. }
  1573. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1574. if (tg3_wait_macro_done(tp)) {
  1575. *resetp = 1;
  1576. return -EBUSY;
  1577. }
  1578. for (i = 0; i < 6; i += 2) {
  1579. u32 low, high;
  1580. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1581. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1582. tg3_wait_macro_done(tp)) {
  1583. *resetp = 1;
  1584. return -EBUSY;
  1585. }
  1586. low &= 0x7fff;
  1587. high &= 0x000f;
  1588. if (low != test_pat[chan][i] ||
  1589. high != test_pat[chan][i+1]) {
  1590. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1591. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1592. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1593. return -EBUSY;
  1594. }
  1595. }
  1596. }
  1597. return 0;
  1598. }
  1599. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1600. {
  1601. int chan;
  1602. for (chan = 0; chan < 4; chan++) {
  1603. int i;
  1604. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1605. (chan * 0x2000) | 0x0200);
  1606. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1607. for (i = 0; i < 6; i++)
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1609. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1610. if (tg3_wait_macro_done(tp))
  1611. return -EBUSY;
  1612. }
  1613. return 0;
  1614. }
  1615. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1616. {
  1617. u32 reg32, phy9_orig;
  1618. int retries, do_phy_reset, err;
  1619. retries = 10;
  1620. do_phy_reset = 1;
  1621. do {
  1622. if (do_phy_reset) {
  1623. err = tg3_bmcr_reset(tp);
  1624. if (err)
  1625. return err;
  1626. do_phy_reset = 0;
  1627. }
  1628. /* Disable transmitter and interrupt. */
  1629. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1630. continue;
  1631. reg32 |= 0x3000;
  1632. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1633. /* Set full-duplex, 1000 mbps. */
  1634. tg3_writephy(tp, MII_BMCR,
  1635. BMCR_FULLDPLX | BMCR_SPEED1000);
  1636. /* Set to master mode. */
  1637. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1638. continue;
  1639. tg3_writephy(tp, MII_CTRL1000,
  1640. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1641. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1642. if (err)
  1643. return err;
  1644. /* Block the PHY control access. */
  1645. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1646. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1647. if (!err)
  1648. break;
  1649. } while (--retries);
  1650. err = tg3_phy_reset_chanpat(tp);
  1651. if (err)
  1652. return err;
  1653. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1654. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1655. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1656. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1657. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1658. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1659. reg32 &= ~0x3000;
  1660. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1661. } else if (!err)
  1662. err = -EBUSY;
  1663. return err;
  1664. }
  1665. /* This will reset the tigon3 PHY if there is no valid
  1666. * link unless the FORCE argument is non-zero.
  1667. */
  1668. static int tg3_phy_reset(struct tg3 *tp)
  1669. {
  1670. u32 val, cpmuctrl;
  1671. int err;
  1672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1673. val = tr32(GRC_MISC_CFG);
  1674. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1675. udelay(40);
  1676. }
  1677. err = tg3_readphy(tp, MII_BMSR, &val);
  1678. err |= tg3_readphy(tp, MII_BMSR, &val);
  1679. if (err != 0)
  1680. return -EBUSY;
  1681. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1682. netif_carrier_off(tp->dev);
  1683. tg3_link_report(tp);
  1684. }
  1685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1688. err = tg3_phy_reset_5703_4_5(tp);
  1689. if (err)
  1690. return err;
  1691. goto out;
  1692. }
  1693. cpmuctrl = 0;
  1694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1695. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1696. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1697. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1698. tw32(TG3_CPMU_CTRL,
  1699. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1700. }
  1701. err = tg3_bmcr_reset(tp);
  1702. if (err)
  1703. return err;
  1704. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1705. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1706. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1707. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1708. }
  1709. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1710. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1711. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1712. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1713. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1714. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1715. udelay(40);
  1716. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1717. }
  1718. }
  1719. if (tg3_flag(tp, 5717_PLUS) &&
  1720. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1721. return 0;
  1722. tg3_phy_apply_otp(tp);
  1723. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1724. tg3_phy_toggle_apd(tp, true);
  1725. else
  1726. tg3_phy_toggle_apd(tp, false);
  1727. out:
  1728. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1729. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1730. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1731. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1732. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1733. }
  1734. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1735. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1736. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1737. }
  1738. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1739. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1740. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1741. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1742. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1743. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1744. }
  1745. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1746. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1747. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1748. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1749. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1750. tg3_writephy(tp, MII_TG3_TEST1,
  1751. MII_TG3_TEST1_TRIM_EN | 0x4);
  1752. } else
  1753. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1754. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1755. }
  1756. }
  1757. /* Set Extended packet length bit (bit 14) on all chips that */
  1758. /* support jumbo frames */
  1759. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1760. /* Cannot do read-modify-write on 5401 */
  1761. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1762. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1763. /* Set bit 14 with read-modify-write to preserve other bits */
  1764. err = tg3_phy_auxctl_read(tp,
  1765. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1766. if (!err)
  1767. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1768. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1769. }
  1770. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1771. * jumbo frames transmission.
  1772. */
  1773. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1774. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1775. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1776. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1777. }
  1778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1779. /* adjust output voltage */
  1780. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1781. }
  1782. tg3_phy_toggle_automdix(tp, 1);
  1783. tg3_phy_set_wirespeed(tp);
  1784. return 0;
  1785. }
  1786. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1787. {
  1788. if (!tg3_flag(tp, IS_NIC))
  1789. return 0;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1791. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1792. return 0;
  1793. }
  1794. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1795. {
  1796. u32 grc_local_ctrl;
  1797. if (!tg3_flag(tp, IS_NIC) ||
  1798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1800. return;
  1801. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1802. tw32_wait_f(GRC_LOCAL_CTRL,
  1803. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1804. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1805. tw32_wait_f(GRC_LOCAL_CTRL,
  1806. grc_local_ctrl,
  1807. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1808. tw32_wait_f(GRC_LOCAL_CTRL,
  1809. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1810. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1811. }
  1812. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1813. {
  1814. if (!tg3_flag(tp, IS_NIC))
  1815. return;
  1816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1819. (GRC_LCLCTRL_GPIO_OE0 |
  1820. GRC_LCLCTRL_GPIO_OE1 |
  1821. GRC_LCLCTRL_GPIO_OE2 |
  1822. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1823. GRC_LCLCTRL_GPIO_OUTPUT1),
  1824. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1825. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1827. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1828. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1829. GRC_LCLCTRL_GPIO_OE1 |
  1830. GRC_LCLCTRL_GPIO_OE2 |
  1831. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1832. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1833. tp->grc_local_ctrl;
  1834. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1835. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1836. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1837. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1838. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1839. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1840. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1841. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1842. } else {
  1843. u32 no_gpio2;
  1844. u32 grc_local_ctrl = 0;
  1845. /* Workaround to prevent overdrawing Amps. */
  1846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1847. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1848. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1849. grc_local_ctrl,
  1850. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1851. }
  1852. /* On 5753 and variants, GPIO2 cannot be used. */
  1853. no_gpio2 = tp->nic_sram_data_cfg &
  1854. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1855. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1856. GRC_LCLCTRL_GPIO_OE1 |
  1857. GRC_LCLCTRL_GPIO_OE2 |
  1858. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1859. GRC_LCLCTRL_GPIO_OUTPUT2;
  1860. if (no_gpio2) {
  1861. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1862. GRC_LCLCTRL_GPIO_OUTPUT2);
  1863. }
  1864. tw32_wait_f(GRC_LOCAL_CTRL,
  1865. tp->grc_local_ctrl | grc_local_ctrl,
  1866. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1867. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1868. tw32_wait_f(GRC_LOCAL_CTRL,
  1869. tp->grc_local_ctrl | grc_local_ctrl,
  1870. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1871. if (!no_gpio2) {
  1872. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1873. tw32_wait_f(GRC_LOCAL_CTRL,
  1874. tp->grc_local_ctrl | grc_local_ctrl,
  1875. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1876. }
  1877. }
  1878. }
  1879. static void tg3_frob_aux_power(struct tg3 *tp)
  1880. {
  1881. bool need_vaux = false;
  1882. /* The GPIOs do something completely different on 57765. */
  1883. if (!tg3_flag(tp, IS_NIC) ||
  1884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1886. return;
  1887. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1891. tp->pdev_peer != tp->pdev) {
  1892. struct net_device *dev_peer;
  1893. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1894. /* remove_one() may have been run on the peer. */
  1895. if (dev_peer) {
  1896. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1897. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1898. return;
  1899. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1900. tg3_flag(tp_peer, ENABLE_ASF))
  1901. need_vaux = true;
  1902. }
  1903. }
  1904. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1905. need_vaux = true;
  1906. if (need_vaux)
  1907. tg3_pwrsrc_switch_to_vaux(tp);
  1908. else
  1909. tg3_pwrsrc_die_with_vmain(tp);
  1910. }
  1911. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1912. {
  1913. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1914. return 1;
  1915. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1916. if (speed != SPEED_10)
  1917. return 1;
  1918. } else if (speed == SPEED_10)
  1919. return 1;
  1920. return 0;
  1921. }
  1922. static int tg3_setup_phy(struct tg3 *, int);
  1923. #define RESET_KIND_SHUTDOWN 0
  1924. #define RESET_KIND_INIT 1
  1925. #define RESET_KIND_SUSPEND 2
  1926. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1927. static int tg3_halt_cpu(struct tg3 *, u32);
  1928. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1929. {
  1930. u32 val;
  1931. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1933. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1934. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1935. sg_dig_ctrl |=
  1936. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1937. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1938. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1939. }
  1940. return;
  1941. }
  1942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1943. tg3_bmcr_reset(tp);
  1944. val = tr32(GRC_MISC_CFG);
  1945. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1946. udelay(40);
  1947. return;
  1948. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1949. u32 phytest;
  1950. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1951. u32 phy;
  1952. tg3_writephy(tp, MII_ADVERTISE, 0);
  1953. tg3_writephy(tp, MII_BMCR,
  1954. BMCR_ANENABLE | BMCR_ANRESTART);
  1955. tg3_writephy(tp, MII_TG3_FET_TEST,
  1956. phytest | MII_TG3_FET_SHADOW_EN);
  1957. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1958. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1959. tg3_writephy(tp,
  1960. MII_TG3_FET_SHDW_AUXMODE4,
  1961. phy);
  1962. }
  1963. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1964. }
  1965. return;
  1966. } else if (do_low_power) {
  1967. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1968. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1969. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1970. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1971. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1972. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1973. }
  1974. /* The PHY should not be powered down on some chips because
  1975. * of bugs.
  1976. */
  1977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1979. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1980. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1981. return;
  1982. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1983. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1984. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1985. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1986. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1987. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1988. }
  1989. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1990. }
  1991. /* tp->lock is held. */
  1992. static int tg3_nvram_lock(struct tg3 *tp)
  1993. {
  1994. if (tg3_flag(tp, NVRAM)) {
  1995. int i;
  1996. if (tp->nvram_lock_cnt == 0) {
  1997. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1998. for (i = 0; i < 8000; i++) {
  1999. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2000. break;
  2001. udelay(20);
  2002. }
  2003. if (i == 8000) {
  2004. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2005. return -ENODEV;
  2006. }
  2007. }
  2008. tp->nvram_lock_cnt++;
  2009. }
  2010. return 0;
  2011. }
  2012. /* tp->lock is held. */
  2013. static void tg3_nvram_unlock(struct tg3 *tp)
  2014. {
  2015. if (tg3_flag(tp, NVRAM)) {
  2016. if (tp->nvram_lock_cnt > 0)
  2017. tp->nvram_lock_cnt--;
  2018. if (tp->nvram_lock_cnt == 0)
  2019. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2020. }
  2021. }
  2022. /* tp->lock is held. */
  2023. static void tg3_enable_nvram_access(struct tg3 *tp)
  2024. {
  2025. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2026. u32 nvaccess = tr32(NVRAM_ACCESS);
  2027. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2028. }
  2029. }
  2030. /* tp->lock is held. */
  2031. static void tg3_disable_nvram_access(struct tg3 *tp)
  2032. {
  2033. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2034. u32 nvaccess = tr32(NVRAM_ACCESS);
  2035. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2036. }
  2037. }
  2038. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2039. u32 offset, u32 *val)
  2040. {
  2041. u32 tmp;
  2042. int i;
  2043. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2044. return -EINVAL;
  2045. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2046. EEPROM_ADDR_DEVID_MASK |
  2047. EEPROM_ADDR_READ);
  2048. tw32(GRC_EEPROM_ADDR,
  2049. tmp |
  2050. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2051. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2052. EEPROM_ADDR_ADDR_MASK) |
  2053. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2054. for (i = 0; i < 1000; i++) {
  2055. tmp = tr32(GRC_EEPROM_ADDR);
  2056. if (tmp & EEPROM_ADDR_COMPLETE)
  2057. break;
  2058. msleep(1);
  2059. }
  2060. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2061. return -EBUSY;
  2062. tmp = tr32(GRC_EEPROM_DATA);
  2063. /*
  2064. * The data will always be opposite the native endian
  2065. * format. Perform a blind byteswap to compensate.
  2066. */
  2067. *val = swab32(tmp);
  2068. return 0;
  2069. }
  2070. #define NVRAM_CMD_TIMEOUT 10000
  2071. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2072. {
  2073. int i;
  2074. tw32(NVRAM_CMD, nvram_cmd);
  2075. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2076. udelay(10);
  2077. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2078. udelay(10);
  2079. break;
  2080. }
  2081. }
  2082. if (i == NVRAM_CMD_TIMEOUT)
  2083. return -EBUSY;
  2084. return 0;
  2085. }
  2086. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2087. {
  2088. if (tg3_flag(tp, NVRAM) &&
  2089. tg3_flag(tp, NVRAM_BUFFERED) &&
  2090. tg3_flag(tp, FLASH) &&
  2091. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2092. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2093. addr = ((addr / tp->nvram_pagesize) <<
  2094. ATMEL_AT45DB0X1B_PAGE_POS) +
  2095. (addr % tp->nvram_pagesize);
  2096. return addr;
  2097. }
  2098. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2099. {
  2100. if (tg3_flag(tp, NVRAM) &&
  2101. tg3_flag(tp, NVRAM_BUFFERED) &&
  2102. tg3_flag(tp, FLASH) &&
  2103. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2104. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2105. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2106. tp->nvram_pagesize) +
  2107. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2108. return addr;
  2109. }
  2110. /* NOTE: Data read in from NVRAM is byteswapped according to
  2111. * the byteswapping settings for all other register accesses.
  2112. * tg3 devices are BE devices, so on a BE machine, the data
  2113. * returned will be exactly as it is seen in NVRAM. On a LE
  2114. * machine, the 32-bit value will be byteswapped.
  2115. */
  2116. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2117. {
  2118. int ret;
  2119. if (!tg3_flag(tp, NVRAM))
  2120. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2121. offset = tg3_nvram_phys_addr(tp, offset);
  2122. if (offset > NVRAM_ADDR_MSK)
  2123. return -EINVAL;
  2124. ret = tg3_nvram_lock(tp);
  2125. if (ret)
  2126. return ret;
  2127. tg3_enable_nvram_access(tp);
  2128. tw32(NVRAM_ADDR, offset);
  2129. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2130. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2131. if (ret == 0)
  2132. *val = tr32(NVRAM_RDDATA);
  2133. tg3_disable_nvram_access(tp);
  2134. tg3_nvram_unlock(tp);
  2135. return ret;
  2136. }
  2137. /* Ensures NVRAM data is in bytestream format. */
  2138. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2139. {
  2140. u32 v;
  2141. int res = tg3_nvram_read(tp, offset, &v);
  2142. if (!res)
  2143. *val = cpu_to_be32(v);
  2144. return res;
  2145. }
  2146. /* tp->lock is held. */
  2147. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2148. {
  2149. u32 addr_high, addr_low;
  2150. int i;
  2151. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2152. tp->dev->dev_addr[1]);
  2153. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2154. (tp->dev->dev_addr[3] << 16) |
  2155. (tp->dev->dev_addr[4] << 8) |
  2156. (tp->dev->dev_addr[5] << 0));
  2157. for (i = 0; i < 4; i++) {
  2158. if (i == 1 && skip_mac_1)
  2159. continue;
  2160. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2161. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2162. }
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2165. for (i = 0; i < 12; i++) {
  2166. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2167. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2168. }
  2169. }
  2170. addr_high = (tp->dev->dev_addr[0] +
  2171. tp->dev->dev_addr[1] +
  2172. tp->dev->dev_addr[2] +
  2173. tp->dev->dev_addr[3] +
  2174. tp->dev->dev_addr[4] +
  2175. tp->dev->dev_addr[5]) &
  2176. TX_BACKOFF_SEED_MASK;
  2177. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2178. }
  2179. static void tg3_enable_register_access(struct tg3 *tp)
  2180. {
  2181. /*
  2182. * Make sure register accesses (indirect or otherwise) will function
  2183. * correctly.
  2184. */
  2185. pci_write_config_dword(tp->pdev,
  2186. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2187. }
  2188. static int tg3_power_up(struct tg3 *tp)
  2189. {
  2190. int err;
  2191. tg3_enable_register_access(tp);
  2192. err = pci_set_power_state(tp->pdev, PCI_D0);
  2193. if (!err) {
  2194. /* Switch out of Vaux if it is a NIC */
  2195. tg3_pwrsrc_switch_to_vmain(tp);
  2196. } else {
  2197. netdev_err(tp->dev, "Transition to D0 failed\n");
  2198. }
  2199. return err;
  2200. }
  2201. static int tg3_power_down_prepare(struct tg3 *tp)
  2202. {
  2203. u32 misc_host_ctrl;
  2204. bool device_should_wake, do_low_power;
  2205. tg3_enable_register_access(tp);
  2206. /* Restore the CLKREQ setting. */
  2207. if (tg3_flag(tp, CLKREQ_BUG)) {
  2208. u16 lnkctl;
  2209. pci_read_config_word(tp->pdev,
  2210. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2211. &lnkctl);
  2212. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2213. pci_write_config_word(tp->pdev,
  2214. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2215. lnkctl);
  2216. }
  2217. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2218. tw32(TG3PCI_MISC_HOST_CTRL,
  2219. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2220. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2221. tg3_flag(tp, WOL_ENABLE);
  2222. if (tg3_flag(tp, USE_PHYLIB)) {
  2223. do_low_power = false;
  2224. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2225. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2226. struct phy_device *phydev;
  2227. u32 phyid, advertising;
  2228. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2229. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2230. tp->link_config.orig_speed = phydev->speed;
  2231. tp->link_config.orig_duplex = phydev->duplex;
  2232. tp->link_config.orig_autoneg = phydev->autoneg;
  2233. tp->link_config.orig_advertising = phydev->advertising;
  2234. advertising = ADVERTISED_TP |
  2235. ADVERTISED_Pause |
  2236. ADVERTISED_Autoneg |
  2237. ADVERTISED_10baseT_Half;
  2238. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2239. if (tg3_flag(tp, WOL_SPEED_100MB))
  2240. advertising |=
  2241. ADVERTISED_100baseT_Half |
  2242. ADVERTISED_100baseT_Full |
  2243. ADVERTISED_10baseT_Full;
  2244. else
  2245. advertising |= ADVERTISED_10baseT_Full;
  2246. }
  2247. phydev->advertising = advertising;
  2248. phy_start_aneg(phydev);
  2249. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2250. if (phyid != PHY_ID_BCMAC131) {
  2251. phyid &= PHY_BCM_OUI_MASK;
  2252. if (phyid == PHY_BCM_OUI_1 ||
  2253. phyid == PHY_BCM_OUI_2 ||
  2254. phyid == PHY_BCM_OUI_3)
  2255. do_low_power = true;
  2256. }
  2257. }
  2258. } else {
  2259. do_low_power = true;
  2260. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2261. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2262. tp->link_config.orig_speed = tp->link_config.speed;
  2263. tp->link_config.orig_duplex = tp->link_config.duplex;
  2264. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2265. }
  2266. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2267. tp->link_config.speed = SPEED_10;
  2268. tp->link_config.duplex = DUPLEX_HALF;
  2269. tp->link_config.autoneg = AUTONEG_ENABLE;
  2270. tg3_setup_phy(tp, 0);
  2271. }
  2272. }
  2273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2274. u32 val;
  2275. val = tr32(GRC_VCPU_EXT_CTRL);
  2276. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2277. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2278. int i;
  2279. u32 val;
  2280. for (i = 0; i < 200; i++) {
  2281. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2282. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2283. break;
  2284. msleep(1);
  2285. }
  2286. }
  2287. if (tg3_flag(tp, WOL_CAP))
  2288. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2289. WOL_DRV_STATE_SHUTDOWN |
  2290. WOL_DRV_WOL |
  2291. WOL_SET_MAGIC_PKT);
  2292. if (device_should_wake) {
  2293. u32 mac_mode;
  2294. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2295. if (do_low_power &&
  2296. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2297. tg3_phy_auxctl_write(tp,
  2298. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2299. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2300. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2301. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2302. udelay(40);
  2303. }
  2304. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2305. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2306. else
  2307. mac_mode = MAC_MODE_PORT_MODE_MII;
  2308. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2309. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2310. ASIC_REV_5700) {
  2311. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2312. SPEED_100 : SPEED_10;
  2313. if (tg3_5700_link_polarity(tp, speed))
  2314. mac_mode |= MAC_MODE_LINK_POLARITY;
  2315. else
  2316. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2317. }
  2318. } else {
  2319. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2320. }
  2321. if (!tg3_flag(tp, 5750_PLUS))
  2322. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2323. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2324. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2325. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2326. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2327. if (tg3_flag(tp, ENABLE_APE))
  2328. mac_mode |= MAC_MODE_APE_TX_EN |
  2329. MAC_MODE_APE_RX_EN |
  2330. MAC_MODE_TDE_ENABLE;
  2331. tw32_f(MAC_MODE, mac_mode);
  2332. udelay(100);
  2333. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2334. udelay(10);
  2335. }
  2336. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2337. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2339. u32 base_val;
  2340. base_val = tp->pci_clock_ctrl;
  2341. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2342. CLOCK_CTRL_TXCLK_DISABLE);
  2343. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2344. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2345. } else if (tg3_flag(tp, 5780_CLASS) ||
  2346. tg3_flag(tp, CPMU_PRESENT) ||
  2347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2348. /* do nothing */
  2349. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2350. u32 newbits1, newbits2;
  2351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2353. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2354. CLOCK_CTRL_TXCLK_DISABLE |
  2355. CLOCK_CTRL_ALTCLK);
  2356. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2357. } else if (tg3_flag(tp, 5705_PLUS)) {
  2358. newbits1 = CLOCK_CTRL_625_CORE;
  2359. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2360. } else {
  2361. newbits1 = CLOCK_CTRL_ALTCLK;
  2362. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2363. }
  2364. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2365. 40);
  2366. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2367. 40);
  2368. if (!tg3_flag(tp, 5705_PLUS)) {
  2369. u32 newbits3;
  2370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2372. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2373. CLOCK_CTRL_TXCLK_DISABLE |
  2374. CLOCK_CTRL_44MHZ_CORE);
  2375. } else {
  2376. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2377. }
  2378. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2379. tp->pci_clock_ctrl | newbits3, 40);
  2380. }
  2381. }
  2382. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2383. tg3_power_down_phy(tp, do_low_power);
  2384. tg3_frob_aux_power(tp);
  2385. /* Workaround for unstable PLL clock */
  2386. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2387. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2388. u32 val = tr32(0x7d00);
  2389. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2390. tw32(0x7d00, val);
  2391. if (!tg3_flag(tp, ENABLE_ASF)) {
  2392. int err;
  2393. err = tg3_nvram_lock(tp);
  2394. tg3_halt_cpu(tp, RX_CPU_BASE);
  2395. if (!err)
  2396. tg3_nvram_unlock(tp);
  2397. }
  2398. }
  2399. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2400. return 0;
  2401. }
  2402. static void tg3_power_down(struct tg3 *tp)
  2403. {
  2404. tg3_power_down_prepare(tp);
  2405. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2406. pci_set_power_state(tp->pdev, PCI_D3hot);
  2407. }
  2408. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2409. {
  2410. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2411. case MII_TG3_AUX_STAT_10HALF:
  2412. *speed = SPEED_10;
  2413. *duplex = DUPLEX_HALF;
  2414. break;
  2415. case MII_TG3_AUX_STAT_10FULL:
  2416. *speed = SPEED_10;
  2417. *duplex = DUPLEX_FULL;
  2418. break;
  2419. case MII_TG3_AUX_STAT_100HALF:
  2420. *speed = SPEED_100;
  2421. *duplex = DUPLEX_HALF;
  2422. break;
  2423. case MII_TG3_AUX_STAT_100FULL:
  2424. *speed = SPEED_100;
  2425. *duplex = DUPLEX_FULL;
  2426. break;
  2427. case MII_TG3_AUX_STAT_1000HALF:
  2428. *speed = SPEED_1000;
  2429. *duplex = DUPLEX_HALF;
  2430. break;
  2431. case MII_TG3_AUX_STAT_1000FULL:
  2432. *speed = SPEED_1000;
  2433. *duplex = DUPLEX_FULL;
  2434. break;
  2435. default:
  2436. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2437. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2438. SPEED_10;
  2439. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2440. DUPLEX_HALF;
  2441. break;
  2442. }
  2443. *speed = SPEED_INVALID;
  2444. *duplex = DUPLEX_INVALID;
  2445. break;
  2446. }
  2447. }
  2448. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2449. {
  2450. int err = 0;
  2451. u32 val, new_adv;
  2452. new_adv = ADVERTISE_CSMA;
  2453. if (advertise & ADVERTISED_10baseT_Half)
  2454. new_adv |= ADVERTISE_10HALF;
  2455. if (advertise & ADVERTISED_10baseT_Full)
  2456. new_adv |= ADVERTISE_10FULL;
  2457. if (advertise & ADVERTISED_100baseT_Half)
  2458. new_adv |= ADVERTISE_100HALF;
  2459. if (advertise & ADVERTISED_100baseT_Full)
  2460. new_adv |= ADVERTISE_100FULL;
  2461. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2462. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2463. if (err)
  2464. goto done;
  2465. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2466. goto done;
  2467. new_adv = 0;
  2468. if (advertise & ADVERTISED_1000baseT_Half)
  2469. new_adv |= ADVERTISE_1000HALF;
  2470. if (advertise & ADVERTISED_1000baseT_Full)
  2471. new_adv |= ADVERTISE_1000FULL;
  2472. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2473. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2474. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2475. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2476. if (err)
  2477. goto done;
  2478. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2479. goto done;
  2480. tw32(TG3_CPMU_EEE_MODE,
  2481. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2482. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2483. if (!err) {
  2484. u32 err2;
  2485. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2486. case ASIC_REV_5717:
  2487. case ASIC_REV_57765:
  2488. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2489. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2490. MII_TG3_DSP_CH34TP2_HIBW01);
  2491. /* Fall through */
  2492. case ASIC_REV_5719:
  2493. val = MII_TG3_DSP_TAP26_ALNOKO |
  2494. MII_TG3_DSP_TAP26_RMRXSTO |
  2495. MII_TG3_DSP_TAP26_OPCSINPT;
  2496. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2497. }
  2498. val = 0;
  2499. /* Advertise 100-BaseTX EEE ability */
  2500. if (advertise & ADVERTISED_100baseT_Full)
  2501. val |= MDIO_AN_EEE_ADV_100TX;
  2502. /* Advertise 1000-BaseT EEE ability */
  2503. if (advertise & ADVERTISED_1000baseT_Full)
  2504. val |= MDIO_AN_EEE_ADV_1000T;
  2505. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2506. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2507. if (!err)
  2508. err = err2;
  2509. }
  2510. done:
  2511. return err;
  2512. }
  2513. static void tg3_phy_copper_begin(struct tg3 *tp)
  2514. {
  2515. u32 new_adv;
  2516. int i;
  2517. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2518. new_adv = ADVERTISED_10baseT_Half |
  2519. ADVERTISED_10baseT_Full;
  2520. if (tg3_flag(tp, WOL_SPEED_100MB))
  2521. new_adv |= ADVERTISED_100baseT_Half |
  2522. ADVERTISED_100baseT_Full;
  2523. tg3_phy_autoneg_cfg(tp, new_adv,
  2524. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2525. } else if (tp->link_config.speed == SPEED_INVALID) {
  2526. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2527. tp->link_config.advertising &=
  2528. ~(ADVERTISED_1000baseT_Half |
  2529. ADVERTISED_1000baseT_Full);
  2530. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2531. tp->link_config.flowctrl);
  2532. } else {
  2533. /* Asking for a specific link mode. */
  2534. if (tp->link_config.speed == SPEED_1000) {
  2535. if (tp->link_config.duplex == DUPLEX_FULL)
  2536. new_adv = ADVERTISED_1000baseT_Full;
  2537. else
  2538. new_adv = ADVERTISED_1000baseT_Half;
  2539. } else if (tp->link_config.speed == SPEED_100) {
  2540. if (tp->link_config.duplex == DUPLEX_FULL)
  2541. new_adv = ADVERTISED_100baseT_Full;
  2542. else
  2543. new_adv = ADVERTISED_100baseT_Half;
  2544. } else {
  2545. if (tp->link_config.duplex == DUPLEX_FULL)
  2546. new_adv = ADVERTISED_10baseT_Full;
  2547. else
  2548. new_adv = ADVERTISED_10baseT_Half;
  2549. }
  2550. tg3_phy_autoneg_cfg(tp, new_adv,
  2551. tp->link_config.flowctrl);
  2552. }
  2553. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2554. tp->link_config.speed != SPEED_INVALID) {
  2555. u32 bmcr, orig_bmcr;
  2556. tp->link_config.active_speed = tp->link_config.speed;
  2557. tp->link_config.active_duplex = tp->link_config.duplex;
  2558. bmcr = 0;
  2559. switch (tp->link_config.speed) {
  2560. default:
  2561. case SPEED_10:
  2562. break;
  2563. case SPEED_100:
  2564. bmcr |= BMCR_SPEED100;
  2565. break;
  2566. case SPEED_1000:
  2567. bmcr |= BMCR_SPEED1000;
  2568. break;
  2569. }
  2570. if (tp->link_config.duplex == DUPLEX_FULL)
  2571. bmcr |= BMCR_FULLDPLX;
  2572. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2573. (bmcr != orig_bmcr)) {
  2574. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2575. for (i = 0; i < 1500; i++) {
  2576. u32 tmp;
  2577. udelay(10);
  2578. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2579. tg3_readphy(tp, MII_BMSR, &tmp))
  2580. continue;
  2581. if (!(tmp & BMSR_LSTATUS)) {
  2582. udelay(40);
  2583. break;
  2584. }
  2585. }
  2586. tg3_writephy(tp, MII_BMCR, bmcr);
  2587. udelay(40);
  2588. }
  2589. } else {
  2590. tg3_writephy(tp, MII_BMCR,
  2591. BMCR_ANENABLE | BMCR_ANRESTART);
  2592. }
  2593. }
  2594. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2595. {
  2596. int err;
  2597. /* Turn off tap power management. */
  2598. /* Set Extended packet length bit */
  2599. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2600. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2601. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2602. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2603. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2604. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2605. udelay(40);
  2606. return err;
  2607. }
  2608. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2609. {
  2610. u32 adv_reg, all_mask = 0;
  2611. if (mask & ADVERTISED_10baseT_Half)
  2612. all_mask |= ADVERTISE_10HALF;
  2613. if (mask & ADVERTISED_10baseT_Full)
  2614. all_mask |= ADVERTISE_10FULL;
  2615. if (mask & ADVERTISED_100baseT_Half)
  2616. all_mask |= ADVERTISE_100HALF;
  2617. if (mask & ADVERTISED_100baseT_Full)
  2618. all_mask |= ADVERTISE_100FULL;
  2619. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2620. return 0;
  2621. if ((adv_reg & all_mask) != all_mask)
  2622. return 0;
  2623. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2624. u32 tg3_ctrl;
  2625. all_mask = 0;
  2626. if (mask & ADVERTISED_1000baseT_Half)
  2627. all_mask |= ADVERTISE_1000HALF;
  2628. if (mask & ADVERTISED_1000baseT_Full)
  2629. all_mask |= ADVERTISE_1000FULL;
  2630. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2631. return 0;
  2632. if ((tg3_ctrl & all_mask) != all_mask)
  2633. return 0;
  2634. }
  2635. return 1;
  2636. }
  2637. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2638. {
  2639. u32 curadv, reqadv;
  2640. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2641. return 1;
  2642. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2643. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2644. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2645. if (curadv != reqadv)
  2646. return 0;
  2647. if (tg3_flag(tp, PAUSE_AUTONEG))
  2648. tg3_readphy(tp, MII_LPA, rmtadv);
  2649. } else {
  2650. /* Reprogram the advertisement register, even if it
  2651. * does not affect the current link. If the link
  2652. * gets renegotiated in the future, we can save an
  2653. * additional renegotiation cycle by advertising
  2654. * it correctly in the first place.
  2655. */
  2656. if (curadv != reqadv) {
  2657. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2658. ADVERTISE_PAUSE_ASYM);
  2659. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2660. }
  2661. }
  2662. return 1;
  2663. }
  2664. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2665. {
  2666. int current_link_up;
  2667. u32 bmsr, val;
  2668. u32 lcl_adv, rmt_adv;
  2669. u16 current_speed;
  2670. u8 current_duplex;
  2671. int i, err;
  2672. tw32(MAC_EVENT, 0);
  2673. tw32_f(MAC_STATUS,
  2674. (MAC_STATUS_SYNC_CHANGED |
  2675. MAC_STATUS_CFG_CHANGED |
  2676. MAC_STATUS_MI_COMPLETION |
  2677. MAC_STATUS_LNKSTATE_CHANGED));
  2678. udelay(40);
  2679. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2680. tw32_f(MAC_MI_MODE,
  2681. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2682. udelay(80);
  2683. }
  2684. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2685. /* Some third-party PHYs need to be reset on link going
  2686. * down.
  2687. */
  2688. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2691. netif_carrier_ok(tp->dev)) {
  2692. tg3_readphy(tp, MII_BMSR, &bmsr);
  2693. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2694. !(bmsr & BMSR_LSTATUS))
  2695. force_reset = 1;
  2696. }
  2697. if (force_reset)
  2698. tg3_phy_reset(tp);
  2699. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2700. tg3_readphy(tp, MII_BMSR, &bmsr);
  2701. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2702. !tg3_flag(tp, INIT_COMPLETE))
  2703. bmsr = 0;
  2704. if (!(bmsr & BMSR_LSTATUS)) {
  2705. err = tg3_init_5401phy_dsp(tp);
  2706. if (err)
  2707. return err;
  2708. tg3_readphy(tp, MII_BMSR, &bmsr);
  2709. for (i = 0; i < 1000; i++) {
  2710. udelay(10);
  2711. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2712. (bmsr & BMSR_LSTATUS)) {
  2713. udelay(40);
  2714. break;
  2715. }
  2716. }
  2717. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2718. TG3_PHY_REV_BCM5401_B0 &&
  2719. !(bmsr & BMSR_LSTATUS) &&
  2720. tp->link_config.active_speed == SPEED_1000) {
  2721. err = tg3_phy_reset(tp);
  2722. if (!err)
  2723. err = tg3_init_5401phy_dsp(tp);
  2724. if (err)
  2725. return err;
  2726. }
  2727. }
  2728. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2729. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2730. /* 5701 {A0,B0} CRC bug workaround */
  2731. tg3_writephy(tp, 0x15, 0x0a75);
  2732. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2733. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2734. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2735. }
  2736. /* Clear pending interrupts... */
  2737. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2738. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2739. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2740. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2741. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2742. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2745. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2746. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2747. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2748. else
  2749. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2750. }
  2751. current_link_up = 0;
  2752. current_speed = SPEED_INVALID;
  2753. current_duplex = DUPLEX_INVALID;
  2754. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2755. err = tg3_phy_auxctl_read(tp,
  2756. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2757. &val);
  2758. if (!err && !(val & (1 << 10))) {
  2759. tg3_phy_auxctl_write(tp,
  2760. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2761. val | (1 << 10));
  2762. goto relink;
  2763. }
  2764. }
  2765. bmsr = 0;
  2766. for (i = 0; i < 100; i++) {
  2767. tg3_readphy(tp, MII_BMSR, &bmsr);
  2768. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2769. (bmsr & BMSR_LSTATUS))
  2770. break;
  2771. udelay(40);
  2772. }
  2773. if (bmsr & BMSR_LSTATUS) {
  2774. u32 aux_stat, bmcr;
  2775. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2776. for (i = 0; i < 2000; i++) {
  2777. udelay(10);
  2778. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2779. aux_stat)
  2780. break;
  2781. }
  2782. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2783. &current_speed,
  2784. &current_duplex);
  2785. bmcr = 0;
  2786. for (i = 0; i < 200; i++) {
  2787. tg3_readphy(tp, MII_BMCR, &bmcr);
  2788. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2789. continue;
  2790. if (bmcr && bmcr != 0x7fff)
  2791. break;
  2792. udelay(10);
  2793. }
  2794. lcl_adv = 0;
  2795. rmt_adv = 0;
  2796. tp->link_config.active_speed = current_speed;
  2797. tp->link_config.active_duplex = current_duplex;
  2798. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2799. if ((bmcr & BMCR_ANENABLE) &&
  2800. tg3_copper_is_advertising_all(tp,
  2801. tp->link_config.advertising)) {
  2802. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2803. &rmt_adv))
  2804. current_link_up = 1;
  2805. }
  2806. } else {
  2807. if (!(bmcr & BMCR_ANENABLE) &&
  2808. tp->link_config.speed == current_speed &&
  2809. tp->link_config.duplex == current_duplex &&
  2810. tp->link_config.flowctrl ==
  2811. tp->link_config.active_flowctrl) {
  2812. current_link_up = 1;
  2813. }
  2814. }
  2815. if (current_link_up == 1 &&
  2816. tp->link_config.active_duplex == DUPLEX_FULL)
  2817. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2818. }
  2819. relink:
  2820. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2821. tg3_phy_copper_begin(tp);
  2822. tg3_readphy(tp, MII_BMSR, &bmsr);
  2823. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2824. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2825. current_link_up = 1;
  2826. }
  2827. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2828. if (current_link_up == 1) {
  2829. if (tp->link_config.active_speed == SPEED_100 ||
  2830. tp->link_config.active_speed == SPEED_10)
  2831. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2832. else
  2833. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2834. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2835. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2836. else
  2837. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2838. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2839. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2840. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2842. if (current_link_up == 1 &&
  2843. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2844. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2845. else
  2846. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2847. }
  2848. /* ??? Without this setting Netgear GA302T PHY does not
  2849. * ??? send/receive packets...
  2850. */
  2851. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2852. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2853. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2854. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2855. udelay(80);
  2856. }
  2857. tw32_f(MAC_MODE, tp->mac_mode);
  2858. udelay(40);
  2859. tg3_phy_eee_adjust(tp, current_link_up);
  2860. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2861. /* Polled via timer. */
  2862. tw32_f(MAC_EVENT, 0);
  2863. } else {
  2864. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2865. }
  2866. udelay(40);
  2867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2868. current_link_up == 1 &&
  2869. tp->link_config.active_speed == SPEED_1000 &&
  2870. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2871. udelay(120);
  2872. tw32_f(MAC_STATUS,
  2873. (MAC_STATUS_SYNC_CHANGED |
  2874. MAC_STATUS_CFG_CHANGED));
  2875. udelay(40);
  2876. tg3_write_mem(tp,
  2877. NIC_SRAM_FIRMWARE_MBOX,
  2878. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2879. }
  2880. /* Prevent send BD corruption. */
  2881. if (tg3_flag(tp, CLKREQ_BUG)) {
  2882. u16 oldlnkctl, newlnkctl;
  2883. pci_read_config_word(tp->pdev,
  2884. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2885. &oldlnkctl);
  2886. if (tp->link_config.active_speed == SPEED_100 ||
  2887. tp->link_config.active_speed == SPEED_10)
  2888. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2889. else
  2890. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2891. if (newlnkctl != oldlnkctl)
  2892. pci_write_config_word(tp->pdev,
  2893. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2894. newlnkctl);
  2895. }
  2896. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2897. if (current_link_up)
  2898. netif_carrier_on(tp->dev);
  2899. else
  2900. netif_carrier_off(tp->dev);
  2901. tg3_link_report(tp);
  2902. }
  2903. return 0;
  2904. }
  2905. struct tg3_fiber_aneginfo {
  2906. int state;
  2907. #define ANEG_STATE_UNKNOWN 0
  2908. #define ANEG_STATE_AN_ENABLE 1
  2909. #define ANEG_STATE_RESTART_INIT 2
  2910. #define ANEG_STATE_RESTART 3
  2911. #define ANEG_STATE_DISABLE_LINK_OK 4
  2912. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2913. #define ANEG_STATE_ABILITY_DETECT 6
  2914. #define ANEG_STATE_ACK_DETECT_INIT 7
  2915. #define ANEG_STATE_ACK_DETECT 8
  2916. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2917. #define ANEG_STATE_COMPLETE_ACK 10
  2918. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2919. #define ANEG_STATE_IDLE_DETECT 12
  2920. #define ANEG_STATE_LINK_OK 13
  2921. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2922. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2923. u32 flags;
  2924. #define MR_AN_ENABLE 0x00000001
  2925. #define MR_RESTART_AN 0x00000002
  2926. #define MR_AN_COMPLETE 0x00000004
  2927. #define MR_PAGE_RX 0x00000008
  2928. #define MR_NP_LOADED 0x00000010
  2929. #define MR_TOGGLE_TX 0x00000020
  2930. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2931. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2932. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2933. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2934. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2935. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2936. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2937. #define MR_TOGGLE_RX 0x00002000
  2938. #define MR_NP_RX 0x00004000
  2939. #define MR_LINK_OK 0x80000000
  2940. unsigned long link_time, cur_time;
  2941. u32 ability_match_cfg;
  2942. int ability_match_count;
  2943. char ability_match, idle_match, ack_match;
  2944. u32 txconfig, rxconfig;
  2945. #define ANEG_CFG_NP 0x00000080
  2946. #define ANEG_CFG_ACK 0x00000040
  2947. #define ANEG_CFG_RF2 0x00000020
  2948. #define ANEG_CFG_RF1 0x00000010
  2949. #define ANEG_CFG_PS2 0x00000001
  2950. #define ANEG_CFG_PS1 0x00008000
  2951. #define ANEG_CFG_HD 0x00004000
  2952. #define ANEG_CFG_FD 0x00002000
  2953. #define ANEG_CFG_INVAL 0x00001f06
  2954. };
  2955. #define ANEG_OK 0
  2956. #define ANEG_DONE 1
  2957. #define ANEG_TIMER_ENAB 2
  2958. #define ANEG_FAILED -1
  2959. #define ANEG_STATE_SETTLE_TIME 10000
  2960. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2961. struct tg3_fiber_aneginfo *ap)
  2962. {
  2963. u16 flowctrl;
  2964. unsigned long delta;
  2965. u32 rx_cfg_reg;
  2966. int ret;
  2967. if (ap->state == ANEG_STATE_UNKNOWN) {
  2968. ap->rxconfig = 0;
  2969. ap->link_time = 0;
  2970. ap->cur_time = 0;
  2971. ap->ability_match_cfg = 0;
  2972. ap->ability_match_count = 0;
  2973. ap->ability_match = 0;
  2974. ap->idle_match = 0;
  2975. ap->ack_match = 0;
  2976. }
  2977. ap->cur_time++;
  2978. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2979. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2980. if (rx_cfg_reg != ap->ability_match_cfg) {
  2981. ap->ability_match_cfg = rx_cfg_reg;
  2982. ap->ability_match = 0;
  2983. ap->ability_match_count = 0;
  2984. } else {
  2985. if (++ap->ability_match_count > 1) {
  2986. ap->ability_match = 1;
  2987. ap->ability_match_cfg = rx_cfg_reg;
  2988. }
  2989. }
  2990. if (rx_cfg_reg & ANEG_CFG_ACK)
  2991. ap->ack_match = 1;
  2992. else
  2993. ap->ack_match = 0;
  2994. ap->idle_match = 0;
  2995. } else {
  2996. ap->idle_match = 1;
  2997. ap->ability_match_cfg = 0;
  2998. ap->ability_match_count = 0;
  2999. ap->ability_match = 0;
  3000. ap->ack_match = 0;
  3001. rx_cfg_reg = 0;
  3002. }
  3003. ap->rxconfig = rx_cfg_reg;
  3004. ret = ANEG_OK;
  3005. switch (ap->state) {
  3006. case ANEG_STATE_UNKNOWN:
  3007. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3008. ap->state = ANEG_STATE_AN_ENABLE;
  3009. /* fallthru */
  3010. case ANEG_STATE_AN_ENABLE:
  3011. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3012. if (ap->flags & MR_AN_ENABLE) {
  3013. ap->link_time = 0;
  3014. ap->cur_time = 0;
  3015. ap->ability_match_cfg = 0;
  3016. ap->ability_match_count = 0;
  3017. ap->ability_match = 0;
  3018. ap->idle_match = 0;
  3019. ap->ack_match = 0;
  3020. ap->state = ANEG_STATE_RESTART_INIT;
  3021. } else {
  3022. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3023. }
  3024. break;
  3025. case ANEG_STATE_RESTART_INIT:
  3026. ap->link_time = ap->cur_time;
  3027. ap->flags &= ~(MR_NP_LOADED);
  3028. ap->txconfig = 0;
  3029. tw32(MAC_TX_AUTO_NEG, 0);
  3030. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3031. tw32_f(MAC_MODE, tp->mac_mode);
  3032. udelay(40);
  3033. ret = ANEG_TIMER_ENAB;
  3034. ap->state = ANEG_STATE_RESTART;
  3035. /* fallthru */
  3036. case ANEG_STATE_RESTART:
  3037. delta = ap->cur_time - ap->link_time;
  3038. if (delta > ANEG_STATE_SETTLE_TIME)
  3039. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3040. else
  3041. ret = ANEG_TIMER_ENAB;
  3042. break;
  3043. case ANEG_STATE_DISABLE_LINK_OK:
  3044. ret = ANEG_DONE;
  3045. break;
  3046. case ANEG_STATE_ABILITY_DETECT_INIT:
  3047. ap->flags &= ~(MR_TOGGLE_TX);
  3048. ap->txconfig = ANEG_CFG_FD;
  3049. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3050. if (flowctrl & ADVERTISE_1000XPAUSE)
  3051. ap->txconfig |= ANEG_CFG_PS1;
  3052. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3053. ap->txconfig |= ANEG_CFG_PS2;
  3054. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3055. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3056. tw32_f(MAC_MODE, tp->mac_mode);
  3057. udelay(40);
  3058. ap->state = ANEG_STATE_ABILITY_DETECT;
  3059. break;
  3060. case ANEG_STATE_ABILITY_DETECT:
  3061. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3062. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3063. break;
  3064. case ANEG_STATE_ACK_DETECT_INIT:
  3065. ap->txconfig |= ANEG_CFG_ACK;
  3066. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3067. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3068. tw32_f(MAC_MODE, tp->mac_mode);
  3069. udelay(40);
  3070. ap->state = ANEG_STATE_ACK_DETECT;
  3071. /* fallthru */
  3072. case ANEG_STATE_ACK_DETECT:
  3073. if (ap->ack_match != 0) {
  3074. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3075. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3076. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3077. } else {
  3078. ap->state = ANEG_STATE_AN_ENABLE;
  3079. }
  3080. } else if (ap->ability_match != 0 &&
  3081. ap->rxconfig == 0) {
  3082. ap->state = ANEG_STATE_AN_ENABLE;
  3083. }
  3084. break;
  3085. case ANEG_STATE_COMPLETE_ACK_INIT:
  3086. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3087. ret = ANEG_FAILED;
  3088. break;
  3089. }
  3090. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3091. MR_LP_ADV_HALF_DUPLEX |
  3092. MR_LP_ADV_SYM_PAUSE |
  3093. MR_LP_ADV_ASYM_PAUSE |
  3094. MR_LP_ADV_REMOTE_FAULT1 |
  3095. MR_LP_ADV_REMOTE_FAULT2 |
  3096. MR_LP_ADV_NEXT_PAGE |
  3097. MR_TOGGLE_RX |
  3098. MR_NP_RX);
  3099. if (ap->rxconfig & ANEG_CFG_FD)
  3100. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3101. if (ap->rxconfig & ANEG_CFG_HD)
  3102. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3103. if (ap->rxconfig & ANEG_CFG_PS1)
  3104. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3105. if (ap->rxconfig & ANEG_CFG_PS2)
  3106. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3107. if (ap->rxconfig & ANEG_CFG_RF1)
  3108. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3109. if (ap->rxconfig & ANEG_CFG_RF2)
  3110. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3111. if (ap->rxconfig & ANEG_CFG_NP)
  3112. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3113. ap->link_time = ap->cur_time;
  3114. ap->flags ^= (MR_TOGGLE_TX);
  3115. if (ap->rxconfig & 0x0008)
  3116. ap->flags |= MR_TOGGLE_RX;
  3117. if (ap->rxconfig & ANEG_CFG_NP)
  3118. ap->flags |= MR_NP_RX;
  3119. ap->flags |= MR_PAGE_RX;
  3120. ap->state = ANEG_STATE_COMPLETE_ACK;
  3121. ret = ANEG_TIMER_ENAB;
  3122. break;
  3123. case ANEG_STATE_COMPLETE_ACK:
  3124. if (ap->ability_match != 0 &&
  3125. ap->rxconfig == 0) {
  3126. ap->state = ANEG_STATE_AN_ENABLE;
  3127. break;
  3128. }
  3129. delta = ap->cur_time - ap->link_time;
  3130. if (delta > ANEG_STATE_SETTLE_TIME) {
  3131. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3132. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3133. } else {
  3134. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3135. !(ap->flags & MR_NP_RX)) {
  3136. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3137. } else {
  3138. ret = ANEG_FAILED;
  3139. }
  3140. }
  3141. }
  3142. break;
  3143. case ANEG_STATE_IDLE_DETECT_INIT:
  3144. ap->link_time = ap->cur_time;
  3145. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3146. tw32_f(MAC_MODE, tp->mac_mode);
  3147. udelay(40);
  3148. ap->state = ANEG_STATE_IDLE_DETECT;
  3149. ret = ANEG_TIMER_ENAB;
  3150. break;
  3151. case ANEG_STATE_IDLE_DETECT:
  3152. if (ap->ability_match != 0 &&
  3153. ap->rxconfig == 0) {
  3154. ap->state = ANEG_STATE_AN_ENABLE;
  3155. break;
  3156. }
  3157. delta = ap->cur_time - ap->link_time;
  3158. if (delta > ANEG_STATE_SETTLE_TIME) {
  3159. /* XXX another gem from the Broadcom driver :( */
  3160. ap->state = ANEG_STATE_LINK_OK;
  3161. }
  3162. break;
  3163. case ANEG_STATE_LINK_OK:
  3164. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3165. ret = ANEG_DONE;
  3166. break;
  3167. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3168. /* ??? unimplemented */
  3169. break;
  3170. case ANEG_STATE_NEXT_PAGE_WAIT:
  3171. /* ??? unimplemented */
  3172. break;
  3173. default:
  3174. ret = ANEG_FAILED;
  3175. break;
  3176. }
  3177. return ret;
  3178. }
  3179. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3180. {
  3181. int res = 0;
  3182. struct tg3_fiber_aneginfo aninfo;
  3183. int status = ANEG_FAILED;
  3184. unsigned int tick;
  3185. u32 tmp;
  3186. tw32_f(MAC_TX_AUTO_NEG, 0);
  3187. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3188. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3189. udelay(40);
  3190. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3191. udelay(40);
  3192. memset(&aninfo, 0, sizeof(aninfo));
  3193. aninfo.flags |= MR_AN_ENABLE;
  3194. aninfo.state = ANEG_STATE_UNKNOWN;
  3195. aninfo.cur_time = 0;
  3196. tick = 0;
  3197. while (++tick < 195000) {
  3198. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3199. if (status == ANEG_DONE || status == ANEG_FAILED)
  3200. break;
  3201. udelay(1);
  3202. }
  3203. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3204. tw32_f(MAC_MODE, tp->mac_mode);
  3205. udelay(40);
  3206. *txflags = aninfo.txconfig;
  3207. *rxflags = aninfo.flags;
  3208. if (status == ANEG_DONE &&
  3209. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3210. MR_LP_ADV_FULL_DUPLEX)))
  3211. res = 1;
  3212. return res;
  3213. }
  3214. static void tg3_init_bcm8002(struct tg3 *tp)
  3215. {
  3216. u32 mac_status = tr32(MAC_STATUS);
  3217. int i;
  3218. /* Reset when initting first time or we have a link. */
  3219. if (tg3_flag(tp, INIT_COMPLETE) &&
  3220. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3221. return;
  3222. /* Set PLL lock range. */
  3223. tg3_writephy(tp, 0x16, 0x8007);
  3224. /* SW reset */
  3225. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3226. /* Wait for reset to complete. */
  3227. /* XXX schedule_timeout() ... */
  3228. for (i = 0; i < 500; i++)
  3229. udelay(10);
  3230. /* Config mode; select PMA/Ch 1 regs. */
  3231. tg3_writephy(tp, 0x10, 0x8411);
  3232. /* Enable auto-lock and comdet, select txclk for tx. */
  3233. tg3_writephy(tp, 0x11, 0x0a10);
  3234. tg3_writephy(tp, 0x18, 0x00a0);
  3235. tg3_writephy(tp, 0x16, 0x41ff);
  3236. /* Assert and deassert POR. */
  3237. tg3_writephy(tp, 0x13, 0x0400);
  3238. udelay(40);
  3239. tg3_writephy(tp, 0x13, 0x0000);
  3240. tg3_writephy(tp, 0x11, 0x0a50);
  3241. udelay(40);
  3242. tg3_writephy(tp, 0x11, 0x0a10);
  3243. /* Wait for signal to stabilize */
  3244. /* XXX schedule_timeout() ... */
  3245. for (i = 0; i < 15000; i++)
  3246. udelay(10);
  3247. /* Deselect the channel register so we can read the PHYID
  3248. * later.
  3249. */
  3250. tg3_writephy(tp, 0x10, 0x8011);
  3251. }
  3252. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3253. {
  3254. u16 flowctrl;
  3255. u32 sg_dig_ctrl, sg_dig_status;
  3256. u32 serdes_cfg, expected_sg_dig_ctrl;
  3257. int workaround, port_a;
  3258. int current_link_up;
  3259. serdes_cfg = 0;
  3260. expected_sg_dig_ctrl = 0;
  3261. workaround = 0;
  3262. port_a = 1;
  3263. current_link_up = 0;
  3264. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3265. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3266. workaround = 1;
  3267. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3268. port_a = 0;
  3269. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3270. /* preserve bits 20-23 for voltage regulator */
  3271. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3272. }
  3273. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3274. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3275. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3276. if (workaround) {
  3277. u32 val = serdes_cfg;
  3278. if (port_a)
  3279. val |= 0xc010000;
  3280. else
  3281. val |= 0x4010000;
  3282. tw32_f(MAC_SERDES_CFG, val);
  3283. }
  3284. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3285. }
  3286. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3287. tg3_setup_flow_control(tp, 0, 0);
  3288. current_link_up = 1;
  3289. }
  3290. goto out;
  3291. }
  3292. /* Want auto-negotiation. */
  3293. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3294. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3295. if (flowctrl & ADVERTISE_1000XPAUSE)
  3296. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3297. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3298. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3299. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3300. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3301. tp->serdes_counter &&
  3302. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3303. MAC_STATUS_RCVD_CFG)) ==
  3304. MAC_STATUS_PCS_SYNCED)) {
  3305. tp->serdes_counter--;
  3306. current_link_up = 1;
  3307. goto out;
  3308. }
  3309. restart_autoneg:
  3310. if (workaround)
  3311. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3312. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3313. udelay(5);
  3314. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3315. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3316. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3317. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3318. MAC_STATUS_SIGNAL_DET)) {
  3319. sg_dig_status = tr32(SG_DIG_STATUS);
  3320. mac_status = tr32(MAC_STATUS);
  3321. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3322. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3323. u32 local_adv = 0, remote_adv = 0;
  3324. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3325. local_adv |= ADVERTISE_1000XPAUSE;
  3326. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3327. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3328. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3329. remote_adv |= LPA_1000XPAUSE;
  3330. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3331. remote_adv |= LPA_1000XPAUSE_ASYM;
  3332. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3333. current_link_up = 1;
  3334. tp->serdes_counter = 0;
  3335. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3336. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3337. if (tp->serdes_counter)
  3338. tp->serdes_counter--;
  3339. else {
  3340. if (workaround) {
  3341. u32 val = serdes_cfg;
  3342. if (port_a)
  3343. val |= 0xc010000;
  3344. else
  3345. val |= 0x4010000;
  3346. tw32_f(MAC_SERDES_CFG, val);
  3347. }
  3348. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3349. udelay(40);
  3350. /* Link parallel detection - link is up */
  3351. /* only if we have PCS_SYNC and not */
  3352. /* receiving config code words */
  3353. mac_status = tr32(MAC_STATUS);
  3354. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3355. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3356. tg3_setup_flow_control(tp, 0, 0);
  3357. current_link_up = 1;
  3358. tp->phy_flags |=
  3359. TG3_PHYFLG_PARALLEL_DETECT;
  3360. tp->serdes_counter =
  3361. SERDES_PARALLEL_DET_TIMEOUT;
  3362. } else
  3363. goto restart_autoneg;
  3364. }
  3365. }
  3366. } else {
  3367. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3368. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3369. }
  3370. out:
  3371. return current_link_up;
  3372. }
  3373. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3374. {
  3375. int current_link_up = 0;
  3376. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3377. goto out;
  3378. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3379. u32 txflags, rxflags;
  3380. int i;
  3381. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3382. u32 local_adv = 0, remote_adv = 0;
  3383. if (txflags & ANEG_CFG_PS1)
  3384. local_adv |= ADVERTISE_1000XPAUSE;
  3385. if (txflags & ANEG_CFG_PS2)
  3386. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3387. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3388. remote_adv |= LPA_1000XPAUSE;
  3389. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3390. remote_adv |= LPA_1000XPAUSE_ASYM;
  3391. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3392. current_link_up = 1;
  3393. }
  3394. for (i = 0; i < 30; i++) {
  3395. udelay(20);
  3396. tw32_f(MAC_STATUS,
  3397. (MAC_STATUS_SYNC_CHANGED |
  3398. MAC_STATUS_CFG_CHANGED));
  3399. udelay(40);
  3400. if ((tr32(MAC_STATUS) &
  3401. (MAC_STATUS_SYNC_CHANGED |
  3402. MAC_STATUS_CFG_CHANGED)) == 0)
  3403. break;
  3404. }
  3405. mac_status = tr32(MAC_STATUS);
  3406. if (current_link_up == 0 &&
  3407. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3408. !(mac_status & MAC_STATUS_RCVD_CFG))
  3409. current_link_up = 1;
  3410. } else {
  3411. tg3_setup_flow_control(tp, 0, 0);
  3412. /* Forcing 1000FD link up. */
  3413. current_link_up = 1;
  3414. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3415. udelay(40);
  3416. tw32_f(MAC_MODE, tp->mac_mode);
  3417. udelay(40);
  3418. }
  3419. out:
  3420. return current_link_up;
  3421. }
  3422. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3423. {
  3424. u32 orig_pause_cfg;
  3425. u16 orig_active_speed;
  3426. u8 orig_active_duplex;
  3427. u32 mac_status;
  3428. int current_link_up;
  3429. int i;
  3430. orig_pause_cfg = tp->link_config.active_flowctrl;
  3431. orig_active_speed = tp->link_config.active_speed;
  3432. orig_active_duplex = tp->link_config.active_duplex;
  3433. if (!tg3_flag(tp, HW_AUTONEG) &&
  3434. netif_carrier_ok(tp->dev) &&
  3435. tg3_flag(tp, INIT_COMPLETE)) {
  3436. mac_status = tr32(MAC_STATUS);
  3437. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3438. MAC_STATUS_SIGNAL_DET |
  3439. MAC_STATUS_CFG_CHANGED |
  3440. MAC_STATUS_RCVD_CFG);
  3441. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3442. MAC_STATUS_SIGNAL_DET)) {
  3443. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3444. MAC_STATUS_CFG_CHANGED));
  3445. return 0;
  3446. }
  3447. }
  3448. tw32_f(MAC_TX_AUTO_NEG, 0);
  3449. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3450. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3451. tw32_f(MAC_MODE, tp->mac_mode);
  3452. udelay(40);
  3453. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3454. tg3_init_bcm8002(tp);
  3455. /* Enable link change event even when serdes polling. */
  3456. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3457. udelay(40);
  3458. current_link_up = 0;
  3459. mac_status = tr32(MAC_STATUS);
  3460. if (tg3_flag(tp, HW_AUTONEG))
  3461. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3462. else
  3463. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3464. tp->napi[0].hw_status->status =
  3465. (SD_STATUS_UPDATED |
  3466. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3467. for (i = 0; i < 100; i++) {
  3468. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3469. MAC_STATUS_CFG_CHANGED));
  3470. udelay(5);
  3471. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3472. MAC_STATUS_CFG_CHANGED |
  3473. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3474. break;
  3475. }
  3476. mac_status = tr32(MAC_STATUS);
  3477. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3478. current_link_up = 0;
  3479. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3480. tp->serdes_counter == 0) {
  3481. tw32_f(MAC_MODE, (tp->mac_mode |
  3482. MAC_MODE_SEND_CONFIGS));
  3483. udelay(1);
  3484. tw32_f(MAC_MODE, tp->mac_mode);
  3485. }
  3486. }
  3487. if (current_link_up == 1) {
  3488. tp->link_config.active_speed = SPEED_1000;
  3489. tp->link_config.active_duplex = DUPLEX_FULL;
  3490. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3491. LED_CTRL_LNKLED_OVERRIDE |
  3492. LED_CTRL_1000MBPS_ON));
  3493. } else {
  3494. tp->link_config.active_speed = SPEED_INVALID;
  3495. tp->link_config.active_duplex = DUPLEX_INVALID;
  3496. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3497. LED_CTRL_LNKLED_OVERRIDE |
  3498. LED_CTRL_TRAFFIC_OVERRIDE));
  3499. }
  3500. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3501. if (current_link_up)
  3502. netif_carrier_on(tp->dev);
  3503. else
  3504. netif_carrier_off(tp->dev);
  3505. tg3_link_report(tp);
  3506. } else {
  3507. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3508. if (orig_pause_cfg != now_pause_cfg ||
  3509. orig_active_speed != tp->link_config.active_speed ||
  3510. orig_active_duplex != tp->link_config.active_duplex)
  3511. tg3_link_report(tp);
  3512. }
  3513. return 0;
  3514. }
  3515. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3516. {
  3517. int current_link_up, err = 0;
  3518. u32 bmsr, bmcr;
  3519. u16 current_speed;
  3520. u8 current_duplex;
  3521. u32 local_adv, remote_adv;
  3522. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3523. tw32_f(MAC_MODE, tp->mac_mode);
  3524. udelay(40);
  3525. tw32(MAC_EVENT, 0);
  3526. tw32_f(MAC_STATUS,
  3527. (MAC_STATUS_SYNC_CHANGED |
  3528. MAC_STATUS_CFG_CHANGED |
  3529. MAC_STATUS_MI_COMPLETION |
  3530. MAC_STATUS_LNKSTATE_CHANGED));
  3531. udelay(40);
  3532. if (force_reset)
  3533. tg3_phy_reset(tp);
  3534. current_link_up = 0;
  3535. current_speed = SPEED_INVALID;
  3536. current_duplex = DUPLEX_INVALID;
  3537. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3538. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3540. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3541. bmsr |= BMSR_LSTATUS;
  3542. else
  3543. bmsr &= ~BMSR_LSTATUS;
  3544. }
  3545. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3546. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3547. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3548. /* do nothing, just check for link up at the end */
  3549. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3550. u32 adv, new_adv;
  3551. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3552. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3553. ADVERTISE_1000XPAUSE |
  3554. ADVERTISE_1000XPSE_ASYM |
  3555. ADVERTISE_SLCT);
  3556. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3557. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3558. new_adv |= ADVERTISE_1000XHALF;
  3559. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3560. new_adv |= ADVERTISE_1000XFULL;
  3561. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3562. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3563. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3564. tg3_writephy(tp, MII_BMCR, bmcr);
  3565. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3566. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3567. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3568. return err;
  3569. }
  3570. } else {
  3571. u32 new_bmcr;
  3572. bmcr &= ~BMCR_SPEED1000;
  3573. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3574. if (tp->link_config.duplex == DUPLEX_FULL)
  3575. new_bmcr |= BMCR_FULLDPLX;
  3576. if (new_bmcr != bmcr) {
  3577. /* BMCR_SPEED1000 is a reserved bit that needs
  3578. * to be set on write.
  3579. */
  3580. new_bmcr |= BMCR_SPEED1000;
  3581. /* Force a linkdown */
  3582. if (netif_carrier_ok(tp->dev)) {
  3583. u32 adv;
  3584. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3585. adv &= ~(ADVERTISE_1000XFULL |
  3586. ADVERTISE_1000XHALF |
  3587. ADVERTISE_SLCT);
  3588. tg3_writephy(tp, MII_ADVERTISE, adv);
  3589. tg3_writephy(tp, MII_BMCR, bmcr |
  3590. BMCR_ANRESTART |
  3591. BMCR_ANENABLE);
  3592. udelay(10);
  3593. netif_carrier_off(tp->dev);
  3594. }
  3595. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3596. bmcr = new_bmcr;
  3597. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3598. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3599. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3600. ASIC_REV_5714) {
  3601. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3602. bmsr |= BMSR_LSTATUS;
  3603. else
  3604. bmsr &= ~BMSR_LSTATUS;
  3605. }
  3606. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3607. }
  3608. }
  3609. if (bmsr & BMSR_LSTATUS) {
  3610. current_speed = SPEED_1000;
  3611. current_link_up = 1;
  3612. if (bmcr & BMCR_FULLDPLX)
  3613. current_duplex = DUPLEX_FULL;
  3614. else
  3615. current_duplex = DUPLEX_HALF;
  3616. local_adv = 0;
  3617. remote_adv = 0;
  3618. if (bmcr & BMCR_ANENABLE) {
  3619. u32 common;
  3620. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3621. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3622. common = local_adv & remote_adv;
  3623. if (common & (ADVERTISE_1000XHALF |
  3624. ADVERTISE_1000XFULL)) {
  3625. if (common & ADVERTISE_1000XFULL)
  3626. current_duplex = DUPLEX_FULL;
  3627. else
  3628. current_duplex = DUPLEX_HALF;
  3629. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3630. /* Link is up via parallel detect */
  3631. } else {
  3632. current_link_up = 0;
  3633. }
  3634. }
  3635. }
  3636. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3637. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3638. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3639. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3640. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3641. tw32_f(MAC_MODE, tp->mac_mode);
  3642. udelay(40);
  3643. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3644. tp->link_config.active_speed = current_speed;
  3645. tp->link_config.active_duplex = current_duplex;
  3646. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3647. if (current_link_up)
  3648. netif_carrier_on(tp->dev);
  3649. else {
  3650. netif_carrier_off(tp->dev);
  3651. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3652. }
  3653. tg3_link_report(tp);
  3654. }
  3655. return err;
  3656. }
  3657. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3658. {
  3659. if (tp->serdes_counter) {
  3660. /* Give autoneg time to complete. */
  3661. tp->serdes_counter--;
  3662. return;
  3663. }
  3664. if (!netif_carrier_ok(tp->dev) &&
  3665. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3666. u32 bmcr;
  3667. tg3_readphy(tp, MII_BMCR, &bmcr);
  3668. if (bmcr & BMCR_ANENABLE) {
  3669. u32 phy1, phy2;
  3670. /* Select shadow register 0x1f */
  3671. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3672. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3673. /* Select expansion interrupt status register */
  3674. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3675. MII_TG3_DSP_EXP1_INT_STAT);
  3676. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3677. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3678. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3679. /* We have signal detect and not receiving
  3680. * config code words, link is up by parallel
  3681. * detection.
  3682. */
  3683. bmcr &= ~BMCR_ANENABLE;
  3684. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3685. tg3_writephy(tp, MII_BMCR, bmcr);
  3686. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3687. }
  3688. }
  3689. } else if (netif_carrier_ok(tp->dev) &&
  3690. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3691. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3692. u32 phy2;
  3693. /* Select expansion interrupt status register */
  3694. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3695. MII_TG3_DSP_EXP1_INT_STAT);
  3696. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3697. if (phy2 & 0x20) {
  3698. u32 bmcr;
  3699. /* Config code words received, turn on autoneg. */
  3700. tg3_readphy(tp, MII_BMCR, &bmcr);
  3701. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3702. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3703. }
  3704. }
  3705. }
  3706. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3707. {
  3708. u32 val;
  3709. int err;
  3710. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3711. err = tg3_setup_fiber_phy(tp, force_reset);
  3712. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3713. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3714. else
  3715. err = tg3_setup_copper_phy(tp, force_reset);
  3716. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3717. u32 scale;
  3718. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3719. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3720. scale = 65;
  3721. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3722. scale = 6;
  3723. else
  3724. scale = 12;
  3725. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3726. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3727. tw32(GRC_MISC_CFG, val);
  3728. }
  3729. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3730. (6 << TX_LENGTHS_IPG_SHIFT);
  3731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3732. val |= tr32(MAC_TX_LENGTHS) &
  3733. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3734. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3735. if (tp->link_config.active_speed == SPEED_1000 &&
  3736. tp->link_config.active_duplex == DUPLEX_HALF)
  3737. tw32(MAC_TX_LENGTHS, val |
  3738. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3739. else
  3740. tw32(MAC_TX_LENGTHS, val |
  3741. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3742. if (!tg3_flag(tp, 5705_PLUS)) {
  3743. if (netif_carrier_ok(tp->dev)) {
  3744. tw32(HOSTCC_STAT_COAL_TICKS,
  3745. tp->coal.stats_block_coalesce_usecs);
  3746. } else {
  3747. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3748. }
  3749. }
  3750. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3751. val = tr32(PCIE_PWR_MGMT_THRESH);
  3752. if (!netif_carrier_ok(tp->dev))
  3753. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3754. tp->pwrmgmt_thresh;
  3755. else
  3756. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3757. tw32(PCIE_PWR_MGMT_THRESH, val);
  3758. }
  3759. return err;
  3760. }
  3761. static inline int tg3_irq_sync(struct tg3 *tp)
  3762. {
  3763. return tp->irq_sync;
  3764. }
  3765. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3766. {
  3767. int i;
  3768. dst = (u32 *)((u8 *)dst + off);
  3769. for (i = 0; i < len; i += sizeof(u32))
  3770. *dst++ = tr32(off + i);
  3771. }
  3772. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3773. {
  3774. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3775. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3776. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3777. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3778. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3779. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3780. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3781. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3782. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3783. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3784. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3785. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3786. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3787. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3788. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3789. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3790. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3791. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3792. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3793. if (tg3_flag(tp, SUPPORT_MSIX))
  3794. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3795. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3796. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3797. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3798. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3799. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3800. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3801. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3802. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3803. if (!tg3_flag(tp, 5705_PLUS)) {
  3804. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3805. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3806. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3807. }
  3808. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3809. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3810. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3811. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3812. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3813. if (tg3_flag(tp, NVRAM))
  3814. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3815. }
  3816. static void tg3_dump_state(struct tg3 *tp)
  3817. {
  3818. int i;
  3819. u32 *regs;
  3820. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3821. if (!regs) {
  3822. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3823. return;
  3824. }
  3825. if (tg3_flag(tp, PCI_EXPRESS)) {
  3826. /* Read up to but not including private PCI registers */
  3827. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3828. regs[i / sizeof(u32)] = tr32(i);
  3829. } else
  3830. tg3_dump_legacy_regs(tp, regs);
  3831. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3832. if (!regs[i + 0] && !regs[i + 1] &&
  3833. !regs[i + 2] && !regs[i + 3])
  3834. continue;
  3835. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3836. i * 4,
  3837. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3838. }
  3839. kfree(regs);
  3840. for (i = 0; i < tp->irq_cnt; i++) {
  3841. struct tg3_napi *tnapi = &tp->napi[i];
  3842. /* SW status block */
  3843. netdev_err(tp->dev,
  3844. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3845. i,
  3846. tnapi->hw_status->status,
  3847. tnapi->hw_status->status_tag,
  3848. tnapi->hw_status->rx_jumbo_consumer,
  3849. tnapi->hw_status->rx_consumer,
  3850. tnapi->hw_status->rx_mini_consumer,
  3851. tnapi->hw_status->idx[0].rx_producer,
  3852. tnapi->hw_status->idx[0].tx_consumer);
  3853. netdev_err(tp->dev,
  3854. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3855. i,
  3856. tnapi->last_tag, tnapi->last_irq_tag,
  3857. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3858. tnapi->rx_rcb_ptr,
  3859. tnapi->prodring.rx_std_prod_idx,
  3860. tnapi->prodring.rx_std_cons_idx,
  3861. tnapi->prodring.rx_jmb_prod_idx,
  3862. tnapi->prodring.rx_jmb_cons_idx);
  3863. }
  3864. }
  3865. /* This is called whenever we suspect that the system chipset is re-
  3866. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3867. * is bogus tx completions. We try to recover by setting the
  3868. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3869. * in the workqueue.
  3870. */
  3871. static void tg3_tx_recover(struct tg3 *tp)
  3872. {
  3873. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3874. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3875. netdev_warn(tp->dev,
  3876. "The system may be re-ordering memory-mapped I/O "
  3877. "cycles to the network device, attempting to recover. "
  3878. "Please report the problem to the driver maintainer "
  3879. "and include system chipset information.\n");
  3880. spin_lock(&tp->lock);
  3881. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3882. spin_unlock(&tp->lock);
  3883. }
  3884. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3885. {
  3886. /* Tell compiler to fetch tx indices from memory. */
  3887. barrier();
  3888. return tnapi->tx_pending -
  3889. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3890. }
  3891. /* Tigon3 never reports partial packet sends. So we do not
  3892. * need special logic to handle SKBs that have not had all
  3893. * of their frags sent yet, like SunGEM does.
  3894. */
  3895. static void tg3_tx(struct tg3_napi *tnapi)
  3896. {
  3897. struct tg3 *tp = tnapi->tp;
  3898. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3899. u32 sw_idx = tnapi->tx_cons;
  3900. struct netdev_queue *txq;
  3901. int index = tnapi - tp->napi;
  3902. if (tg3_flag(tp, ENABLE_TSS))
  3903. index--;
  3904. txq = netdev_get_tx_queue(tp->dev, index);
  3905. while (sw_idx != hw_idx) {
  3906. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3907. struct sk_buff *skb = ri->skb;
  3908. int i, tx_bug = 0;
  3909. if (unlikely(skb == NULL)) {
  3910. tg3_tx_recover(tp);
  3911. return;
  3912. }
  3913. pci_unmap_single(tp->pdev,
  3914. dma_unmap_addr(ri, mapping),
  3915. skb_headlen(skb),
  3916. PCI_DMA_TODEVICE);
  3917. ri->skb = NULL;
  3918. sw_idx = NEXT_TX(sw_idx);
  3919. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3920. ri = &tnapi->tx_buffers[sw_idx];
  3921. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3922. tx_bug = 1;
  3923. pci_unmap_page(tp->pdev,
  3924. dma_unmap_addr(ri, mapping),
  3925. skb_shinfo(skb)->frags[i].size,
  3926. PCI_DMA_TODEVICE);
  3927. sw_idx = NEXT_TX(sw_idx);
  3928. }
  3929. dev_kfree_skb(skb);
  3930. if (unlikely(tx_bug)) {
  3931. tg3_tx_recover(tp);
  3932. return;
  3933. }
  3934. }
  3935. tnapi->tx_cons = sw_idx;
  3936. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3937. * before checking for netif_queue_stopped(). Without the
  3938. * memory barrier, there is a small possibility that tg3_start_xmit()
  3939. * will miss it and cause the queue to be stopped forever.
  3940. */
  3941. smp_mb();
  3942. if (unlikely(netif_tx_queue_stopped(txq) &&
  3943. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3944. __netif_tx_lock(txq, smp_processor_id());
  3945. if (netif_tx_queue_stopped(txq) &&
  3946. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3947. netif_tx_wake_queue(txq);
  3948. __netif_tx_unlock(txq);
  3949. }
  3950. }
  3951. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3952. {
  3953. if (!ri->skb)
  3954. return;
  3955. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3956. map_sz, PCI_DMA_FROMDEVICE);
  3957. dev_kfree_skb_any(ri->skb);
  3958. ri->skb = NULL;
  3959. }
  3960. /* Returns size of skb allocated or < 0 on error.
  3961. *
  3962. * We only need to fill in the address because the other members
  3963. * of the RX descriptor are invariant, see tg3_init_rings.
  3964. *
  3965. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3966. * posting buffers we only dirty the first cache line of the RX
  3967. * descriptor (containing the address). Whereas for the RX status
  3968. * buffers the cpu only reads the last cacheline of the RX descriptor
  3969. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3970. */
  3971. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3972. u32 opaque_key, u32 dest_idx_unmasked)
  3973. {
  3974. struct tg3_rx_buffer_desc *desc;
  3975. struct ring_info *map;
  3976. struct sk_buff *skb;
  3977. dma_addr_t mapping;
  3978. int skb_size, dest_idx;
  3979. switch (opaque_key) {
  3980. case RXD_OPAQUE_RING_STD:
  3981. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3982. desc = &tpr->rx_std[dest_idx];
  3983. map = &tpr->rx_std_buffers[dest_idx];
  3984. skb_size = tp->rx_pkt_map_sz;
  3985. break;
  3986. case RXD_OPAQUE_RING_JUMBO:
  3987. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3988. desc = &tpr->rx_jmb[dest_idx].std;
  3989. map = &tpr->rx_jmb_buffers[dest_idx];
  3990. skb_size = TG3_RX_JMB_MAP_SZ;
  3991. break;
  3992. default:
  3993. return -EINVAL;
  3994. }
  3995. /* Do not overwrite any of the map or rp information
  3996. * until we are sure we can commit to a new buffer.
  3997. *
  3998. * Callers depend upon this behavior and assume that
  3999. * we leave everything unchanged if we fail.
  4000. */
  4001. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4002. if (skb == NULL)
  4003. return -ENOMEM;
  4004. skb_reserve(skb, tp->rx_offset);
  4005. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4006. PCI_DMA_FROMDEVICE);
  4007. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4008. dev_kfree_skb(skb);
  4009. return -EIO;
  4010. }
  4011. map->skb = skb;
  4012. dma_unmap_addr_set(map, mapping, mapping);
  4013. desc->addr_hi = ((u64)mapping >> 32);
  4014. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4015. return skb_size;
  4016. }
  4017. /* We only need to move over in the address because the other
  4018. * members of the RX descriptor are invariant. See notes above
  4019. * tg3_alloc_rx_skb for full details.
  4020. */
  4021. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4022. struct tg3_rx_prodring_set *dpr,
  4023. u32 opaque_key, int src_idx,
  4024. u32 dest_idx_unmasked)
  4025. {
  4026. struct tg3 *tp = tnapi->tp;
  4027. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4028. struct ring_info *src_map, *dest_map;
  4029. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4030. int dest_idx;
  4031. switch (opaque_key) {
  4032. case RXD_OPAQUE_RING_STD:
  4033. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4034. dest_desc = &dpr->rx_std[dest_idx];
  4035. dest_map = &dpr->rx_std_buffers[dest_idx];
  4036. src_desc = &spr->rx_std[src_idx];
  4037. src_map = &spr->rx_std_buffers[src_idx];
  4038. break;
  4039. case RXD_OPAQUE_RING_JUMBO:
  4040. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4041. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4042. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4043. src_desc = &spr->rx_jmb[src_idx].std;
  4044. src_map = &spr->rx_jmb_buffers[src_idx];
  4045. break;
  4046. default:
  4047. return;
  4048. }
  4049. dest_map->skb = src_map->skb;
  4050. dma_unmap_addr_set(dest_map, mapping,
  4051. dma_unmap_addr(src_map, mapping));
  4052. dest_desc->addr_hi = src_desc->addr_hi;
  4053. dest_desc->addr_lo = src_desc->addr_lo;
  4054. /* Ensure that the update to the skb happens after the physical
  4055. * addresses have been transferred to the new BD location.
  4056. */
  4057. smp_wmb();
  4058. src_map->skb = NULL;
  4059. }
  4060. /* The RX ring scheme is composed of multiple rings which post fresh
  4061. * buffers to the chip, and one special ring the chip uses to report
  4062. * status back to the host.
  4063. *
  4064. * The special ring reports the status of received packets to the
  4065. * host. The chip does not write into the original descriptor the
  4066. * RX buffer was obtained from. The chip simply takes the original
  4067. * descriptor as provided by the host, updates the status and length
  4068. * field, then writes this into the next status ring entry.
  4069. *
  4070. * Each ring the host uses to post buffers to the chip is described
  4071. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4072. * it is first placed into the on-chip ram. When the packet's length
  4073. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4074. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4075. * which is within the range of the new packet's length is chosen.
  4076. *
  4077. * The "separate ring for rx status" scheme may sound queer, but it makes
  4078. * sense from a cache coherency perspective. If only the host writes
  4079. * to the buffer post rings, and only the chip writes to the rx status
  4080. * rings, then cache lines never move beyond shared-modified state.
  4081. * If both the host and chip were to write into the same ring, cache line
  4082. * eviction could occur since both entities want it in an exclusive state.
  4083. */
  4084. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4085. {
  4086. struct tg3 *tp = tnapi->tp;
  4087. u32 work_mask, rx_std_posted = 0;
  4088. u32 std_prod_idx, jmb_prod_idx;
  4089. u32 sw_idx = tnapi->rx_rcb_ptr;
  4090. u16 hw_idx;
  4091. int received;
  4092. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4093. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4094. /*
  4095. * We need to order the read of hw_idx and the read of
  4096. * the opaque cookie.
  4097. */
  4098. rmb();
  4099. work_mask = 0;
  4100. received = 0;
  4101. std_prod_idx = tpr->rx_std_prod_idx;
  4102. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4103. while (sw_idx != hw_idx && budget > 0) {
  4104. struct ring_info *ri;
  4105. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4106. unsigned int len;
  4107. struct sk_buff *skb;
  4108. dma_addr_t dma_addr;
  4109. u32 opaque_key, desc_idx, *post_ptr;
  4110. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4111. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4112. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4113. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4114. dma_addr = dma_unmap_addr(ri, mapping);
  4115. skb = ri->skb;
  4116. post_ptr = &std_prod_idx;
  4117. rx_std_posted++;
  4118. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4119. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4120. dma_addr = dma_unmap_addr(ri, mapping);
  4121. skb = ri->skb;
  4122. post_ptr = &jmb_prod_idx;
  4123. } else
  4124. goto next_pkt_nopost;
  4125. work_mask |= opaque_key;
  4126. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4127. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4128. drop_it:
  4129. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4130. desc_idx, *post_ptr);
  4131. drop_it_no_recycle:
  4132. /* Other statistics kept track of by card. */
  4133. tp->rx_dropped++;
  4134. goto next_pkt;
  4135. }
  4136. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4137. ETH_FCS_LEN;
  4138. if (len > TG3_RX_COPY_THRESH(tp)) {
  4139. int skb_size;
  4140. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4141. *post_ptr);
  4142. if (skb_size < 0)
  4143. goto drop_it;
  4144. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4145. PCI_DMA_FROMDEVICE);
  4146. /* Ensure that the update to the skb happens
  4147. * after the usage of the old DMA mapping.
  4148. */
  4149. smp_wmb();
  4150. ri->skb = NULL;
  4151. skb_put(skb, len);
  4152. } else {
  4153. struct sk_buff *copy_skb;
  4154. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4155. desc_idx, *post_ptr);
  4156. copy_skb = netdev_alloc_skb(tp->dev, len +
  4157. TG3_RAW_IP_ALIGN);
  4158. if (copy_skb == NULL)
  4159. goto drop_it_no_recycle;
  4160. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4161. skb_put(copy_skb, len);
  4162. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4163. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4164. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4165. /* We'll reuse the original ring buffer. */
  4166. skb = copy_skb;
  4167. }
  4168. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4169. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4170. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4171. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4172. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4173. else
  4174. skb_checksum_none_assert(skb);
  4175. skb->protocol = eth_type_trans(skb, tp->dev);
  4176. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4177. skb->protocol != htons(ETH_P_8021Q)) {
  4178. dev_kfree_skb(skb);
  4179. goto drop_it_no_recycle;
  4180. }
  4181. if (desc->type_flags & RXD_FLAG_VLAN &&
  4182. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4183. __vlan_hwaccel_put_tag(skb,
  4184. desc->err_vlan & RXD_VLAN_MASK);
  4185. napi_gro_receive(&tnapi->napi, skb);
  4186. received++;
  4187. budget--;
  4188. next_pkt:
  4189. (*post_ptr)++;
  4190. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4191. tpr->rx_std_prod_idx = std_prod_idx &
  4192. tp->rx_std_ring_mask;
  4193. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4194. tpr->rx_std_prod_idx);
  4195. work_mask &= ~RXD_OPAQUE_RING_STD;
  4196. rx_std_posted = 0;
  4197. }
  4198. next_pkt_nopost:
  4199. sw_idx++;
  4200. sw_idx &= tp->rx_ret_ring_mask;
  4201. /* Refresh hw_idx to see if there is new work */
  4202. if (sw_idx == hw_idx) {
  4203. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4204. rmb();
  4205. }
  4206. }
  4207. /* ACK the status ring. */
  4208. tnapi->rx_rcb_ptr = sw_idx;
  4209. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4210. /* Refill RX ring(s). */
  4211. if (!tg3_flag(tp, ENABLE_RSS)) {
  4212. if (work_mask & RXD_OPAQUE_RING_STD) {
  4213. tpr->rx_std_prod_idx = std_prod_idx &
  4214. tp->rx_std_ring_mask;
  4215. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4216. tpr->rx_std_prod_idx);
  4217. }
  4218. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4219. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4220. tp->rx_jmb_ring_mask;
  4221. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4222. tpr->rx_jmb_prod_idx);
  4223. }
  4224. mmiowb();
  4225. } else if (work_mask) {
  4226. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4227. * updated before the producer indices can be updated.
  4228. */
  4229. smp_wmb();
  4230. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4231. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4232. if (tnapi != &tp->napi[1])
  4233. napi_schedule(&tp->napi[1].napi);
  4234. }
  4235. return received;
  4236. }
  4237. static void tg3_poll_link(struct tg3 *tp)
  4238. {
  4239. /* handle link change and other phy events */
  4240. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4241. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4242. if (sblk->status & SD_STATUS_LINK_CHG) {
  4243. sblk->status = SD_STATUS_UPDATED |
  4244. (sblk->status & ~SD_STATUS_LINK_CHG);
  4245. spin_lock(&tp->lock);
  4246. if (tg3_flag(tp, USE_PHYLIB)) {
  4247. tw32_f(MAC_STATUS,
  4248. (MAC_STATUS_SYNC_CHANGED |
  4249. MAC_STATUS_CFG_CHANGED |
  4250. MAC_STATUS_MI_COMPLETION |
  4251. MAC_STATUS_LNKSTATE_CHANGED));
  4252. udelay(40);
  4253. } else
  4254. tg3_setup_phy(tp, 0);
  4255. spin_unlock(&tp->lock);
  4256. }
  4257. }
  4258. }
  4259. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4260. struct tg3_rx_prodring_set *dpr,
  4261. struct tg3_rx_prodring_set *spr)
  4262. {
  4263. u32 si, di, cpycnt, src_prod_idx;
  4264. int i, err = 0;
  4265. while (1) {
  4266. src_prod_idx = spr->rx_std_prod_idx;
  4267. /* Make sure updates to the rx_std_buffers[] entries and the
  4268. * standard producer index are seen in the correct order.
  4269. */
  4270. smp_rmb();
  4271. if (spr->rx_std_cons_idx == src_prod_idx)
  4272. break;
  4273. if (spr->rx_std_cons_idx < src_prod_idx)
  4274. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4275. else
  4276. cpycnt = tp->rx_std_ring_mask + 1 -
  4277. spr->rx_std_cons_idx;
  4278. cpycnt = min(cpycnt,
  4279. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4280. si = spr->rx_std_cons_idx;
  4281. di = dpr->rx_std_prod_idx;
  4282. for (i = di; i < di + cpycnt; i++) {
  4283. if (dpr->rx_std_buffers[i].skb) {
  4284. cpycnt = i - di;
  4285. err = -ENOSPC;
  4286. break;
  4287. }
  4288. }
  4289. if (!cpycnt)
  4290. break;
  4291. /* Ensure that updates to the rx_std_buffers ring and the
  4292. * shadowed hardware producer ring from tg3_recycle_skb() are
  4293. * ordered correctly WRT the skb check above.
  4294. */
  4295. smp_rmb();
  4296. memcpy(&dpr->rx_std_buffers[di],
  4297. &spr->rx_std_buffers[si],
  4298. cpycnt * sizeof(struct ring_info));
  4299. for (i = 0; i < cpycnt; i++, di++, si++) {
  4300. struct tg3_rx_buffer_desc *sbd, *dbd;
  4301. sbd = &spr->rx_std[si];
  4302. dbd = &dpr->rx_std[di];
  4303. dbd->addr_hi = sbd->addr_hi;
  4304. dbd->addr_lo = sbd->addr_lo;
  4305. }
  4306. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4307. tp->rx_std_ring_mask;
  4308. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4309. tp->rx_std_ring_mask;
  4310. }
  4311. while (1) {
  4312. src_prod_idx = spr->rx_jmb_prod_idx;
  4313. /* Make sure updates to the rx_jmb_buffers[] entries and
  4314. * the jumbo producer index are seen in the correct order.
  4315. */
  4316. smp_rmb();
  4317. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4318. break;
  4319. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4320. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4321. else
  4322. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4323. spr->rx_jmb_cons_idx;
  4324. cpycnt = min(cpycnt,
  4325. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4326. si = spr->rx_jmb_cons_idx;
  4327. di = dpr->rx_jmb_prod_idx;
  4328. for (i = di; i < di + cpycnt; i++) {
  4329. if (dpr->rx_jmb_buffers[i].skb) {
  4330. cpycnt = i - di;
  4331. err = -ENOSPC;
  4332. break;
  4333. }
  4334. }
  4335. if (!cpycnt)
  4336. break;
  4337. /* Ensure that updates to the rx_jmb_buffers ring and the
  4338. * shadowed hardware producer ring from tg3_recycle_skb() are
  4339. * ordered correctly WRT the skb check above.
  4340. */
  4341. smp_rmb();
  4342. memcpy(&dpr->rx_jmb_buffers[di],
  4343. &spr->rx_jmb_buffers[si],
  4344. cpycnt * sizeof(struct ring_info));
  4345. for (i = 0; i < cpycnt; i++, di++, si++) {
  4346. struct tg3_rx_buffer_desc *sbd, *dbd;
  4347. sbd = &spr->rx_jmb[si].std;
  4348. dbd = &dpr->rx_jmb[di].std;
  4349. dbd->addr_hi = sbd->addr_hi;
  4350. dbd->addr_lo = sbd->addr_lo;
  4351. }
  4352. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4353. tp->rx_jmb_ring_mask;
  4354. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4355. tp->rx_jmb_ring_mask;
  4356. }
  4357. return err;
  4358. }
  4359. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4360. {
  4361. struct tg3 *tp = tnapi->tp;
  4362. /* run TX completion thread */
  4363. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4364. tg3_tx(tnapi);
  4365. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4366. return work_done;
  4367. }
  4368. /* run RX thread, within the bounds set by NAPI.
  4369. * All RX "locking" is done by ensuring outside
  4370. * code synchronizes with tg3->napi.poll()
  4371. */
  4372. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4373. work_done += tg3_rx(tnapi, budget - work_done);
  4374. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4375. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4376. int i, err = 0;
  4377. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4378. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4379. for (i = 1; i < tp->irq_cnt; i++)
  4380. err |= tg3_rx_prodring_xfer(tp, dpr,
  4381. &tp->napi[i].prodring);
  4382. wmb();
  4383. if (std_prod_idx != dpr->rx_std_prod_idx)
  4384. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4385. dpr->rx_std_prod_idx);
  4386. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4387. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4388. dpr->rx_jmb_prod_idx);
  4389. mmiowb();
  4390. if (err)
  4391. tw32_f(HOSTCC_MODE, tp->coal_now);
  4392. }
  4393. return work_done;
  4394. }
  4395. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4396. {
  4397. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4398. struct tg3 *tp = tnapi->tp;
  4399. int work_done = 0;
  4400. struct tg3_hw_status *sblk = tnapi->hw_status;
  4401. while (1) {
  4402. work_done = tg3_poll_work(tnapi, work_done, budget);
  4403. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4404. goto tx_recovery;
  4405. if (unlikely(work_done >= budget))
  4406. break;
  4407. /* tp->last_tag is used in tg3_int_reenable() below
  4408. * to tell the hw how much work has been processed,
  4409. * so we must read it before checking for more work.
  4410. */
  4411. tnapi->last_tag = sblk->status_tag;
  4412. tnapi->last_irq_tag = tnapi->last_tag;
  4413. rmb();
  4414. /* check for RX/TX work to do */
  4415. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4416. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4417. napi_complete(napi);
  4418. /* Reenable interrupts. */
  4419. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4420. mmiowb();
  4421. break;
  4422. }
  4423. }
  4424. return work_done;
  4425. tx_recovery:
  4426. /* work_done is guaranteed to be less than budget. */
  4427. napi_complete(napi);
  4428. schedule_work(&tp->reset_task);
  4429. return work_done;
  4430. }
  4431. static void tg3_process_error(struct tg3 *tp)
  4432. {
  4433. u32 val;
  4434. bool real_error = false;
  4435. if (tg3_flag(tp, ERROR_PROCESSED))
  4436. return;
  4437. /* Check Flow Attention register */
  4438. val = tr32(HOSTCC_FLOW_ATTN);
  4439. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4440. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4441. real_error = true;
  4442. }
  4443. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4444. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4445. real_error = true;
  4446. }
  4447. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4448. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4449. real_error = true;
  4450. }
  4451. if (!real_error)
  4452. return;
  4453. tg3_dump_state(tp);
  4454. tg3_flag_set(tp, ERROR_PROCESSED);
  4455. schedule_work(&tp->reset_task);
  4456. }
  4457. static int tg3_poll(struct napi_struct *napi, int budget)
  4458. {
  4459. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4460. struct tg3 *tp = tnapi->tp;
  4461. int work_done = 0;
  4462. struct tg3_hw_status *sblk = tnapi->hw_status;
  4463. while (1) {
  4464. if (sblk->status & SD_STATUS_ERROR)
  4465. tg3_process_error(tp);
  4466. tg3_poll_link(tp);
  4467. work_done = tg3_poll_work(tnapi, work_done, budget);
  4468. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4469. goto tx_recovery;
  4470. if (unlikely(work_done >= budget))
  4471. break;
  4472. if (tg3_flag(tp, TAGGED_STATUS)) {
  4473. /* tp->last_tag is used in tg3_int_reenable() below
  4474. * to tell the hw how much work has been processed,
  4475. * so we must read it before checking for more work.
  4476. */
  4477. tnapi->last_tag = sblk->status_tag;
  4478. tnapi->last_irq_tag = tnapi->last_tag;
  4479. rmb();
  4480. } else
  4481. sblk->status &= ~SD_STATUS_UPDATED;
  4482. if (likely(!tg3_has_work(tnapi))) {
  4483. napi_complete(napi);
  4484. tg3_int_reenable(tnapi);
  4485. break;
  4486. }
  4487. }
  4488. return work_done;
  4489. tx_recovery:
  4490. /* work_done is guaranteed to be less than budget. */
  4491. napi_complete(napi);
  4492. schedule_work(&tp->reset_task);
  4493. return work_done;
  4494. }
  4495. static void tg3_napi_disable(struct tg3 *tp)
  4496. {
  4497. int i;
  4498. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4499. napi_disable(&tp->napi[i].napi);
  4500. }
  4501. static void tg3_napi_enable(struct tg3 *tp)
  4502. {
  4503. int i;
  4504. for (i = 0; i < tp->irq_cnt; i++)
  4505. napi_enable(&tp->napi[i].napi);
  4506. }
  4507. static void tg3_napi_init(struct tg3 *tp)
  4508. {
  4509. int i;
  4510. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4511. for (i = 1; i < tp->irq_cnt; i++)
  4512. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4513. }
  4514. static void tg3_napi_fini(struct tg3 *tp)
  4515. {
  4516. int i;
  4517. for (i = 0; i < tp->irq_cnt; i++)
  4518. netif_napi_del(&tp->napi[i].napi);
  4519. }
  4520. static inline void tg3_netif_stop(struct tg3 *tp)
  4521. {
  4522. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4523. tg3_napi_disable(tp);
  4524. netif_tx_disable(tp->dev);
  4525. }
  4526. static inline void tg3_netif_start(struct tg3 *tp)
  4527. {
  4528. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4529. * appropriate so long as all callers are assured to
  4530. * have free tx slots (such as after tg3_init_hw)
  4531. */
  4532. netif_tx_wake_all_queues(tp->dev);
  4533. tg3_napi_enable(tp);
  4534. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4535. tg3_enable_ints(tp);
  4536. }
  4537. static void tg3_irq_quiesce(struct tg3 *tp)
  4538. {
  4539. int i;
  4540. BUG_ON(tp->irq_sync);
  4541. tp->irq_sync = 1;
  4542. smp_mb();
  4543. for (i = 0; i < tp->irq_cnt; i++)
  4544. synchronize_irq(tp->napi[i].irq_vec);
  4545. }
  4546. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4547. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4548. * with as well. Most of the time, this is not necessary except when
  4549. * shutting down the device.
  4550. */
  4551. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4552. {
  4553. spin_lock_bh(&tp->lock);
  4554. if (irq_sync)
  4555. tg3_irq_quiesce(tp);
  4556. }
  4557. static inline void tg3_full_unlock(struct tg3 *tp)
  4558. {
  4559. spin_unlock_bh(&tp->lock);
  4560. }
  4561. /* One-shot MSI handler - Chip automatically disables interrupt
  4562. * after sending MSI so driver doesn't have to do it.
  4563. */
  4564. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4565. {
  4566. struct tg3_napi *tnapi = dev_id;
  4567. struct tg3 *tp = tnapi->tp;
  4568. prefetch(tnapi->hw_status);
  4569. if (tnapi->rx_rcb)
  4570. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4571. if (likely(!tg3_irq_sync(tp)))
  4572. napi_schedule(&tnapi->napi);
  4573. return IRQ_HANDLED;
  4574. }
  4575. /* MSI ISR - No need to check for interrupt sharing and no need to
  4576. * flush status block and interrupt mailbox. PCI ordering rules
  4577. * guarantee that MSI will arrive after the status block.
  4578. */
  4579. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4580. {
  4581. struct tg3_napi *tnapi = dev_id;
  4582. struct tg3 *tp = tnapi->tp;
  4583. prefetch(tnapi->hw_status);
  4584. if (tnapi->rx_rcb)
  4585. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4586. /*
  4587. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4588. * chip-internal interrupt pending events.
  4589. * Writing non-zero to intr-mbox-0 additional tells the
  4590. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4591. * event coalescing.
  4592. */
  4593. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4594. if (likely(!tg3_irq_sync(tp)))
  4595. napi_schedule(&tnapi->napi);
  4596. return IRQ_RETVAL(1);
  4597. }
  4598. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4599. {
  4600. struct tg3_napi *tnapi = dev_id;
  4601. struct tg3 *tp = tnapi->tp;
  4602. struct tg3_hw_status *sblk = tnapi->hw_status;
  4603. unsigned int handled = 1;
  4604. /* In INTx mode, it is possible for the interrupt to arrive at
  4605. * the CPU before the status block posted prior to the interrupt.
  4606. * Reading the PCI State register will confirm whether the
  4607. * interrupt is ours and will flush the status block.
  4608. */
  4609. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4610. if (tg3_flag(tp, CHIP_RESETTING) ||
  4611. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4612. handled = 0;
  4613. goto out;
  4614. }
  4615. }
  4616. /*
  4617. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4618. * chip-internal interrupt pending events.
  4619. * Writing non-zero to intr-mbox-0 additional tells the
  4620. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4621. * event coalescing.
  4622. *
  4623. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4624. * spurious interrupts. The flush impacts performance but
  4625. * excessive spurious interrupts can be worse in some cases.
  4626. */
  4627. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4628. if (tg3_irq_sync(tp))
  4629. goto out;
  4630. sblk->status &= ~SD_STATUS_UPDATED;
  4631. if (likely(tg3_has_work(tnapi))) {
  4632. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4633. napi_schedule(&tnapi->napi);
  4634. } else {
  4635. /* No work, shared interrupt perhaps? re-enable
  4636. * interrupts, and flush that PCI write
  4637. */
  4638. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4639. 0x00000000);
  4640. }
  4641. out:
  4642. return IRQ_RETVAL(handled);
  4643. }
  4644. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4645. {
  4646. struct tg3_napi *tnapi = dev_id;
  4647. struct tg3 *tp = tnapi->tp;
  4648. struct tg3_hw_status *sblk = tnapi->hw_status;
  4649. unsigned int handled = 1;
  4650. /* In INTx mode, it is possible for the interrupt to arrive at
  4651. * the CPU before the status block posted prior to the interrupt.
  4652. * Reading the PCI State register will confirm whether the
  4653. * interrupt is ours and will flush the status block.
  4654. */
  4655. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4656. if (tg3_flag(tp, CHIP_RESETTING) ||
  4657. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4658. handled = 0;
  4659. goto out;
  4660. }
  4661. }
  4662. /*
  4663. * writing any value to intr-mbox-0 clears PCI INTA# and
  4664. * chip-internal interrupt pending events.
  4665. * writing non-zero to intr-mbox-0 additional tells the
  4666. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4667. * event coalescing.
  4668. *
  4669. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4670. * spurious interrupts. The flush impacts performance but
  4671. * excessive spurious interrupts can be worse in some cases.
  4672. */
  4673. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4674. /*
  4675. * In a shared interrupt configuration, sometimes other devices'
  4676. * interrupts will scream. We record the current status tag here
  4677. * so that the above check can report that the screaming interrupts
  4678. * are unhandled. Eventually they will be silenced.
  4679. */
  4680. tnapi->last_irq_tag = sblk->status_tag;
  4681. if (tg3_irq_sync(tp))
  4682. goto out;
  4683. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4684. napi_schedule(&tnapi->napi);
  4685. out:
  4686. return IRQ_RETVAL(handled);
  4687. }
  4688. /* ISR for interrupt test */
  4689. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4690. {
  4691. struct tg3_napi *tnapi = dev_id;
  4692. struct tg3 *tp = tnapi->tp;
  4693. struct tg3_hw_status *sblk = tnapi->hw_status;
  4694. if ((sblk->status & SD_STATUS_UPDATED) ||
  4695. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4696. tg3_disable_ints(tp);
  4697. return IRQ_RETVAL(1);
  4698. }
  4699. return IRQ_RETVAL(0);
  4700. }
  4701. static int tg3_init_hw(struct tg3 *, int);
  4702. static int tg3_halt(struct tg3 *, int, int);
  4703. /* Restart hardware after configuration changes, self-test, etc.
  4704. * Invoked with tp->lock held.
  4705. */
  4706. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4707. __releases(tp->lock)
  4708. __acquires(tp->lock)
  4709. {
  4710. int err;
  4711. err = tg3_init_hw(tp, reset_phy);
  4712. if (err) {
  4713. netdev_err(tp->dev,
  4714. "Failed to re-initialize device, aborting\n");
  4715. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4716. tg3_full_unlock(tp);
  4717. del_timer_sync(&tp->timer);
  4718. tp->irq_sync = 0;
  4719. tg3_napi_enable(tp);
  4720. dev_close(tp->dev);
  4721. tg3_full_lock(tp, 0);
  4722. }
  4723. return err;
  4724. }
  4725. #ifdef CONFIG_NET_POLL_CONTROLLER
  4726. static void tg3_poll_controller(struct net_device *dev)
  4727. {
  4728. int i;
  4729. struct tg3 *tp = netdev_priv(dev);
  4730. for (i = 0; i < tp->irq_cnt; i++)
  4731. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4732. }
  4733. #endif
  4734. static void tg3_reset_task(struct work_struct *work)
  4735. {
  4736. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4737. int err;
  4738. unsigned int restart_timer;
  4739. tg3_full_lock(tp, 0);
  4740. if (!netif_running(tp->dev)) {
  4741. tg3_full_unlock(tp);
  4742. return;
  4743. }
  4744. tg3_full_unlock(tp);
  4745. tg3_phy_stop(tp);
  4746. tg3_netif_stop(tp);
  4747. tg3_full_lock(tp, 1);
  4748. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4749. tg3_flag_clear(tp, RESTART_TIMER);
  4750. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4751. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4752. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4753. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4754. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4755. }
  4756. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4757. err = tg3_init_hw(tp, 1);
  4758. if (err)
  4759. goto out;
  4760. tg3_netif_start(tp);
  4761. if (restart_timer)
  4762. mod_timer(&tp->timer, jiffies + 1);
  4763. out:
  4764. tg3_full_unlock(tp);
  4765. if (!err)
  4766. tg3_phy_start(tp);
  4767. }
  4768. static void tg3_tx_timeout(struct net_device *dev)
  4769. {
  4770. struct tg3 *tp = netdev_priv(dev);
  4771. if (netif_msg_tx_err(tp)) {
  4772. netdev_err(dev, "transmit timed out, resetting\n");
  4773. tg3_dump_state(tp);
  4774. }
  4775. schedule_work(&tp->reset_task);
  4776. }
  4777. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4778. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4779. {
  4780. u32 base = (u32) mapping & 0xffffffff;
  4781. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4782. }
  4783. /* Test for DMA addresses > 40-bit */
  4784. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4785. int len)
  4786. {
  4787. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4788. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4789. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4790. return 0;
  4791. #else
  4792. return 0;
  4793. #endif
  4794. }
  4795. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4796. dma_addr_t mapping, int len, u32 flags,
  4797. u32 mss_and_is_end)
  4798. {
  4799. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4800. int is_end = (mss_and_is_end & 0x1);
  4801. u32 mss = (mss_and_is_end >> 1);
  4802. u32 vlan_tag = 0;
  4803. if (is_end)
  4804. flags |= TXD_FLAG_END;
  4805. if (flags & TXD_FLAG_VLAN) {
  4806. vlan_tag = flags >> 16;
  4807. flags &= 0xffff;
  4808. }
  4809. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4810. txd->addr_hi = ((u64) mapping >> 32);
  4811. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4812. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4813. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4814. }
  4815. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4816. struct sk_buff *skb, int last)
  4817. {
  4818. int i;
  4819. u32 entry = tnapi->tx_prod;
  4820. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4821. pci_unmap_single(tnapi->tp->pdev,
  4822. dma_unmap_addr(txb, mapping),
  4823. skb_headlen(skb),
  4824. PCI_DMA_TODEVICE);
  4825. for (i = 0; i < last; i++) {
  4826. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4827. entry = NEXT_TX(entry);
  4828. txb = &tnapi->tx_buffers[entry];
  4829. pci_unmap_page(tnapi->tp->pdev,
  4830. dma_unmap_addr(txb, mapping),
  4831. frag->size, PCI_DMA_TODEVICE);
  4832. }
  4833. }
  4834. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4835. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4836. struct sk_buff *skb,
  4837. u32 base_flags, u32 mss)
  4838. {
  4839. struct tg3 *tp = tnapi->tp;
  4840. struct sk_buff *new_skb;
  4841. dma_addr_t new_addr = 0;
  4842. u32 entry = tnapi->tx_prod;
  4843. int ret = 0;
  4844. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4845. new_skb = skb_copy(skb, GFP_ATOMIC);
  4846. else {
  4847. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4848. new_skb = skb_copy_expand(skb,
  4849. skb_headroom(skb) + more_headroom,
  4850. skb_tailroom(skb), GFP_ATOMIC);
  4851. }
  4852. if (!new_skb) {
  4853. ret = -1;
  4854. } else {
  4855. /* New SKB is guaranteed to be linear. */
  4856. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4857. PCI_DMA_TODEVICE);
  4858. /* Make sure the mapping succeeded */
  4859. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4860. ret = -1;
  4861. dev_kfree_skb(new_skb);
  4862. /* Make sure new skb does not cross any 4G boundaries.
  4863. * Drop the packet if it does.
  4864. */
  4865. } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4866. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4867. PCI_DMA_TODEVICE);
  4868. ret = -1;
  4869. dev_kfree_skb(new_skb);
  4870. } else {
  4871. tnapi->tx_buffers[entry].skb = new_skb;
  4872. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4873. mapping, new_addr);
  4874. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4875. base_flags, 1 | (mss << 1));
  4876. }
  4877. }
  4878. dev_kfree_skb(skb);
  4879. return ret;
  4880. }
  4881. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4882. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4883. * TSO header is greater than 80 bytes.
  4884. */
  4885. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4886. {
  4887. struct sk_buff *segs, *nskb;
  4888. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4889. /* Estimate the number of fragments in the worst case */
  4890. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4891. netif_stop_queue(tp->dev);
  4892. /* netif_tx_stop_queue() must be done before checking
  4893. * checking tx index in tg3_tx_avail() below, because in
  4894. * tg3_tx(), we update tx index before checking for
  4895. * netif_tx_queue_stopped().
  4896. */
  4897. smp_mb();
  4898. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4899. return NETDEV_TX_BUSY;
  4900. netif_wake_queue(tp->dev);
  4901. }
  4902. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4903. if (IS_ERR(segs))
  4904. goto tg3_tso_bug_end;
  4905. do {
  4906. nskb = segs;
  4907. segs = segs->next;
  4908. nskb->next = NULL;
  4909. tg3_start_xmit(nskb, tp->dev);
  4910. } while (segs);
  4911. tg3_tso_bug_end:
  4912. dev_kfree_skb(skb);
  4913. return NETDEV_TX_OK;
  4914. }
  4915. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4916. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  4917. */
  4918. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4919. {
  4920. struct tg3 *tp = netdev_priv(dev);
  4921. u32 len, entry, base_flags, mss;
  4922. int i = -1, would_hit_hwbug;
  4923. dma_addr_t mapping;
  4924. struct tg3_napi *tnapi;
  4925. struct netdev_queue *txq;
  4926. unsigned int last;
  4927. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4928. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4929. if (tg3_flag(tp, ENABLE_TSS))
  4930. tnapi++;
  4931. /* We are running in BH disabled context with netif_tx_lock
  4932. * and TX reclaim runs via tp->napi.poll inside of a software
  4933. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4934. * no IRQ context deadlocks to worry about either. Rejoice!
  4935. */
  4936. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4937. if (!netif_tx_queue_stopped(txq)) {
  4938. netif_tx_stop_queue(txq);
  4939. /* This is a hard error, log it. */
  4940. netdev_err(dev,
  4941. "BUG! Tx Ring full when queue awake!\n");
  4942. }
  4943. return NETDEV_TX_BUSY;
  4944. }
  4945. entry = tnapi->tx_prod;
  4946. base_flags = 0;
  4947. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4948. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4949. mss = skb_shinfo(skb)->gso_size;
  4950. if (mss) {
  4951. struct iphdr *iph;
  4952. u32 tcp_opt_len, hdr_len;
  4953. if (skb_header_cloned(skb) &&
  4954. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4955. dev_kfree_skb(skb);
  4956. goto out_unlock;
  4957. }
  4958. iph = ip_hdr(skb);
  4959. tcp_opt_len = tcp_optlen(skb);
  4960. if (skb_is_gso_v6(skb)) {
  4961. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4962. } else {
  4963. u32 ip_tcp_len;
  4964. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4965. hdr_len = ip_tcp_len + tcp_opt_len;
  4966. iph->check = 0;
  4967. iph->tot_len = htons(mss + hdr_len);
  4968. }
  4969. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4970. tg3_flag(tp, TSO_BUG))
  4971. return tg3_tso_bug(tp, skb);
  4972. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4973. TXD_FLAG_CPU_POST_DMA);
  4974. if (tg3_flag(tp, HW_TSO_1) ||
  4975. tg3_flag(tp, HW_TSO_2) ||
  4976. tg3_flag(tp, HW_TSO_3)) {
  4977. tcp_hdr(skb)->check = 0;
  4978. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4979. } else
  4980. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4981. iph->daddr, 0,
  4982. IPPROTO_TCP,
  4983. 0);
  4984. if (tg3_flag(tp, HW_TSO_3)) {
  4985. mss |= (hdr_len & 0xc) << 12;
  4986. if (hdr_len & 0x10)
  4987. base_flags |= 0x00000010;
  4988. base_flags |= (hdr_len & 0x3e0) << 5;
  4989. } else if (tg3_flag(tp, HW_TSO_2))
  4990. mss |= hdr_len << 9;
  4991. else if (tg3_flag(tp, HW_TSO_1) ||
  4992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4993. if (tcp_opt_len || iph->ihl > 5) {
  4994. int tsflags;
  4995. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4996. mss |= (tsflags << 11);
  4997. }
  4998. } else {
  4999. if (tcp_opt_len || iph->ihl > 5) {
  5000. int tsflags;
  5001. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5002. base_flags |= tsflags << 12;
  5003. }
  5004. }
  5005. }
  5006. if (vlan_tx_tag_present(skb))
  5007. base_flags |= (TXD_FLAG_VLAN |
  5008. (vlan_tx_tag_get(skb) << 16));
  5009. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5010. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5011. base_flags |= TXD_FLAG_JMB_PKT;
  5012. len = skb_headlen(skb);
  5013. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5014. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5015. dev_kfree_skb(skb);
  5016. goto out_unlock;
  5017. }
  5018. tnapi->tx_buffers[entry].skb = skb;
  5019. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5020. would_hit_hwbug = 0;
  5021. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5022. would_hit_hwbug = 1;
  5023. if (tg3_4g_overflow_test(mapping, len))
  5024. would_hit_hwbug = 1;
  5025. if (tg3_40bit_overflow_test(tp, mapping, len))
  5026. would_hit_hwbug = 1;
  5027. if (tg3_flag(tp, 5701_DMA_BUG))
  5028. would_hit_hwbug = 1;
  5029. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5030. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5031. entry = NEXT_TX(entry);
  5032. /* Now loop through additional data fragments, and queue them. */
  5033. if (skb_shinfo(skb)->nr_frags > 0) {
  5034. last = skb_shinfo(skb)->nr_frags - 1;
  5035. for (i = 0; i <= last; i++) {
  5036. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5037. len = frag->size;
  5038. mapping = pci_map_page(tp->pdev,
  5039. frag->page,
  5040. frag->page_offset,
  5041. len, PCI_DMA_TODEVICE);
  5042. tnapi->tx_buffers[entry].skb = NULL;
  5043. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5044. mapping);
  5045. if (pci_dma_mapping_error(tp->pdev, mapping))
  5046. goto dma_error;
  5047. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5048. len <= 8)
  5049. would_hit_hwbug = 1;
  5050. if (tg3_4g_overflow_test(mapping, len))
  5051. would_hit_hwbug = 1;
  5052. if (tg3_40bit_overflow_test(tp, mapping, len))
  5053. would_hit_hwbug = 1;
  5054. if (tg3_flag(tp, HW_TSO_1) ||
  5055. tg3_flag(tp, HW_TSO_2) ||
  5056. tg3_flag(tp, HW_TSO_3))
  5057. tg3_set_txd(tnapi, entry, mapping, len,
  5058. base_flags, (i == last)|(mss << 1));
  5059. else
  5060. tg3_set_txd(tnapi, entry, mapping, len,
  5061. base_flags, (i == last));
  5062. entry = NEXT_TX(entry);
  5063. }
  5064. }
  5065. if (would_hit_hwbug) {
  5066. tg3_skb_error_unmap(tnapi, skb, i);
  5067. /* If the workaround fails due to memory/mapping
  5068. * failure, silently drop this packet.
  5069. */
  5070. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5071. goto out_unlock;
  5072. entry = NEXT_TX(tnapi->tx_prod);
  5073. }
  5074. skb_tx_timestamp(skb);
  5075. /* Packets are ready, update Tx producer idx local and on card. */
  5076. tw32_tx_mbox(tnapi->prodmbox, entry);
  5077. tnapi->tx_prod = entry;
  5078. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5079. netif_tx_stop_queue(txq);
  5080. /* netif_tx_stop_queue() must be done before checking
  5081. * checking tx index in tg3_tx_avail() below, because in
  5082. * tg3_tx(), we update tx index before checking for
  5083. * netif_tx_queue_stopped().
  5084. */
  5085. smp_mb();
  5086. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5087. netif_tx_wake_queue(txq);
  5088. }
  5089. out_unlock:
  5090. mmiowb();
  5091. return NETDEV_TX_OK;
  5092. dma_error:
  5093. tg3_skb_error_unmap(tnapi, skb, i);
  5094. dev_kfree_skb(skb);
  5095. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5096. return NETDEV_TX_OK;
  5097. }
  5098. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5099. {
  5100. struct tg3 *tp = netdev_priv(dev);
  5101. if (features & NETIF_F_LOOPBACK) {
  5102. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5103. return;
  5104. /*
  5105. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5106. * loopback mode if Half-Duplex mode was negotiated earlier.
  5107. */
  5108. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5109. /* Enable internal MAC loopback mode */
  5110. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5111. spin_lock_bh(&tp->lock);
  5112. tw32(MAC_MODE, tp->mac_mode);
  5113. netif_carrier_on(tp->dev);
  5114. spin_unlock_bh(&tp->lock);
  5115. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5116. } else {
  5117. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5118. return;
  5119. /* Disable internal MAC loopback mode */
  5120. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5121. spin_lock_bh(&tp->lock);
  5122. tw32(MAC_MODE, tp->mac_mode);
  5123. /* Force link status check */
  5124. tg3_setup_phy(tp, 1);
  5125. spin_unlock_bh(&tp->lock);
  5126. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5127. }
  5128. }
  5129. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5130. {
  5131. struct tg3 *tp = netdev_priv(dev);
  5132. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5133. features &= ~NETIF_F_ALL_TSO;
  5134. return features;
  5135. }
  5136. static int tg3_set_features(struct net_device *dev, u32 features)
  5137. {
  5138. u32 changed = dev->features ^ features;
  5139. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5140. tg3_set_loopback(dev, features);
  5141. return 0;
  5142. }
  5143. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5144. int new_mtu)
  5145. {
  5146. dev->mtu = new_mtu;
  5147. if (new_mtu > ETH_DATA_LEN) {
  5148. if (tg3_flag(tp, 5780_CLASS)) {
  5149. netdev_update_features(dev);
  5150. tg3_flag_clear(tp, TSO_CAPABLE);
  5151. } else {
  5152. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5153. }
  5154. } else {
  5155. if (tg3_flag(tp, 5780_CLASS)) {
  5156. tg3_flag_set(tp, TSO_CAPABLE);
  5157. netdev_update_features(dev);
  5158. }
  5159. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5160. }
  5161. }
  5162. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5163. {
  5164. struct tg3 *tp = netdev_priv(dev);
  5165. int err;
  5166. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5167. return -EINVAL;
  5168. if (!netif_running(dev)) {
  5169. /* We'll just catch it later when the
  5170. * device is up'd.
  5171. */
  5172. tg3_set_mtu(dev, tp, new_mtu);
  5173. return 0;
  5174. }
  5175. tg3_phy_stop(tp);
  5176. tg3_netif_stop(tp);
  5177. tg3_full_lock(tp, 1);
  5178. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5179. tg3_set_mtu(dev, tp, new_mtu);
  5180. err = tg3_restart_hw(tp, 0);
  5181. if (!err)
  5182. tg3_netif_start(tp);
  5183. tg3_full_unlock(tp);
  5184. if (!err)
  5185. tg3_phy_start(tp);
  5186. return err;
  5187. }
  5188. static void tg3_rx_prodring_free(struct tg3 *tp,
  5189. struct tg3_rx_prodring_set *tpr)
  5190. {
  5191. int i;
  5192. if (tpr != &tp->napi[0].prodring) {
  5193. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5194. i = (i + 1) & tp->rx_std_ring_mask)
  5195. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5196. tp->rx_pkt_map_sz);
  5197. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5198. for (i = tpr->rx_jmb_cons_idx;
  5199. i != tpr->rx_jmb_prod_idx;
  5200. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5201. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5202. TG3_RX_JMB_MAP_SZ);
  5203. }
  5204. }
  5205. return;
  5206. }
  5207. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5208. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5209. tp->rx_pkt_map_sz);
  5210. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5211. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5212. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5213. TG3_RX_JMB_MAP_SZ);
  5214. }
  5215. }
  5216. /* Initialize rx rings for packet processing.
  5217. *
  5218. * The chip has been shut down and the driver detached from
  5219. * the networking, so no interrupts or new tx packets will
  5220. * end up in the driver. tp->{tx,}lock are held and thus
  5221. * we may not sleep.
  5222. */
  5223. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5224. struct tg3_rx_prodring_set *tpr)
  5225. {
  5226. u32 i, rx_pkt_dma_sz;
  5227. tpr->rx_std_cons_idx = 0;
  5228. tpr->rx_std_prod_idx = 0;
  5229. tpr->rx_jmb_cons_idx = 0;
  5230. tpr->rx_jmb_prod_idx = 0;
  5231. if (tpr != &tp->napi[0].prodring) {
  5232. memset(&tpr->rx_std_buffers[0], 0,
  5233. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5234. if (tpr->rx_jmb_buffers)
  5235. memset(&tpr->rx_jmb_buffers[0], 0,
  5236. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5237. goto done;
  5238. }
  5239. /* Zero out all descriptors. */
  5240. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5241. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5242. if (tg3_flag(tp, 5780_CLASS) &&
  5243. tp->dev->mtu > ETH_DATA_LEN)
  5244. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5245. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5246. /* Initialize invariants of the rings, we only set this
  5247. * stuff once. This works because the card does not
  5248. * write into the rx buffer posting rings.
  5249. */
  5250. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5251. struct tg3_rx_buffer_desc *rxd;
  5252. rxd = &tpr->rx_std[i];
  5253. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5254. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5255. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5256. (i << RXD_OPAQUE_INDEX_SHIFT));
  5257. }
  5258. /* Now allocate fresh SKBs for each rx ring. */
  5259. for (i = 0; i < tp->rx_pending; i++) {
  5260. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5261. netdev_warn(tp->dev,
  5262. "Using a smaller RX standard ring. Only "
  5263. "%d out of %d buffers were allocated "
  5264. "successfully\n", i, tp->rx_pending);
  5265. if (i == 0)
  5266. goto initfail;
  5267. tp->rx_pending = i;
  5268. break;
  5269. }
  5270. }
  5271. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5272. goto done;
  5273. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5274. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5275. goto done;
  5276. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5277. struct tg3_rx_buffer_desc *rxd;
  5278. rxd = &tpr->rx_jmb[i].std;
  5279. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5280. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5281. RXD_FLAG_JUMBO;
  5282. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5283. (i << RXD_OPAQUE_INDEX_SHIFT));
  5284. }
  5285. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5286. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5287. netdev_warn(tp->dev,
  5288. "Using a smaller RX jumbo ring. Only %d "
  5289. "out of %d buffers were allocated "
  5290. "successfully\n", i, tp->rx_jumbo_pending);
  5291. if (i == 0)
  5292. goto initfail;
  5293. tp->rx_jumbo_pending = i;
  5294. break;
  5295. }
  5296. }
  5297. done:
  5298. return 0;
  5299. initfail:
  5300. tg3_rx_prodring_free(tp, tpr);
  5301. return -ENOMEM;
  5302. }
  5303. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5304. struct tg3_rx_prodring_set *tpr)
  5305. {
  5306. kfree(tpr->rx_std_buffers);
  5307. tpr->rx_std_buffers = NULL;
  5308. kfree(tpr->rx_jmb_buffers);
  5309. tpr->rx_jmb_buffers = NULL;
  5310. if (tpr->rx_std) {
  5311. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5312. tpr->rx_std, tpr->rx_std_mapping);
  5313. tpr->rx_std = NULL;
  5314. }
  5315. if (tpr->rx_jmb) {
  5316. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5317. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5318. tpr->rx_jmb = NULL;
  5319. }
  5320. }
  5321. static int tg3_rx_prodring_init(struct tg3 *tp,
  5322. struct tg3_rx_prodring_set *tpr)
  5323. {
  5324. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5325. GFP_KERNEL);
  5326. if (!tpr->rx_std_buffers)
  5327. return -ENOMEM;
  5328. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5329. TG3_RX_STD_RING_BYTES(tp),
  5330. &tpr->rx_std_mapping,
  5331. GFP_KERNEL);
  5332. if (!tpr->rx_std)
  5333. goto err_out;
  5334. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5335. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5336. GFP_KERNEL);
  5337. if (!tpr->rx_jmb_buffers)
  5338. goto err_out;
  5339. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5340. TG3_RX_JMB_RING_BYTES(tp),
  5341. &tpr->rx_jmb_mapping,
  5342. GFP_KERNEL);
  5343. if (!tpr->rx_jmb)
  5344. goto err_out;
  5345. }
  5346. return 0;
  5347. err_out:
  5348. tg3_rx_prodring_fini(tp, tpr);
  5349. return -ENOMEM;
  5350. }
  5351. /* Free up pending packets in all rx/tx rings.
  5352. *
  5353. * The chip has been shut down and the driver detached from
  5354. * the networking, so no interrupts or new tx packets will
  5355. * end up in the driver. tp->{tx,}lock is not held and we are not
  5356. * in an interrupt context and thus may sleep.
  5357. */
  5358. static void tg3_free_rings(struct tg3 *tp)
  5359. {
  5360. int i, j;
  5361. for (j = 0; j < tp->irq_cnt; j++) {
  5362. struct tg3_napi *tnapi = &tp->napi[j];
  5363. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5364. if (!tnapi->tx_buffers)
  5365. continue;
  5366. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5367. struct ring_info *txp;
  5368. struct sk_buff *skb;
  5369. unsigned int k;
  5370. txp = &tnapi->tx_buffers[i];
  5371. skb = txp->skb;
  5372. if (skb == NULL) {
  5373. i++;
  5374. continue;
  5375. }
  5376. pci_unmap_single(tp->pdev,
  5377. dma_unmap_addr(txp, mapping),
  5378. skb_headlen(skb),
  5379. PCI_DMA_TODEVICE);
  5380. txp->skb = NULL;
  5381. i++;
  5382. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5383. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5384. pci_unmap_page(tp->pdev,
  5385. dma_unmap_addr(txp, mapping),
  5386. skb_shinfo(skb)->frags[k].size,
  5387. PCI_DMA_TODEVICE);
  5388. i++;
  5389. }
  5390. dev_kfree_skb_any(skb);
  5391. }
  5392. }
  5393. }
  5394. /* Initialize tx/rx rings for packet processing.
  5395. *
  5396. * The chip has been shut down and the driver detached from
  5397. * the networking, so no interrupts or new tx packets will
  5398. * end up in the driver. tp->{tx,}lock are held and thus
  5399. * we may not sleep.
  5400. */
  5401. static int tg3_init_rings(struct tg3 *tp)
  5402. {
  5403. int i;
  5404. /* Free up all the SKBs. */
  5405. tg3_free_rings(tp);
  5406. for (i = 0; i < tp->irq_cnt; i++) {
  5407. struct tg3_napi *tnapi = &tp->napi[i];
  5408. tnapi->last_tag = 0;
  5409. tnapi->last_irq_tag = 0;
  5410. tnapi->hw_status->status = 0;
  5411. tnapi->hw_status->status_tag = 0;
  5412. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5413. tnapi->tx_prod = 0;
  5414. tnapi->tx_cons = 0;
  5415. if (tnapi->tx_ring)
  5416. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5417. tnapi->rx_rcb_ptr = 0;
  5418. if (tnapi->rx_rcb)
  5419. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5420. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5421. tg3_free_rings(tp);
  5422. return -ENOMEM;
  5423. }
  5424. }
  5425. return 0;
  5426. }
  5427. /*
  5428. * Must not be invoked with interrupt sources disabled and
  5429. * the hardware shutdown down.
  5430. */
  5431. static void tg3_free_consistent(struct tg3 *tp)
  5432. {
  5433. int i;
  5434. for (i = 0; i < tp->irq_cnt; i++) {
  5435. struct tg3_napi *tnapi = &tp->napi[i];
  5436. if (tnapi->tx_ring) {
  5437. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5438. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5439. tnapi->tx_ring = NULL;
  5440. }
  5441. kfree(tnapi->tx_buffers);
  5442. tnapi->tx_buffers = NULL;
  5443. if (tnapi->rx_rcb) {
  5444. dma_free_coherent(&tp->pdev->dev,
  5445. TG3_RX_RCB_RING_BYTES(tp),
  5446. tnapi->rx_rcb,
  5447. tnapi->rx_rcb_mapping);
  5448. tnapi->rx_rcb = NULL;
  5449. }
  5450. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5451. if (tnapi->hw_status) {
  5452. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5453. tnapi->hw_status,
  5454. tnapi->status_mapping);
  5455. tnapi->hw_status = NULL;
  5456. }
  5457. }
  5458. if (tp->hw_stats) {
  5459. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5460. tp->hw_stats, tp->stats_mapping);
  5461. tp->hw_stats = NULL;
  5462. }
  5463. }
  5464. /*
  5465. * Must not be invoked with interrupt sources disabled and
  5466. * the hardware shutdown down. Can sleep.
  5467. */
  5468. static int tg3_alloc_consistent(struct tg3 *tp)
  5469. {
  5470. int i;
  5471. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5472. sizeof(struct tg3_hw_stats),
  5473. &tp->stats_mapping,
  5474. GFP_KERNEL);
  5475. if (!tp->hw_stats)
  5476. goto err_out;
  5477. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5478. for (i = 0; i < tp->irq_cnt; i++) {
  5479. struct tg3_napi *tnapi = &tp->napi[i];
  5480. struct tg3_hw_status *sblk;
  5481. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5482. TG3_HW_STATUS_SIZE,
  5483. &tnapi->status_mapping,
  5484. GFP_KERNEL);
  5485. if (!tnapi->hw_status)
  5486. goto err_out;
  5487. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5488. sblk = tnapi->hw_status;
  5489. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5490. goto err_out;
  5491. /* If multivector TSS is enabled, vector 0 does not handle
  5492. * tx interrupts. Don't allocate any resources for it.
  5493. */
  5494. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5495. (i && tg3_flag(tp, ENABLE_TSS))) {
  5496. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5497. TG3_TX_RING_SIZE,
  5498. GFP_KERNEL);
  5499. if (!tnapi->tx_buffers)
  5500. goto err_out;
  5501. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5502. TG3_TX_RING_BYTES,
  5503. &tnapi->tx_desc_mapping,
  5504. GFP_KERNEL);
  5505. if (!tnapi->tx_ring)
  5506. goto err_out;
  5507. }
  5508. /*
  5509. * When RSS is enabled, the status block format changes
  5510. * slightly. The "rx_jumbo_consumer", "reserved",
  5511. * and "rx_mini_consumer" members get mapped to the
  5512. * other three rx return ring producer indexes.
  5513. */
  5514. switch (i) {
  5515. default:
  5516. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5517. break;
  5518. case 2:
  5519. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5520. break;
  5521. case 3:
  5522. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5523. break;
  5524. case 4:
  5525. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5526. break;
  5527. }
  5528. /*
  5529. * If multivector RSS is enabled, vector 0 does not handle
  5530. * rx or tx interrupts. Don't allocate any resources for it.
  5531. */
  5532. if (!i && tg3_flag(tp, ENABLE_RSS))
  5533. continue;
  5534. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5535. TG3_RX_RCB_RING_BYTES(tp),
  5536. &tnapi->rx_rcb_mapping,
  5537. GFP_KERNEL);
  5538. if (!tnapi->rx_rcb)
  5539. goto err_out;
  5540. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5541. }
  5542. return 0;
  5543. err_out:
  5544. tg3_free_consistent(tp);
  5545. return -ENOMEM;
  5546. }
  5547. #define MAX_WAIT_CNT 1000
  5548. /* To stop a block, clear the enable bit and poll till it
  5549. * clears. tp->lock is held.
  5550. */
  5551. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5552. {
  5553. unsigned int i;
  5554. u32 val;
  5555. if (tg3_flag(tp, 5705_PLUS)) {
  5556. switch (ofs) {
  5557. case RCVLSC_MODE:
  5558. case DMAC_MODE:
  5559. case MBFREE_MODE:
  5560. case BUFMGR_MODE:
  5561. case MEMARB_MODE:
  5562. /* We can't enable/disable these bits of the
  5563. * 5705/5750, just say success.
  5564. */
  5565. return 0;
  5566. default:
  5567. break;
  5568. }
  5569. }
  5570. val = tr32(ofs);
  5571. val &= ~enable_bit;
  5572. tw32_f(ofs, val);
  5573. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5574. udelay(100);
  5575. val = tr32(ofs);
  5576. if ((val & enable_bit) == 0)
  5577. break;
  5578. }
  5579. if (i == MAX_WAIT_CNT && !silent) {
  5580. dev_err(&tp->pdev->dev,
  5581. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5582. ofs, enable_bit);
  5583. return -ENODEV;
  5584. }
  5585. return 0;
  5586. }
  5587. /* tp->lock is held. */
  5588. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5589. {
  5590. int i, err;
  5591. tg3_disable_ints(tp);
  5592. tp->rx_mode &= ~RX_MODE_ENABLE;
  5593. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5594. udelay(10);
  5595. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5596. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5597. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5598. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5599. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5600. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5601. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5602. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5603. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5604. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5605. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5606. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5607. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5608. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5609. tw32_f(MAC_MODE, tp->mac_mode);
  5610. udelay(40);
  5611. tp->tx_mode &= ~TX_MODE_ENABLE;
  5612. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5613. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5614. udelay(100);
  5615. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5616. break;
  5617. }
  5618. if (i >= MAX_WAIT_CNT) {
  5619. dev_err(&tp->pdev->dev,
  5620. "%s timed out, TX_MODE_ENABLE will not clear "
  5621. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5622. err |= -ENODEV;
  5623. }
  5624. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5625. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5626. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5627. tw32(FTQ_RESET, 0xffffffff);
  5628. tw32(FTQ_RESET, 0x00000000);
  5629. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5630. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5631. for (i = 0; i < tp->irq_cnt; i++) {
  5632. struct tg3_napi *tnapi = &tp->napi[i];
  5633. if (tnapi->hw_status)
  5634. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5635. }
  5636. if (tp->hw_stats)
  5637. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5638. return err;
  5639. }
  5640. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5641. {
  5642. int i;
  5643. u32 apedata;
  5644. /* NCSI does not support APE events */
  5645. if (tg3_flag(tp, APE_HAS_NCSI))
  5646. return;
  5647. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5648. if (apedata != APE_SEG_SIG_MAGIC)
  5649. return;
  5650. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5651. if (!(apedata & APE_FW_STATUS_READY))
  5652. return;
  5653. /* Wait for up to 1 millisecond for APE to service previous event. */
  5654. for (i = 0; i < 10; i++) {
  5655. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5656. return;
  5657. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5658. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5659. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5660. event | APE_EVENT_STATUS_EVENT_PENDING);
  5661. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5662. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5663. break;
  5664. udelay(100);
  5665. }
  5666. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5667. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5668. }
  5669. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5670. {
  5671. u32 event;
  5672. u32 apedata;
  5673. if (!tg3_flag(tp, ENABLE_APE))
  5674. return;
  5675. switch (kind) {
  5676. case RESET_KIND_INIT:
  5677. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5678. APE_HOST_SEG_SIG_MAGIC);
  5679. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5680. APE_HOST_SEG_LEN_MAGIC);
  5681. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5682. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5683. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5684. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5685. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5686. APE_HOST_BEHAV_NO_PHYLOCK);
  5687. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5688. TG3_APE_HOST_DRVR_STATE_START);
  5689. event = APE_EVENT_STATUS_STATE_START;
  5690. break;
  5691. case RESET_KIND_SHUTDOWN:
  5692. /* With the interface we are currently using,
  5693. * APE does not track driver state. Wiping
  5694. * out the HOST SEGMENT SIGNATURE forces
  5695. * the APE to assume OS absent status.
  5696. */
  5697. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5698. if (device_may_wakeup(&tp->pdev->dev) &&
  5699. tg3_flag(tp, WOL_ENABLE)) {
  5700. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5701. TG3_APE_HOST_WOL_SPEED_AUTO);
  5702. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5703. } else
  5704. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5705. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5706. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5707. break;
  5708. case RESET_KIND_SUSPEND:
  5709. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5710. break;
  5711. default:
  5712. return;
  5713. }
  5714. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5715. tg3_ape_send_event(tp, event);
  5716. }
  5717. /* tp->lock is held. */
  5718. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5719. {
  5720. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5721. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5722. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5723. switch (kind) {
  5724. case RESET_KIND_INIT:
  5725. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5726. DRV_STATE_START);
  5727. break;
  5728. case RESET_KIND_SHUTDOWN:
  5729. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5730. DRV_STATE_UNLOAD);
  5731. break;
  5732. case RESET_KIND_SUSPEND:
  5733. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5734. DRV_STATE_SUSPEND);
  5735. break;
  5736. default:
  5737. break;
  5738. }
  5739. }
  5740. if (kind == RESET_KIND_INIT ||
  5741. kind == RESET_KIND_SUSPEND)
  5742. tg3_ape_driver_state_change(tp, kind);
  5743. }
  5744. /* tp->lock is held. */
  5745. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5746. {
  5747. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5748. switch (kind) {
  5749. case RESET_KIND_INIT:
  5750. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5751. DRV_STATE_START_DONE);
  5752. break;
  5753. case RESET_KIND_SHUTDOWN:
  5754. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5755. DRV_STATE_UNLOAD_DONE);
  5756. break;
  5757. default:
  5758. break;
  5759. }
  5760. }
  5761. if (kind == RESET_KIND_SHUTDOWN)
  5762. tg3_ape_driver_state_change(tp, kind);
  5763. }
  5764. /* tp->lock is held. */
  5765. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5766. {
  5767. if (tg3_flag(tp, ENABLE_ASF)) {
  5768. switch (kind) {
  5769. case RESET_KIND_INIT:
  5770. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5771. DRV_STATE_START);
  5772. break;
  5773. case RESET_KIND_SHUTDOWN:
  5774. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5775. DRV_STATE_UNLOAD);
  5776. break;
  5777. case RESET_KIND_SUSPEND:
  5778. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5779. DRV_STATE_SUSPEND);
  5780. break;
  5781. default:
  5782. break;
  5783. }
  5784. }
  5785. }
  5786. static int tg3_poll_fw(struct tg3 *tp)
  5787. {
  5788. int i;
  5789. u32 val;
  5790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5791. /* Wait up to 20ms for init done. */
  5792. for (i = 0; i < 200; i++) {
  5793. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5794. return 0;
  5795. udelay(100);
  5796. }
  5797. return -ENODEV;
  5798. }
  5799. /* Wait for firmware initialization to complete. */
  5800. for (i = 0; i < 100000; i++) {
  5801. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5802. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5803. break;
  5804. udelay(10);
  5805. }
  5806. /* Chip might not be fitted with firmware. Some Sun onboard
  5807. * parts are configured like that. So don't signal the timeout
  5808. * of the above loop as an error, but do report the lack of
  5809. * running firmware once.
  5810. */
  5811. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5812. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5813. netdev_info(tp->dev, "No firmware running\n");
  5814. }
  5815. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5816. /* The 57765 A0 needs a little more
  5817. * time to do some important work.
  5818. */
  5819. mdelay(10);
  5820. }
  5821. return 0;
  5822. }
  5823. /* Save PCI command register before chip reset */
  5824. static void tg3_save_pci_state(struct tg3 *tp)
  5825. {
  5826. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5827. }
  5828. /* Restore PCI state after chip reset */
  5829. static void tg3_restore_pci_state(struct tg3 *tp)
  5830. {
  5831. u32 val;
  5832. /* Re-enable indirect register accesses. */
  5833. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5834. tp->misc_host_ctrl);
  5835. /* Set MAX PCI retry to zero. */
  5836. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5837. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5838. tg3_flag(tp, PCIX_MODE))
  5839. val |= PCISTATE_RETRY_SAME_DMA;
  5840. /* Allow reads and writes to the APE register and memory space. */
  5841. if (tg3_flag(tp, ENABLE_APE))
  5842. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5843. PCISTATE_ALLOW_APE_SHMEM_WR |
  5844. PCISTATE_ALLOW_APE_PSPACE_WR;
  5845. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5846. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5847. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5848. if (tg3_flag(tp, PCI_EXPRESS))
  5849. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5850. else {
  5851. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5852. tp->pci_cacheline_sz);
  5853. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5854. tp->pci_lat_timer);
  5855. }
  5856. }
  5857. /* Make sure PCI-X relaxed ordering bit is clear. */
  5858. if (tg3_flag(tp, PCIX_MODE)) {
  5859. u16 pcix_cmd;
  5860. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5861. &pcix_cmd);
  5862. pcix_cmd &= ~PCI_X_CMD_ERO;
  5863. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5864. pcix_cmd);
  5865. }
  5866. if (tg3_flag(tp, 5780_CLASS)) {
  5867. /* Chip reset on 5780 will reset MSI enable bit,
  5868. * so need to restore it.
  5869. */
  5870. if (tg3_flag(tp, USING_MSI)) {
  5871. u16 ctrl;
  5872. pci_read_config_word(tp->pdev,
  5873. tp->msi_cap + PCI_MSI_FLAGS,
  5874. &ctrl);
  5875. pci_write_config_word(tp->pdev,
  5876. tp->msi_cap + PCI_MSI_FLAGS,
  5877. ctrl | PCI_MSI_FLAGS_ENABLE);
  5878. val = tr32(MSGINT_MODE);
  5879. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5880. }
  5881. }
  5882. }
  5883. static void tg3_stop_fw(struct tg3 *);
  5884. /* tp->lock is held. */
  5885. static int tg3_chip_reset(struct tg3 *tp)
  5886. {
  5887. u32 val;
  5888. void (*write_op)(struct tg3 *, u32, u32);
  5889. int i, err;
  5890. tg3_nvram_lock(tp);
  5891. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5892. /* No matching tg3_nvram_unlock() after this because
  5893. * chip reset below will undo the nvram lock.
  5894. */
  5895. tp->nvram_lock_cnt = 0;
  5896. /* GRC_MISC_CFG core clock reset will clear the memory
  5897. * enable bit in PCI register 4 and the MSI enable bit
  5898. * on some chips, so we save relevant registers here.
  5899. */
  5900. tg3_save_pci_state(tp);
  5901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5902. tg3_flag(tp, 5755_PLUS))
  5903. tw32(GRC_FASTBOOT_PC, 0);
  5904. /*
  5905. * We must avoid the readl() that normally takes place.
  5906. * It locks machines, causes machine checks, and other
  5907. * fun things. So, temporarily disable the 5701
  5908. * hardware workaround, while we do the reset.
  5909. */
  5910. write_op = tp->write32;
  5911. if (write_op == tg3_write_flush_reg32)
  5912. tp->write32 = tg3_write32;
  5913. /* Prevent the irq handler from reading or writing PCI registers
  5914. * during chip reset when the memory enable bit in the PCI command
  5915. * register may be cleared. The chip does not generate interrupt
  5916. * at this time, but the irq handler may still be called due to irq
  5917. * sharing or irqpoll.
  5918. */
  5919. tg3_flag_set(tp, CHIP_RESETTING);
  5920. for (i = 0; i < tp->irq_cnt; i++) {
  5921. struct tg3_napi *tnapi = &tp->napi[i];
  5922. if (tnapi->hw_status) {
  5923. tnapi->hw_status->status = 0;
  5924. tnapi->hw_status->status_tag = 0;
  5925. }
  5926. tnapi->last_tag = 0;
  5927. tnapi->last_irq_tag = 0;
  5928. }
  5929. smp_mb();
  5930. for (i = 0; i < tp->irq_cnt; i++)
  5931. synchronize_irq(tp->napi[i].irq_vec);
  5932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5933. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5934. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5935. }
  5936. /* do the reset */
  5937. val = GRC_MISC_CFG_CORECLK_RESET;
  5938. if (tg3_flag(tp, PCI_EXPRESS)) {
  5939. /* Force PCIe 1.0a mode */
  5940. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5941. !tg3_flag(tp, 57765_PLUS) &&
  5942. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5943. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5944. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5945. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5946. tw32(GRC_MISC_CFG, (1 << 29));
  5947. val |= (1 << 29);
  5948. }
  5949. }
  5950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5951. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5952. tw32(GRC_VCPU_EXT_CTRL,
  5953. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5954. }
  5955. /* Manage gphy power for all CPMU absent PCIe devices. */
  5956. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  5957. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5958. tw32(GRC_MISC_CFG, val);
  5959. /* restore 5701 hardware bug workaround write method */
  5960. tp->write32 = write_op;
  5961. /* Unfortunately, we have to delay before the PCI read back.
  5962. * Some 575X chips even will not respond to a PCI cfg access
  5963. * when the reset command is given to the chip.
  5964. *
  5965. * How do these hardware designers expect things to work
  5966. * properly if the PCI write is posted for a long period
  5967. * of time? It is always necessary to have some method by
  5968. * which a register read back can occur to push the write
  5969. * out which does the reset.
  5970. *
  5971. * For most tg3 variants the trick below was working.
  5972. * Ho hum...
  5973. */
  5974. udelay(120);
  5975. /* Flush PCI posted writes. The normal MMIO registers
  5976. * are inaccessible at this time so this is the only
  5977. * way to make this reliably (actually, this is no longer
  5978. * the case, see above). I tried to use indirect
  5979. * register read/write but this upset some 5701 variants.
  5980. */
  5981. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5982. udelay(120);
  5983. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  5984. u16 val16;
  5985. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5986. int i;
  5987. u32 cfg_val;
  5988. /* Wait for link training to complete. */
  5989. for (i = 0; i < 5000; i++)
  5990. udelay(100);
  5991. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5992. pci_write_config_dword(tp->pdev, 0xc4,
  5993. cfg_val | (1 << 15));
  5994. }
  5995. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5996. pci_read_config_word(tp->pdev,
  5997. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  5998. &val16);
  5999. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6000. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6001. /*
  6002. * Older PCIe devices only support the 128 byte
  6003. * MPS setting. Enforce the restriction.
  6004. */
  6005. if (!tg3_flag(tp, CPMU_PRESENT))
  6006. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6007. pci_write_config_word(tp->pdev,
  6008. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6009. val16);
  6010. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6011. /* Clear error status */
  6012. pci_write_config_word(tp->pdev,
  6013. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6014. PCI_EXP_DEVSTA_CED |
  6015. PCI_EXP_DEVSTA_NFED |
  6016. PCI_EXP_DEVSTA_FED |
  6017. PCI_EXP_DEVSTA_URD);
  6018. }
  6019. tg3_restore_pci_state(tp);
  6020. tg3_flag_clear(tp, CHIP_RESETTING);
  6021. tg3_flag_clear(tp, ERROR_PROCESSED);
  6022. val = 0;
  6023. if (tg3_flag(tp, 5780_CLASS))
  6024. val = tr32(MEMARB_MODE);
  6025. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6026. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6027. tg3_stop_fw(tp);
  6028. tw32(0x5000, 0x400);
  6029. }
  6030. tw32(GRC_MODE, tp->grc_mode);
  6031. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6032. val = tr32(0xc4);
  6033. tw32(0xc4, val | (1 << 15));
  6034. }
  6035. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6037. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6038. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6039. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6040. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6041. }
  6042. if (tg3_flag(tp, ENABLE_APE))
  6043. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6044. MAC_MODE_APE_RX_EN |
  6045. MAC_MODE_TDE_ENABLE;
  6046. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6047. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6048. val = tp->mac_mode;
  6049. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6050. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6051. val = tp->mac_mode;
  6052. } else
  6053. val = 0;
  6054. tw32_f(MAC_MODE, val);
  6055. udelay(40);
  6056. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6057. err = tg3_poll_fw(tp);
  6058. if (err)
  6059. return err;
  6060. tg3_mdio_start(tp);
  6061. if (tg3_flag(tp, PCI_EXPRESS) &&
  6062. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6063. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6064. !tg3_flag(tp, 57765_PLUS)) {
  6065. val = tr32(0x7c00);
  6066. tw32(0x7c00, val | (1 << 25));
  6067. }
  6068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6069. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6070. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6071. }
  6072. /* Reprobe ASF enable state. */
  6073. tg3_flag_clear(tp, ENABLE_ASF);
  6074. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6075. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6076. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6077. u32 nic_cfg;
  6078. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6079. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6080. tg3_flag_set(tp, ENABLE_ASF);
  6081. tp->last_event_jiffies = jiffies;
  6082. if (tg3_flag(tp, 5750_PLUS))
  6083. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6084. }
  6085. }
  6086. return 0;
  6087. }
  6088. /* tp->lock is held. */
  6089. static void tg3_stop_fw(struct tg3 *tp)
  6090. {
  6091. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6092. /* Wait for RX cpu to ACK the previous event. */
  6093. tg3_wait_for_event_ack(tp);
  6094. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6095. tg3_generate_fw_event(tp);
  6096. /* Wait for RX cpu to ACK this event. */
  6097. tg3_wait_for_event_ack(tp);
  6098. }
  6099. }
  6100. /* tp->lock is held. */
  6101. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6102. {
  6103. int err;
  6104. tg3_stop_fw(tp);
  6105. tg3_write_sig_pre_reset(tp, kind);
  6106. tg3_abort_hw(tp, silent);
  6107. err = tg3_chip_reset(tp);
  6108. __tg3_set_mac_addr(tp, 0);
  6109. tg3_write_sig_legacy(tp, kind);
  6110. tg3_write_sig_post_reset(tp, kind);
  6111. if (err)
  6112. return err;
  6113. return 0;
  6114. }
  6115. #define RX_CPU_SCRATCH_BASE 0x30000
  6116. #define RX_CPU_SCRATCH_SIZE 0x04000
  6117. #define TX_CPU_SCRATCH_BASE 0x34000
  6118. #define TX_CPU_SCRATCH_SIZE 0x04000
  6119. /* tp->lock is held. */
  6120. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6121. {
  6122. int i;
  6123. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6125. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6126. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6127. return 0;
  6128. }
  6129. if (offset == RX_CPU_BASE) {
  6130. for (i = 0; i < 10000; i++) {
  6131. tw32(offset + CPU_STATE, 0xffffffff);
  6132. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6133. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6134. break;
  6135. }
  6136. tw32(offset + CPU_STATE, 0xffffffff);
  6137. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6138. udelay(10);
  6139. } else {
  6140. for (i = 0; i < 10000; i++) {
  6141. tw32(offset + CPU_STATE, 0xffffffff);
  6142. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6143. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6144. break;
  6145. }
  6146. }
  6147. if (i >= 10000) {
  6148. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6149. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6150. return -ENODEV;
  6151. }
  6152. /* Clear firmware's nvram arbitration. */
  6153. if (tg3_flag(tp, NVRAM))
  6154. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6155. return 0;
  6156. }
  6157. struct fw_info {
  6158. unsigned int fw_base;
  6159. unsigned int fw_len;
  6160. const __be32 *fw_data;
  6161. };
  6162. /* tp->lock is held. */
  6163. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6164. int cpu_scratch_size, struct fw_info *info)
  6165. {
  6166. int err, lock_err, i;
  6167. void (*write_op)(struct tg3 *, u32, u32);
  6168. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6169. netdev_err(tp->dev,
  6170. "%s: Trying to load TX cpu firmware which is 5705\n",
  6171. __func__);
  6172. return -EINVAL;
  6173. }
  6174. if (tg3_flag(tp, 5705_PLUS))
  6175. write_op = tg3_write_mem;
  6176. else
  6177. write_op = tg3_write_indirect_reg32;
  6178. /* It is possible that bootcode is still loading at this point.
  6179. * Get the nvram lock first before halting the cpu.
  6180. */
  6181. lock_err = tg3_nvram_lock(tp);
  6182. err = tg3_halt_cpu(tp, cpu_base);
  6183. if (!lock_err)
  6184. tg3_nvram_unlock(tp);
  6185. if (err)
  6186. goto out;
  6187. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6188. write_op(tp, cpu_scratch_base + i, 0);
  6189. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6190. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6191. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6192. write_op(tp, (cpu_scratch_base +
  6193. (info->fw_base & 0xffff) +
  6194. (i * sizeof(u32))),
  6195. be32_to_cpu(info->fw_data[i]));
  6196. err = 0;
  6197. out:
  6198. return err;
  6199. }
  6200. /* tp->lock is held. */
  6201. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6202. {
  6203. struct fw_info info;
  6204. const __be32 *fw_data;
  6205. int err, i;
  6206. fw_data = (void *)tp->fw->data;
  6207. /* Firmware blob starts with version numbers, followed by
  6208. start address and length. We are setting complete length.
  6209. length = end_address_of_bss - start_address_of_text.
  6210. Remainder is the blob to be loaded contiguously
  6211. from start address. */
  6212. info.fw_base = be32_to_cpu(fw_data[1]);
  6213. info.fw_len = tp->fw->size - 12;
  6214. info.fw_data = &fw_data[3];
  6215. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6216. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6217. &info);
  6218. if (err)
  6219. return err;
  6220. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6221. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6222. &info);
  6223. if (err)
  6224. return err;
  6225. /* Now startup only the RX cpu. */
  6226. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6227. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6228. for (i = 0; i < 5; i++) {
  6229. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6230. break;
  6231. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6232. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6233. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6234. udelay(1000);
  6235. }
  6236. if (i >= 5) {
  6237. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6238. "should be %08x\n", __func__,
  6239. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6240. return -ENODEV;
  6241. }
  6242. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6243. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6244. return 0;
  6245. }
  6246. /* tp->lock is held. */
  6247. static int tg3_load_tso_firmware(struct tg3 *tp)
  6248. {
  6249. struct fw_info info;
  6250. const __be32 *fw_data;
  6251. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6252. int err, i;
  6253. if (tg3_flag(tp, HW_TSO_1) ||
  6254. tg3_flag(tp, HW_TSO_2) ||
  6255. tg3_flag(tp, HW_TSO_3))
  6256. return 0;
  6257. fw_data = (void *)tp->fw->data;
  6258. /* Firmware blob starts with version numbers, followed by
  6259. start address and length. We are setting complete length.
  6260. length = end_address_of_bss - start_address_of_text.
  6261. Remainder is the blob to be loaded contiguously
  6262. from start address. */
  6263. info.fw_base = be32_to_cpu(fw_data[1]);
  6264. cpu_scratch_size = tp->fw_len;
  6265. info.fw_len = tp->fw->size - 12;
  6266. info.fw_data = &fw_data[3];
  6267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6268. cpu_base = RX_CPU_BASE;
  6269. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6270. } else {
  6271. cpu_base = TX_CPU_BASE;
  6272. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6273. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6274. }
  6275. err = tg3_load_firmware_cpu(tp, cpu_base,
  6276. cpu_scratch_base, cpu_scratch_size,
  6277. &info);
  6278. if (err)
  6279. return err;
  6280. /* Now startup the cpu. */
  6281. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6282. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6283. for (i = 0; i < 5; i++) {
  6284. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6285. break;
  6286. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6287. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6288. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6289. udelay(1000);
  6290. }
  6291. if (i >= 5) {
  6292. netdev_err(tp->dev,
  6293. "%s fails to set CPU PC, is %08x should be %08x\n",
  6294. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6295. return -ENODEV;
  6296. }
  6297. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6298. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6299. return 0;
  6300. }
  6301. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6302. {
  6303. struct tg3 *tp = netdev_priv(dev);
  6304. struct sockaddr *addr = p;
  6305. int err = 0, skip_mac_1 = 0;
  6306. if (!is_valid_ether_addr(addr->sa_data))
  6307. return -EINVAL;
  6308. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6309. if (!netif_running(dev))
  6310. return 0;
  6311. if (tg3_flag(tp, ENABLE_ASF)) {
  6312. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6313. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6314. addr0_low = tr32(MAC_ADDR_0_LOW);
  6315. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6316. addr1_low = tr32(MAC_ADDR_1_LOW);
  6317. /* Skip MAC addr 1 if ASF is using it. */
  6318. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6319. !(addr1_high == 0 && addr1_low == 0))
  6320. skip_mac_1 = 1;
  6321. }
  6322. spin_lock_bh(&tp->lock);
  6323. __tg3_set_mac_addr(tp, skip_mac_1);
  6324. spin_unlock_bh(&tp->lock);
  6325. return err;
  6326. }
  6327. /* tp->lock is held. */
  6328. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6329. dma_addr_t mapping, u32 maxlen_flags,
  6330. u32 nic_addr)
  6331. {
  6332. tg3_write_mem(tp,
  6333. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6334. ((u64) mapping >> 32));
  6335. tg3_write_mem(tp,
  6336. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6337. ((u64) mapping & 0xffffffff));
  6338. tg3_write_mem(tp,
  6339. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6340. maxlen_flags);
  6341. if (!tg3_flag(tp, 5705_PLUS))
  6342. tg3_write_mem(tp,
  6343. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6344. nic_addr);
  6345. }
  6346. static void __tg3_set_rx_mode(struct net_device *);
  6347. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6348. {
  6349. int i;
  6350. if (!tg3_flag(tp, ENABLE_TSS)) {
  6351. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6352. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6353. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6354. } else {
  6355. tw32(HOSTCC_TXCOL_TICKS, 0);
  6356. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6357. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6358. }
  6359. if (!tg3_flag(tp, ENABLE_RSS)) {
  6360. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6361. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6362. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6363. } else {
  6364. tw32(HOSTCC_RXCOL_TICKS, 0);
  6365. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6366. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6367. }
  6368. if (!tg3_flag(tp, 5705_PLUS)) {
  6369. u32 val = ec->stats_block_coalesce_usecs;
  6370. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6371. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6372. if (!netif_carrier_ok(tp->dev))
  6373. val = 0;
  6374. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6375. }
  6376. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6377. u32 reg;
  6378. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6379. tw32(reg, ec->rx_coalesce_usecs);
  6380. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6381. tw32(reg, ec->rx_max_coalesced_frames);
  6382. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6383. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6384. if (tg3_flag(tp, ENABLE_TSS)) {
  6385. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6386. tw32(reg, ec->tx_coalesce_usecs);
  6387. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6388. tw32(reg, ec->tx_max_coalesced_frames);
  6389. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6390. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6391. }
  6392. }
  6393. for (; i < tp->irq_max - 1; i++) {
  6394. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6395. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6396. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6397. if (tg3_flag(tp, ENABLE_TSS)) {
  6398. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6399. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6400. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6401. }
  6402. }
  6403. }
  6404. /* tp->lock is held. */
  6405. static void tg3_rings_reset(struct tg3 *tp)
  6406. {
  6407. int i;
  6408. u32 stblk, txrcb, rxrcb, limit;
  6409. struct tg3_napi *tnapi = &tp->napi[0];
  6410. /* Disable all transmit rings but the first. */
  6411. if (!tg3_flag(tp, 5705_PLUS))
  6412. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6413. else if (tg3_flag(tp, 5717_PLUS))
  6414. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6415. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6416. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6417. else
  6418. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6419. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6420. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6421. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6422. BDINFO_FLAGS_DISABLED);
  6423. /* Disable all receive return rings but the first. */
  6424. if (tg3_flag(tp, 5717_PLUS))
  6425. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6426. else if (!tg3_flag(tp, 5705_PLUS))
  6427. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6428. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6430. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6431. else
  6432. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6433. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6434. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6435. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6436. BDINFO_FLAGS_DISABLED);
  6437. /* Disable interrupts */
  6438. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6439. tp->napi[0].chk_msi_cnt = 0;
  6440. tp->napi[0].last_rx_cons = 0;
  6441. tp->napi[0].last_tx_cons = 0;
  6442. /* Zero mailbox registers. */
  6443. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6444. for (i = 1; i < tp->irq_max; i++) {
  6445. tp->napi[i].tx_prod = 0;
  6446. tp->napi[i].tx_cons = 0;
  6447. if (tg3_flag(tp, ENABLE_TSS))
  6448. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6449. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6450. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6451. tp->napi[0].chk_msi_cnt = 0;
  6452. tp->napi[i].last_rx_cons = 0;
  6453. tp->napi[i].last_tx_cons = 0;
  6454. }
  6455. if (!tg3_flag(tp, ENABLE_TSS))
  6456. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6457. } else {
  6458. tp->napi[0].tx_prod = 0;
  6459. tp->napi[0].tx_cons = 0;
  6460. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6461. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6462. }
  6463. /* Make sure the NIC-based send BD rings are disabled. */
  6464. if (!tg3_flag(tp, 5705_PLUS)) {
  6465. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6466. for (i = 0; i < 16; i++)
  6467. tw32_tx_mbox(mbox + i * 8, 0);
  6468. }
  6469. txrcb = NIC_SRAM_SEND_RCB;
  6470. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6471. /* Clear status block in ram. */
  6472. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6473. /* Set status block DMA address */
  6474. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6475. ((u64) tnapi->status_mapping >> 32));
  6476. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6477. ((u64) tnapi->status_mapping & 0xffffffff));
  6478. if (tnapi->tx_ring) {
  6479. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6480. (TG3_TX_RING_SIZE <<
  6481. BDINFO_FLAGS_MAXLEN_SHIFT),
  6482. NIC_SRAM_TX_BUFFER_DESC);
  6483. txrcb += TG3_BDINFO_SIZE;
  6484. }
  6485. if (tnapi->rx_rcb) {
  6486. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6487. (tp->rx_ret_ring_mask + 1) <<
  6488. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6489. rxrcb += TG3_BDINFO_SIZE;
  6490. }
  6491. stblk = HOSTCC_STATBLCK_RING1;
  6492. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6493. u64 mapping = (u64)tnapi->status_mapping;
  6494. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6495. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6496. /* Clear status block in ram. */
  6497. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6498. if (tnapi->tx_ring) {
  6499. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6500. (TG3_TX_RING_SIZE <<
  6501. BDINFO_FLAGS_MAXLEN_SHIFT),
  6502. NIC_SRAM_TX_BUFFER_DESC);
  6503. txrcb += TG3_BDINFO_SIZE;
  6504. }
  6505. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6506. ((tp->rx_ret_ring_mask + 1) <<
  6507. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6508. stblk += 8;
  6509. rxrcb += TG3_BDINFO_SIZE;
  6510. }
  6511. }
  6512. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6513. {
  6514. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6515. if (!tg3_flag(tp, 5750_PLUS) ||
  6516. tg3_flag(tp, 5780_CLASS) ||
  6517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6519. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6520. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6522. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6523. else
  6524. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6525. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6526. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6527. val = min(nic_rep_thresh, host_rep_thresh);
  6528. tw32(RCVBDI_STD_THRESH, val);
  6529. if (tg3_flag(tp, 57765_PLUS))
  6530. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6531. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6532. return;
  6533. if (!tg3_flag(tp, 5705_PLUS))
  6534. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6535. else
  6536. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6537. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6538. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6539. tw32(RCVBDI_JUMBO_THRESH, val);
  6540. if (tg3_flag(tp, 57765_PLUS))
  6541. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6542. }
  6543. /* tp->lock is held. */
  6544. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6545. {
  6546. u32 val, rdmac_mode;
  6547. int i, err, limit;
  6548. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6549. tg3_disable_ints(tp);
  6550. tg3_stop_fw(tp);
  6551. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6552. if (tg3_flag(tp, INIT_COMPLETE))
  6553. tg3_abort_hw(tp, 1);
  6554. /* Enable MAC control of LPI */
  6555. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6556. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6557. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6558. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6559. tw32_f(TG3_CPMU_EEE_CTRL,
  6560. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6561. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6562. TG3_CPMU_EEEMD_LPI_IN_TX |
  6563. TG3_CPMU_EEEMD_LPI_IN_RX |
  6564. TG3_CPMU_EEEMD_EEE_ENABLE;
  6565. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6566. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6567. if (tg3_flag(tp, ENABLE_APE))
  6568. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6569. tw32_f(TG3_CPMU_EEE_MODE, val);
  6570. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6571. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6572. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6573. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6574. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6575. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6576. }
  6577. if (reset_phy)
  6578. tg3_phy_reset(tp);
  6579. err = tg3_chip_reset(tp);
  6580. if (err)
  6581. return err;
  6582. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6583. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6584. val = tr32(TG3_CPMU_CTRL);
  6585. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6586. tw32(TG3_CPMU_CTRL, val);
  6587. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6588. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6589. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6590. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6591. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6592. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6593. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6594. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6595. val = tr32(TG3_CPMU_HST_ACC);
  6596. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6597. val |= CPMU_HST_ACC_MACCLK_6_25;
  6598. tw32(TG3_CPMU_HST_ACC, val);
  6599. }
  6600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6601. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6602. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6603. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6604. tw32(PCIE_PWR_MGMT_THRESH, val);
  6605. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6606. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6607. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6608. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6609. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6610. }
  6611. if (tg3_flag(tp, L1PLLPD_EN)) {
  6612. u32 grc_mode = tr32(GRC_MODE);
  6613. /* Access the lower 1K of PL PCIE block registers. */
  6614. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6615. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6616. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6617. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6618. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6619. tw32(GRC_MODE, grc_mode);
  6620. }
  6621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6622. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6623. u32 grc_mode = tr32(GRC_MODE);
  6624. /* Access the lower 1K of PL PCIE block registers. */
  6625. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6626. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6627. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6628. TG3_PCIE_PL_LO_PHYCTL5);
  6629. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6630. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6631. tw32(GRC_MODE, grc_mode);
  6632. }
  6633. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6634. u32 grc_mode = tr32(GRC_MODE);
  6635. /* Access the lower 1K of DL PCIE block registers. */
  6636. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6637. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6638. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6639. TG3_PCIE_DL_LO_FTSMAX);
  6640. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6641. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6642. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6643. tw32(GRC_MODE, grc_mode);
  6644. }
  6645. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6646. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6647. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6648. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6649. }
  6650. /* This works around an issue with Athlon chipsets on
  6651. * B3 tigon3 silicon. This bit has no effect on any
  6652. * other revision. But do not set this on PCI Express
  6653. * chips and don't even touch the clocks if the CPMU is present.
  6654. */
  6655. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6656. if (!tg3_flag(tp, PCI_EXPRESS))
  6657. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6658. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6659. }
  6660. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6661. tg3_flag(tp, PCIX_MODE)) {
  6662. val = tr32(TG3PCI_PCISTATE);
  6663. val |= PCISTATE_RETRY_SAME_DMA;
  6664. tw32(TG3PCI_PCISTATE, val);
  6665. }
  6666. if (tg3_flag(tp, ENABLE_APE)) {
  6667. /* Allow reads and writes to the
  6668. * APE register and memory space.
  6669. */
  6670. val = tr32(TG3PCI_PCISTATE);
  6671. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6672. PCISTATE_ALLOW_APE_SHMEM_WR |
  6673. PCISTATE_ALLOW_APE_PSPACE_WR;
  6674. tw32(TG3PCI_PCISTATE, val);
  6675. }
  6676. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6677. /* Enable some hw fixes. */
  6678. val = tr32(TG3PCI_MSI_DATA);
  6679. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6680. tw32(TG3PCI_MSI_DATA, val);
  6681. }
  6682. /* Descriptor ring init may make accesses to the
  6683. * NIC SRAM area to setup the TX descriptors, so we
  6684. * can only do this after the hardware has been
  6685. * successfully reset.
  6686. */
  6687. err = tg3_init_rings(tp);
  6688. if (err)
  6689. return err;
  6690. if (tg3_flag(tp, 57765_PLUS)) {
  6691. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6692. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6693. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6694. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6695. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6696. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6697. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6698. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6699. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6700. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6701. /* This value is determined during the probe time DMA
  6702. * engine test, tg3_test_dma.
  6703. */
  6704. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6705. }
  6706. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6707. GRC_MODE_4X_NIC_SEND_RINGS |
  6708. GRC_MODE_NO_TX_PHDR_CSUM |
  6709. GRC_MODE_NO_RX_PHDR_CSUM);
  6710. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6711. /* Pseudo-header checksum is done by hardware logic and not
  6712. * the offload processers, so make the chip do the pseudo-
  6713. * header checksums on receive. For transmit it is more
  6714. * convenient to do the pseudo-header checksum in software
  6715. * as Linux does that on transmit for us in all cases.
  6716. */
  6717. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6718. tw32(GRC_MODE,
  6719. tp->grc_mode |
  6720. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6721. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6722. val = tr32(GRC_MISC_CFG);
  6723. val &= ~0xff;
  6724. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6725. tw32(GRC_MISC_CFG, val);
  6726. /* Initialize MBUF/DESC pool. */
  6727. if (tg3_flag(tp, 5750_PLUS)) {
  6728. /* Do nothing. */
  6729. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6730. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6732. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6733. else
  6734. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6735. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6736. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6737. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6738. int fw_len;
  6739. fw_len = tp->fw_len;
  6740. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6741. tw32(BUFMGR_MB_POOL_ADDR,
  6742. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6743. tw32(BUFMGR_MB_POOL_SIZE,
  6744. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6745. }
  6746. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6747. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6748. tp->bufmgr_config.mbuf_read_dma_low_water);
  6749. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6750. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6751. tw32(BUFMGR_MB_HIGH_WATER,
  6752. tp->bufmgr_config.mbuf_high_water);
  6753. } else {
  6754. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6755. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6756. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6757. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6758. tw32(BUFMGR_MB_HIGH_WATER,
  6759. tp->bufmgr_config.mbuf_high_water_jumbo);
  6760. }
  6761. tw32(BUFMGR_DMA_LOW_WATER,
  6762. tp->bufmgr_config.dma_low_water);
  6763. tw32(BUFMGR_DMA_HIGH_WATER,
  6764. tp->bufmgr_config.dma_high_water);
  6765. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6767. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6769. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6770. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6771. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6772. tw32(BUFMGR_MODE, val);
  6773. for (i = 0; i < 2000; i++) {
  6774. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6775. break;
  6776. udelay(10);
  6777. }
  6778. if (i >= 2000) {
  6779. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6780. return -ENODEV;
  6781. }
  6782. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6783. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6784. tg3_setup_rxbd_thresholds(tp);
  6785. /* Initialize TG3_BDINFO's at:
  6786. * RCVDBDI_STD_BD: standard eth size rx ring
  6787. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6788. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6789. *
  6790. * like so:
  6791. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6792. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6793. * ring attribute flags
  6794. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6795. *
  6796. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6797. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6798. *
  6799. * The size of each ring is fixed in the firmware, but the location is
  6800. * configurable.
  6801. */
  6802. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6803. ((u64) tpr->rx_std_mapping >> 32));
  6804. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6805. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6806. if (!tg3_flag(tp, 5717_PLUS))
  6807. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6808. NIC_SRAM_RX_BUFFER_DESC);
  6809. /* Disable the mini ring */
  6810. if (!tg3_flag(tp, 5705_PLUS))
  6811. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6812. BDINFO_FLAGS_DISABLED);
  6813. /* Program the jumbo buffer descriptor ring control
  6814. * blocks on those devices that have them.
  6815. */
  6816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6817. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6818. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6819. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6820. ((u64) tpr->rx_jmb_mapping >> 32));
  6821. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6822. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6823. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6824. BDINFO_FLAGS_MAXLEN_SHIFT;
  6825. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6826. val | BDINFO_FLAGS_USE_EXT_RECV);
  6827. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6829. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6830. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6831. } else {
  6832. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6833. BDINFO_FLAGS_DISABLED);
  6834. }
  6835. if (tg3_flag(tp, 57765_PLUS)) {
  6836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6837. val = TG3_RX_STD_MAX_SIZE_5700;
  6838. else
  6839. val = TG3_RX_STD_MAX_SIZE_5717;
  6840. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6841. val |= (TG3_RX_STD_DMA_SZ << 2);
  6842. } else
  6843. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6844. } else
  6845. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6846. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6847. tpr->rx_std_prod_idx = tp->rx_pending;
  6848. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6849. tpr->rx_jmb_prod_idx =
  6850. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6851. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6852. tg3_rings_reset(tp);
  6853. /* Initialize MAC address and backoff seed. */
  6854. __tg3_set_mac_addr(tp, 0);
  6855. /* MTU + ethernet header + FCS + optional VLAN tag */
  6856. tw32(MAC_RX_MTU_SIZE,
  6857. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6858. /* The slot time is changed by tg3_setup_phy if we
  6859. * run at gigabit with half duplex.
  6860. */
  6861. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6862. (6 << TX_LENGTHS_IPG_SHIFT) |
  6863. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6865. val |= tr32(MAC_TX_LENGTHS) &
  6866. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6867. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6868. tw32(MAC_TX_LENGTHS, val);
  6869. /* Receive rules. */
  6870. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6871. tw32(RCVLPC_CONFIG, 0x0181);
  6872. /* Calculate RDMAC_MODE setting early, we need it to determine
  6873. * the RCVLPC_STATE_ENABLE mask.
  6874. */
  6875. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6876. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6877. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6878. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6879. RDMAC_MODE_LNGREAD_ENAB);
  6880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6881. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6885. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6886. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6887. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6889. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6890. if (tg3_flag(tp, TSO_CAPABLE) &&
  6891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6892. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6893. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6894. !tg3_flag(tp, IS_5788)) {
  6895. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6896. }
  6897. }
  6898. if (tg3_flag(tp, PCI_EXPRESS))
  6899. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6900. if (tg3_flag(tp, HW_TSO_1) ||
  6901. tg3_flag(tp, HW_TSO_2) ||
  6902. tg3_flag(tp, HW_TSO_3))
  6903. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6904. if (tg3_flag(tp, 57765_PLUS) ||
  6905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6907. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6909. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6914. tg3_flag(tp, 57765_PLUS)) {
  6915. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6918. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6919. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6920. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6921. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6922. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6923. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6924. }
  6925. tw32(TG3_RDMA_RSRVCTRL_REG,
  6926. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6927. }
  6928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6930. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6931. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6932. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6933. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6934. }
  6935. /* Receive/send statistics. */
  6936. if (tg3_flag(tp, 5750_PLUS)) {
  6937. val = tr32(RCVLPC_STATS_ENABLE);
  6938. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6939. tw32(RCVLPC_STATS_ENABLE, val);
  6940. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6941. tg3_flag(tp, TSO_CAPABLE)) {
  6942. val = tr32(RCVLPC_STATS_ENABLE);
  6943. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6944. tw32(RCVLPC_STATS_ENABLE, val);
  6945. } else {
  6946. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6947. }
  6948. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6949. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6950. tw32(SNDDATAI_STATSCTRL,
  6951. (SNDDATAI_SCTRL_ENABLE |
  6952. SNDDATAI_SCTRL_FASTUPD));
  6953. /* Setup host coalescing engine. */
  6954. tw32(HOSTCC_MODE, 0);
  6955. for (i = 0; i < 2000; i++) {
  6956. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6957. break;
  6958. udelay(10);
  6959. }
  6960. __tg3_set_coalesce(tp, &tp->coal);
  6961. if (!tg3_flag(tp, 5705_PLUS)) {
  6962. /* Status/statistics block address. See tg3_timer,
  6963. * the tg3_periodic_fetch_stats call there, and
  6964. * tg3_get_stats to see how this works for 5705/5750 chips.
  6965. */
  6966. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6967. ((u64) tp->stats_mapping >> 32));
  6968. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6969. ((u64) tp->stats_mapping & 0xffffffff));
  6970. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6971. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6972. /* Clear statistics and status block memory areas */
  6973. for (i = NIC_SRAM_STATS_BLK;
  6974. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6975. i += sizeof(u32)) {
  6976. tg3_write_mem(tp, i, 0);
  6977. udelay(40);
  6978. }
  6979. }
  6980. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6981. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6982. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6983. if (!tg3_flag(tp, 5705_PLUS))
  6984. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6985. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6986. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6987. /* reset to prevent losing 1st rx packet intermittently */
  6988. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6989. udelay(10);
  6990. }
  6991. if (tg3_flag(tp, ENABLE_APE))
  6992. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6993. else
  6994. tp->mac_mode = 0;
  6995. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6996. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6997. if (!tg3_flag(tp, 5705_PLUS) &&
  6998. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6999. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7000. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7001. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7002. udelay(40);
  7003. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7004. * If TG3_FLAG_IS_NIC is zero, we should read the
  7005. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7006. * whether used as inputs or outputs, are set by boot code after
  7007. * reset.
  7008. */
  7009. if (!tg3_flag(tp, IS_NIC)) {
  7010. u32 gpio_mask;
  7011. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7012. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7013. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7015. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7016. GRC_LCLCTRL_GPIO_OUTPUT3;
  7017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7018. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7019. tp->grc_local_ctrl &= ~gpio_mask;
  7020. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7021. /* GPIO1 must be driven high for eeprom write protect */
  7022. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7023. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7024. GRC_LCLCTRL_GPIO_OUTPUT1);
  7025. }
  7026. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7027. udelay(100);
  7028. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7029. val = tr32(MSGINT_MODE);
  7030. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7031. tw32(MSGINT_MODE, val);
  7032. }
  7033. if (!tg3_flag(tp, 5705_PLUS)) {
  7034. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7035. udelay(40);
  7036. }
  7037. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7038. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7039. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7040. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7041. WDMAC_MODE_LNGREAD_ENAB);
  7042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7043. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7044. if (tg3_flag(tp, TSO_CAPABLE) &&
  7045. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7046. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7047. /* nothing */
  7048. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7049. !tg3_flag(tp, IS_5788)) {
  7050. val |= WDMAC_MODE_RX_ACCEL;
  7051. }
  7052. }
  7053. /* Enable host coalescing bug fix */
  7054. if (tg3_flag(tp, 5755_PLUS))
  7055. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7057. val |= WDMAC_MODE_BURST_ALL_DATA;
  7058. tw32_f(WDMAC_MODE, val);
  7059. udelay(40);
  7060. if (tg3_flag(tp, PCIX_MODE)) {
  7061. u16 pcix_cmd;
  7062. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7063. &pcix_cmd);
  7064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7065. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7066. pcix_cmd |= PCI_X_CMD_READ_2K;
  7067. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7068. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7069. pcix_cmd |= PCI_X_CMD_READ_2K;
  7070. }
  7071. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7072. pcix_cmd);
  7073. }
  7074. tw32_f(RDMAC_MODE, rdmac_mode);
  7075. udelay(40);
  7076. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7077. if (!tg3_flag(tp, 5705_PLUS))
  7078. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7080. tw32(SNDDATAC_MODE,
  7081. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7082. else
  7083. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7084. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7085. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7086. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7087. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7088. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7089. tw32(RCVDBDI_MODE, val);
  7090. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7091. if (tg3_flag(tp, HW_TSO_1) ||
  7092. tg3_flag(tp, HW_TSO_2) ||
  7093. tg3_flag(tp, HW_TSO_3))
  7094. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7095. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7096. if (tg3_flag(tp, ENABLE_TSS))
  7097. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7098. tw32(SNDBDI_MODE, val);
  7099. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7100. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7101. err = tg3_load_5701_a0_firmware_fix(tp);
  7102. if (err)
  7103. return err;
  7104. }
  7105. if (tg3_flag(tp, TSO_CAPABLE)) {
  7106. err = tg3_load_tso_firmware(tp);
  7107. if (err)
  7108. return err;
  7109. }
  7110. tp->tx_mode = TX_MODE_ENABLE;
  7111. if (tg3_flag(tp, 5755_PLUS) ||
  7112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7113. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7115. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7116. tp->tx_mode &= ~val;
  7117. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7118. }
  7119. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7120. udelay(100);
  7121. if (tg3_flag(tp, ENABLE_RSS)) {
  7122. u32 reg = MAC_RSS_INDIR_TBL_0;
  7123. u8 *ent = (u8 *)&val;
  7124. /* Setup the indirection table */
  7125. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7126. int idx = i % sizeof(val);
  7127. ent[idx] = i % (tp->irq_cnt - 1);
  7128. if (idx == sizeof(val) - 1) {
  7129. tw32(reg, val);
  7130. reg += 4;
  7131. }
  7132. }
  7133. /* Setup the "secret" hash key. */
  7134. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7135. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7136. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7137. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7138. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7139. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7140. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7141. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7142. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7143. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7144. }
  7145. tp->rx_mode = RX_MODE_ENABLE;
  7146. if (tg3_flag(tp, 5755_PLUS))
  7147. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7148. if (tg3_flag(tp, ENABLE_RSS))
  7149. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7150. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7151. RX_MODE_RSS_IPV6_HASH_EN |
  7152. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7153. RX_MODE_RSS_IPV4_HASH_EN |
  7154. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7155. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7156. udelay(10);
  7157. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7158. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7159. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7160. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7161. udelay(10);
  7162. }
  7163. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7164. udelay(10);
  7165. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7166. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7167. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7168. /* Set drive transmission level to 1.2V */
  7169. /* only if the signal pre-emphasis bit is not set */
  7170. val = tr32(MAC_SERDES_CFG);
  7171. val &= 0xfffff000;
  7172. val |= 0x880;
  7173. tw32(MAC_SERDES_CFG, val);
  7174. }
  7175. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7176. tw32(MAC_SERDES_CFG, 0x616000);
  7177. }
  7178. /* Prevent chip from dropping frames when flow control
  7179. * is enabled.
  7180. */
  7181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7182. val = 1;
  7183. else
  7184. val = 2;
  7185. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7187. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7188. /* Use hardware link auto-negotiation */
  7189. tg3_flag_set(tp, HW_AUTONEG);
  7190. }
  7191. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7192. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7193. u32 tmp;
  7194. tmp = tr32(SERDES_RX_CTRL);
  7195. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7196. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7197. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7198. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7199. }
  7200. if (!tg3_flag(tp, USE_PHYLIB)) {
  7201. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7202. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7203. tp->link_config.speed = tp->link_config.orig_speed;
  7204. tp->link_config.duplex = tp->link_config.orig_duplex;
  7205. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7206. }
  7207. err = tg3_setup_phy(tp, 0);
  7208. if (err)
  7209. return err;
  7210. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7211. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7212. u32 tmp;
  7213. /* Clear CRC stats. */
  7214. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7215. tg3_writephy(tp, MII_TG3_TEST1,
  7216. tmp | MII_TG3_TEST1_CRC_EN);
  7217. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7218. }
  7219. }
  7220. }
  7221. __tg3_set_rx_mode(tp->dev);
  7222. /* Initialize receive rules. */
  7223. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7224. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7225. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7226. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7227. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7228. limit = 8;
  7229. else
  7230. limit = 16;
  7231. if (tg3_flag(tp, ENABLE_ASF))
  7232. limit -= 4;
  7233. switch (limit) {
  7234. case 16:
  7235. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7236. case 15:
  7237. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7238. case 14:
  7239. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7240. case 13:
  7241. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7242. case 12:
  7243. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7244. case 11:
  7245. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7246. case 10:
  7247. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7248. case 9:
  7249. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7250. case 8:
  7251. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7252. case 7:
  7253. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7254. case 6:
  7255. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7256. case 5:
  7257. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7258. case 4:
  7259. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7260. case 3:
  7261. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7262. case 2:
  7263. case 1:
  7264. default:
  7265. break;
  7266. }
  7267. if (tg3_flag(tp, ENABLE_APE))
  7268. /* Write our heartbeat update interval to APE. */
  7269. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7270. APE_HOST_HEARTBEAT_INT_DISABLE);
  7271. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7272. return 0;
  7273. }
  7274. /* Called at device open time to get the chip ready for
  7275. * packet processing. Invoked with tp->lock held.
  7276. */
  7277. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7278. {
  7279. tg3_switch_clocks(tp);
  7280. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7281. return tg3_reset_hw(tp, reset_phy);
  7282. }
  7283. #define TG3_STAT_ADD32(PSTAT, REG) \
  7284. do { u32 __val = tr32(REG); \
  7285. (PSTAT)->low += __val; \
  7286. if ((PSTAT)->low < __val) \
  7287. (PSTAT)->high += 1; \
  7288. } while (0)
  7289. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7290. {
  7291. struct tg3_hw_stats *sp = tp->hw_stats;
  7292. if (!netif_carrier_ok(tp->dev))
  7293. return;
  7294. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7295. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7296. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7297. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7298. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7299. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7300. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7301. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7302. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7303. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7304. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7305. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7306. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7307. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7308. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7309. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7310. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7311. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7312. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7313. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7314. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7315. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7316. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7317. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7318. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7319. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7320. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7321. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7322. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7323. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7324. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7325. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7326. } else {
  7327. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7328. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7329. if (val) {
  7330. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7331. sp->rx_discards.low += val;
  7332. if (sp->rx_discards.low < val)
  7333. sp->rx_discards.high += 1;
  7334. }
  7335. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7336. }
  7337. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7338. }
  7339. static void tg3_chk_missed_msi(struct tg3 *tp)
  7340. {
  7341. u32 i;
  7342. for (i = 0; i < tp->irq_cnt; i++) {
  7343. struct tg3_napi *tnapi = &tp->napi[i];
  7344. if (tg3_has_work(tnapi)) {
  7345. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7346. tnapi->last_tx_cons == tnapi->tx_cons) {
  7347. if (tnapi->chk_msi_cnt < 1) {
  7348. tnapi->chk_msi_cnt++;
  7349. return;
  7350. }
  7351. tw32_mailbox(tnapi->int_mbox,
  7352. tnapi->last_tag << 24);
  7353. }
  7354. }
  7355. tnapi->chk_msi_cnt = 0;
  7356. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7357. tnapi->last_tx_cons = tnapi->tx_cons;
  7358. }
  7359. }
  7360. static void tg3_timer(unsigned long __opaque)
  7361. {
  7362. struct tg3 *tp = (struct tg3 *) __opaque;
  7363. if (tp->irq_sync)
  7364. goto restart_timer;
  7365. spin_lock(&tp->lock);
  7366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7367. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7368. tg3_chk_missed_msi(tp);
  7369. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7370. /* All of this garbage is because when using non-tagged
  7371. * IRQ status the mailbox/status_block protocol the chip
  7372. * uses with the cpu is race prone.
  7373. */
  7374. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7375. tw32(GRC_LOCAL_CTRL,
  7376. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7377. } else {
  7378. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7379. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7380. }
  7381. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7382. tg3_flag_set(tp, RESTART_TIMER);
  7383. spin_unlock(&tp->lock);
  7384. schedule_work(&tp->reset_task);
  7385. return;
  7386. }
  7387. }
  7388. /* This part only runs once per second. */
  7389. if (!--tp->timer_counter) {
  7390. if (tg3_flag(tp, 5705_PLUS))
  7391. tg3_periodic_fetch_stats(tp);
  7392. if (tp->setlpicnt && !--tp->setlpicnt)
  7393. tg3_phy_eee_enable(tp);
  7394. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7395. u32 mac_stat;
  7396. int phy_event;
  7397. mac_stat = tr32(MAC_STATUS);
  7398. phy_event = 0;
  7399. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7400. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7401. phy_event = 1;
  7402. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7403. phy_event = 1;
  7404. if (phy_event)
  7405. tg3_setup_phy(tp, 0);
  7406. } else if (tg3_flag(tp, POLL_SERDES)) {
  7407. u32 mac_stat = tr32(MAC_STATUS);
  7408. int need_setup = 0;
  7409. if (netif_carrier_ok(tp->dev) &&
  7410. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7411. need_setup = 1;
  7412. }
  7413. if (!netif_carrier_ok(tp->dev) &&
  7414. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7415. MAC_STATUS_SIGNAL_DET))) {
  7416. need_setup = 1;
  7417. }
  7418. if (need_setup) {
  7419. if (!tp->serdes_counter) {
  7420. tw32_f(MAC_MODE,
  7421. (tp->mac_mode &
  7422. ~MAC_MODE_PORT_MODE_MASK));
  7423. udelay(40);
  7424. tw32_f(MAC_MODE, tp->mac_mode);
  7425. udelay(40);
  7426. }
  7427. tg3_setup_phy(tp, 0);
  7428. }
  7429. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7430. tg3_flag(tp, 5780_CLASS)) {
  7431. tg3_serdes_parallel_detect(tp);
  7432. }
  7433. tp->timer_counter = tp->timer_multiplier;
  7434. }
  7435. /* Heartbeat is only sent once every 2 seconds.
  7436. *
  7437. * The heartbeat is to tell the ASF firmware that the host
  7438. * driver is still alive. In the event that the OS crashes,
  7439. * ASF needs to reset the hardware to free up the FIFO space
  7440. * that may be filled with rx packets destined for the host.
  7441. * If the FIFO is full, ASF will no longer function properly.
  7442. *
  7443. * Unintended resets have been reported on real time kernels
  7444. * where the timer doesn't run on time. Netpoll will also have
  7445. * same problem.
  7446. *
  7447. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7448. * to check the ring condition when the heartbeat is expiring
  7449. * before doing the reset. This will prevent most unintended
  7450. * resets.
  7451. */
  7452. if (!--tp->asf_counter) {
  7453. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7454. tg3_wait_for_event_ack(tp);
  7455. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7456. FWCMD_NICDRV_ALIVE3);
  7457. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7458. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7459. TG3_FW_UPDATE_TIMEOUT_SEC);
  7460. tg3_generate_fw_event(tp);
  7461. }
  7462. tp->asf_counter = tp->asf_multiplier;
  7463. }
  7464. spin_unlock(&tp->lock);
  7465. restart_timer:
  7466. tp->timer.expires = jiffies + tp->timer_offset;
  7467. add_timer(&tp->timer);
  7468. }
  7469. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7470. {
  7471. irq_handler_t fn;
  7472. unsigned long flags;
  7473. char *name;
  7474. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7475. if (tp->irq_cnt == 1)
  7476. name = tp->dev->name;
  7477. else {
  7478. name = &tnapi->irq_lbl[0];
  7479. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7480. name[IFNAMSIZ-1] = 0;
  7481. }
  7482. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7483. fn = tg3_msi;
  7484. if (tg3_flag(tp, 1SHOT_MSI))
  7485. fn = tg3_msi_1shot;
  7486. flags = 0;
  7487. } else {
  7488. fn = tg3_interrupt;
  7489. if (tg3_flag(tp, TAGGED_STATUS))
  7490. fn = tg3_interrupt_tagged;
  7491. flags = IRQF_SHARED;
  7492. }
  7493. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7494. }
  7495. static int tg3_test_interrupt(struct tg3 *tp)
  7496. {
  7497. struct tg3_napi *tnapi = &tp->napi[0];
  7498. struct net_device *dev = tp->dev;
  7499. int err, i, intr_ok = 0;
  7500. u32 val;
  7501. if (!netif_running(dev))
  7502. return -ENODEV;
  7503. tg3_disable_ints(tp);
  7504. free_irq(tnapi->irq_vec, tnapi);
  7505. /*
  7506. * Turn off MSI one shot mode. Otherwise this test has no
  7507. * observable way to know whether the interrupt was delivered.
  7508. */
  7509. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7510. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7511. tw32(MSGINT_MODE, val);
  7512. }
  7513. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7514. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7515. if (err)
  7516. return err;
  7517. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7518. tg3_enable_ints(tp);
  7519. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7520. tnapi->coal_now);
  7521. for (i = 0; i < 5; i++) {
  7522. u32 int_mbox, misc_host_ctrl;
  7523. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7524. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7525. if ((int_mbox != 0) ||
  7526. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7527. intr_ok = 1;
  7528. break;
  7529. }
  7530. msleep(10);
  7531. }
  7532. tg3_disable_ints(tp);
  7533. free_irq(tnapi->irq_vec, tnapi);
  7534. err = tg3_request_irq(tp, 0);
  7535. if (err)
  7536. return err;
  7537. if (intr_ok) {
  7538. /* Reenable MSI one shot mode. */
  7539. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7540. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7541. tw32(MSGINT_MODE, val);
  7542. }
  7543. return 0;
  7544. }
  7545. return -EIO;
  7546. }
  7547. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7548. * successfully restored
  7549. */
  7550. static int tg3_test_msi(struct tg3 *tp)
  7551. {
  7552. int err;
  7553. u16 pci_cmd;
  7554. if (!tg3_flag(tp, USING_MSI))
  7555. return 0;
  7556. /* Turn off SERR reporting in case MSI terminates with Master
  7557. * Abort.
  7558. */
  7559. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7560. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7561. pci_cmd & ~PCI_COMMAND_SERR);
  7562. err = tg3_test_interrupt(tp);
  7563. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7564. if (!err)
  7565. return 0;
  7566. /* other failures */
  7567. if (err != -EIO)
  7568. return err;
  7569. /* MSI test failed, go back to INTx mode */
  7570. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7571. "to INTx mode. Please report this failure to the PCI "
  7572. "maintainer and include system chipset information\n");
  7573. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7574. pci_disable_msi(tp->pdev);
  7575. tg3_flag_clear(tp, USING_MSI);
  7576. tp->napi[0].irq_vec = tp->pdev->irq;
  7577. err = tg3_request_irq(tp, 0);
  7578. if (err)
  7579. return err;
  7580. /* Need to reset the chip because the MSI cycle may have terminated
  7581. * with Master Abort.
  7582. */
  7583. tg3_full_lock(tp, 1);
  7584. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7585. err = tg3_init_hw(tp, 1);
  7586. tg3_full_unlock(tp);
  7587. if (err)
  7588. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7589. return err;
  7590. }
  7591. static int tg3_request_firmware(struct tg3 *tp)
  7592. {
  7593. const __be32 *fw_data;
  7594. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7595. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7596. tp->fw_needed);
  7597. return -ENOENT;
  7598. }
  7599. fw_data = (void *)tp->fw->data;
  7600. /* Firmware blob starts with version numbers, followed by
  7601. * start address and _full_ length including BSS sections
  7602. * (which must be longer than the actual data, of course
  7603. */
  7604. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7605. if (tp->fw_len < (tp->fw->size - 12)) {
  7606. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7607. tp->fw_len, tp->fw_needed);
  7608. release_firmware(tp->fw);
  7609. tp->fw = NULL;
  7610. return -EINVAL;
  7611. }
  7612. /* We no longer need firmware; we have it. */
  7613. tp->fw_needed = NULL;
  7614. return 0;
  7615. }
  7616. static bool tg3_enable_msix(struct tg3 *tp)
  7617. {
  7618. int i, rc, cpus = num_online_cpus();
  7619. struct msix_entry msix_ent[tp->irq_max];
  7620. if (cpus == 1)
  7621. /* Just fallback to the simpler MSI mode. */
  7622. return false;
  7623. /*
  7624. * We want as many rx rings enabled as there are cpus.
  7625. * The first MSIX vector only deals with link interrupts, etc,
  7626. * so we add one to the number of vectors we are requesting.
  7627. */
  7628. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7629. for (i = 0; i < tp->irq_max; i++) {
  7630. msix_ent[i].entry = i;
  7631. msix_ent[i].vector = 0;
  7632. }
  7633. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7634. if (rc < 0) {
  7635. return false;
  7636. } else if (rc != 0) {
  7637. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7638. return false;
  7639. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7640. tp->irq_cnt, rc);
  7641. tp->irq_cnt = rc;
  7642. }
  7643. for (i = 0; i < tp->irq_max; i++)
  7644. tp->napi[i].irq_vec = msix_ent[i].vector;
  7645. netif_set_real_num_tx_queues(tp->dev, 1);
  7646. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7647. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7648. pci_disable_msix(tp->pdev);
  7649. return false;
  7650. }
  7651. if (tp->irq_cnt > 1) {
  7652. tg3_flag_set(tp, ENABLE_RSS);
  7653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7654. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7655. tg3_flag_set(tp, ENABLE_TSS);
  7656. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7657. }
  7658. }
  7659. return true;
  7660. }
  7661. static void tg3_ints_init(struct tg3 *tp)
  7662. {
  7663. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7664. !tg3_flag(tp, TAGGED_STATUS)) {
  7665. /* All MSI supporting chips should support tagged
  7666. * status. Assert that this is the case.
  7667. */
  7668. netdev_warn(tp->dev,
  7669. "MSI without TAGGED_STATUS? Not using MSI\n");
  7670. goto defcfg;
  7671. }
  7672. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7673. tg3_flag_set(tp, USING_MSIX);
  7674. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7675. tg3_flag_set(tp, USING_MSI);
  7676. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7677. u32 msi_mode = tr32(MSGINT_MODE);
  7678. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7679. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7680. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7681. }
  7682. defcfg:
  7683. if (!tg3_flag(tp, USING_MSIX)) {
  7684. tp->irq_cnt = 1;
  7685. tp->napi[0].irq_vec = tp->pdev->irq;
  7686. netif_set_real_num_tx_queues(tp->dev, 1);
  7687. netif_set_real_num_rx_queues(tp->dev, 1);
  7688. }
  7689. }
  7690. static void tg3_ints_fini(struct tg3 *tp)
  7691. {
  7692. if (tg3_flag(tp, USING_MSIX))
  7693. pci_disable_msix(tp->pdev);
  7694. else if (tg3_flag(tp, USING_MSI))
  7695. pci_disable_msi(tp->pdev);
  7696. tg3_flag_clear(tp, USING_MSI);
  7697. tg3_flag_clear(tp, USING_MSIX);
  7698. tg3_flag_clear(tp, ENABLE_RSS);
  7699. tg3_flag_clear(tp, ENABLE_TSS);
  7700. }
  7701. static int tg3_open(struct net_device *dev)
  7702. {
  7703. struct tg3 *tp = netdev_priv(dev);
  7704. int i, err;
  7705. if (tp->fw_needed) {
  7706. err = tg3_request_firmware(tp);
  7707. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7708. if (err)
  7709. return err;
  7710. } else if (err) {
  7711. netdev_warn(tp->dev, "TSO capability disabled\n");
  7712. tg3_flag_clear(tp, TSO_CAPABLE);
  7713. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7714. netdev_notice(tp->dev, "TSO capability restored\n");
  7715. tg3_flag_set(tp, TSO_CAPABLE);
  7716. }
  7717. }
  7718. netif_carrier_off(tp->dev);
  7719. err = tg3_power_up(tp);
  7720. if (err)
  7721. return err;
  7722. tg3_full_lock(tp, 0);
  7723. tg3_disable_ints(tp);
  7724. tg3_flag_clear(tp, INIT_COMPLETE);
  7725. tg3_full_unlock(tp);
  7726. /*
  7727. * Setup interrupts first so we know how
  7728. * many NAPI resources to allocate
  7729. */
  7730. tg3_ints_init(tp);
  7731. /* The placement of this call is tied
  7732. * to the setup and use of Host TX descriptors.
  7733. */
  7734. err = tg3_alloc_consistent(tp);
  7735. if (err)
  7736. goto err_out1;
  7737. tg3_napi_init(tp);
  7738. tg3_napi_enable(tp);
  7739. for (i = 0; i < tp->irq_cnt; i++) {
  7740. struct tg3_napi *tnapi = &tp->napi[i];
  7741. err = tg3_request_irq(tp, i);
  7742. if (err) {
  7743. for (i--; i >= 0; i--)
  7744. free_irq(tnapi->irq_vec, tnapi);
  7745. break;
  7746. }
  7747. }
  7748. if (err)
  7749. goto err_out2;
  7750. tg3_full_lock(tp, 0);
  7751. err = tg3_init_hw(tp, 1);
  7752. if (err) {
  7753. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7754. tg3_free_rings(tp);
  7755. } else {
  7756. if (tg3_flag(tp, TAGGED_STATUS) &&
  7757. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7759. tp->timer_offset = HZ;
  7760. else
  7761. tp->timer_offset = HZ / 10;
  7762. BUG_ON(tp->timer_offset > HZ);
  7763. tp->timer_counter = tp->timer_multiplier =
  7764. (HZ / tp->timer_offset);
  7765. tp->asf_counter = tp->asf_multiplier =
  7766. ((HZ / tp->timer_offset) * 2);
  7767. init_timer(&tp->timer);
  7768. tp->timer.expires = jiffies + tp->timer_offset;
  7769. tp->timer.data = (unsigned long) tp;
  7770. tp->timer.function = tg3_timer;
  7771. }
  7772. tg3_full_unlock(tp);
  7773. if (err)
  7774. goto err_out3;
  7775. if (tg3_flag(tp, USING_MSI)) {
  7776. err = tg3_test_msi(tp);
  7777. if (err) {
  7778. tg3_full_lock(tp, 0);
  7779. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7780. tg3_free_rings(tp);
  7781. tg3_full_unlock(tp);
  7782. goto err_out2;
  7783. }
  7784. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7785. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7786. tw32(PCIE_TRANSACTION_CFG,
  7787. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7788. }
  7789. }
  7790. tg3_phy_start(tp);
  7791. tg3_full_lock(tp, 0);
  7792. add_timer(&tp->timer);
  7793. tg3_flag_set(tp, INIT_COMPLETE);
  7794. tg3_enable_ints(tp);
  7795. tg3_full_unlock(tp);
  7796. netif_tx_start_all_queues(dev);
  7797. /*
  7798. * Reset loopback feature if it was turned on while the device was down
  7799. * make sure that it's installed properly now.
  7800. */
  7801. if (dev->features & NETIF_F_LOOPBACK)
  7802. tg3_set_loopback(dev, dev->features);
  7803. return 0;
  7804. err_out3:
  7805. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7806. struct tg3_napi *tnapi = &tp->napi[i];
  7807. free_irq(tnapi->irq_vec, tnapi);
  7808. }
  7809. err_out2:
  7810. tg3_napi_disable(tp);
  7811. tg3_napi_fini(tp);
  7812. tg3_free_consistent(tp);
  7813. err_out1:
  7814. tg3_ints_fini(tp);
  7815. return err;
  7816. }
  7817. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7818. struct rtnl_link_stats64 *);
  7819. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7820. static int tg3_close(struct net_device *dev)
  7821. {
  7822. int i;
  7823. struct tg3 *tp = netdev_priv(dev);
  7824. tg3_napi_disable(tp);
  7825. cancel_work_sync(&tp->reset_task);
  7826. netif_tx_stop_all_queues(dev);
  7827. del_timer_sync(&tp->timer);
  7828. tg3_phy_stop(tp);
  7829. tg3_full_lock(tp, 1);
  7830. tg3_disable_ints(tp);
  7831. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7832. tg3_free_rings(tp);
  7833. tg3_flag_clear(tp, INIT_COMPLETE);
  7834. tg3_full_unlock(tp);
  7835. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7836. struct tg3_napi *tnapi = &tp->napi[i];
  7837. free_irq(tnapi->irq_vec, tnapi);
  7838. }
  7839. tg3_ints_fini(tp);
  7840. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7841. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7842. sizeof(tp->estats_prev));
  7843. tg3_napi_fini(tp);
  7844. tg3_free_consistent(tp);
  7845. tg3_power_down(tp);
  7846. netif_carrier_off(tp->dev);
  7847. return 0;
  7848. }
  7849. static inline u64 get_stat64(tg3_stat64_t *val)
  7850. {
  7851. return ((u64)val->high << 32) | ((u64)val->low);
  7852. }
  7853. static u64 calc_crc_errors(struct tg3 *tp)
  7854. {
  7855. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7856. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7857. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7859. u32 val;
  7860. spin_lock_bh(&tp->lock);
  7861. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7862. tg3_writephy(tp, MII_TG3_TEST1,
  7863. val | MII_TG3_TEST1_CRC_EN);
  7864. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7865. } else
  7866. val = 0;
  7867. spin_unlock_bh(&tp->lock);
  7868. tp->phy_crc_errors += val;
  7869. return tp->phy_crc_errors;
  7870. }
  7871. return get_stat64(&hw_stats->rx_fcs_errors);
  7872. }
  7873. #define ESTAT_ADD(member) \
  7874. estats->member = old_estats->member + \
  7875. get_stat64(&hw_stats->member)
  7876. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7877. {
  7878. struct tg3_ethtool_stats *estats = &tp->estats;
  7879. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7880. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7881. if (!hw_stats)
  7882. return old_estats;
  7883. ESTAT_ADD(rx_octets);
  7884. ESTAT_ADD(rx_fragments);
  7885. ESTAT_ADD(rx_ucast_packets);
  7886. ESTAT_ADD(rx_mcast_packets);
  7887. ESTAT_ADD(rx_bcast_packets);
  7888. ESTAT_ADD(rx_fcs_errors);
  7889. ESTAT_ADD(rx_align_errors);
  7890. ESTAT_ADD(rx_xon_pause_rcvd);
  7891. ESTAT_ADD(rx_xoff_pause_rcvd);
  7892. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7893. ESTAT_ADD(rx_xoff_entered);
  7894. ESTAT_ADD(rx_frame_too_long_errors);
  7895. ESTAT_ADD(rx_jabbers);
  7896. ESTAT_ADD(rx_undersize_packets);
  7897. ESTAT_ADD(rx_in_length_errors);
  7898. ESTAT_ADD(rx_out_length_errors);
  7899. ESTAT_ADD(rx_64_or_less_octet_packets);
  7900. ESTAT_ADD(rx_65_to_127_octet_packets);
  7901. ESTAT_ADD(rx_128_to_255_octet_packets);
  7902. ESTAT_ADD(rx_256_to_511_octet_packets);
  7903. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7904. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7905. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7906. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7907. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7908. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7909. ESTAT_ADD(tx_octets);
  7910. ESTAT_ADD(tx_collisions);
  7911. ESTAT_ADD(tx_xon_sent);
  7912. ESTAT_ADD(tx_xoff_sent);
  7913. ESTAT_ADD(tx_flow_control);
  7914. ESTAT_ADD(tx_mac_errors);
  7915. ESTAT_ADD(tx_single_collisions);
  7916. ESTAT_ADD(tx_mult_collisions);
  7917. ESTAT_ADD(tx_deferred);
  7918. ESTAT_ADD(tx_excessive_collisions);
  7919. ESTAT_ADD(tx_late_collisions);
  7920. ESTAT_ADD(tx_collide_2times);
  7921. ESTAT_ADD(tx_collide_3times);
  7922. ESTAT_ADD(tx_collide_4times);
  7923. ESTAT_ADD(tx_collide_5times);
  7924. ESTAT_ADD(tx_collide_6times);
  7925. ESTAT_ADD(tx_collide_7times);
  7926. ESTAT_ADD(tx_collide_8times);
  7927. ESTAT_ADD(tx_collide_9times);
  7928. ESTAT_ADD(tx_collide_10times);
  7929. ESTAT_ADD(tx_collide_11times);
  7930. ESTAT_ADD(tx_collide_12times);
  7931. ESTAT_ADD(tx_collide_13times);
  7932. ESTAT_ADD(tx_collide_14times);
  7933. ESTAT_ADD(tx_collide_15times);
  7934. ESTAT_ADD(tx_ucast_packets);
  7935. ESTAT_ADD(tx_mcast_packets);
  7936. ESTAT_ADD(tx_bcast_packets);
  7937. ESTAT_ADD(tx_carrier_sense_errors);
  7938. ESTAT_ADD(tx_discards);
  7939. ESTAT_ADD(tx_errors);
  7940. ESTAT_ADD(dma_writeq_full);
  7941. ESTAT_ADD(dma_write_prioq_full);
  7942. ESTAT_ADD(rxbds_empty);
  7943. ESTAT_ADD(rx_discards);
  7944. ESTAT_ADD(rx_errors);
  7945. ESTAT_ADD(rx_threshold_hit);
  7946. ESTAT_ADD(dma_readq_full);
  7947. ESTAT_ADD(dma_read_prioq_full);
  7948. ESTAT_ADD(tx_comp_queue_full);
  7949. ESTAT_ADD(ring_set_send_prod_index);
  7950. ESTAT_ADD(ring_status_update);
  7951. ESTAT_ADD(nic_irqs);
  7952. ESTAT_ADD(nic_avoided_irqs);
  7953. ESTAT_ADD(nic_tx_threshold_hit);
  7954. ESTAT_ADD(mbuf_lwm_thresh_hit);
  7955. return estats;
  7956. }
  7957. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7958. struct rtnl_link_stats64 *stats)
  7959. {
  7960. struct tg3 *tp = netdev_priv(dev);
  7961. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7962. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7963. if (!hw_stats)
  7964. return old_stats;
  7965. stats->rx_packets = old_stats->rx_packets +
  7966. get_stat64(&hw_stats->rx_ucast_packets) +
  7967. get_stat64(&hw_stats->rx_mcast_packets) +
  7968. get_stat64(&hw_stats->rx_bcast_packets);
  7969. stats->tx_packets = old_stats->tx_packets +
  7970. get_stat64(&hw_stats->tx_ucast_packets) +
  7971. get_stat64(&hw_stats->tx_mcast_packets) +
  7972. get_stat64(&hw_stats->tx_bcast_packets);
  7973. stats->rx_bytes = old_stats->rx_bytes +
  7974. get_stat64(&hw_stats->rx_octets);
  7975. stats->tx_bytes = old_stats->tx_bytes +
  7976. get_stat64(&hw_stats->tx_octets);
  7977. stats->rx_errors = old_stats->rx_errors +
  7978. get_stat64(&hw_stats->rx_errors);
  7979. stats->tx_errors = old_stats->tx_errors +
  7980. get_stat64(&hw_stats->tx_errors) +
  7981. get_stat64(&hw_stats->tx_mac_errors) +
  7982. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7983. get_stat64(&hw_stats->tx_discards);
  7984. stats->multicast = old_stats->multicast +
  7985. get_stat64(&hw_stats->rx_mcast_packets);
  7986. stats->collisions = old_stats->collisions +
  7987. get_stat64(&hw_stats->tx_collisions);
  7988. stats->rx_length_errors = old_stats->rx_length_errors +
  7989. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7990. get_stat64(&hw_stats->rx_undersize_packets);
  7991. stats->rx_over_errors = old_stats->rx_over_errors +
  7992. get_stat64(&hw_stats->rxbds_empty);
  7993. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7994. get_stat64(&hw_stats->rx_align_errors);
  7995. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7996. get_stat64(&hw_stats->tx_discards);
  7997. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7998. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7999. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8000. calc_crc_errors(tp);
  8001. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8002. get_stat64(&hw_stats->rx_discards);
  8003. stats->rx_dropped = tp->rx_dropped;
  8004. return stats;
  8005. }
  8006. static inline u32 calc_crc(unsigned char *buf, int len)
  8007. {
  8008. u32 reg;
  8009. u32 tmp;
  8010. int j, k;
  8011. reg = 0xffffffff;
  8012. for (j = 0; j < len; j++) {
  8013. reg ^= buf[j];
  8014. for (k = 0; k < 8; k++) {
  8015. tmp = reg & 0x01;
  8016. reg >>= 1;
  8017. if (tmp)
  8018. reg ^= 0xedb88320;
  8019. }
  8020. }
  8021. return ~reg;
  8022. }
  8023. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8024. {
  8025. /* accept or reject all multicast frames */
  8026. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8027. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8028. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8029. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8030. }
  8031. static void __tg3_set_rx_mode(struct net_device *dev)
  8032. {
  8033. struct tg3 *tp = netdev_priv(dev);
  8034. u32 rx_mode;
  8035. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8036. RX_MODE_KEEP_VLAN_TAG);
  8037. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8038. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8039. * flag clear.
  8040. */
  8041. if (!tg3_flag(tp, ENABLE_ASF))
  8042. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8043. #endif
  8044. if (dev->flags & IFF_PROMISC) {
  8045. /* Promiscuous mode. */
  8046. rx_mode |= RX_MODE_PROMISC;
  8047. } else if (dev->flags & IFF_ALLMULTI) {
  8048. /* Accept all multicast. */
  8049. tg3_set_multi(tp, 1);
  8050. } else if (netdev_mc_empty(dev)) {
  8051. /* Reject all multicast. */
  8052. tg3_set_multi(tp, 0);
  8053. } else {
  8054. /* Accept one or more multicast(s). */
  8055. struct netdev_hw_addr *ha;
  8056. u32 mc_filter[4] = { 0, };
  8057. u32 regidx;
  8058. u32 bit;
  8059. u32 crc;
  8060. netdev_for_each_mc_addr(ha, dev) {
  8061. crc = calc_crc(ha->addr, ETH_ALEN);
  8062. bit = ~crc & 0x7f;
  8063. regidx = (bit & 0x60) >> 5;
  8064. bit &= 0x1f;
  8065. mc_filter[regidx] |= (1 << bit);
  8066. }
  8067. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8068. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8069. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8070. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8071. }
  8072. if (rx_mode != tp->rx_mode) {
  8073. tp->rx_mode = rx_mode;
  8074. tw32_f(MAC_RX_MODE, rx_mode);
  8075. udelay(10);
  8076. }
  8077. }
  8078. static void tg3_set_rx_mode(struct net_device *dev)
  8079. {
  8080. struct tg3 *tp = netdev_priv(dev);
  8081. if (!netif_running(dev))
  8082. return;
  8083. tg3_full_lock(tp, 0);
  8084. __tg3_set_rx_mode(dev);
  8085. tg3_full_unlock(tp);
  8086. }
  8087. static int tg3_get_regs_len(struct net_device *dev)
  8088. {
  8089. return TG3_REG_BLK_SIZE;
  8090. }
  8091. static void tg3_get_regs(struct net_device *dev,
  8092. struct ethtool_regs *regs, void *_p)
  8093. {
  8094. struct tg3 *tp = netdev_priv(dev);
  8095. regs->version = 0;
  8096. memset(_p, 0, TG3_REG_BLK_SIZE);
  8097. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8098. return;
  8099. tg3_full_lock(tp, 0);
  8100. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8101. tg3_full_unlock(tp);
  8102. }
  8103. static int tg3_get_eeprom_len(struct net_device *dev)
  8104. {
  8105. struct tg3 *tp = netdev_priv(dev);
  8106. return tp->nvram_size;
  8107. }
  8108. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8109. {
  8110. struct tg3 *tp = netdev_priv(dev);
  8111. int ret;
  8112. u8 *pd;
  8113. u32 i, offset, len, b_offset, b_count;
  8114. __be32 val;
  8115. if (tg3_flag(tp, NO_NVRAM))
  8116. return -EINVAL;
  8117. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8118. return -EAGAIN;
  8119. offset = eeprom->offset;
  8120. len = eeprom->len;
  8121. eeprom->len = 0;
  8122. eeprom->magic = TG3_EEPROM_MAGIC;
  8123. if (offset & 3) {
  8124. /* adjustments to start on required 4 byte boundary */
  8125. b_offset = offset & 3;
  8126. b_count = 4 - b_offset;
  8127. if (b_count > len) {
  8128. /* i.e. offset=1 len=2 */
  8129. b_count = len;
  8130. }
  8131. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8132. if (ret)
  8133. return ret;
  8134. memcpy(data, ((char *)&val) + b_offset, b_count);
  8135. len -= b_count;
  8136. offset += b_count;
  8137. eeprom->len += b_count;
  8138. }
  8139. /* read bytes up to the last 4 byte boundary */
  8140. pd = &data[eeprom->len];
  8141. for (i = 0; i < (len - (len & 3)); i += 4) {
  8142. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8143. if (ret) {
  8144. eeprom->len += i;
  8145. return ret;
  8146. }
  8147. memcpy(pd + i, &val, 4);
  8148. }
  8149. eeprom->len += i;
  8150. if (len & 3) {
  8151. /* read last bytes not ending on 4 byte boundary */
  8152. pd = &data[eeprom->len];
  8153. b_count = len & 3;
  8154. b_offset = offset + len - b_count;
  8155. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8156. if (ret)
  8157. return ret;
  8158. memcpy(pd, &val, b_count);
  8159. eeprom->len += b_count;
  8160. }
  8161. return 0;
  8162. }
  8163. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8164. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8165. {
  8166. struct tg3 *tp = netdev_priv(dev);
  8167. int ret;
  8168. u32 offset, len, b_offset, odd_len;
  8169. u8 *buf;
  8170. __be32 start, end;
  8171. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8172. return -EAGAIN;
  8173. if (tg3_flag(tp, NO_NVRAM) ||
  8174. eeprom->magic != TG3_EEPROM_MAGIC)
  8175. return -EINVAL;
  8176. offset = eeprom->offset;
  8177. len = eeprom->len;
  8178. if ((b_offset = (offset & 3))) {
  8179. /* adjustments to start on required 4 byte boundary */
  8180. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8181. if (ret)
  8182. return ret;
  8183. len += b_offset;
  8184. offset &= ~3;
  8185. if (len < 4)
  8186. len = 4;
  8187. }
  8188. odd_len = 0;
  8189. if (len & 3) {
  8190. /* adjustments to end on required 4 byte boundary */
  8191. odd_len = 1;
  8192. len = (len + 3) & ~3;
  8193. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8194. if (ret)
  8195. return ret;
  8196. }
  8197. buf = data;
  8198. if (b_offset || odd_len) {
  8199. buf = kmalloc(len, GFP_KERNEL);
  8200. if (!buf)
  8201. return -ENOMEM;
  8202. if (b_offset)
  8203. memcpy(buf, &start, 4);
  8204. if (odd_len)
  8205. memcpy(buf+len-4, &end, 4);
  8206. memcpy(buf + b_offset, data, eeprom->len);
  8207. }
  8208. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8209. if (buf != data)
  8210. kfree(buf);
  8211. return ret;
  8212. }
  8213. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8214. {
  8215. struct tg3 *tp = netdev_priv(dev);
  8216. if (tg3_flag(tp, USE_PHYLIB)) {
  8217. struct phy_device *phydev;
  8218. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8219. return -EAGAIN;
  8220. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8221. return phy_ethtool_gset(phydev, cmd);
  8222. }
  8223. cmd->supported = (SUPPORTED_Autoneg);
  8224. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8225. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8226. SUPPORTED_1000baseT_Full);
  8227. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8228. cmd->supported |= (SUPPORTED_100baseT_Half |
  8229. SUPPORTED_100baseT_Full |
  8230. SUPPORTED_10baseT_Half |
  8231. SUPPORTED_10baseT_Full |
  8232. SUPPORTED_TP);
  8233. cmd->port = PORT_TP;
  8234. } else {
  8235. cmd->supported |= SUPPORTED_FIBRE;
  8236. cmd->port = PORT_FIBRE;
  8237. }
  8238. cmd->advertising = tp->link_config.advertising;
  8239. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8240. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8241. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8242. cmd->advertising |= ADVERTISED_Pause;
  8243. } else {
  8244. cmd->advertising |= ADVERTISED_Pause |
  8245. ADVERTISED_Asym_Pause;
  8246. }
  8247. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8248. cmd->advertising |= ADVERTISED_Asym_Pause;
  8249. }
  8250. }
  8251. if (netif_running(dev)) {
  8252. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8253. cmd->duplex = tp->link_config.active_duplex;
  8254. } else {
  8255. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8256. cmd->duplex = DUPLEX_INVALID;
  8257. }
  8258. cmd->phy_address = tp->phy_addr;
  8259. cmd->transceiver = XCVR_INTERNAL;
  8260. cmd->autoneg = tp->link_config.autoneg;
  8261. cmd->maxtxpkt = 0;
  8262. cmd->maxrxpkt = 0;
  8263. return 0;
  8264. }
  8265. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8266. {
  8267. struct tg3 *tp = netdev_priv(dev);
  8268. u32 speed = ethtool_cmd_speed(cmd);
  8269. if (tg3_flag(tp, USE_PHYLIB)) {
  8270. struct phy_device *phydev;
  8271. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8272. return -EAGAIN;
  8273. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8274. return phy_ethtool_sset(phydev, cmd);
  8275. }
  8276. if (cmd->autoneg != AUTONEG_ENABLE &&
  8277. cmd->autoneg != AUTONEG_DISABLE)
  8278. return -EINVAL;
  8279. if (cmd->autoneg == AUTONEG_DISABLE &&
  8280. cmd->duplex != DUPLEX_FULL &&
  8281. cmd->duplex != DUPLEX_HALF)
  8282. return -EINVAL;
  8283. if (cmd->autoneg == AUTONEG_ENABLE) {
  8284. u32 mask = ADVERTISED_Autoneg |
  8285. ADVERTISED_Pause |
  8286. ADVERTISED_Asym_Pause;
  8287. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8288. mask |= ADVERTISED_1000baseT_Half |
  8289. ADVERTISED_1000baseT_Full;
  8290. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8291. mask |= ADVERTISED_100baseT_Half |
  8292. ADVERTISED_100baseT_Full |
  8293. ADVERTISED_10baseT_Half |
  8294. ADVERTISED_10baseT_Full |
  8295. ADVERTISED_TP;
  8296. else
  8297. mask |= ADVERTISED_FIBRE;
  8298. if (cmd->advertising & ~mask)
  8299. return -EINVAL;
  8300. mask &= (ADVERTISED_1000baseT_Half |
  8301. ADVERTISED_1000baseT_Full |
  8302. ADVERTISED_100baseT_Half |
  8303. ADVERTISED_100baseT_Full |
  8304. ADVERTISED_10baseT_Half |
  8305. ADVERTISED_10baseT_Full);
  8306. cmd->advertising &= mask;
  8307. } else {
  8308. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8309. if (speed != SPEED_1000)
  8310. return -EINVAL;
  8311. if (cmd->duplex != DUPLEX_FULL)
  8312. return -EINVAL;
  8313. } else {
  8314. if (speed != SPEED_100 &&
  8315. speed != SPEED_10)
  8316. return -EINVAL;
  8317. }
  8318. }
  8319. tg3_full_lock(tp, 0);
  8320. tp->link_config.autoneg = cmd->autoneg;
  8321. if (cmd->autoneg == AUTONEG_ENABLE) {
  8322. tp->link_config.advertising = (cmd->advertising |
  8323. ADVERTISED_Autoneg);
  8324. tp->link_config.speed = SPEED_INVALID;
  8325. tp->link_config.duplex = DUPLEX_INVALID;
  8326. } else {
  8327. tp->link_config.advertising = 0;
  8328. tp->link_config.speed = speed;
  8329. tp->link_config.duplex = cmd->duplex;
  8330. }
  8331. tp->link_config.orig_speed = tp->link_config.speed;
  8332. tp->link_config.orig_duplex = tp->link_config.duplex;
  8333. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8334. if (netif_running(dev))
  8335. tg3_setup_phy(tp, 1);
  8336. tg3_full_unlock(tp);
  8337. return 0;
  8338. }
  8339. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8340. {
  8341. struct tg3 *tp = netdev_priv(dev);
  8342. strcpy(info->driver, DRV_MODULE_NAME);
  8343. strcpy(info->version, DRV_MODULE_VERSION);
  8344. strcpy(info->fw_version, tp->fw_ver);
  8345. strcpy(info->bus_info, pci_name(tp->pdev));
  8346. }
  8347. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8348. {
  8349. struct tg3 *tp = netdev_priv(dev);
  8350. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8351. wol->supported = WAKE_MAGIC;
  8352. else
  8353. wol->supported = 0;
  8354. wol->wolopts = 0;
  8355. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8356. wol->wolopts = WAKE_MAGIC;
  8357. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8358. }
  8359. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8360. {
  8361. struct tg3 *tp = netdev_priv(dev);
  8362. struct device *dp = &tp->pdev->dev;
  8363. if (wol->wolopts & ~WAKE_MAGIC)
  8364. return -EINVAL;
  8365. if ((wol->wolopts & WAKE_MAGIC) &&
  8366. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8367. return -EINVAL;
  8368. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8369. spin_lock_bh(&tp->lock);
  8370. if (device_may_wakeup(dp))
  8371. tg3_flag_set(tp, WOL_ENABLE);
  8372. else
  8373. tg3_flag_clear(tp, WOL_ENABLE);
  8374. spin_unlock_bh(&tp->lock);
  8375. return 0;
  8376. }
  8377. static u32 tg3_get_msglevel(struct net_device *dev)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. return tp->msg_enable;
  8381. }
  8382. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8383. {
  8384. struct tg3 *tp = netdev_priv(dev);
  8385. tp->msg_enable = value;
  8386. }
  8387. static int tg3_nway_reset(struct net_device *dev)
  8388. {
  8389. struct tg3 *tp = netdev_priv(dev);
  8390. int r;
  8391. if (!netif_running(dev))
  8392. return -EAGAIN;
  8393. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8394. return -EINVAL;
  8395. if (tg3_flag(tp, USE_PHYLIB)) {
  8396. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8397. return -EAGAIN;
  8398. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8399. } else {
  8400. u32 bmcr;
  8401. spin_lock_bh(&tp->lock);
  8402. r = -EINVAL;
  8403. tg3_readphy(tp, MII_BMCR, &bmcr);
  8404. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8405. ((bmcr & BMCR_ANENABLE) ||
  8406. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8407. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8408. BMCR_ANENABLE);
  8409. r = 0;
  8410. }
  8411. spin_unlock_bh(&tp->lock);
  8412. }
  8413. return r;
  8414. }
  8415. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8416. {
  8417. struct tg3 *tp = netdev_priv(dev);
  8418. ering->rx_max_pending = tp->rx_std_ring_mask;
  8419. ering->rx_mini_max_pending = 0;
  8420. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8421. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8422. else
  8423. ering->rx_jumbo_max_pending = 0;
  8424. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8425. ering->rx_pending = tp->rx_pending;
  8426. ering->rx_mini_pending = 0;
  8427. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8428. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8429. else
  8430. ering->rx_jumbo_pending = 0;
  8431. ering->tx_pending = tp->napi[0].tx_pending;
  8432. }
  8433. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8434. {
  8435. struct tg3 *tp = netdev_priv(dev);
  8436. int i, irq_sync = 0, err = 0;
  8437. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8438. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8439. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8440. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8441. (tg3_flag(tp, TSO_BUG) &&
  8442. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8443. return -EINVAL;
  8444. if (netif_running(dev)) {
  8445. tg3_phy_stop(tp);
  8446. tg3_netif_stop(tp);
  8447. irq_sync = 1;
  8448. }
  8449. tg3_full_lock(tp, irq_sync);
  8450. tp->rx_pending = ering->rx_pending;
  8451. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8452. tp->rx_pending > 63)
  8453. tp->rx_pending = 63;
  8454. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8455. for (i = 0; i < tp->irq_max; i++)
  8456. tp->napi[i].tx_pending = ering->tx_pending;
  8457. if (netif_running(dev)) {
  8458. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8459. err = tg3_restart_hw(tp, 1);
  8460. if (!err)
  8461. tg3_netif_start(tp);
  8462. }
  8463. tg3_full_unlock(tp);
  8464. if (irq_sync && !err)
  8465. tg3_phy_start(tp);
  8466. return err;
  8467. }
  8468. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8469. {
  8470. struct tg3 *tp = netdev_priv(dev);
  8471. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8472. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8473. epause->rx_pause = 1;
  8474. else
  8475. epause->rx_pause = 0;
  8476. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8477. epause->tx_pause = 1;
  8478. else
  8479. epause->tx_pause = 0;
  8480. }
  8481. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8482. {
  8483. struct tg3 *tp = netdev_priv(dev);
  8484. int err = 0;
  8485. if (tg3_flag(tp, USE_PHYLIB)) {
  8486. u32 newadv;
  8487. struct phy_device *phydev;
  8488. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8489. if (!(phydev->supported & SUPPORTED_Pause) ||
  8490. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8491. (epause->rx_pause != epause->tx_pause)))
  8492. return -EINVAL;
  8493. tp->link_config.flowctrl = 0;
  8494. if (epause->rx_pause) {
  8495. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8496. if (epause->tx_pause) {
  8497. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8498. newadv = ADVERTISED_Pause;
  8499. } else
  8500. newadv = ADVERTISED_Pause |
  8501. ADVERTISED_Asym_Pause;
  8502. } else if (epause->tx_pause) {
  8503. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8504. newadv = ADVERTISED_Asym_Pause;
  8505. } else
  8506. newadv = 0;
  8507. if (epause->autoneg)
  8508. tg3_flag_set(tp, PAUSE_AUTONEG);
  8509. else
  8510. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8511. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8512. u32 oldadv = phydev->advertising &
  8513. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8514. if (oldadv != newadv) {
  8515. phydev->advertising &=
  8516. ~(ADVERTISED_Pause |
  8517. ADVERTISED_Asym_Pause);
  8518. phydev->advertising |= newadv;
  8519. if (phydev->autoneg) {
  8520. /*
  8521. * Always renegotiate the link to
  8522. * inform our link partner of our
  8523. * flow control settings, even if the
  8524. * flow control is forced. Let
  8525. * tg3_adjust_link() do the final
  8526. * flow control setup.
  8527. */
  8528. return phy_start_aneg(phydev);
  8529. }
  8530. }
  8531. if (!epause->autoneg)
  8532. tg3_setup_flow_control(tp, 0, 0);
  8533. } else {
  8534. tp->link_config.orig_advertising &=
  8535. ~(ADVERTISED_Pause |
  8536. ADVERTISED_Asym_Pause);
  8537. tp->link_config.orig_advertising |= newadv;
  8538. }
  8539. } else {
  8540. int irq_sync = 0;
  8541. if (netif_running(dev)) {
  8542. tg3_netif_stop(tp);
  8543. irq_sync = 1;
  8544. }
  8545. tg3_full_lock(tp, irq_sync);
  8546. if (epause->autoneg)
  8547. tg3_flag_set(tp, PAUSE_AUTONEG);
  8548. else
  8549. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8550. if (epause->rx_pause)
  8551. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8552. else
  8553. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8554. if (epause->tx_pause)
  8555. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8556. else
  8557. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8558. if (netif_running(dev)) {
  8559. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8560. err = tg3_restart_hw(tp, 1);
  8561. if (!err)
  8562. tg3_netif_start(tp);
  8563. }
  8564. tg3_full_unlock(tp);
  8565. }
  8566. return err;
  8567. }
  8568. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8569. {
  8570. switch (sset) {
  8571. case ETH_SS_TEST:
  8572. return TG3_NUM_TEST;
  8573. case ETH_SS_STATS:
  8574. return TG3_NUM_STATS;
  8575. default:
  8576. return -EOPNOTSUPP;
  8577. }
  8578. }
  8579. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8580. {
  8581. switch (stringset) {
  8582. case ETH_SS_STATS:
  8583. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8584. break;
  8585. case ETH_SS_TEST:
  8586. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8587. break;
  8588. default:
  8589. WARN_ON(1); /* we need a WARN() */
  8590. break;
  8591. }
  8592. }
  8593. static int tg3_set_phys_id(struct net_device *dev,
  8594. enum ethtool_phys_id_state state)
  8595. {
  8596. struct tg3 *tp = netdev_priv(dev);
  8597. if (!netif_running(tp->dev))
  8598. return -EAGAIN;
  8599. switch (state) {
  8600. case ETHTOOL_ID_ACTIVE:
  8601. return 1; /* cycle on/off once per second */
  8602. case ETHTOOL_ID_ON:
  8603. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8604. LED_CTRL_1000MBPS_ON |
  8605. LED_CTRL_100MBPS_ON |
  8606. LED_CTRL_10MBPS_ON |
  8607. LED_CTRL_TRAFFIC_OVERRIDE |
  8608. LED_CTRL_TRAFFIC_BLINK |
  8609. LED_CTRL_TRAFFIC_LED);
  8610. break;
  8611. case ETHTOOL_ID_OFF:
  8612. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8613. LED_CTRL_TRAFFIC_OVERRIDE);
  8614. break;
  8615. case ETHTOOL_ID_INACTIVE:
  8616. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8617. break;
  8618. }
  8619. return 0;
  8620. }
  8621. static void tg3_get_ethtool_stats(struct net_device *dev,
  8622. struct ethtool_stats *estats, u64 *tmp_stats)
  8623. {
  8624. struct tg3 *tp = netdev_priv(dev);
  8625. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8626. }
  8627. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8628. {
  8629. int i;
  8630. __be32 *buf;
  8631. u32 offset = 0, len = 0;
  8632. u32 magic, val;
  8633. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8634. return NULL;
  8635. if (magic == TG3_EEPROM_MAGIC) {
  8636. for (offset = TG3_NVM_DIR_START;
  8637. offset < TG3_NVM_DIR_END;
  8638. offset += TG3_NVM_DIRENT_SIZE) {
  8639. if (tg3_nvram_read(tp, offset, &val))
  8640. return NULL;
  8641. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8642. TG3_NVM_DIRTYPE_EXTVPD)
  8643. break;
  8644. }
  8645. if (offset != TG3_NVM_DIR_END) {
  8646. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8647. if (tg3_nvram_read(tp, offset + 4, &offset))
  8648. return NULL;
  8649. offset = tg3_nvram_logical_addr(tp, offset);
  8650. }
  8651. }
  8652. if (!offset || !len) {
  8653. offset = TG3_NVM_VPD_OFF;
  8654. len = TG3_NVM_VPD_LEN;
  8655. }
  8656. buf = kmalloc(len, GFP_KERNEL);
  8657. if (buf == NULL)
  8658. return NULL;
  8659. if (magic == TG3_EEPROM_MAGIC) {
  8660. for (i = 0; i < len; i += 4) {
  8661. /* The data is in little-endian format in NVRAM.
  8662. * Use the big-endian read routines to preserve
  8663. * the byte order as it exists in NVRAM.
  8664. */
  8665. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8666. goto error;
  8667. }
  8668. } else {
  8669. u8 *ptr;
  8670. ssize_t cnt;
  8671. unsigned int pos = 0;
  8672. ptr = (u8 *)&buf[0];
  8673. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8674. cnt = pci_read_vpd(tp->pdev, pos,
  8675. len - pos, ptr);
  8676. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8677. cnt = 0;
  8678. else if (cnt < 0)
  8679. goto error;
  8680. }
  8681. if (pos != len)
  8682. goto error;
  8683. }
  8684. return buf;
  8685. error:
  8686. kfree(buf);
  8687. return NULL;
  8688. }
  8689. #define NVRAM_TEST_SIZE 0x100
  8690. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8691. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8692. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8693. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8694. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8695. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
  8696. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8697. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8698. static int tg3_test_nvram(struct tg3 *tp)
  8699. {
  8700. u32 csum, magic;
  8701. __be32 *buf;
  8702. int i, j, k, err = 0, size;
  8703. if (tg3_flag(tp, NO_NVRAM))
  8704. return 0;
  8705. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8706. return -EIO;
  8707. if (magic == TG3_EEPROM_MAGIC)
  8708. size = NVRAM_TEST_SIZE;
  8709. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8710. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8711. TG3_EEPROM_SB_FORMAT_1) {
  8712. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8713. case TG3_EEPROM_SB_REVISION_0:
  8714. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8715. break;
  8716. case TG3_EEPROM_SB_REVISION_2:
  8717. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8718. break;
  8719. case TG3_EEPROM_SB_REVISION_3:
  8720. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8721. break;
  8722. case TG3_EEPROM_SB_REVISION_4:
  8723. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8724. break;
  8725. case TG3_EEPROM_SB_REVISION_5:
  8726. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8727. break;
  8728. case TG3_EEPROM_SB_REVISION_6:
  8729. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8730. break;
  8731. default:
  8732. return -EIO;
  8733. }
  8734. } else
  8735. return 0;
  8736. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8737. size = NVRAM_SELFBOOT_HW_SIZE;
  8738. else
  8739. return -EIO;
  8740. buf = kmalloc(size, GFP_KERNEL);
  8741. if (buf == NULL)
  8742. return -ENOMEM;
  8743. err = -EIO;
  8744. for (i = 0, j = 0; i < size; i += 4, j++) {
  8745. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8746. if (err)
  8747. break;
  8748. }
  8749. if (i < size)
  8750. goto out;
  8751. /* Selfboot format */
  8752. magic = be32_to_cpu(buf[0]);
  8753. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8754. TG3_EEPROM_MAGIC_FW) {
  8755. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8756. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8757. TG3_EEPROM_SB_REVISION_2) {
  8758. /* For rev 2, the csum doesn't include the MBA. */
  8759. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8760. csum8 += buf8[i];
  8761. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8762. csum8 += buf8[i];
  8763. } else {
  8764. for (i = 0; i < size; i++)
  8765. csum8 += buf8[i];
  8766. }
  8767. if (csum8 == 0) {
  8768. err = 0;
  8769. goto out;
  8770. }
  8771. err = -EIO;
  8772. goto out;
  8773. }
  8774. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8775. TG3_EEPROM_MAGIC_HW) {
  8776. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8777. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8778. u8 *buf8 = (u8 *) buf;
  8779. /* Separate the parity bits and the data bytes. */
  8780. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8781. if ((i == 0) || (i == 8)) {
  8782. int l;
  8783. u8 msk;
  8784. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8785. parity[k++] = buf8[i] & msk;
  8786. i++;
  8787. } else if (i == 16) {
  8788. int l;
  8789. u8 msk;
  8790. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8791. parity[k++] = buf8[i] & msk;
  8792. i++;
  8793. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8794. parity[k++] = buf8[i] & msk;
  8795. i++;
  8796. }
  8797. data[j++] = buf8[i];
  8798. }
  8799. err = -EIO;
  8800. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8801. u8 hw8 = hweight8(data[i]);
  8802. if ((hw8 & 0x1) && parity[i])
  8803. goto out;
  8804. else if (!(hw8 & 0x1) && !parity[i])
  8805. goto out;
  8806. }
  8807. err = 0;
  8808. goto out;
  8809. }
  8810. err = -EIO;
  8811. /* Bootstrap checksum at offset 0x10 */
  8812. csum = calc_crc((unsigned char *) buf, 0x10);
  8813. if (csum != le32_to_cpu(buf[0x10/4]))
  8814. goto out;
  8815. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8816. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8817. if (csum != le32_to_cpu(buf[0xfc/4]))
  8818. goto out;
  8819. kfree(buf);
  8820. buf = tg3_vpd_readblock(tp);
  8821. if (!buf)
  8822. return -ENOMEM;
  8823. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8824. PCI_VPD_LRDT_RO_DATA);
  8825. if (i > 0) {
  8826. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8827. if (j < 0)
  8828. goto out;
  8829. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8830. goto out;
  8831. i += PCI_VPD_LRDT_TAG_SIZE;
  8832. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8833. PCI_VPD_RO_KEYWORD_CHKSUM);
  8834. if (j > 0) {
  8835. u8 csum8 = 0;
  8836. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8837. for (i = 0; i <= j; i++)
  8838. csum8 += ((u8 *)buf)[i];
  8839. if (csum8)
  8840. goto out;
  8841. }
  8842. }
  8843. err = 0;
  8844. out:
  8845. kfree(buf);
  8846. return err;
  8847. }
  8848. #define TG3_SERDES_TIMEOUT_SEC 2
  8849. #define TG3_COPPER_TIMEOUT_SEC 6
  8850. static int tg3_test_link(struct tg3 *tp)
  8851. {
  8852. int i, max;
  8853. if (!netif_running(tp->dev))
  8854. return -ENODEV;
  8855. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8856. max = TG3_SERDES_TIMEOUT_SEC;
  8857. else
  8858. max = TG3_COPPER_TIMEOUT_SEC;
  8859. for (i = 0; i < max; i++) {
  8860. if (netif_carrier_ok(tp->dev))
  8861. return 0;
  8862. if (msleep_interruptible(1000))
  8863. break;
  8864. }
  8865. return -EIO;
  8866. }
  8867. /* Only test the commonly used registers */
  8868. static int tg3_test_registers(struct tg3 *tp)
  8869. {
  8870. int i, is_5705, is_5750;
  8871. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8872. static struct {
  8873. u16 offset;
  8874. u16 flags;
  8875. #define TG3_FL_5705 0x1
  8876. #define TG3_FL_NOT_5705 0x2
  8877. #define TG3_FL_NOT_5788 0x4
  8878. #define TG3_FL_NOT_5750 0x8
  8879. u32 read_mask;
  8880. u32 write_mask;
  8881. } reg_tbl[] = {
  8882. /* MAC Control Registers */
  8883. { MAC_MODE, TG3_FL_NOT_5705,
  8884. 0x00000000, 0x00ef6f8c },
  8885. { MAC_MODE, TG3_FL_5705,
  8886. 0x00000000, 0x01ef6b8c },
  8887. { MAC_STATUS, TG3_FL_NOT_5705,
  8888. 0x03800107, 0x00000000 },
  8889. { MAC_STATUS, TG3_FL_5705,
  8890. 0x03800100, 0x00000000 },
  8891. { MAC_ADDR_0_HIGH, 0x0000,
  8892. 0x00000000, 0x0000ffff },
  8893. { MAC_ADDR_0_LOW, 0x0000,
  8894. 0x00000000, 0xffffffff },
  8895. { MAC_RX_MTU_SIZE, 0x0000,
  8896. 0x00000000, 0x0000ffff },
  8897. { MAC_TX_MODE, 0x0000,
  8898. 0x00000000, 0x00000070 },
  8899. { MAC_TX_LENGTHS, 0x0000,
  8900. 0x00000000, 0x00003fff },
  8901. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8902. 0x00000000, 0x000007fc },
  8903. { MAC_RX_MODE, TG3_FL_5705,
  8904. 0x00000000, 0x000007dc },
  8905. { MAC_HASH_REG_0, 0x0000,
  8906. 0x00000000, 0xffffffff },
  8907. { MAC_HASH_REG_1, 0x0000,
  8908. 0x00000000, 0xffffffff },
  8909. { MAC_HASH_REG_2, 0x0000,
  8910. 0x00000000, 0xffffffff },
  8911. { MAC_HASH_REG_3, 0x0000,
  8912. 0x00000000, 0xffffffff },
  8913. /* Receive Data and Receive BD Initiator Control Registers. */
  8914. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8915. 0x00000000, 0xffffffff },
  8916. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8917. 0x00000000, 0xffffffff },
  8918. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8919. 0x00000000, 0x00000003 },
  8920. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8921. 0x00000000, 0xffffffff },
  8922. { RCVDBDI_STD_BD+0, 0x0000,
  8923. 0x00000000, 0xffffffff },
  8924. { RCVDBDI_STD_BD+4, 0x0000,
  8925. 0x00000000, 0xffffffff },
  8926. { RCVDBDI_STD_BD+8, 0x0000,
  8927. 0x00000000, 0xffff0002 },
  8928. { RCVDBDI_STD_BD+0xc, 0x0000,
  8929. 0x00000000, 0xffffffff },
  8930. /* Receive BD Initiator Control Registers. */
  8931. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8932. 0x00000000, 0xffffffff },
  8933. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8934. 0x00000000, 0x000003ff },
  8935. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8936. 0x00000000, 0xffffffff },
  8937. /* Host Coalescing Control Registers. */
  8938. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8939. 0x00000000, 0x00000004 },
  8940. { HOSTCC_MODE, TG3_FL_5705,
  8941. 0x00000000, 0x000000f6 },
  8942. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8943. 0x00000000, 0xffffffff },
  8944. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8945. 0x00000000, 0x000003ff },
  8946. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8947. 0x00000000, 0xffffffff },
  8948. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8949. 0x00000000, 0x000003ff },
  8950. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8951. 0x00000000, 0xffffffff },
  8952. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8953. 0x00000000, 0x000000ff },
  8954. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8955. 0x00000000, 0xffffffff },
  8956. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8957. 0x00000000, 0x000000ff },
  8958. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8959. 0x00000000, 0xffffffff },
  8960. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8961. 0x00000000, 0xffffffff },
  8962. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8963. 0x00000000, 0xffffffff },
  8964. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8965. 0x00000000, 0x000000ff },
  8966. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8967. 0x00000000, 0xffffffff },
  8968. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8969. 0x00000000, 0x000000ff },
  8970. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8971. 0x00000000, 0xffffffff },
  8972. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8973. 0x00000000, 0xffffffff },
  8974. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8975. 0x00000000, 0xffffffff },
  8976. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8977. 0x00000000, 0xffffffff },
  8978. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8979. 0x00000000, 0xffffffff },
  8980. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8981. 0xffffffff, 0x00000000 },
  8982. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8983. 0xffffffff, 0x00000000 },
  8984. /* Buffer Manager Control Registers. */
  8985. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8986. 0x00000000, 0x007fff80 },
  8987. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8988. 0x00000000, 0x007fffff },
  8989. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8990. 0x00000000, 0x0000003f },
  8991. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8992. 0x00000000, 0x000001ff },
  8993. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8994. 0x00000000, 0x000001ff },
  8995. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8996. 0xffffffff, 0x00000000 },
  8997. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8998. 0xffffffff, 0x00000000 },
  8999. /* Mailbox Registers */
  9000. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9001. 0x00000000, 0x000001ff },
  9002. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9003. 0x00000000, 0x000001ff },
  9004. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9005. 0x00000000, 0x000007ff },
  9006. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9007. 0x00000000, 0x000001ff },
  9008. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9009. };
  9010. is_5705 = is_5750 = 0;
  9011. if (tg3_flag(tp, 5705_PLUS)) {
  9012. is_5705 = 1;
  9013. if (tg3_flag(tp, 5750_PLUS))
  9014. is_5750 = 1;
  9015. }
  9016. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9017. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9018. continue;
  9019. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9020. continue;
  9021. if (tg3_flag(tp, IS_5788) &&
  9022. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9023. continue;
  9024. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9025. continue;
  9026. offset = (u32) reg_tbl[i].offset;
  9027. read_mask = reg_tbl[i].read_mask;
  9028. write_mask = reg_tbl[i].write_mask;
  9029. /* Save the original register content */
  9030. save_val = tr32(offset);
  9031. /* Determine the read-only value. */
  9032. read_val = save_val & read_mask;
  9033. /* Write zero to the register, then make sure the read-only bits
  9034. * are not changed and the read/write bits are all zeros.
  9035. */
  9036. tw32(offset, 0);
  9037. val = tr32(offset);
  9038. /* Test the read-only and read/write bits. */
  9039. if (((val & read_mask) != read_val) || (val & write_mask))
  9040. goto out;
  9041. /* Write ones to all the bits defined by RdMask and WrMask, then
  9042. * make sure the read-only bits are not changed and the
  9043. * read/write bits are all ones.
  9044. */
  9045. tw32(offset, read_mask | write_mask);
  9046. val = tr32(offset);
  9047. /* Test the read-only bits. */
  9048. if ((val & read_mask) != read_val)
  9049. goto out;
  9050. /* Test the read/write bits. */
  9051. if ((val & write_mask) != write_mask)
  9052. goto out;
  9053. tw32(offset, save_val);
  9054. }
  9055. return 0;
  9056. out:
  9057. if (netif_msg_hw(tp))
  9058. netdev_err(tp->dev,
  9059. "Register test failed at offset %x\n", offset);
  9060. tw32(offset, save_val);
  9061. return -EIO;
  9062. }
  9063. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9064. {
  9065. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9066. int i;
  9067. u32 j;
  9068. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9069. for (j = 0; j < len; j += 4) {
  9070. u32 val;
  9071. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9072. tg3_read_mem(tp, offset + j, &val);
  9073. if (val != test_pattern[i])
  9074. return -EIO;
  9075. }
  9076. }
  9077. return 0;
  9078. }
  9079. static int tg3_test_memory(struct tg3 *tp)
  9080. {
  9081. static struct mem_entry {
  9082. u32 offset;
  9083. u32 len;
  9084. } mem_tbl_570x[] = {
  9085. { 0x00000000, 0x00b50},
  9086. { 0x00002000, 0x1c000},
  9087. { 0xffffffff, 0x00000}
  9088. }, mem_tbl_5705[] = {
  9089. { 0x00000100, 0x0000c},
  9090. { 0x00000200, 0x00008},
  9091. { 0x00004000, 0x00800},
  9092. { 0x00006000, 0x01000},
  9093. { 0x00008000, 0x02000},
  9094. { 0x00010000, 0x0e000},
  9095. { 0xffffffff, 0x00000}
  9096. }, mem_tbl_5755[] = {
  9097. { 0x00000200, 0x00008},
  9098. { 0x00004000, 0x00800},
  9099. { 0x00006000, 0x00800},
  9100. { 0x00008000, 0x02000},
  9101. { 0x00010000, 0x0c000},
  9102. { 0xffffffff, 0x00000}
  9103. }, mem_tbl_5906[] = {
  9104. { 0x00000200, 0x00008},
  9105. { 0x00004000, 0x00400},
  9106. { 0x00006000, 0x00400},
  9107. { 0x00008000, 0x01000},
  9108. { 0x00010000, 0x01000},
  9109. { 0xffffffff, 0x00000}
  9110. }, mem_tbl_5717[] = {
  9111. { 0x00000200, 0x00008},
  9112. { 0x00010000, 0x0a000},
  9113. { 0x00020000, 0x13c00},
  9114. { 0xffffffff, 0x00000}
  9115. }, mem_tbl_57765[] = {
  9116. { 0x00000200, 0x00008},
  9117. { 0x00004000, 0x00800},
  9118. { 0x00006000, 0x09800},
  9119. { 0x00010000, 0x0a000},
  9120. { 0xffffffff, 0x00000}
  9121. };
  9122. struct mem_entry *mem_tbl;
  9123. int err = 0;
  9124. int i;
  9125. if (tg3_flag(tp, 5717_PLUS))
  9126. mem_tbl = mem_tbl_5717;
  9127. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9128. mem_tbl = mem_tbl_57765;
  9129. else if (tg3_flag(tp, 5755_PLUS))
  9130. mem_tbl = mem_tbl_5755;
  9131. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9132. mem_tbl = mem_tbl_5906;
  9133. else if (tg3_flag(tp, 5705_PLUS))
  9134. mem_tbl = mem_tbl_5705;
  9135. else
  9136. mem_tbl = mem_tbl_570x;
  9137. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9138. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9139. if (err)
  9140. break;
  9141. }
  9142. return err;
  9143. }
  9144. #define TG3_MAC_LOOPBACK 0
  9145. #define TG3_PHY_LOOPBACK 1
  9146. #define TG3_TSO_LOOPBACK 2
  9147. #define TG3_TSO_MSS 500
  9148. #define TG3_TSO_IP_HDR_LEN 20
  9149. #define TG3_TSO_TCP_HDR_LEN 20
  9150. #define TG3_TSO_TCP_OPT_LEN 12
  9151. static const u8 tg3_tso_header[] = {
  9152. 0x08, 0x00,
  9153. 0x45, 0x00, 0x00, 0x00,
  9154. 0x00, 0x00, 0x40, 0x00,
  9155. 0x40, 0x06, 0x00, 0x00,
  9156. 0x0a, 0x00, 0x00, 0x01,
  9157. 0x0a, 0x00, 0x00, 0x02,
  9158. 0x0d, 0x00, 0xe0, 0x00,
  9159. 0x00, 0x00, 0x01, 0x00,
  9160. 0x00, 0x00, 0x02, 0x00,
  9161. 0x80, 0x10, 0x10, 0x00,
  9162. 0x14, 0x09, 0x00, 0x00,
  9163. 0x01, 0x01, 0x08, 0x0a,
  9164. 0x11, 0x11, 0x11, 0x11,
  9165. 0x11, 0x11, 0x11, 0x11,
  9166. };
  9167. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9168. {
  9169. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9170. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9171. struct sk_buff *skb, *rx_skb;
  9172. u8 *tx_data;
  9173. dma_addr_t map;
  9174. int num_pkts, tx_len, rx_len, i, err;
  9175. struct tg3_rx_buffer_desc *desc;
  9176. struct tg3_napi *tnapi, *rnapi;
  9177. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9178. tnapi = &tp->napi[0];
  9179. rnapi = &tp->napi[0];
  9180. if (tp->irq_cnt > 1) {
  9181. if (tg3_flag(tp, ENABLE_RSS))
  9182. rnapi = &tp->napi[1];
  9183. if (tg3_flag(tp, ENABLE_TSS))
  9184. tnapi = &tp->napi[1];
  9185. }
  9186. coal_now = tnapi->coal_now | rnapi->coal_now;
  9187. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9188. /* HW errata - mac loopback fails in some cases on 5780.
  9189. * Normal traffic and PHY loopback are not affected by
  9190. * errata. Also, the MAC loopback test is deprecated for
  9191. * all newer ASIC revisions.
  9192. */
  9193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9194. tg3_flag(tp, CPMU_PRESENT))
  9195. return 0;
  9196. mac_mode = tp->mac_mode &
  9197. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9198. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9199. if (!tg3_flag(tp, 5705_PLUS))
  9200. mac_mode |= MAC_MODE_LINK_POLARITY;
  9201. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9202. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9203. else
  9204. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9205. tw32(MAC_MODE, mac_mode);
  9206. } else {
  9207. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9208. tg3_phy_fet_toggle_apd(tp, false);
  9209. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9210. } else
  9211. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9212. tg3_phy_toggle_automdix(tp, 0);
  9213. tg3_writephy(tp, MII_BMCR, val);
  9214. udelay(40);
  9215. mac_mode = tp->mac_mode &
  9216. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9217. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9218. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9219. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9220. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9221. /* The write needs to be flushed for the AC131 */
  9222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9223. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9224. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9225. } else
  9226. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9227. /* reset to prevent losing 1st rx packet intermittently */
  9228. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9229. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9230. udelay(10);
  9231. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9232. }
  9233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9234. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9235. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9236. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9237. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9238. mac_mode |= MAC_MODE_LINK_POLARITY;
  9239. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9240. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9241. }
  9242. tw32(MAC_MODE, mac_mode);
  9243. /* Wait for link */
  9244. for (i = 0; i < 100; i++) {
  9245. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9246. break;
  9247. mdelay(1);
  9248. }
  9249. }
  9250. err = -EIO;
  9251. tx_len = pktsz;
  9252. skb = netdev_alloc_skb(tp->dev, tx_len);
  9253. if (!skb)
  9254. return -ENOMEM;
  9255. tx_data = skb_put(skb, tx_len);
  9256. memcpy(tx_data, tp->dev->dev_addr, 6);
  9257. memset(tx_data + 6, 0x0, 8);
  9258. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9259. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9260. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9261. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9262. TG3_TSO_TCP_OPT_LEN;
  9263. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9264. sizeof(tg3_tso_header));
  9265. mss = TG3_TSO_MSS;
  9266. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9267. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9268. /* Set the total length field in the IP header */
  9269. iph->tot_len = htons((u16)(mss + hdr_len));
  9270. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9271. TXD_FLAG_CPU_POST_DMA);
  9272. if (tg3_flag(tp, HW_TSO_1) ||
  9273. tg3_flag(tp, HW_TSO_2) ||
  9274. tg3_flag(tp, HW_TSO_3)) {
  9275. struct tcphdr *th;
  9276. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9277. th = (struct tcphdr *)&tx_data[val];
  9278. th->check = 0;
  9279. } else
  9280. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9281. if (tg3_flag(tp, HW_TSO_3)) {
  9282. mss |= (hdr_len & 0xc) << 12;
  9283. if (hdr_len & 0x10)
  9284. base_flags |= 0x00000010;
  9285. base_flags |= (hdr_len & 0x3e0) << 5;
  9286. } else if (tg3_flag(tp, HW_TSO_2))
  9287. mss |= hdr_len << 9;
  9288. else if (tg3_flag(tp, HW_TSO_1) ||
  9289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9290. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9291. } else {
  9292. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9293. }
  9294. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9295. } else {
  9296. num_pkts = 1;
  9297. data_off = ETH_HLEN;
  9298. }
  9299. for (i = data_off; i < tx_len; i++)
  9300. tx_data[i] = (u8) (i & 0xff);
  9301. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9302. if (pci_dma_mapping_error(tp->pdev, map)) {
  9303. dev_kfree_skb(skb);
  9304. return -EIO;
  9305. }
  9306. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9307. rnapi->coal_now);
  9308. udelay(10);
  9309. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9310. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9311. base_flags, (mss << 1) | 1);
  9312. tnapi->tx_prod++;
  9313. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9314. tr32_mailbox(tnapi->prodmbox);
  9315. udelay(10);
  9316. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9317. for (i = 0; i < 35; i++) {
  9318. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9319. coal_now);
  9320. udelay(10);
  9321. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9322. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9323. if ((tx_idx == tnapi->tx_prod) &&
  9324. (rx_idx == (rx_start_idx + num_pkts)))
  9325. break;
  9326. }
  9327. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9328. dev_kfree_skb(skb);
  9329. if (tx_idx != tnapi->tx_prod)
  9330. goto out;
  9331. if (rx_idx != rx_start_idx + num_pkts)
  9332. goto out;
  9333. val = data_off;
  9334. while (rx_idx != rx_start_idx) {
  9335. desc = &rnapi->rx_rcb[rx_start_idx++];
  9336. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9337. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9338. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9339. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9340. goto out;
  9341. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9342. - ETH_FCS_LEN;
  9343. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9344. if (rx_len != tx_len)
  9345. goto out;
  9346. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9347. if (opaque_key != RXD_OPAQUE_RING_STD)
  9348. goto out;
  9349. } else {
  9350. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9351. goto out;
  9352. }
  9353. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9354. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9355. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9356. goto out;
  9357. }
  9358. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9359. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9360. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9361. mapping);
  9362. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9363. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9364. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9365. mapping);
  9366. } else
  9367. goto out;
  9368. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9369. PCI_DMA_FROMDEVICE);
  9370. for (i = data_off; i < rx_len; i++, val++) {
  9371. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9372. goto out;
  9373. }
  9374. }
  9375. err = 0;
  9376. /* tg3_free_rings will unmap and free the rx_skb */
  9377. out:
  9378. return err;
  9379. }
  9380. #define TG3_STD_LOOPBACK_FAILED 1
  9381. #define TG3_JMB_LOOPBACK_FAILED 2
  9382. #define TG3_TSO_LOOPBACK_FAILED 4
  9383. #define TG3_MAC_LOOPBACK_SHIFT 0
  9384. #define TG3_PHY_LOOPBACK_SHIFT 4
  9385. #define TG3_LOOPBACK_FAILED 0x00000077
  9386. static int tg3_test_loopback(struct tg3 *tp)
  9387. {
  9388. int err = 0;
  9389. u32 eee_cap, cpmuctrl = 0;
  9390. if (!netif_running(tp->dev))
  9391. return TG3_LOOPBACK_FAILED;
  9392. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9393. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9394. err = tg3_reset_hw(tp, 1);
  9395. if (err) {
  9396. err = TG3_LOOPBACK_FAILED;
  9397. goto done;
  9398. }
  9399. if (tg3_flag(tp, ENABLE_RSS)) {
  9400. int i;
  9401. /* Reroute all rx packets to the 1st queue */
  9402. for (i = MAC_RSS_INDIR_TBL_0;
  9403. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9404. tw32(i, 0x0);
  9405. }
  9406. /* Turn off gphy autopowerdown. */
  9407. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9408. tg3_phy_toggle_apd(tp, false);
  9409. if (tg3_flag(tp, CPMU_PRESENT)) {
  9410. int i;
  9411. u32 status;
  9412. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9413. /* Wait for up to 40 microseconds to acquire lock. */
  9414. for (i = 0; i < 4; i++) {
  9415. status = tr32(TG3_CPMU_MUTEX_GNT);
  9416. if (status == CPMU_MUTEX_GNT_DRIVER)
  9417. break;
  9418. udelay(10);
  9419. }
  9420. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9421. err = TG3_LOOPBACK_FAILED;
  9422. goto done;
  9423. }
  9424. /* Turn off link-based power management. */
  9425. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9426. tw32(TG3_CPMU_CTRL,
  9427. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9428. CPMU_CTRL_LINK_AWARE_MODE));
  9429. }
  9430. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9431. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9432. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9433. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9434. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9435. if (tg3_flag(tp, CPMU_PRESENT)) {
  9436. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9437. /* Release the mutex */
  9438. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9439. }
  9440. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9441. !tg3_flag(tp, USE_PHYLIB)) {
  9442. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9443. err |= TG3_STD_LOOPBACK_FAILED <<
  9444. TG3_PHY_LOOPBACK_SHIFT;
  9445. if (tg3_flag(tp, TSO_CAPABLE) &&
  9446. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9447. err |= TG3_TSO_LOOPBACK_FAILED <<
  9448. TG3_PHY_LOOPBACK_SHIFT;
  9449. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9450. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9451. err |= TG3_JMB_LOOPBACK_FAILED <<
  9452. TG3_PHY_LOOPBACK_SHIFT;
  9453. }
  9454. /* Re-enable gphy autopowerdown. */
  9455. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9456. tg3_phy_toggle_apd(tp, true);
  9457. done:
  9458. tp->phy_flags |= eee_cap;
  9459. return err;
  9460. }
  9461. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9462. u64 *data)
  9463. {
  9464. struct tg3 *tp = netdev_priv(dev);
  9465. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9466. tg3_power_up(tp)) {
  9467. etest->flags |= ETH_TEST_FL_FAILED;
  9468. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9469. return;
  9470. }
  9471. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9472. if (tg3_test_nvram(tp) != 0) {
  9473. etest->flags |= ETH_TEST_FL_FAILED;
  9474. data[0] = 1;
  9475. }
  9476. if (tg3_test_link(tp) != 0) {
  9477. etest->flags |= ETH_TEST_FL_FAILED;
  9478. data[1] = 1;
  9479. }
  9480. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9481. int err, err2 = 0, irq_sync = 0;
  9482. if (netif_running(dev)) {
  9483. tg3_phy_stop(tp);
  9484. tg3_netif_stop(tp);
  9485. irq_sync = 1;
  9486. }
  9487. tg3_full_lock(tp, irq_sync);
  9488. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9489. err = tg3_nvram_lock(tp);
  9490. tg3_halt_cpu(tp, RX_CPU_BASE);
  9491. if (!tg3_flag(tp, 5705_PLUS))
  9492. tg3_halt_cpu(tp, TX_CPU_BASE);
  9493. if (!err)
  9494. tg3_nvram_unlock(tp);
  9495. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9496. tg3_phy_reset(tp);
  9497. if (tg3_test_registers(tp) != 0) {
  9498. etest->flags |= ETH_TEST_FL_FAILED;
  9499. data[2] = 1;
  9500. }
  9501. if (tg3_test_memory(tp) != 0) {
  9502. etest->flags |= ETH_TEST_FL_FAILED;
  9503. data[3] = 1;
  9504. }
  9505. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9506. etest->flags |= ETH_TEST_FL_FAILED;
  9507. tg3_full_unlock(tp);
  9508. if (tg3_test_interrupt(tp) != 0) {
  9509. etest->flags |= ETH_TEST_FL_FAILED;
  9510. data[5] = 1;
  9511. }
  9512. tg3_full_lock(tp, 0);
  9513. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9514. if (netif_running(dev)) {
  9515. tg3_flag_set(tp, INIT_COMPLETE);
  9516. err2 = tg3_restart_hw(tp, 1);
  9517. if (!err2)
  9518. tg3_netif_start(tp);
  9519. }
  9520. tg3_full_unlock(tp);
  9521. if (irq_sync && !err2)
  9522. tg3_phy_start(tp);
  9523. }
  9524. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9525. tg3_power_down(tp);
  9526. }
  9527. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9528. {
  9529. struct mii_ioctl_data *data = if_mii(ifr);
  9530. struct tg3 *tp = netdev_priv(dev);
  9531. int err;
  9532. if (tg3_flag(tp, USE_PHYLIB)) {
  9533. struct phy_device *phydev;
  9534. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9535. return -EAGAIN;
  9536. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9537. return phy_mii_ioctl(phydev, ifr, cmd);
  9538. }
  9539. switch (cmd) {
  9540. case SIOCGMIIPHY:
  9541. data->phy_id = tp->phy_addr;
  9542. /* fallthru */
  9543. case SIOCGMIIREG: {
  9544. u32 mii_regval;
  9545. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9546. break; /* We have no PHY */
  9547. if (!netif_running(dev))
  9548. return -EAGAIN;
  9549. spin_lock_bh(&tp->lock);
  9550. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9551. spin_unlock_bh(&tp->lock);
  9552. data->val_out = mii_regval;
  9553. return err;
  9554. }
  9555. case SIOCSMIIREG:
  9556. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9557. break; /* We have no PHY */
  9558. if (!netif_running(dev))
  9559. return -EAGAIN;
  9560. spin_lock_bh(&tp->lock);
  9561. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9562. spin_unlock_bh(&tp->lock);
  9563. return err;
  9564. default:
  9565. /* do nothing */
  9566. break;
  9567. }
  9568. return -EOPNOTSUPP;
  9569. }
  9570. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9571. {
  9572. struct tg3 *tp = netdev_priv(dev);
  9573. memcpy(ec, &tp->coal, sizeof(*ec));
  9574. return 0;
  9575. }
  9576. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9577. {
  9578. struct tg3 *tp = netdev_priv(dev);
  9579. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9580. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9581. if (!tg3_flag(tp, 5705_PLUS)) {
  9582. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9583. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9584. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9585. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9586. }
  9587. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9588. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9589. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9590. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9591. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9592. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9593. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9594. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9595. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9596. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9597. return -EINVAL;
  9598. /* No rx interrupts will be generated if both are zero */
  9599. if ((ec->rx_coalesce_usecs == 0) &&
  9600. (ec->rx_max_coalesced_frames == 0))
  9601. return -EINVAL;
  9602. /* No tx interrupts will be generated if both are zero */
  9603. if ((ec->tx_coalesce_usecs == 0) &&
  9604. (ec->tx_max_coalesced_frames == 0))
  9605. return -EINVAL;
  9606. /* Only copy relevant parameters, ignore all others. */
  9607. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9608. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9609. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9610. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9611. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9612. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9613. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9614. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9615. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9616. if (netif_running(dev)) {
  9617. tg3_full_lock(tp, 0);
  9618. __tg3_set_coalesce(tp, &tp->coal);
  9619. tg3_full_unlock(tp);
  9620. }
  9621. return 0;
  9622. }
  9623. static const struct ethtool_ops tg3_ethtool_ops = {
  9624. .get_settings = tg3_get_settings,
  9625. .set_settings = tg3_set_settings,
  9626. .get_drvinfo = tg3_get_drvinfo,
  9627. .get_regs_len = tg3_get_regs_len,
  9628. .get_regs = tg3_get_regs,
  9629. .get_wol = tg3_get_wol,
  9630. .set_wol = tg3_set_wol,
  9631. .get_msglevel = tg3_get_msglevel,
  9632. .set_msglevel = tg3_set_msglevel,
  9633. .nway_reset = tg3_nway_reset,
  9634. .get_link = ethtool_op_get_link,
  9635. .get_eeprom_len = tg3_get_eeprom_len,
  9636. .get_eeprom = tg3_get_eeprom,
  9637. .set_eeprom = tg3_set_eeprom,
  9638. .get_ringparam = tg3_get_ringparam,
  9639. .set_ringparam = tg3_set_ringparam,
  9640. .get_pauseparam = tg3_get_pauseparam,
  9641. .set_pauseparam = tg3_set_pauseparam,
  9642. .self_test = tg3_self_test,
  9643. .get_strings = tg3_get_strings,
  9644. .set_phys_id = tg3_set_phys_id,
  9645. .get_ethtool_stats = tg3_get_ethtool_stats,
  9646. .get_coalesce = tg3_get_coalesce,
  9647. .set_coalesce = tg3_set_coalesce,
  9648. .get_sset_count = tg3_get_sset_count,
  9649. };
  9650. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9651. {
  9652. u32 cursize, val, magic;
  9653. tp->nvram_size = EEPROM_CHIP_SIZE;
  9654. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9655. return;
  9656. if ((magic != TG3_EEPROM_MAGIC) &&
  9657. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9658. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9659. return;
  9660. /*
  9661. * Size the chip by reading offsets at increasing powers of two.
  9662. * When we encounter our validation signature, we know the addressing
  9663. * has wrapped around, and thus have our chip size.
  9664. */
  9665. cursize = 0x10;
  9666. while (cursize < tp->nvram_size) {
  9667. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9668. return;
  9669. if (val == magic)
  9670. break;
  9671. cursize <<= 1;
  9672. }
  9673. tp->nvram_size = cursize;
  9674. }
  9675. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9676. {
  9677. u32 val;
  9678. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9679. return;
  9680. /* Selfboot format */
  9681. if (val != TG3_EEPROM_MAGIC) {
  9682. tg3_get_eeprom_size(tp);
  9683. return;
  9684. }
  9685. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9686. if (val != 0) {
  9687. /* This is confusing. We want to operate on the
  9688. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9689. * call will read from NVRAM and byteswap the data
  9690. * according to the byteswapping settings for all
  9691. * other register accesses. This ensures the data we
  9692. * want will always reside in the lower 16-bits.
  9693. * However, the data in NVRAM is in LE format, which
  9694. * means the data from the NVRAM read will always be
  9695. * opposite the endianness of the CPU. The 16-bit
  9696. * byteswap then brings the data to CPU endianness.
  9697. */
  9698. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9699. return;
  9700. }
  9701. }
  9702. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9703. }
  9704. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9705. {
  9706. u32 nvcfg1;
  9707. nvcfg1 = tr32(NVRAM_CFG1);
  9708. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9709. tg3_flag_set(tp, FLASH);
  9710. } else {
  9711. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9712. tw32(NVRAM_CFG1, nvcfg1);
  9713. }
  9714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9715. tg3_flag(tp, 5780_CLASS)) {
  9716. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9717. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9718. tp->nvram_jedecnum = JEDEC_ATMEL;
  9719. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9720. tg3_flag_set(tp, NVRAM_BUFFERED);
  9721. break;
  9722. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9723. tp->nvram_jedecnum = JEDEC_ATMEL;
  9724. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9725. break;
  9726. case FLASH_VENDOR_ATMEL_EEPROM:
  9727. tp->nvram_jedecnum = JEDEC_ATMEL;
  9728. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9729. tg3_flag_set(tp, NVRAM_BUFFERED);
  9730. break;
  9731. case FLASH_VENDOR_ST:
  9732. tp->nvram_jedecnum = JEDEC_ST;
  9733. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9734. tg3_flag_set(tp, NVRAM_BUFFERED);
  9735. break;
  9736. case FLASH_VENDOR_SAIFUN:
  9737. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9738. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9739. break;
  9740. case FLASH_VENDOR_SST_SMALL:
  9741. case FLASH_VENDOR_SST_LARGE:
  9742. tp->nvram_jedecnum = JEDEC_SST;
  9743. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9744. break;
  9745. }
  9746. } else {
  9747. tp->nvram_jedecnum = JEDEC_ATMEL;
  9748. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9749. tg3_flag_set(tp, NVRAM_BUFFERED);
  9750. }
  9751. }
  9752. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9753. {
  9754. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9755. case FLASH_5752PAGE_SIZE_256:
  9756. tp->nvram_pagesize = 256;
  9757. break;
  9758. case FLASH_5752PAGE_SIZE_512:
  9759. tp->nvram_pagesize = 512;
  9760. break;
  9761. case FLASH_5752PAGE_SIZE_1K:
  9762. tp->nvram_pagesize = 1024;
  9763. break;
  9764. case FLASH_5752PAGE_SIZE_2K:
  9765. tp->nvram_pagesize = 2048;
  9766. break;
  9767. case FLASH_5752PAGE_SIZE_4K:
  9768. tp->nvram_pagesize = 4096;
  9769. break;
  9770. case FLASH_5752PAGE_SIZE_264:
  9771. tp->nvram_pagesize = 264;
  9772. break;
  9773. case FLASH_5752PAGE_SIZE_528:
  9774. tp->nvram_pagesize = 528;
  9775. break;
  9776. }
  9777. }
  9778. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9779. {
  9780. u32 nvcfg1;
  9781. nvcfg1 = tr32(NVRAM_CFG1);
  9782. /* NVRAM protection for TPM */
  9783. if (nvcfg1 & (1 << 27))
  9784. tg3_flag_set(tp, PROTECTED_NVRAM);
  9785. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9786. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9787. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9788. tp->nvram_jedecnum = JEDEC_ATMEL;
  9789. tg3_flag_set(tp, NVRAM_BUFFERED);
  9790. break;
  9791. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9792. tp->nvram_jedecnum = JEDEC_ATMEL;
  9793. tg3_flag_set(tp, NVRAM_BUFFERED);
  9794. tg3_flag_set(tp, FLASH);
  9795. break;
  9796. case FLASH_5752VENDOR_ST_M45PE10:
  9797. case FLASH_5752VENDOR_ST_M45PE20:
  9798. case FLASH_5752VENDOR_ST_M45PE40:
  9799. tp->nvram_jedecnum = JEDEC_ST;
  9800. tg3_flag_set(tp, NVRAM_BUFFERED);
  9801. tg3_flag_set(tp, FLASH);
  9802. break;
  9803. }
  9804. if (tg3_flag(tp, FLASH)) {
  9805. tg3_nvram_get_pagesize(tp, nvcfg1);
  9806. } else {
  9807. /* For eeprom, set pagesize to maximum eeprom size */
  9808. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9809. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9810. tw32(NVRAM_CFG1, nvcfg1);
  9811. }
  9812. }
  9813. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9814. {
  9815. u32 nvcfg1, protect = 0;
  9816. nvcfg1 = tr32(NVRAM_CFG1);
  9817. /* NVRAM protection for TPM */
  9818. if (nvcfg1 & (1 << 27)) {
  9819. tg3_flag_set(tp, PROTECTED_NVRAM);
  9820. protect = 1;
  9821. }
  9822. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9823. switch (nvcfg1) {
  9824. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9825. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9826. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9827. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9828. tp->nvram_jedecnum = JEDEC_ATMEL;
  9829. tg3_flag_set(tp, NVRAM_BUFFERED);
  9830. tg3_flag_set(tp, FLASH);
  9831. tp->nvram_pagesize = 264;
  9832. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9833. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9834. tp->nvram_size = (protect ? 0x3e200 :
  9835. TG3_NVRAM_SIZE_512KB);
  9836. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9837. tp->nvram_size = (protect ? 0x1f200 :
  9838. TG3_NVRAM_SIZE_256KB);
  9839. else
  9840. tp->nvram_size = (protect ? 0x1f200 :
  9841. TG3_NVRAM_SIZE_128KB);
  9842. break;
  9843. case FLASH_5752VENDOR_ST_M45PE10:
  9844. case FLASH_5752VENDOR_ST_M45PE20:
  9845. case FLASH_5752VENDOR_ST_M45PE40:
  9846. tp->nvram_jedecnum = JEDEC_ST;
  9847. tg3_flag_set(tp, NVRAM_BUFFERED);
  9848. tg3_flag_set(tp, FLASH);
  9849. tp->nvram_pagesize = 256;
  9850. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9851. tp->nvram_size = (protect ?
  9852. TG3_NVRAM_SIZE_64KB :
  9853. TG3_NVRAM_SIZE_128KB);
  9854. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9855. tp->nvram_size = (protect ?
  9856. TG3_NVRAM_SIZE_64KB :
  9857. TG3_NVRAM_SIZE_256KB);
  9858. else
  9859. tp->nvram_size = (protect ?
  9860. TG3_NVRAM_SIZE_128KB :
  9861. TG3_NVRAM_SIZE_512KB);
  9862. break;
  9863. }
  9864. }
  9865. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9866. {
  9867. u32 nvcfg1;
  9868. nvcfg1 = tr32(NVRAM_CFG1);
  9869. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9870. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9871. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9872. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9873. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9874. tp->nvram_jedecnum = JEDEC_ATMEL;
  9875. tg3_flag_set(tp, NVRAM_BUFFERED);
  9876. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9877. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9878. tw32(NVRAM_CFG1, nvcfg1);
  9879. break;
  9880. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9881. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9882. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9883. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9884. tp->nvram_jedecnum = JEDEC_ATMEL;
  9885. tg3_flag_set(tp, NVRAM_BUFFERED);
  9886. tg3_flag_set(tp, FLASH);
  9887. tp->nvram_pagesize = 264;
  9888. break;
  9889. case FLASH_5752VENDOR_ST_M45PE10:
  9890. case FLASH_5752VENDOR_ST_M45PE20:
  9891. case FLASH_5752VENDOR_ST_M45PE40:
  9892. tp->nvram_jedecnum = JEDEC_ST;
  9893. tg3_flag_set(tp, NVRAM_BUFFERED);
  9894. tg3_flag_set(tp, FLASH);
  9895. tp->nvram_pagesize = 256;
  9896. break;
  9897. }
  9898. }
  9899. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9900. {
  9901. u32 nvcfg1, protect = 0;
  9902. nvcfg1 = tr32(NVRAM_CFG1);
  9903. /* NVRAM protection for TPM */
  9904. if (nvcfg1 & (1 << 27)) {
  9905. tg3_flag_set(tp, PROTECTED_NVRAM);
  9906. protect = 1;
  9907. }
  9908. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9909. switch (nvcfg1) {
  9910. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9911. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9912. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9913. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9914. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9915. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9916. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9917. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9918. tp->nvram_jedecnum = JEDEC_ATMEL;
  9919. tg3_flag_set(tp, NVRAM_BUFFERED);
  9920. tg3_flag_set(tp, FLASH);
  9921. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9922. tp->nvram_pagesize = 256;
  9923. break;
  9924. case FLASH_5761VENDOR_ST_A_M45PE20:
  9925. case FLASH_5761VENDOR_ST_A_M45PE40:
  9926. case FLASH_5761VENDOR_ST_A_M45PE80:
  9927. case FLASH_5761VENDOR_ST_A_M45PE16:
  9928. case FLASH_5761VENDOR_ST_M_M45PE20:
  9929. case FLASH_5761VENDOR_ST_M_M45PE40:
  9930. case FLASH_5761VENDOR_ST_M_M45PE80:
  9931. case FLASH_5761VENDOR_ST_M_M45PE16:
  9932. tp->nvram_jedecnum = JEDEC_ST;
  9933. tg3_flag_set(tp, NVRAM_BUFFERED);
  9934. tg3_flag_set(tp, FLASH);
  9935. tp->nvram_pagesize = 256;
  9936. break;
  9937. }
  9938. if (protect) {
  9939. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9940. } else {
  9941. switch (nvcfg1) {
  9942. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9943. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9944. case FLASH_5761VENDOR_ST_A_M45PE16:
  9945. case FLASH_5761VENDOR_ST_M_M45PE16:
  9946. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9947. break;
  9948. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9949. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9950. case FLASH_5761VENDOR_ST_A_M45PE80:
  9951. case FLASH_5761VENDOR_ST_M_M45PE80:
  9952. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9953. break;
  9954. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9955. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9956. case FLASH_5761VENDOR_ST_A_M45PE40:
  9957. case FLASH_5761VENDOR_ST_M_M45PE40:
  9958. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9959. break;
  9960. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9961. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9962. case FLASH_5761VENDOR_ST_A_M45PE20:
  9963. case FLASH_5761VENDOR_ST_M_M45PE20:
  9964. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9965. break;
  9966. }
  9967. }
  9968. }
  9969. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9970. {
  9971. tp->nvram_jedecnum = JEDEC_ATMEL;
  9972. tg3_flag_set(tp, NVRAM_BUFFERED);
  9973. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9974. }
  9975. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9976. {
  9977. u32 nvcfg1;
  9978. nvcfg1 = tr32(NVRAM_CFG1);
  9979. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9980. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9981. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9982. tp->nvram_jedecnum = JEDEC_ATMEL;
  9983. tg3_flag_set(tp, NVRAM_BUFFERED);
  9984. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9985. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9986. tw32(NVRAM_CFG1, nvcfg1);
  9987. return;
  9988. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9989. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9990. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9991. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9992. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9993. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9994. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9995. tp->nvram_jedecnum = JEDEC_ATMEL;
  9996. tg3_flag_set(tp, NVRAM_BUFFERED);
  9997. tg3_flag_set(tp, FLASH);
  9998. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9999. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10000. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10001. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10002. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10003. break;
  10004. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10005. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10006. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10007. break;
  10008. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10009. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10010. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10011. break;
  10012. }
  10013. break;
  10014. case FLASH_5752VENDOR_ST_M45PE10:
  10015. case FLASH_5752VENDOR_ST_M45PE20:
  10016. case FLASH_5752VENDOR_ST_M45PE40:
  10017. tp->nvram_jedecnum = JEDEC_ST;
  10018. tg3_flag_set(tp, NVRAM_BUFFERED);
  10019. tg3_flag_set(tp, FLASH);
  10020. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10021. case FLASH_5752VENDOR_ST_M45PE10:
  10022. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10023. break;
  10024. case FLASH_5752VENDOR_ST_M45PE20:
  10025. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10026. break;
  10027. case FLASH_5752VENDOR_ST_M45PE40:
  10028. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10029. break;
  10030. }
  10031. break;
  10032. default:
  10033. tg3_flag_set(tp, NO_NVRAM);
  10034. return;
  10035. }
  10036. tg3_nvram_get_pagesize(tp, nvcfg1);
  10037. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10038. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10039. }
  10040. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10041. {
  10042. u32 nvcfg1;
  10043. nvcfg1 = tr32(NVRAM_CFG1);
  10044. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10045. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10046. case FLASH_5717VENDOR_MICRO_EEPROM:
  10047. tp->nvram_jedecnum = JEDEC_ATMEL;
  10048. tg3_flag_set(tp, NVRAM_BUFFERED);
  10049. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10050. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10051. tw32(NVRAM_CFG1, nvcfg1);
  10052. return;
  10053. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10054. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10055. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10056. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10057. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10058. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10059. case FLASH_5717VENDOR_ATMEL_45USPT:
  10060. tp->nvram_jedecnum = JEDEC_ATMEL;
  10061. tg3_flag_set(tp, NVRAM_BUFFERED);
  10062. tg3_flag_set(tp, FLASH);
  10063. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10064. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10065. /* Detect size with tg3_nvram_get_size() */
  10066. break;
  10067. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10068. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10069. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10070. break;
  10071. default:
  10072. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10073. break;
  10074. }
  10075. break;
  10076. case FLASH_5717VENDOR_ST_M_M25PE10:
  10077. case FLASH_5717VENDOR_ST_A_M25PE10:
  10078. case FLASH_5717VENDOR_ST_M_M45PE10:
  10079. case FLASH_5717VENDOR_ST_A_M45PE10:
  10080. case FLASH_5717VENDOR_ST_M_M25PE20:
  10081. case FLASH_5717VENDOR_ST_A_M25PE20:
  10082. case FLASH_5717VENDOR_ST_M_M45PE20:
  10083. case FLASH_5717VENDOR_ST_A_M45PE20:
  10084. case FLASH_5717VENDOR_ST_25USPT:
  10085. case FLASH_5717VENDOR_ST_45USPT:
  10086. tp->nvram_jedecnum = JEDEC_ST;
  10087. tg3_flag_set(tp, NVRAM_BUFFERED);
  10088. tg3_flag_set(tp, FLASH);
  10089. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10090. case FLASH_5717VENDOR_ST_M_M25PE20:
  10091. case FLASH_5717VENDOR_ST_M_M45PE20:
  10092. /* Detect size with tg3_nvram_get_size() */
  10093. break;
  10094. case FLASH_5717VENDOR_ST_A_M25PE20:
  10095. case FLASH_5717VENDOR_ST_A_M45PE20:
  10096. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10097. break;
  10098. default:
  10099. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10100. break;
  10101. }
  10102. break;
  10103. default:
  10104. tg3_flag_set(tp, NO_NVRAM);
  10105. return;
  10106. }
  10107. tg3_nvram_get_pagesize(tp, nvcfg1);
  10108. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10109. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10110. }
  10111. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10112. {
  10113. u32 nvcfg1, nvmpinstrp;
  10114. nvcfg1 = tr32(NVRAM_CFG1);
  10115. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10116. switch (nvmpinstrp) {
  10117. case FLASH_5720_EEPROM_HD:
  10118. case FLASH_5720_EEPROM_LD:
  10119. tp->nvram_jedecnum = JEDEC_ATMEL;
  10120. tg3_flag_set(tp, NVRAM_BUFFERED);
  10121. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10122. tw32(NVRAM_CFG1, nvcfg1);
  10123. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10124. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10125. else
  10126. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10127. return;
  10128. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10129. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10130. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10131. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10132. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10133. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10134. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10135. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10136. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10137. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10138. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10139. case FLASH_5720VENDOR_ATMEL_45USPT:
  10140. tp->nvram_jedecnum = JEDEC_ATMEL;
  10141. tg3_flag_set(tp, NVRAM_BUFFERED);
  10142. tg3_flag_set(tp, FLASH);
  10143. switch (nvmpinstrp) {
  10144. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10145. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10146. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10147. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10148. break;
  10149. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10150. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10151. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10152. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10153. break;
  10154. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10155. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10156. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10157. break;
  10158. default:
  10159. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10160. break;
  10161. }
  10162. break;
  10163. case FLASH_5720VENDOR_M_ST_M25PE10:
  10164. case FLASH_5720VENDOR_M_ST_M45PE10:
  10165. case FLASH_5720VENDOR_A_ST_M25PE10:
  10166. case FLASH_5720VENDOR_A_ST_M45PE10:
  10167. case FLASH_5720VENDOR_M_ST_M25PE20:
  10168. case FLASH_5720VENDOR_M_ST_M45PE20:
  10169. case FLASH_5720VENDOR_A_ST_M25PE20:
  10170. case FLASH_5720VENDOR_A_ST_M45PE20:
  10171. case FLASH_5720VENDOR_M_ST_M25PE40:
  10172. case FLASH_5720VENDOR_M_ST_M45PE40:
  10173. case FLASH_5720VENDOR_A_ST_M25PE40:
  10174. case FLASH_5720VENDOR_A_ST_M45PE40:
  10175. case FLASH_5720VENDOR_M_ST_M25PE80:
  10176. case FLASH_5720VENDOR_M_ST_M45PE80:
  10177. case FLASH_5720VENDOR_A_ST_M25PE80:
  10178. case FLASH_5720VENDOR_A_ST_M45PE80:
  10179. case FLASH_5720VENDOR_ST_25USPT:
  10180. case FLASH_5720VENDOR_ST_45USPT:
  10181. tp->nvram_jedecnum = JEDEC_ST;
  10182. tg3_flag_set(tp, NVRAM_BUFFERED);
  10183. tg3_flag_set(tp, FLASH);
  10184. switch (nvmpinstrp) {
  10185. case FLASH_5720VENDOR_M_ST_M25PE20:
  10186. case FLASH_5720VENDOR_M_ST_M45PE20:
  10187. case FLASH_5720VENDOR_A_ST_M25PE20:
  10188. case FLASH_5720VENDOR_A_ST_M45PE20:
  10189. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10190. break;
  10191. case FLASH_5720VENDOR_M_ST_M25PE40:
  10192. case FLASH_5720VENDOR_M_ST_M45PE40:
  10193. case FLASH_5720VENDOR_A_ST_M25PE40:
  10194. case FLASH_5720VENDOR_A_ST_M45PE40:
  10195. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10196. break;
  10197. case FLASH_5720VENDOR_M_ST_M25PE80:
  10198. case FLASH_5720VENDOR_M_ST_M45PE80:
  10199. case FLASH_5720VENDOR_A_ST_M25PE80:
  10200. case FLASH_5720VENDOR_A_ST_M45PE80:
  10201. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10202. break;
  10203. default:
  10204. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10205. break;
  10206. }
  10207. break;
  10208. default:
  10209. tg3_flag_set(tp, NO_NVRAM);
  10210. return;
  10211. }
  10212. tg3_nvram_get_pagesize(tp, nvcfg1);
  10213. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10214. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10215. }
  10216. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10217. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10218. {
  10219. tw32_f(GRC_EEPROM_ADDR,
  10220. (EEPROM_ADDR_FSM_RESET |
  10221. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10222. EEPROM_ADDR_CLKPERD_SHIFT)));
  10223. msleep(1);
  10224. /* Enable seeprom accesses. */
  10225. tw32_f(GRC_LOCAL_CTRL,
  10226. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10227. udelay(100);
  10228. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10229. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10230. tg3_flag_set(tp, NVRAM);
  10231. if (tg3_nvram_lock(tp)) {
  10232. netdev_warn(tp->dev,
  10233. "Cannot get nvram lock, %s failed\n",
  10234. __func__);
  10235. return;
  10236. }
  10237. tg3_enable_nvram_access(tp);
  10238. tp->nvram_size = 0;
  10239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10240. tg3_get_5752_nvram_info(tp);
  10241. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10242. tg3_get_5755_nvram_info(tp);
  10243. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10246. tg3_get_5787_nvram_info(tp);
  10247. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10248. tg3_get_5761_nvram_info(tp);
  10249. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10250. tg3_get_5906_nvram_info(tp);
  10251. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10252. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10253. tg3_get_57780_nvram_info(tp);
  10254. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10256. tg3_get_5717_nvram_info(tp);
  10257. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10258. tg3_get_5720_nvram_info(tp);
  10259. else
  10260. tg3_get_nvram_info(tp);
  10261. if (tp->nvram_size == 0)
  10262. tg3_get_nvram_size(tp);
  10263. tg3_disable_nvram_access(tp);
  10264. tg3_nvram_unlock(tp);
  10265. } else {
  10266. tg3_flag_clear(tp, NVRAM);
  10267. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10268. tg3_get_eeprom_size(tp);
  10269. }
  10270. }
  10271. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10272. u32 offset, u32 len, u8 *buf)
  10273. {
  10274. int i, j, rc = 0;
  10275. u32 val;
  10276. for (i = 0; i < len; i += 4) {
  10277. u32 addr;
  10278. __be32 data;
  10279. addr = offset + i;
  10280. memcpy(&data, buf + i, 4);
  10281. /*
  10282. * The SEEPROM interface expects the data to always be opposite
  10283. * the native endian format. We accomplish this by reversing
  10284. * all the operations that would have been performed on the
  10285. * data from a call to tg3_nvram_read_be32().
  10286. */
  10287. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10288. val = tr32(GRC_EEPROM_ADDR);
  10289. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10290. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10291. EEPROM_ADDR_READ);
  10292. tw32(GRC_EEPROM_ADDR, val |
  10293. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10294. (addr & EEPROM_ADDR_ADDR_MASK) |
  10295. EEPROM_ADDR_START |
  10296. EEPROM_ADDR_WRITE);
  10297. for (j = 0; j < 1000; j++) {
  10298. val = tr32(GRC_EEPROM_ADDR);
  10299. if (val & EEPROM_ADDR_COMPLETE)
  10300. break;
  10301. msleep(1);
  10302. }
  10303. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10304. rc = -EBUSY;
  10305. break;
  10306. }
  10307. }
  10308. return rc;
  10309. }
  10310. /* offset and length are dword aligned */
  10311. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10312. u8 *buf)
  10313. {
  10314. int ret = 0;
  10315. u32 pagesize = tp->nvram_pagesize;
  10316. u32 pagemask = pagesize - 1;
  10317. u32 nvram_cmd;
  10318. u8 *tmp;
  10319. tmp = kmalloc(pagesize, GFP_KERNEL);
  10320. if (tmp == NULL)
  10321. return -ENOMEM;
  10322. while (len) {
  10323. int j;
  10324. u32 phy_addr, page_off, size;
  10325. phy_addr = offset & ~pagemask;
  10326. for (j = 0; j < pagesize; j += 4) {
  10327. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10328. (__be32 *) (tmp + j));
  10329. if (ret)
  10330. break;
  10331. }
  10332. if (ret)
  10333. break;
  10334. page_off = offset & pagemask;
  10335. size = pagesize;
  10336. if (len < size)
  10337. size = len;
  10338. len -= size;
  10339. memcpy(tmp + page_off, buf, size);
  10340. offset = offset + (pagesize - page_off);
  10341. tg3_enable_nvram_access(tp);
  10342. /*
  10343. * Before we can erase the flash page, we need
  10344. * to issue a special "write enable" command.
  10345. */
  10346. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10347. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10348. break;
  10349. /* Erase the target page */
  10350. tw32(NVRAM_ADDR, phy_addr);
  10351. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10352. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10353. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10354. break;
  10355. /* Issue another write enable to start the write. */
  10356. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10357. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10358. break;
  10359. for (j = 0; j < pagesize; j += 4) {
  10360. __be32 data;
  10361. data = *((__be32 *) (tmp + j));
  10362. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10363. tw32(NVRAM_ADDR, phy_addr + j);
  10364. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10365. NVRAM_CMD_WR;
  10366. if (j == 0)
  10367. nvram_cmd |= NVRAM_CMD_FIRST;
  10368. else if (j == (pagesize - 4))
  10369. nvram_cmd |= NVRAM_CMD_LAST;
  10370. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10371. break;
  10372. }
  10373. if (ret)
  10374. break;
  10375. }
  10376. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10377. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10378. kfree(tmp);
  10379. return ret;
  10380. }
  10381. /* offset and length are dword aligned */
  10382. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10383. u8 *buf)
  10384. {
  10385. int i, ret = 0;
  10386. for (i = 0; i < len; i += 4, offset += 4) {
  10387. u32 page_off, phy_addr, nvram_cmd;
  10388. __be32 data;
  10389. memcpy(&data, buf + i, 4);
  10390. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10391. page_off = offset % tp->nvram_pagesize;
  10392. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10393. tw32(NVRAM_ADDR, phy_addr);
  10394. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10395. if (page_off == 0 || i == 0)
  10396. nvram_cmd |= NVRAM_CMD_FIRST;
  10397. if (page_off == (tp->nvram_pagesize - 4))
  10398. nvram_cmd |= NVRAM_CMD_LAST;
  10399. if (i == (len - 4))
  10400. nvram_cmd |= NVRAM_CMD_LAST;
  10401. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10402. !tg3_flag(tp, 5755_PLUS) &&
  10403. (tp->nvram_jedecnum == JEDEC_ST) &&
  10404. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10405. if ((ret = tg3_nvram_exec_cmd(tp,
  10406. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10407. NVRAM_CMD_DONE)))
  10408. break;
  10409. }
  10410. if (!tg3_flag(tp, FLASH)) {
  10411. /* We always do complete word writes to eeprom. */
  10412. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10413. }
  10414. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10415. break;
  10416. }
  10417. return ret;
  10418. }
  10419. /* offset and length are dword aligned */
  10420. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10421. {
  10422. int ret;
  10423. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10424. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10425. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10426. udelay(40);
  10427. }
  10428. if (!tg3_flag(tp, NVRAM)) {
  10429. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10430. } else {
  10431. u32 grc_mode;
  10432. ret = tg3_nvram_lock(tp);
  10433. if (ret)
  10434. return ret;
  10435. tg3_enable_nvram_access(tp);
  10436. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10437. tw32(NVRAM_WRITE1, 0x406);
  10438. grc_mode = tr32(GRC_MODE);
  10439. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10440. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10441. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10442. buf);
  10443. } else {
  10444. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10445. buf);
  10446. }
  10447. grc_mode = tr32(GRC_MODE);
  10448. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10449. tg3_disable_nvram_access(tp);
  10450. tg3_nvram_unlock(tp);
  10451. }
  10452. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10453. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10454. udelay(40);
  10455. }
  10456. return ret;
  10457. }
  10458. struct subsys_tbl_ent {
  10459. u16 subsys_vendor, subsys_devid;
  10460. u32 phy_id;
  10461. };
  10462. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10463. /* Broadcom boards. */
  10464. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10465. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10466. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10467. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10468. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10469. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10470. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10471. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10472. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10473. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10474. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10475. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10476. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10477. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10478. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10479. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10480. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10481. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10482. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10483. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10484. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10485. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10486. /* 3com boards. */
  10487. { TG3PCI_SUBVENDOR_ID_3COM,
  10488. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10489. { TG3PCI_SUBVENDOR_ID_3COM,
  10490. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10491. { TG3PCI_SUBVENDOR_ID_3COM,
  10492. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10493. { TG3PCI_SUBVENDOR_ID_3COM,
  10494. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10495. { TG3PCI_SUBVENDOR_ID_3COM,
  10496. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10497. /* DELL boards. */
  10498. { TG3PCI_SUBVENDOR_ID_DELL,
  10499. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10500. { TG3PCI_SUBVENDOR_ID_DELL,
  10501. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10502. { TG3PCI_SUBVENDOR_ID_DELL,
  10503. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10504. { TG3PCI_SUBVENDOR_ID_DELL,
  10505. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10506. /* Compaq boards. */
  10507. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10508. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10509. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10510. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10511. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10512. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10513. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10514. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10515. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10516. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10517. /* IBM boards. */
  10518. { TG3PCI_SUBVENDOR_ID_IBM,
  10519. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10520. };
  10521. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10522. {
  10523. int i;
  10524. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10525. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10526. tp->pdev->subsystem_vendor) &&
  10527. (subsys_id_to_phy_id[i].subsys_devid ==
  10528. tp->pdev->subsystem_device))
  10529. return &subsys_id_to_phy_id[i];
  10530. }
  10531. return NULL;
  10532. }
  10533. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10534. {
  10535. u32 val;
  10536. tp->phy_id = TG3_PHY_ID_INVALID;
  10537. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10538. /* Assume an onboard device and WOL capable by default. */
  10539. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10540. tg3_flag_set(tp, WOL_CAP);
  10541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10542. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10543. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10544. tg3_flag_set(tp, IS_NIC);
  10545. }
  10546. val = tr32(VCPU_CFGSHDW);
  10547. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10548. tg3_flag_set(tp, ASPM_WORKAROUND);
  10549. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10550. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10551. tg3_flag_set(tp, WOL_ENABLE);
  10552. device_set_wakeup_enable(&tp->pdev->dev, true);
  10553. }
  10554. goto done;
  10555. }
  10556. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10557. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10558. u32 nic_cfg, led_cfg;
  10559. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10560. int eeprom_phy_serdes = 0;
  10561. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10562. tp->nic_sram_data_cfg = nic_cfg;
  10563. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10564. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10565. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10566. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10567. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10568. (ver > 0) && (ver < 0x100))
  10569. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10571. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10572. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10573. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10574. eeprom_phy_serdes = 1;
  10575. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10576. if (nic_phy_id != 0) {
  10577. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10578. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10579. eeprom_phy_id = (id1 >> 16) << 10;
  10580. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10581. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10582. } else
  10583. eeprom_phy_id = 0;
  10584. tp->phy_id = eeprom_phy_id;
  10585. if (eeprom_phy_serdes) {
  10586. if (!tg3_flag(tp, 5705_PLUS))
  10587. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10588. else
  10589. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10590. }
  10591. if (tg3_flag(tp, 5750_PLUS))
  10592. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10593. SHASTA_EXT_LED_MODE_MASK);
  10594. else
  10595. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10596. switch (led_cfg) {
  10597. default:
  10598. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10599. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10600. break;
  10601. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10602. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10603. break;
  10604. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10605. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10606. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10607. * read on some older 5700/5701 bootcode.
  10608. */
  10609. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10610. ASIC_REV_5700 ||
  10611. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10612. ASIC_REV_5701)
  10613. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10614. break;
  10615. case SHASTA_EXT_LED_SHARED:
  10616. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10617. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10618. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10619. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10620. LED_CTRL_MODE_PHY_2);
  10621. break;
  10622. case SHASTA_EXT_LED_MAC:
  10623. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10624. break;
  10625. case SHASTA_EXT_LED_COMBO:
  10626. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10627. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10628. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10629. LED_CTRL_MODE_PHY_2);
  10630. break;
  10631. }
  10632. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10634. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10635. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10636. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10637. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10638. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10639. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10640. if ((tp->pdev->subsystem_vendor ==
  10641. PCI_VENDOR_ID_ARIMA) &&
  10642. (tp->pdev->subsystem_device == 0x205a ||
  10643. tp->pdev->subsystem_device == 0x2063))
  10644. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10645. } else {
  10646. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10647. tg3_flag_set(tp, IS_NIC);
  10648. }
  10649. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10650. tg3_flag_set(tp, ENABLE_ASF);
  10651. if (tg3_flag(tp, 5750_PLUS))
  10652. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10653. }
  10654. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10655. tg3_flag(tp, 5750_PLUS))
  10656. tg3_flag_set(tp, ENABLE_APE);
  10657. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10658. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10659. tg3_flag_clear(tp, WOL_CAP);
  10660. if (tg3_flag(tp, WOL_CAP) &&
  10661. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10662. tg3_flag_set(tp, WOL_ENABLE);
  10663. device_set_wakeup_enable(&tp->pdev->dev, true);
  10664. }
  10665. if (cfg2 & (1 << 17))
  10666. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10667. /* serdes signal pre-emphasis in register 0x590 set by */
  10668. /* bootcode if bit 18 is set */
  10669. if (cfg2 & (1 << 18))
  10670. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10671. if ((tg3_flag(tp, 57765_PLUS) ||
  10672. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10673. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10674. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10675. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10676. if (tg3_flag(tp, PCI_EXPRESS) &&
  10677. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10678. !tg3_flag(tp, 57765_PLUS)) {
  10679. u32 cfg3;
  10680. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10681. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10682. tg3_flag_set(tp, ASPM_WORKAROUND);
  10683. }
  10684. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10685. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10686. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10687. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10688. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10689. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10690. }
  10691. done:
  10692. if (tg3_flag(tp, WOL_CAP))
  10693. device_set_wakeup_enable(&tp->pdev->dev,
  10694. tg3_flag(tp, WOL_ENABLE));
  10695. else
  10696. device_set_wakeup_capable(&tp->pdev->dev, false);
  10697. }
  10698. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10699. {
  10700. int i;
  10701. u32 val;
  10702. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10703. tw32(OTP_CTRL, cmd);
  10704. /* Wait for up to 1 ms for command to execute. */
  10705. for (i = 0; i < 100; i++) {
  10706. val = tr32(OTP_STATUS);
  10707. if (val & OTP_STATUS_CMD_DONE)
  10708. break;
  10709. udelay(10);
  10710. }
  10711. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10712. }
  10713. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10714. * configuration is a 32-bit value that straddles the alignment boundary.
  10715. * We do two 32-bit reads and then shift and merge the results.
  10716. */
  10717. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10718. {
  10719. u32 bhalf_otp, thalf_otp;
  10720. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10721. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10722. return 0;
  10723. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10724. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10725. return 0;
  10726. thalf_otp = tr32(OTP_READ_DATA);
  10727. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10728. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10729. return 0;
  10730. bhalf_otp = tr32(OTP_READ_DATA);
  10731. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10732. }
  10733. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10734. {
  10735. u32 adv = ADVERTISED_Autoneg |
  10736. ADVERTISED_Pause;
  10737. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10738. adv |= ADVERTISED_1000baseT_Half |
  10739. ADVERTISED_1000baseT_Full;
  10740. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10741. adv |= ADVERTISED_100baseT_Half |
  10742. ADVERTISED_100baseT_Full |
  10743. ADVERTISED_10baseT_Half |
  10744. ADVERTISED_10baseT_Full |
  10745. ADVERTISED_TP;
  10746. else
  10747. adv |= ADVERTISED_FIBRE;
  10748. tp->link_config.advertising = adv;
  10749. tp->link_config.speed = SPEED_INVALID;
  10750. tp->link_config.duplex = DUPLEX_INVALID;
  10751. tp->link_config.autoneg = AUTONEG_ENABLE;
  10752. tp->link_config.active_speed = SPEED_INVALID;
  10753. tp->link_config.active_duplex = DUPLEX_INVALID;
  10754. tp->link_config.orig_speed = SPEED_INVALID;
  10755. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10756. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10757. }
  10758. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10759. {
  10760. u32 hw_phy_id_1, hw_phy_id_2;
  10761. u32 hw_phy_id, hw_phy_id_masked;
  10762. int err;
  10763. /* flow control autonegotiation is default behavior */
  10764. tg3_flag_set(tp, PAUSE_AUTONEG);
  10765. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10766. if (tg3_flag(tp, USE_PHYLIB))
  10767. return tg3_phy_init(tp);
  10768. /* Reading the PHY ID register can conflict with ASF
  10769. * firmware access to the PHY hardware.
  10770. */
  10771. err = 0;
  10772. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10773. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10774. } else {
  10775. /* Now read the physical PHY_ID from the chip and verify
  10776. * that it is sane. If it doesn't look good, we fall back
  10777. * to either the hard-coded table based PHY_ID and failing
  10778. * that the value found in the eeprom area.
  10779. */
  10780. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10781. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10782. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10783. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10784. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10785. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10786. }
  10787. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10788. tp->phy_id = hw_phy_id;
  10789. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10790. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10791. else
  10792. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10793. } else {
  10794. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10795. /* Do nothing, phy ID already set up in
  10796. * tg3_get_eeprom_hw_cfg().
  10797. */
  10798. } else {
  10799. struct subsys_tbl_ent *p;
  10800. /* No eeprom signature? Try the hardcoded
  10801. * subsys device table.
  10802. */
  10803. p = tg3_lookup_by_subsys(tp);
  10804. if (!p)
  10805. return -ENODEV;
  10806. tp->phy_id = p->phy_id;
  10807. if (!tp->phy_id ||
  10808. tp->phy_id == TG3_PHY_ID_BCM8002)
  10809. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10810. }
  10811. }
  10812. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10813. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10814. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10815. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10816. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10817. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10818. tg3_phy_init_link_config(tp);
  10819. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10820. !tg3_flag(tp, ENABLE_APE) &&
  10821. !tg3_flag(tp, ENABLE_ASF)) {
  10822. u32 bmsr, mask;
  10823. tg3_readphy(tp, MII_BMSR, &bmsr);
  10824. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10825. (bmsr & BMSR_LSTATUS))
  10826. goto skip_phy_reset;
  10827. err = tg3_phy_reset(tp);
  10828. if (err)
  10829. return err;
  10830. tg3_phy_set_wirespeed(tp);
  10831. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10832. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10833. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10834. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10835. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10836. tp->link_config.flowctrl);
  10837. tg3_writephy(tp, MII_BMCR,
  10838. BMCR_ANENABLE | BMCR_ANRESTART);
  10839. }
  10840. }
  10841. skip_phy_reset:
  10842. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10843. err = tg3_init_5401phy_dsp(tp);
  10844. if (err)
  10845. return err;
  10846. err = tg3_init_5401phy_dsp(tp);
  10847. }
  10848. return err;
  10849. }
  10850. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10851. {
  10852. u8 *vpd_data;
  10853. unsigned int block_end, rosize, len;
  10854. int j, i = 0;
  10855. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10856. if (!vpd_data)
  10857. goto out_no_vpd;
  10858. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10859. PCI_VPD_LRDT_RO_DATA);
  10860. if (i < 0)
  10861. goto out_not_found;
  10862. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10863. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10864. i += PCI_VPD_LRDT_TAG_SIZE;
  10865. if (block_end > TG3_NVM_VPD_LEN)
  10866. goto out_not_found;
  10867. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10868. PCI_VPD_RO_KEYWORD_MFR_ID);
  10869. if (j > 0) {
  10870. len = pci_vpd_info_field_size(&vpd_data[j]);
  10871. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10872. if (j + len > block_end || len != 4 ||
  10873. memcmp(&vpd_data[j], "1028", 4))
  10874. goto partno;
  10875. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10876. PCI_VPD_RO_KEYWORD_VENDOR0);
  10877. if (j < 0)
  10878. goto partno;
  10879. len = pci_vpd_info_field_size(&vpd_data[j]);
  10880. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10881. if (j + len > block_end)
  10882. goto partno;
  10883. memcpy(tp->fw_ver, &vpd_data[j], len);
  10884. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10885. }
  10886. partno:
  10887. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10888. PCI_VPD_RO_KEYWORD_PARTNO);
  10889. if (i < 0)
  10890. goto out_not_found;
  10891. len = pci_vpd_info_field_size(&vpd_data[i]);
  10892. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10893. if (len > TG3_BPN_SIZE ||
  10894. (len + i) > TG3_NVM_VPD_LEN)
  10895. goto out_not_found;
  10896. memcpy(tp->board_part_number, &vpd_data[i], len);
  10897. out_not_found:
  10898. kfree(vpd_data);
  10899. if (tp->board_part_number[0])
  10900. return;
  10901. out_no_vpd:
  10902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10903. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10904. strcpy(tp->board_part_number, "BCM5717");
  10905. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10906. strcpy(tp->board_part_number, "BCM5718");
  10907. else
  10908. goto nomatch;
  10909. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10910. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10911. strcpy(tp->board_part_number, "BCM57780");
  10912. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10913. strcpy(tp->board_part_number, "BCM57760");
  10914. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10915. strcpy(tp->board_part_number, "BCM57790");
  10916. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10917. strcpy(tp->board_part_number, "BCM57788");
  10918. else
  10919. goto nomatch;
  10920. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10921. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10922. strcpy(tp->board_part_number, "BCM57761");
  10923. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10924. strcpy(tp->board_part_number, "BCM57765");
  10925. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10926. strcpy(tp->board_part_number, "BCM57781");
  10927. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10928. strcpy(tp->board_part_number, "BCM57785");
  10929. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10930. strcpy(tp->board_part_number, "BCM57791");
  10931. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10932. strcpy(tp->board_part_number, "BCM57795");
  10933. else
  10934. goto nomatch;
  10935. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10936. strcpy(tp->board_part_number, "BCM95906");
  10937. } else {
  10938. nomatch:
  10939. strcpy(tp->board_part_number, "none");
  10940. }
  10941. }
  10942. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10943. {
  10944. u32 val;
  10945. if (tg3_nvram_read(tp, offset, &val) ||
  10946. (val & 0xfc000000) != 0x0c000000 ||
  10947. tg3_nvram_read(tp, offset + 4, &val) ||
  10948. val != 0)
  10949. return 0;
  10950. return 1;
  10951. }
  10952. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10953. {
  10954. u32 val, offset, start, ver_offset;
  10955. int i, dst_off;
  10956. bool newver = false;
  10957. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10958. tg3_nvram_read(tp, 0x4, &start))
  10959. return;
  10960. offset = tg3_nvram_logical_addr(tp, offset);
  10961. if (tg3_nvram_read(tp, offset, &val))
  10962. return;
  10963. if ((val & 0xfc000000) == 0x0c000000) {
  10964. if (tg3_nvram_read(tp, offset + 4, &val))
  10965. return;
  10966. if (val == 0)
  10967. newver = true;
  10968. }
  10969. dst_off = strlen(tp->fw_ver);
  10970. if (newver) {
  10971. if (TG3_VER_SIZE - dst_off < 16 ||
  10972. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10973. return;
  10974. offset = offset + ver_offset - start;
  10975. for (i = 0; i < 16; i += 4) {
  10976. __be32 v;
  10977. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10978. return;
  10979. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10980. }
  10981. } else {
  10982. u32 major, minor;
  10983. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10984. return;
  10985. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10986. TG3_NVM_BCVER_MAJSFT;
  10987. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10988. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10989. "v%d.%02d", major, minor);
  10990. }
  10991. }
  10992. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10993. {
  10994. u32 val, major, minor;
  10995. /* Use native endian representation */
  10996. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10997. return;
  10998. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10999. TG3_NVM_HWSB_CFG1_MAJSFT;
  11000. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11001. TG3_NVM_HWSB_CFG1_MINSFT;
  11002. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11003. }
  11004. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11005. {
  11006. u32 offset, major, minor, build;
  11007. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11008. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11009. return;
  11010. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11011. case TG3_EEPROM_SB_REVISION_0:
  11012. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11013. break;
  11014. case TG3_EEPROM_SB_REVISION_2:
  11015. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11016. break;
  11017. case TG3_EEPROM_SB_REVISION_3:
  11018. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11019. break;
  11020. case TG3_EEPROM_SB_REVISION_4:
  11021. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11022. break;
  11023. case TG3_EEPROM_SB_REVISION_5:
  11024. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11025. break;
  11026. case TG3_EEPROM_SB_REVISION_6:
  11027. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11028. break;
  11029. default:
  11030. return;
  11031. }
  11032. if (tg3_nvram_read(tp, offset, &val))
  11033. return;
  11034. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11035. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11036. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11037. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11038. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11039. if (minor > 99 || build > 26)
  11040. return;
  11041. offset = strlen(tp->fw_ver);
  11042. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11043. " v%d.%02d", major, minor);
  11044. if (build > 0) {
  11045. offset = strlen(tp->fw_ver);
  11046. if (offset < TG3_VER_SIZE - 1)
  11047. tp->fw_ver[offset] = 'a' + build - 1;
  11048. }
  11049. }
  11050. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11051. {
  11052. u32 val, offset, start;
  11053. int i, vlen;
  11054. for (offset = TG3_NVM_DIR_START;
  11055. offset < TG3_NVM_DIR_END;
  11056. offset += TG3_NVM_DIRENT_SIZE) {
  11057. if (tg3_nvram_read(tp, offset, &val))
  11058. return;
  11059. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11060. break;
  11061. }
  11062. if (offset == TG3_NVM_DIR_END)
  11063. return;
  11064. if (!tg3_flag(tp, 5705_PLUS))
  11065. start = 0x08000000;
  11066. else if (tg3_nvram_read(tp, offset - 4, &start))
  11067. return;
  11068. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11069. !tg3_fw_img_is_valid(tp, offset) ||
  11070. tg3_nvram_read(tp, offset + 8, &val))
  11071. return;
  11072. offset += val - start;
  11073. vlen = strlen(tp->fw_ver);
  11074. tp->fw_ver[vlen++] = ',';
  11075. tp->fw_ver[vlen++] = ' ';
  11076. for (i = 0; i < 4; i++) {
  11077. __be32 v;
  11078. if (tg3_nvram_read_be32(tp, offset, &v))
  11079. return;
  11080. offset += sizeof(v);
  11081. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11082. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11083. break;
  11084. }
  11085. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11086. vlen += sizeof(v);
  11087. }
  11088. }
  11089. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11090. {
  11091. int vlen;
  11092. u32 apedata;
  11093. char *fwtype;
  11094. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11095. return;
  11096. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11097. if (apedata != APE_SEG_SIG_MAGIC)
  11098. return;
  11099. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11100. if (!(apedata & APE_FW_STATUS_READY))
  11101. return;
  11102. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11103. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11104. tg3_flag_set(tp, APE_HAS_NCSI);
  11105. fwtype = "NCSI";
  11106. } else {
  11107. fwtype = "DASH";
  11108. }
  11109. vlen = strlen(tp->fw_ver);
  11110. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11111. fwtype,
  11112. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11113. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11114. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11115. (apedata & APE_FW_VERSION_BLDMSK));
  11116. }
  11117. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11118. {
  11119. u32 val;
  11120. bool vpd_vers = false;
  11121. if (tp->fw_ver[0] != 0)
  11122. vpd_vers = true;
  11123. if (tg3_flag(tp, NO_NVRAM)) {
  11124. strcat(tp->fw_ver, "sb");
  11125. return;
  11126. }
  11127. if (tg3_nvram_read(tp, 0, &val))
  11128. return;
  11129. if (val == TG3_EEPROM_MAGIC)
  11130. tg3_read_bc_ver(tp);
  11131. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11132. tg3_read_sb_ver(tp, val);
  11133. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11134. tg3_read_hwsb_ver(tp);
  11135. else
  11136. return;
  11137. if (vpd_vers)
  11138. goto done;
  11139. if (tg3_flag(tp, ENABLE_APE)) {
  11140. if (tg3_flag(tp, ENABLE_ASF))
  11141. tg3_read_dash_ver(tp);
  11142. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11143. tg3_read_mgmtfw_ver(tp);
  11144. }
  11145. done:
  11146. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11147. }
  11148. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11149. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11150. {
  11151. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11152. return TG3_RX_RET_MAX_SIZE_5717;
  11153. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11154. return TG3_RX_RET_MAX_SIZE_5700;
  11155. else
  11156. return TG3_RX_RET_MAX_SIZE_5705;
  11157. }
  11158. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11159. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11160. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11161. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11162. { },
  11163. };
  11164. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11165. {
  11166. u32 misc_ctrl_reg;
  11167. u32 pci_state_reg, grc_misc_cfg;
  11168. u32 val;
  11169. u16 pci_cmd;
  11170. int err;
  11171. /* Force memory write invalidate off. If we leave it on,
  11172. * then on 5700_BX chips we have to enable a workaround.
  11173. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11174. * to match the cacheline size. The Broadcom driver have this
  11175. * workaround but turns MWI off all the times so never uses
  11176. * it. This seems to suggest that the workaround is insufficient.
  11177. */
  11178. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11179. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11180. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11181. /* Important! -- Make sure register accesses are byteswapped
  11182. * correctly. Also, for those chips that require it, make
  11183. * sure that indirect register accesses are enabled before
  11184. * the first operation.
  11185. */
  11186. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11187. &misc_ctrl_reg);
  11188. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11189. MISC_HOST_CTRL_CHIPREV);
  11190. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11191. tp->misc_host_ctrl);
  11192. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11193. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11195. u32 prod_id_asic_rev;
  11196. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11197. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11198. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11199. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11200. pci_read_config_dword(tp->pdev,
  11201. TG3PCI_GEN2_PRODID_ASICREV,
  11202. &prod_id_asic_rev);
  11203. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11204. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11205. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11206. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11207. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11208. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11209. pci_read_config_dword(tp->pdev,
  11210. TG3PCI_GEN15_PRODID_ASICREV,
  11211. &prod_id_asic_rev);
  11212. else
  11213. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11214. &prod_id_asic_rev);
  11215. tp->pci_chip_rev_id = prod_id_asic_rev;
  11216. }
  11217. /* Wrong chip ID in 5752 A0. This code can be removed later
  11218. * as A0 is not in production.
  11219. */
  11220. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11221. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11222. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11223. * we need to disable memory and use config. cycles
  11224. * only to access all registers. The 5702/03 chips
  11225. * can mistakenly decode the special cycles from the
  11226. * ICH chipsets as memory write cycles, causing corruption
  11227. * of register and memory space. Only certain ICH bridges
  11228. * will drive special cycles with non-zero data during the
  11229. * address phase which can fall within the 5703's address
  11230. * range. This is not an ICH bug as the PCI spec allows
  11231. * non-zero address during special cycles. However, only
  11232. * these ICH bridges are known to drive non-zero addresses
  11233. * during special cycles.
  11234. *
  11235. * Since special cycles do not cross PCI bridges, we only
  11236. * enable this workaround if the 5703 is on the secondary
  11237. * bus of these ICH bridges.
  11238. */
  11239. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11240. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11241. static struct tg3_dev_id {
  11242. u32 vendor;
  11243. u32 device;
  11244. u32 rev;
  11245. } ich_chipsets[] = {
  11246. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11247. PCI_ANY_ID },
  11248. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11249. PCI_ANY_ID },
  11250. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11251. 0xa },
  11252. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11253. PCI_ANY_ID },
  11254. { },
  11255. };
  11256. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11257. struct pci_dev *bridge = NULL;
  11258. while (pci_id->vendor != 0) {
  11259. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11260. bridge);
  11261. if (!bridge) {
  11262. pci_id++;
  11263. continue;
  11264. }
  11265. if (pci_id->rev != PCI_ANY_ID) {
  11266. if (bridge->revision > pci_id->rev)
  11267. continue;
  11268. }
  11269. if (bridge->subordinate &&
  11270. (bridge->subordinate->number ==
  11271. tp->pdev->bus->number)) {
  11272. tg3_flag_set(tp, ICH_WORKAROUND);
  11273. pci_dev_put(bridge);
  11274. break;
  11275. }
  11276. }
  11277. }
  11278. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11279. static struct tg3_dev_id {
  11280. u32 vendor;
  11281. u32 device;
  11282. } bridge_chipsets[] = {
  11283. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11284. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11285. { },
  11286. };
  11287. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11288. struct pci_dev *bridge = NULL;
  11289. while (pci_id->vendor != 0) {
  11290. bridge = pci_get_device(pci_id->vendor,
  11291. pci_id->device,
  11292. bridge);
  11293. if (!bridge) {
  11294. pci_id++;
  11295. continue;
  11296. }
  11297. if (bridge->subordinate &&
  11298. (bridge->subordinate->number <=
  11299. tp->pdev->bus->number) &&
  11300. (bridge->subordinate->subordinate >=
  11301. tp->pdev->bus->number)) {
  11302. tg3_flag_set(tp, 5701_DMA_BUG);
  11303. pci_dev_put(bridge);
  11304. break;
  11305. }
  11306. }
  11307. }
  11308. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11309. * DMA addresses > 40-bit. This bridge may have other additional
  11310. * 57xx devices behind it in some 4-port NIC designs for example.
  11311. * Any tg3 device found behind the bridge will also need the 40-bit
  11312. * DMA workaround.
  11313. */
  11314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11316. tg3_flag_set(tp, 5780_CLASS);
  11317. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11318. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11319. } else {
  11320. struct pci_dev *bridge = NULL;
  11321. do {
  11322. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11323. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11324. bridge);
  11325. if (bridge && bridge->subordinate &&
  11326. (bridge->subordinate->number <=
  11327. tp->pdev->bus->number) &&
  11328. (bridge->subordinate->subordinate >=
  11329. tp->pdev->bus->number)) {
  11330. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11331. pci_dev_put(bridge);
  11332. break;
  11333. }
  11334. } while (bridge);
  11335. }
  11336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11340. tp->pdev_peer = tg3_find_peer(tp);
  11341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11344. tg3_flag_set(tp, 5717_PLUS);
  11345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11346. tg3_flag(tp, 5717_PLUS))
  11347. tg3_flag_set(tp, 57765_PLUS);
  11348. /* Intentionally exclude ASIC_REV_5906 */
  11349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11355. tg3_flag(tp, 57765_PLUS))
  11356. tg3_flag_set(tp, 5755_PLUS);
  11357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11360. tg3_flag(tp, 5755_PLUS) ||
  11361. tg3_flag(tp, 5780_CLASS))
  11362. tg3_flag_set(tp, 5750_PLUS);
  11363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11364. tg3_flag(tp, 5750_PLUS))
  11365. tg3_flag_set(tp, 5705_PLUS);
  11366. /* Determine TSO capabilities */
  11367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11368. ; /* Do nothing. HW bug. */
  11369. else if (tg3_flag(tp, 57765_PLUS))
  11370. tg3_flag_set(tp, HW_TSO_3);
  11371. else if (tg3_flag(tp, 5755_PLUS) ||
  11372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11373. tg3_flag_set(tp, HW_TSO_2);
  11374. else if (tg3_flag(tp, 5750_PLUS)) {
  11375. tg3_flag_set(tp, HW_TSO_1);
  11376. tg3_flag_set(tp, TSO_BUG);
  11377. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11378. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11379. tg3_flag_clear(tp, TSO_BUG);
  11380. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11381. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11382. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11383. tg3_flag_set(tp, TSO_BUG);
  11384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11385. tp->fw_needed = FIRMWARE_TG3TSO5;
  11386. else
  11387. tp->fw_needed = FIRMWARE_TG3TSO;
  11388. }
  11389. /* Selectively allow TSO based on operating conditions */
  11390. if (tg3_flag(tp, HW_TSO_1) ||
  11391. tg3_flag(tp, HW_TSO_2) ||
  11392. tg3_flag(tp, HW_TSO_3) ||
  11393. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11394. tg3_flag_set(tp, TSO_CAPABLE);
  11395. else {
  11396. tg3_flag_clear(tp, TSO_CAPABLE);
  11397. tg3_flag_clear(tp, TSO_BUG);
  11398. tp->fw_needed = NULL;
  11399. }
  11400. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11401. tp->fw_needed = FIRMWARE_TG3;
  11402. tp->irq_max = 1;
  11403. if (tg3_flag(tp, 5750_PLUS)) {
  11404. tg3_flag_set(tp, SUPPORT_MSI);
  11405. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11406. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11407. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11408. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11409. tp->pdev_peer == tp->pdev))
  11410. tg3_flag_clear(tp, SUPPORT_MSI);
  11411. if (tg3_flag(tp, 5755_PLUS) ||
  11412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11413. tg3_flag_set(tp, 1SHOT_MSI);
  11414. }
  11415. if (tg3_flag(tp, 57765_PLUS)) {
  11416. tg3_flag_set(tp, SUPPORT_MSIX);
  11417. tp->irq_max = TG3_IRQ_MAX_VECS;
  11418. }
  11419. }
  11420. if (tg3_flag(tp, 5755_PLUS))
  11421. tg3_flag_set(tp, SHORT_DMA_BUG);
  11422. if (tg3_flag(tp, 5717_PLUS))
  11423. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11424. if (tg3_flag(tp, 57765_PLUS) &&
  11425. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11426. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11427. if (!tg3_flag(tp, 5705_PLUS) ||
  11428. tg3_flag(tp, 5780_CLASS) ||
  11429. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11430. tg3_flag_set(tp, JUMBO_CAPABLE);
  11431. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11432. &pci_state_reg);
  11433. if (pci_is_pcie(tp->pdev)) {
  11434. u16 lnkctl;
  11435. tg3_flag_set(tp, PCI_EXPRESS);
  11436. tp->pcie_readrq = 4096;
  11437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11439. tp->pcie_readrq = 2048;
  11440. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11441. pci_read_config_word(tp->pdev,
  11442. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11443. &lnkctl);
  11444. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11445. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11446. ASIC_REV_5906) {
  11447. tg3_flag_clear(tp, HW_TSO_2);
  11448. tg3_flag_clear(tp, TSO_CAPABLE);
  11449. }
  11450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11452. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11453. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11454. tg3_flag_set(tp, CLKREQ_BUG);
  11455. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11456. tg3_flag_set(tp, L1PLLPD_EN);
  11457. }
  11458. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11459. /* BCM5785 devices are effectively PCIe devices, and should
  11460. * follow PCIe codepaths, but do not have a PCIe capabilities
  11461. * section.
  11462. */
  11463. tg3_flag_set(tp, PCI_EXPRESS);
  11464. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11465. tg3_flag(tp, 5780_CLASS)) {
  11466. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11467. if (!tp->pcix_cap) {
  11468. dev_err(&tp->pdev->dev,
  11469. "Cannot find PCI-X capability, aborting\n");
  11470. return -EIO;
  11471. }
  11472. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11473. tg3_flag_set(tp, PCIX_MODE);
  11474. }
  11475. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11476. * reordering to the mailbox registers done by the host
  11477. * controller can cause major troubles. We read back from
  11478. * every mailbox register write to force the writes to be
  11479. * posted to the chip in order.
  11480. */
  11481. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11482. !tg3_flag(tp, PCI_EXPRESS))
  11483. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11484. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11485. &tp->pci_cacheline_sz);
  11486. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11487. &tp->pci_lat_timer);
  11488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11489. tp->pci_lat_timer < 64) {
  11490. tp->pci_lat_timer = 64;
  11491. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11492. tp->pci_lat_timer);
  11493. }
  11494. /* Important! -- It is critical that the PCI-X hw workaround
  11495. * situation is decided before the first MMIO register access.
  11496. */
  11497. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11498. /* 5700 BX chips need to have their TX producer index
  11499. * mailboxes written twice to workaround a bug.
  11500. */
  11501. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11502. /* If we are in PCI-X mode, enable register write workaround.
  11503. *
  11504. * The workaround is to use indirect register accesses
  11505. * for all chip writes not to mailbox registers.
  11506. */
  11507. if (tg3_flag(tp, PCIX_MODE)) {
  11508. u32 pm_reg;
  11509. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11510. /* The chip can have it's power management PCI config
  11511. * space registers clobbered due to this bug.
  11512. * So explicitly force the chip into D0 here.
  11513. */
  11514. pci_read_config_dword(tp->pdev,
  11515. tp->pm_cap + PCI_PM_CTRL,
  11516. &pm_reg);
  11517. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11518. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11519. pci_write_config_dword(tp->pdev,
  11520. tp->pm_cap + PCI_PM_CTRL,
  11521. pm_reg);
  11522. /* Also, force SERR#/PERR# in PCI command. */
  11523. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11524. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11525. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11526. }
  11527. }
  11528. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11529. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11530. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11531. tg3_flag_set(tp, PCI_32BIT);
  11532. /* Chip-specific fixup from Broadcom driver */
  11533. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11534. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11535. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11536. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11537. }
  11538. /* Default fast path register access methods */
  11539. tp->read32 = tg3_read32;
  11540. tp->write32 = tg3_write32;
  11541. tp->read32_mbox = tg3_read32;
  11542. tp->write32_mbox = tg3_write32;
  11543. tp->write32_tx_mbox = tg3_write32;
  11544. tp->write32_rx_mbox = tg3_write32;
  11545. /* Various workaround register access methods */
  11546. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11547. tp->write32 = tg3_write_indirect_reg32;
  11548. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11549. (tg3_flag(tp, PCI_EXPRESS) &&
  11550. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11551. /*
  11552. * Back to back register writes can cause problems on these
  11553. * chips, the workaround is to read back all reg writes
  11554. * except those to mailbox regs.
  11555. *
  11556. * See tg3_write_indirect_reg32().
  11557. */
  11558. tp->write32 = tg3_write_flush_reg32;
  11559. }
  11560. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11561. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11562. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11563. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11564. }
  11565. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11566. tp->read32 = tg3_read_indirect_reg32;
  11567. tp->write32 = tg3_write_indirect_reg32;
  11568. tp->read32_mbox = tg3_read_indirect_mbox;
  11569. tp->write32_mbox = tg3_write_indirect_mbox;
  11570. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11571. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11572. iounmap(tp->regs);
  11573. tp->regs = NULL;
  11574. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11575. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11576. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11577. }
  11578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11579. tp->read32_mbox = tg3_read32_mbox_5906;
  11580. tp->write32_mbox = tg3_write32_mbox_5906;
  11581. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11582. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11583. }
  11584. if (tp->write32 == tg3_write_indirect_reg32 ||
  11585. (tg3_flag(tp, PCIX_MODE) &&
  11586. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11588. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11589. /* The memory arbiter has to be enabled in order for SRAM accesses
  11590. * to succeed. Normally on powerup the tg3 chip firmware will make
  11591. * sure it is enabled, but other entities such as system netboot
  11592. * code might disable it.
  11593. */
  11594. val = tr32(MEMARB_MODE);
  11595. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11596. /* Get eeprom hw config before calling tg3_set_power_state().
  11597. * In particular, the TG3_FLAG_IS_NIC flag must be
  11598. * determined before calling tg3_set_power_state() so that
  11599. * we know whether or not to switch out of Vaux power.
  11600. * When the flag is set, it means that GPIO1 is used for eeprom
  11601. * write protect and also implies that it is a LOM where GPIOs
  11602. * are not used to switch power.
  11603. */
  11604. tg3_get_eeprom_hw_cfg(tp);
  11605. if (tg3_flag(tp, ENABLE_APE)) {
  11606. /* Allow reads and writes to the
  11607. * APE register and memory space.
  11608. */
  11609. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11610. PCISTATE_ALLOW_APE_SHMEM_WR |
  11611. PCISTATE_ALLOW_APE_PSPACE_WR;
  11612. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11613. pci_state_reg);
  11614. tg3_ape_lock_init(tp);
  11615. }
  11616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11620. tg3_flag(tp, 57765_PLUS))
  11621. tg3_flag_set(tp, CPMU_PRESENT);
  11622. /* Set up tp->grc_local_ctrl before calling
  11623. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11624. * will bring 5700's external PHY out of reset.
  11625. * It is also used as eeprom write protect on LOMs.
  11626. */
  11627. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11629. tg3_flag(tp, EEPROM_WRITE_PROT))
  11630. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11631. GRC_LCLCTRL_GPIO_OUTPUT1);
  11632. /* Unused GPIO3 must be driven as output on 5752 because there
  11633. * are no pull-up resistors on unused GPIO pins.
  11634. */
  11635. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11636. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11639. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11640. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11641. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11642. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11643. /* Turn off the debug UART. */
  11644. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11645. if (tg3_flag(tp, IS_NIC))
  11646. /* Keep VMain power. */
  11647. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11648. GRC_LCLCTRL_GPIO_OUTPUT0;
  11649. }
  11650. /* Switch out of Vaux if it is a NIC */
  11651. tg3_pwrsrc_switch_to_vmain(tp);
  11652. /* Derive initial jumbo mode from MTU assigned in
  11653. * ether_setup() via the alloc_etherdev() call
  11654. */
  11655. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11656. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11657. /* Determine WakeOnLan speed to use. */
  11658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11659. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11660. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11661. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11662. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11663. } else {
  11664. tg3_flag_set(tp, WOL_SPEED_100MB);
  11665. }
  11666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11667. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11668. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11670. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11671. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11672. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11673. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11674. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11675. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11676. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11677. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11678. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11679. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11680. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11681. if (tg3_flag(tp, 5705_PLUS) &&
  11682. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11683. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11684. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11685. !tg3_flag(tp, 57765_PLUS)) {
  11686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11690. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11691. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11692. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11693. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11694. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11695. } else
  11696. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11697. }
  11698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11699. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11700. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11701. if (tp->phy_otp == 0)
  11702. tp->phy_otp = TG3_OTP_DEFAULT;
  11703. }
  11704. if (tg3_flag(tp, CPMU_PRESENT))
  11705. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11706. else
  11707. tp->mi_mode = MAC_MI_MODE_BASE;
  11708. tp->coalesce_mode = 0;
  11709. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11710. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11711. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11712. /* Set these bits to enable statistics workaround. */
  11713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11714. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11715. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11716. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11717. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11718. }
  11719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11720. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11721. tg3_flag_set(tp, USE_PHYLIB);
  11722. err = tg3_mdio_init(tp);
  11723. if (err)
  11724. return err;
  11725. /* Initialize data/descriptor byte/word swapping. */
  11726. val = tr32(GRC_MODE);
  11727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11728. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11729. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11730. GRC_MODE_B2HRX_ENABLE |
  11731. GRC_MODE_HTX2B_ENABLE |
  11732. GRC_MODE_HOST_STACKUP);
  11733. else
  11734. val &= GRC_MODE_HOST_STACKUP;
  11735. tw32(GRC_MODE, val | tp->grc_mode);
  11736. tg3_switch_clocks(tp);
  11737. /* Clear this out for sanity. */
  11738. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11739. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11740. &pci_state_reg);
  11741. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11742. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11743. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11744. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11745. chiprevid == CHIPREV_ID_5701_B0 ||
  11746. chiprevid == CHIPREV_ID_5701_B2 ||
  11747. chiprevid == CHIPREV_ID_5701_B5) {
  11748. void __iomem *sram_base;
  11749. /* Write some dummy words into the SRAM status block
  11750. * area, see if it reads back correctly. If the return
  11751. * value is bad, force enable the PCIX workaround.
  11752. */
  11753. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11754. writel(0x00000000, sram_base);
  11755. writel(0x00000000, sram_base + 4);
  11756. writel(0xffffffff, sram_base + 4);
  11757. if (readl(sram_base) != 0x00000000)
  11758. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11759. }
  11760. }
  11761. udelay(50);
  11762. tg3_nvram_init(tp);
  11763. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11764. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11766. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11767. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11768. tg3_flag_set(tp, IS_5788);
  11769. if (!tg3_flag(tp, IS_5788) &&
  11770. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11771. tg3_flag_set(tp, TAGGED_STATUS);
  11772. if (tg3_flag(tp, TAGGED_STATUS)) {
  11773. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11774. HOSTCC_MODE_CLRTICK_TXBD);
  11775. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11776. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11777. tp->misc_host_ctrl);
  11778. }
  11779. /* Preserve the APE MAC_MODE bits */
  11780. if (tg3_flag(tp, ENABLE_APE))
  11781. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11782. else
  11783. tp->mac_mode = TG3_DEF_MAC_MODE;
  11784. /* these are limited to 10/100 only */
  11785. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11786. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11787. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11788. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11789. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11790. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11791. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11792. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11793. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11794. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11795. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11796. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11797. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11798. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11799. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11800. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11801. err = tg3_phy_probe(tp);
  11802. if (err) {
  11803. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11804. /* ... but do not return immediately ... */
  11805. tg3_mdio_fini(tp);
  11806. }
  11807. tg3_read_vpd(tp);
  11808. tg3_read_fw_ver(tp);
  11809. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11810. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11811. } else {
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11813. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11814. else
  11815. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11816. }
  11817. /* 5700 {AX,BX} chips have a broken status block link
  11818. * change bit implementation, so we must use the
  11819. * status register in those cases.
  11820. */
  11821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11822. tg3_flag_set(tp, USE_LINKCHG_REG);
  11823. else
  11824. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11825. /* The led_ctrl is set during tg3_phy_probe, here we might
  11826. * have to force the link status polling mechanism based
  11827. * upon subsystem IDs.
  11828. */
  11829. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11831. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11832. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11833. tg3_flag_set(tp, USE_LINKCHG_REG);
  11834. }
  11835. /* For all SERDES we poll the MAC status register. */
  11836. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11837. tg3_flag_set(tp, POLL_SERDES);
  11838. else
  11839. tg3_flag_clear(tp, POLL_SERDES);
  11840. tp->rx_offset = NET_IP_ALIGN;
  11841. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11843. tg3_flag(tp, PCIX_MODE)) {
  11844. tp->rx_offset = 0;
  11845. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11846. tp->rx_copy_thresh = ~(u16)0;
  11847. #endif
  11848. }
  11849. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11850. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11851. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11852. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11853. /* Increment the rx prod index on the rx std ring by at most
  11854. * 8 for these chips to workaround hw errata.
  11855. */
  11856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11859. tp->rx_std_max_post = 8;
  11860. if (tg3_flag(tp, ASPM_WORKAROUND))
  11861. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11862. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11863. return err;
  11864. }
  11865. #ifdef CONFIG_SPARC
  11866. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11867. {
  11868. struct net_device *dev = tp->dev;
  11869. struct pci_dev *pdev = tp->pdev;
  11870. struct device_node *dp = pci_device_to_OF_node(pdev);
  11871. const unsigned char *addr;
  11872. int len;
  11873. addr = of_get_property(dp, "local-mac-address", &len);
  11874. if (addr && len == 6) {
  11875. memcpy(dev->dev_addr, addr, 6);
  11876. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11877. return 0;
  11878. }
  11879. return -ENODEV;
  11880. }
  11881. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11882. {
  11883. struct net_device *dev = tp->dev;
  11884. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11885. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11886. return 0;
  11887. }
  11888. #endif
  11889. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11890. {
  11891. struct net_device *dev = tp->dev;
  11892. u32 hi, lo, mac_offset;
  11893. int addr_ok = 0;
  11894. #ifdef CONFIG_SPARC
  11895. if (!tg3_get_macaddr_sparc(tp))
  11896. return 0;
  11897. #endif
  11898. mac_offset = 0x7c;
  11899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11900. tg3_flag(tp, 5780_CLASS)) {
  11901. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11902. mac_offset = 0xcc;
  11903. if (tg3_nvram_lock(tp))
  11904. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11905. else
  11906. tg3_nvram_unlock(tp);
  11907. } else if (tg3_flag(tp, 5717_PLUS)) {
  11908. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11909. mac_offset = 0xcc;
  11910. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11911. mac_offset += 0x18c;
  11912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11913. mac_offset = 0x10;
  11914. /* First try to get it from MAC address mailbox. */
  11915. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11916. if ((hi >> 16) == 0x484b) {
  11917. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11918. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11919. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11920. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11921. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11922. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11923. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11924. /* Some old bootcode may report a 0 MAC address in SRAM */
  11925. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11926. }
  11927. if (!addr_ok) {
  11928. /* Next, try NVRAM. */
  11929. if (!tg3_flag(tp, NO_NVRAM) &&
  11930. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11931. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11932. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11933. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11934. }
  11935. /* Finally just fetch it out of the MAC control regs. */
  11936. else {
  11937. hi = tr32(MAC_ADDR_0_HIGH);
  11938. lo = tr32(MAC_ADDR_0_LOW);
  11939. dev->dev_addr[5] = lo & 0xff;
  11940. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11941. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11942. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11943. dev->dev_addr[1] = hi & 0xff;
  11944. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11945. }
  11946. }
  11947. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11948. #ifdef CONFIG_SPARC
  11949. if (!tg3_get_default_macaddr_sparc(tp))
  11950. return 0;
  11951. #endif
  11952. return -EINVAL;
  11953. }
  11954. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11955. return 0;
  11956. }
  11957. #define BOUNDARY_SINGLE_CACHELINE 1
  11958. #define BOUNDARY_MULTI_CACHELINE 2
  11959. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11960. {
  11961. int cacheline_size;
  11962. u8 byte;
  11963. int goal;
  11964. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11965. if (byte == 0)
  11966. cacheline_size = 1024;
  11967. else
  11968. cacheline_size = (int) byte * 4;
  11969. /* On 5703 and later chips, the boundary bits have no
  11970. * effect.
  11971. */
  11972. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11973. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11974. !tg3_flag(tp, PCI_EXPRESS))
  11975. goto out;
  11976. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11977. goal = BOUNDARY_MULTI_CACHELINE;
  11978. #else
  11979. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11980. goal = BOUNDARY_SINGLE_CACHELINE;
  11981. #else
  11982. goal = 0;
  11983. #endif
  11984. #endif
  11985. if (tg3_flag(tp, 57765_PLUS)) {
  11986. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11987. goto out;
  11988. }
  11989. if (!goal)
  11990. goto out;
  11991. /* PCI controllers on most RISC systems tend to disconnect
  11992. * when a device tries to burst across a cache-line boundary.
  11993. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11994. *
  11995. * Unfortunately, for PCI-E there are only limited
  11996. * write-side controls for this, and thus for reads
  11997. * we will still get the disconnects. We'll also waste
  11998. * these PCI cycles for both read and write for chips
  11999. * other than 5700 and 5701 which do not implement the
  12000. * boundary bits.
  12001. */
  12002. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12003. switch (cacheline_size) {
  12004. case 16:
  12005. case 32:
  12006. case 64:
  12007. case 128:
  12008. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12009. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12010. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12011. } else {
  12012. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12013. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12014. }
  12015. break;
  12016. case 256:
  12017. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12018. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12019. break;
  12020. default:
  12021. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12022. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12023. break;
  12024. }
  12025. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12026. switch (cacheline_size) {
  12027. case 16:
  12028. case 32:
  12029. case 64:
  12030. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12031. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12032. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12033. break;
  12034. }
  12035. /* fallthrough */
  12036. case 128:
  12037. default:
  12038. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12039. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12040. break;
  12041. }
  12042. } else {
  12043. switch (cacheline_size) {
  12044. case 16:
  12045. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12046. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12047. DMA_RWCTRL_WRITE_BNDRY_16);
  12048. break;
  12049. }
  12050. /* fallthrough */
  12051. case 32:
  12052. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12053. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12054. DMA_RWCTRL_WRITE_BNDRY_32);
  12055. break;
  12056. }
  12057. /* fallthrough */
  12058. case 64:
  12059. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12060. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12061. DMA_RWCTRL_WRITE_BNDRY_64);
  12062. break;
  12063. }
  12064. /* fallthrough */
  12065. case 128:
  12066. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12067. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12068. DMA_RWCTRL_WRITE_BNDRY_128);
  12069. break;
  12070. }
  12071. /* fallthrough */
  12072. case 256:
  12073. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12074. DMA_RWCTRL_WRITE_BNDRY_256);
  12075. break;
  12076. case 512:
  12077. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12078. DMA_RWCTRL_WRITE_BNDRY_512);
  12079. break;
  12080. case 1024:
  12081. default:
  12082. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12083. DMA_RWCTRL_WRITE_BNDRY_1024);
  12084. break;
  12085. }
  12086. }
  12087. out:
  12088. return val;
  12089. }
  12090. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12091. {
  12092. struct tg3_internal_buffer_desc test_desc;
  12093. u32 sram_dma_descs;
  12094. int i, ret;
  12095. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12096. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12097. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12098. tw32(RDMAC_STATUS, 0);
  12099. tw32(WDMAC_STATUS, 0);
  12100. tw32(BUFMGR_MODE, 0);
  12101. tw32(FTQ_RESET, 0);
  12102. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12103. test_desc.addr_lo = buf_dma & 0xffffffff;
  12104. test_desc.nic_mbuf = 0x00002100;
  12105. test_desc.len = size;
  12106. /*
  12107. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12108. * the *second* time the tg3 driver was getting loaded after an
  12109. * initial scan.
  12110. *
  12111. * Broadcom tells me:
  12112. * ...the DMA engine is connected to the GRC block and a DMA
  12113. * reset may affect the GRC block in some unpredictable way...
  12114. * The behavior of resets to individual blocks has not been tested.
  12115. *
  12116. * Broadcom noted the GRC reset will also reset all sub-components.
  12117. */
  12118. if (to_device) {
  12119. test_desc.cqid_sqid = (13 << 8) | 2;
  12120. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12121. udelay(40);
  12122. } else {
  12123. test_desc.cqid_sqid = (16 << 8) | 7;
  12124. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12125. udelay(40);
  12126. }
  12127. test_desc.flags = 0x00000005;
  12128. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12129. u32 val;
  12130. val = *(((u32 *)&test_desc) + i);
  12131. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12132. sram_dma_descs + (i * sizeof(u32)));
  12133. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12134. }
  12135. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12136. if (to_device)
  12137. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12138. else
  12139. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12140. ret = -ENODEV;
  12141. for (i = 0; i < 40; i++) {
  12142. u32 val;
  12143. if (to_device)
  12144. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12145. else
  12146. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12147. if ((val & 0xffff) == sram_dma_descs) {
  12148. ret = 0;
  12149. break;
  12150. }
  12151. udelay(100);
  12152. }
  12153. return ret;
  12154. }
  12155. #define TEST_BUFFER_SIZE 0x2000
  12156. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12157. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12158. { },
  12159. };
  12160. static int __devinit tg3_test_dma(struct tg3 *tp)
  12161. {
  12162. dma_addr_t buf_dma;
  12163. u32 *buf, saved_dma_rwctrl;
  12164. int ret = 0;
  12165. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12166. &buf_dma, GFP_KERNEL);
  12167. if (!buf) {
  12168. ret = -ENOMEM;
  12169. goto out_nofree;
  12170. }
  12171. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12172. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12173. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12174. if (tg3_flag(tp, 57765_PLUS))
  12175. goto out;
  12176. if (tg3_flag(tp, PCI_EXPRESS)) {
  12177. /* DMA read watermark not used on PCIE */
  12178. tp->dma_rwctrl |= 0x00180000;
  12179. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12182. tp->dma_rwctrl |= 0x003f0000;
  12183. else
  12184. tp->dma_rwctrl |= 0x003f000f;
  12185. } else {
  12186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12188. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12189. u32 read_water = 0x7;
  12190. /* If the 5704 is behind the EPB bridge, we can
  12191. * do the less restrictive ONE_DMA workaround for
  12192. * better performance.
  12193. */
  12194. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12196. tp->dma_rwctrl |= 0x8000;
  12197. else if (ccval == 0x6 || ccval == 0x7)
  12198. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12200. read_water = 4;
  12201. /* Set bit 23 to enable PCIX hw bug fix */
  12202. tp->dma_rwctrl |=
  12203. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12204. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12205. (1 << 23);
  12206. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12207. /* 5780 always in PCIX mode */
  12208. tp->dma_rwctrl |= 0x00144000;
  12209. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12210. /* 5714 always in PCIX mode */
  12211. tp->dma_rwctrl |= 0x00148000;
  12212. } else {
  12213. tp->dma_rwctrl |= 0x001b000f;
  12214. }
  12215. }
  12216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12218. tp->dma_rwctrl &= 0xfffffff0;
  12219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12221. /* Remove this if it causes problems for some boards. */
  12222. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12223. /* On 5700/5701 chips, we need to set this bit.
  12224. * Otherwise the chip will issue cacheline transactions
  12225. * to streamable DMA memory with not all the byte
  12226. * enables turned on. This is an error on several
  12227. * RISC PCI controllers, in particular sparc64.
  12228. *
  12229. * On 5703/5704 chips, this bit has been reassigned
  12230. * a different meaning. In particular, it is used
  12231. * on those chips to enable a PCI-X workaround.
  12232. */
  12233. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12234. }
  12235. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12236. #if 0
  12237. /* Unneeded, already done by tg3_get_invariants. */
  12238. tg3_switch_clocks(tp);
  12239. #endif
  12240. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12241. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12242. goto out;
  12243. /* It is best to perform DMA test with maximum write burst size
  12244. * to expose the 5700/5701 write DMA bug.
  12245. */
  12246. saved_dma_rwctrl = tp->dma_rwctrl;
  12247. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12248. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12249. while (1) {
  12250. u32 *p = buf, i;
  12251. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12252. p[i] = i;
  12253. /* Send the buffer to the chip. */
  12254. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12255. if (ret) {
  12256. dev_err(&tp->pdev->dev,
  12257. "%s: Buffer write failed. err = %d\n",
  12258. __func__, ret);
  12259. break;
  12260. }
  12261. #if 0
  12262. /* validate data reached card RAM correctly. */
  12263. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12264. u32 val;
  12265. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12266. if (le32_to_cpu(val) != p[i]) {
  12267. dev_err(&tp->pdev->dev,
  12268. "%s: Buffer corrupted on device! "
  12269. "(%d != %d)\n", __func__, val, i);
  12270. /* ret = -ENODEV here? */
  12271. }
  12272. p[i] = 0;
  12273. }
  12274. #endif
  12275. /* Now read it back. */
  12276. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12277. if (ret) {
  12278. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12279. "err = %d\n", __func__, ret);
  12280. break;
  12281. }
  12282. /* Verify it. */
  12283. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12284. if (p[i] == i)
  12285. continue;
  12286. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12287. DMA_RWCTRL_WRITE_BNDRY_16) {
  12288. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12289. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12290. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12291. break;
  12292. } else {
  12293. dev_err(&tp->pdev->dev,
  12294. "%s: Buffer corrupted on read back! "
  12295. "(%d != %d)\n", __func__, p[i], i);
  12296. ret = -ENODEV;
  12297. goto out;
  12298. }
  12299. }
  12300. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12301. /* Success. */
  12302. ret = 0;
  12303. break;
  12304. }
  12305. }
  12306. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12307. DMA_RWCTRL_WRITE_BNDRY_16) {
  12308. /* DMA test passed without adjusting DMA boundary,
  12309. * now look for chipsets that are known to expose the
  12310. * DMA bug without failing the test.
  12311. */
  12312. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12313. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12314. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12315. } else {
  12316. /* Safe to use the calculated DMA boundary. */
  12317. tp->dma_rwctrl = saved_dma_rwctrl;
  12318. }
  12319. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12320. }
  12321. out:
  12322. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12323. out_nofree:
  12324. return ret;
  12325. }
  12326. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12327. {
  12328. if (tg3_flag(tp, 57765_PLUS)) {
  12329. tp->bufmgr_config.mbuf_read_dma_low_water =
  12330. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12331. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12332. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12333. tp->bufmgr_config.mbuf_high_water =
  12334. DEFAULT_MB_HIGH_WATER_57765;
  12335. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12336. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12337. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12338. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12339. tp->bufmgr_config.mbuf_high_water_jumbo =
  12340. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12341. } else if (tg3_flag(tp, 5705_PLUS)) {
  12342. tp->bufmgr_config.mbuf_read_dma_low_water =
  12343. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12344. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12345. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12346. tp->bufmgr_config.mbuf_high_water =
  12347. DEFAULT_MB_HIGH_WATER_5705;
  12348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12349. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12350. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12351. tp->bufmgr_config.mbuf_high_water =
  12352. DEFAULT_MB_HIGH_WATER_5906;
  12353. }
  12354. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12355. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12356. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12357. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12358. tp->bufmgr_config.mbuf_high_water_jumbo =
  12359. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12360. } else {
  12361. tp->bufmgr_config.mbuf_read_dma_low_water =
  12362. DEFAULT_MB_RDMA_LOW_WATER;
  12363. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12364. DEFAULT_MB_MACRX_LOW_WATER;
  12365. tp->bufmgr_config.mbuf_high_water =
  12366. DEFAULT_MB_HIGH_WATER;
  12367. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12368. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12369. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12370. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12371. tp->bufmgr_config.mbuf_high_water_jumbo =
  12372. DEFAULT_MB_HIGH_WATER_JUMBO;
  12373. }
  12374. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12375. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12376. }
  12377. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12378. {
  12379. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12380. case TG3_PHY_ID_BCM5400: return "5400";
  12381. case TG3_PHY_ID_BCM5401: return "5401";
  12382. case TG3_PHY_ID_BCM5411: return "5411";
  12383. case TG3_PHY_ID_BCM5701: return "5701";
  12384. case TG3_PHY_ID_BCM5703: return "5703";
  12385. case TG3_PHY_ID_BCM5704: return "5704";
  12386. case TG3_PHY_ID_BCM5705: return "5705";
  12387. case TG3_PHY_ID_BCM5750: return "5750";
  12388. case TG3_PHY_ID_BCM5752: return "5752";
  12389. case TG3_PHY_ID_BCM5714: return "5714";
  12390. case TG3_PHY_ID_BCM5780: return "5780";
  12391. case TG3_PHY_ID_BCM5755: return "5755";
  12392. case TG3_PHY_ID_BCM5787: return "5787";
  12393. case TG3_PHY_ID_BCM5784: return "5784";
  12394. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12395. case TG3_PHY_ID_BCM5906: return "5906";
  12396. case TG3_PHY_ID_BCM5761: return "5761";
  12397. case TG3_PHY_ID_BCM5718C: return "5718C";
  12398. case TG3_PHY_ID_BCM5718S: return "5718S";
  12399. case TG3_PHY_ID_BCM57765: return "57765";
  12400. case TG3_PHY_ID_BCM5719C: return "5719C";
  12401. case TG3_PHY_ID_BCM5720C: return "5720C";
  12402. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12403. case 0: return "serdes";
  12404. default: return "unknown";
  12405. }
  12406. }
  12407. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12408. {
  12409. if (tg3_flag(tp, PCI_EXPRESS)) {
  12410. strcpy(str, "PCI Express");
  12411. return str;
  12412. } else if (tg3_flag(tp, PCIX_MODE)) {
  12413. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12414. strcpy(str, "PCIX:");
  12415. if ((clock_ctrl == 7) ||
  12416. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12417. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12418. strcat(str, "133MHz");
  12419. else if (clock_ctrl == 0)
  12420. strcat(str, "33MHz");
  12421. else if (clock_ctrl == 2)
  12422. strcat(str, "50MHz");
  12423. else if (clock_ctrl == 4)
  12424. strcat(str, "66MHz");
  12425. else if (clock_ctrl == 6)
  12426. strcat(str, "100MHz");
  12427. } else {
  12428. strcpy(str, "PCI:");
  12429. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12430. strcat(str, "66MHz");
  12431. else
  12432. strcat(str, "33MHz");
  12433. }
  12434. if (tg3_flag(tp, PCI_32BIT))
  12435. strcat(str, ":32-bit");
  12436. else
  12437. strcat(str, ":64-bit");
  12438. return str;
  12439. }
  12440. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12441. {
  12442. struct pci_dev *peer;
  12443. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12444. for (func = 0; func < 8; func++) {
  12445. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12446. if (peer && peer != tp->pdev)
  12447. break;
  12448. pci_dev_put(peer);
  12449. }
  12450. /* 5704 can be configured in single-port mode, set peer to
  12451. * tp->pdev in that case.
  12452. */
  12453. if (!peer) {
  12454. peer = tp->pdev;
  12455. return peer;
  12456. }
  12457. /*
  12458. * We don't need to keep the refcount elevated; there's no way
  12459. * to remove one half of this device without removing the other
  12460. */
  12461. pci_dev_put(peer);
  12462. return peer;
  12463. }
  12464. static void __devinit tg3_init_coal(struct tg3 *tp)
  12465. {
  12466. struct ethtool_coalesce *ec = &tp->coal;
  12467. memset(ec, 0, sizeof(*ec));
  12468. ec->cmd = ETHTOOL_GCOALESCE;
  12469. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12470. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12471. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12472. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12473. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12474. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12475. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12476. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12477. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12478. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12479. HOSTCC_MODE_CLRTICK_TXBD)) {
  12480. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12481. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12482. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12483. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12484. }
  12485. if (tg3_flag(tp, 5705_PLUS)) {
  12486. ec->rx_coalesce_usecs_irq = 0;
  12487. ec->tx_coalesce_usecs_irq = 0;
  12488. ec->stats_block_coalesce_usecs = 0;
  12489. }
  12490. }
  12491. static const struct net_device_ops tg3_netdev_ops = {
  12492. .ndo_open = tg3_open,
  12493. .ndo_stop = tg3_close,
  12494. .ndo_start_xmit = tg3_start_xmit,
  12495. .ndo_get_stats64 = tg3_get_stats64,
  12496. .ndo_validate_addr = eth_validate_addr,
  12497. .ndo_set_multicast_list = tg3_set_rx_mode,
  12498. .ndo_set_mac_address = tg3_set_mac_addr,
  12499. .ndo_do_ioctl = tg3_ioctl,
  12500. .ndo_tx_timeout = tg3_tx_timeout,
  12501. .ndo_change_mtu = tg3_change_mtu,
  12502. .ndo_fix_features = tg3_fix_features,
  12503. .ndo_set_features = tg3_set_features,
  12504. #ifdef CONFIG_NET_POLL_CONTROLLER
  12505. .ndo_poll_controller = tg3_poll_controller,
  12506. #endif
  12507. };
  12508. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12509. const struct pci_device_id *ent)
  12510. {
  12511. struct net_device *dev;
  12512. struct tg3 *tp;
  12513. int i, err, pm_cap;
  12514. u32 sndmbx, rcvmbx, intmbx;
  12515. char str[40];
  12516. u64 dma_mask, persist_dma_mask;
  12517. u32 features = 0;
  12518. printk_once(KERN_INFO "%s\n", version);
  12519. err = pci_enable_device(pdev);
  12520. if (err) {
  12521. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12522. return err;
  12523. }
  12524. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12525. if (err) {
  12526. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12527. goto err_out_disable_pdev;
  12528. }
  12529. pci_set_master(pdev);
  12530. /* Find power-management capability. */
  12531. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12532. if (pm_cap == 0) {
  12533. dev_err(&pdev->dev,
  12534. "Cannot find Power Management capability, aborting\n");
  12535. err = -EIO;
  12536. goto err_out_free_res;
  12537. }
  12538. err = pci_set_power_state(pdev, PCI_D0);
  12539. if (err) {
  12540. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12541. goto err_out_free_res;
  12542. }
  12543. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12544. if (!dev) {
  12545. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12546. err = -ENOMEM;
  12547. goto err_out_power_down;
  12548. }
  12549. SET_NETDEV_DEV(dev, &pdev->dev);
  12550. tp = netdev_priv(dev);
  12551. tp->pdev = pdev;
  12552. tp->dev = dev;
  12553. tp->pm_cap = pm_cap;
  12554. tp->rx_mode = TG3_DEF_RX_MODE;
  12555. tp->tx_mode = TG3_DEF_TX_MODE;
  12556. if (tg3_debug > 0)
  12557. tp->msg_enable = tg3_debug;
  12558. else
  12559. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12560. /* The word/byte swap controls here control register access byte
  12561. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12562. * setting below.
  12563. */
  12564. tp->misc_host_ctrl =
  12565. MISC_HOST_CTRL_MASK_PCI_INT |
  12566. MISC_HOST_CTRL_WORD_SWAP |
  12567. MISC_HOST_CTRL_INDIR_ACCESS |
  12568. MISC_HOST_CTRL_PCISTATE_RW;
  12569. /* The NONFRM (non-frame) byte/word swap controls take effect
  12570. * on descriptor entries, anything which isn't packet data.
  12571. *
  12572. * The StrongARM chips on the board (one for tx, one for rx)
  12573. * are running in big-endian mode.
  12574. */
  12575. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12576. GRC_MODE_WSWAP_NONFRM_DATA);
  12577. #ifdef __BIG_ENDIAN
  12578. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12579. #endif
  12580. spin_lock_init(&tp->lock);
  12581. spin_lock_init(&tp->indirect_lock);
  12582. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12583. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12584. if (!tp->regs) {
  12585. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12586. err = -ENOMEM;
  12587. goto err_out_free_dev;
  12588. }
  12589. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12590. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12591. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12592. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12593. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12594. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12595. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12596. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12597. tg3_flag_set(tp, ENABLE_APE);
  12598. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12599. if (!tp->aperegs) {
  12600. dev_err(&pdev->dev,
  12601. "Cannot map APE registers, aborting\n");
  12602. err = -ENOMEM;
  12603. goto err_out_iounmap;
  12604. }
  12605. }
  12606. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12607. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12608. dev->ethtool_ops = &tg3_ethtool_ops;
  12609. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12610. dev->netdev_ops = &tg3_netdev_ops;
  12611. dev->irq = pdev->irq;
  12612. err = tg3_get_invariants(tp);
  12613. if (err) {
  12614. dev_err(&pdev->dev,
  12615. "Problem fetching invariants of chip, aborting\n");
  12616. goto err_out_apeunmap;
  12617. }
  12618. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12619. * device behind the EPB cannot support DMA addresses > 40-bit.
  12620. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12621. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12622. * do DMA address check in tg3_start_xmit().
  12623. */
  12624. if (tg3_flag(tp, IS_5788))
  12625. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12626. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12627. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12628. #ifdef CONFIG_HIGHMEM
  12629. dma_mask = DMA_BIT_MASK(64);
  12630. #endif
  12631. } else
  12632. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12633. /* Configure DMA attributes. */
  12634. if (dma_mask > DMA_BIT_MASK(32)) {
  12635. err = pci_set_dma_mask(pdev, dma_mask);
  12636. if (!err) {
  12637. features |= NETIF_F_HIGHDMA;
  12638. err = pci_set_consistent_dma_mask(pdev,
  12639. persist_dma_mask);
  12640. if (err < 0) {
  12641. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12642. "DMA for consistent allocations\n");
  12643. goto err_out_apeunmap;
  12644. }
  12645. }
  12646. }
  12647. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12648. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12649. if (err) {
  12650. dev_err(&pdev->dev,
  12651. "No usable DMA configuration, aborting\n");
  12652. goto err_out_apeunmap;
  12653. }
  12654. }
  12655. tg3_init_bufmgr_config(tp);
  12656. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12657. /* 5700 B0 chips do not support checksumming correctly due
  12658. * to hardware bugs.
  12659. */
  12660. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12661. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12662. if (tg3_flag(tp, 5755_PLUS))
  12663. features |= NETIF_F_IPV6_CSUM;
  12664. }
  12665. /* TSO is on by default on chips that support hardware TSO.
  12666. * Firmware TSO on older chips gives lower performance, so it
  12667. * is off by default, but can be enabled using ethtool.
  12668. */
  12669. if ((tg3_flag(tp, HW_TSO_1) ||
  12670. tg3_flag(tp, HW_TSO_2) ||
  12671. tg3_flag(tp, HW_TSO_3)) &&
  12672. (features & NETIF_F_IP_CSUM))
  12673. features |= NETIF_F_TSO;
  12674. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12675. if (features & NETIF_F_IPV6_CSUM)
  12676. features |= NETIF_F_TSO6;
  12677. if (tg3_flag(tp, HW_TSO_3) ||
  12678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12679. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12680. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12683. features |= NETIF_F_TSO_ECN;
  12684. }
  12685. dev->features |= features;
  12686. dev->vlan_features |= features;
  12687. /*
  12688. * Add loopback capability only for a subset of devices that support
  12689. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12690. * loopback for the remaining devices.
  12691. */
  12692. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12693. !tg3_flag(tp, CPMU_PRESENT))
  12694. /* Add the loopback capability */
  12695. features |= NETIF_F_LOOPBACK;
  12696. dev->hw_features |= features;
  12697. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12698. !tg3_flag(tp, TSO_CAPABLE) &&
  12699. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12700. tg3_flag_set(tp, MAX_RXPEND_64);
  12701. tp->rx_pending = 63;
  12702. }
  12703. err = tg3_get_device_address(tp);
  12704. if (err) {
  12705. dev_err(&pdev->dev,
  12706. "Could not obtain valid ethernet address, aborting\n");
  12707. goto err_out_apeunmap;
  12708. }
  12709. /*
  12710. * Reset chip in case UNDI or EFI driver did not shutdown
  12711. * DMA self test will enable WDMAC and we'll see (spurious)
  12712. * pending DMA on the PCI bus at that point.
  12713. */
  12714. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12715. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12716. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12717. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12718. }
  12719. err = tg3_test_dma(tp);
  12720. if (err) {
  12721. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12722. goto err_out_apeunmap;
  12723. }
  12724. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12725. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12726. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12727. for (i = 0; i < tp->irq_max; i++) {
  12728. struct tg3_napi *tnapi = &tp->napi[i];
  12729. tnapi->tp = tp;
  12730. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12731. tnapi->int_mbox = intmbx;
  12732. if (i < 4)
  12733. intmbx += 0x8;
  12734. else
  12735. intmbx += 0x4;
  12736. tnapi->consmbox = rcvmbx;
  12737. tnapi->prodmbox = sndmbx;
  12738. if (i)
  12739. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12740. else
  12741. tnapi->coal_now = HOSTCC_MODE_NOW;
  12742. if (!tg3_flag(tp, SUPPORT_MSIX))
  12743. break;
  12744. /*
  12745. * If we support MSIX, we'll be using RSS. If we're using
  12746. * RSS, the first vector only handles link interrupts and the
  12747. * remaining vectors handle rx and tx interrupts. Reuse the
  12748. * mailbox values for the next iteration. The values we setup
  12749. * above are still useful for the single vectored mode.
  12750. */
  12751. if (!i)
  12752. continue;
  12753. rcvmbx += 0x8;
  12754. if (sndmbx & 0x4)
  12755. sndmbx -= 0x4;
  12756. else
  12757. sndmbx += 0xc;
  12758. }
  12759. tg3_init_coal(tp);
  12760. pci_set_drvdata(pdev, dev);
  12761. err = register_netdev(dev);
  12762. if (err) {
  12763. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12764. goto err_out_apeunmap;
  12765. }
  12766. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12767. tp->board_part_number,
  12768. tp->pci_chip_rev_id,
  12769. tg3_bus_string(tp, str),
  12770. dev->dev_addr);
  12771. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12772. struct phy_device *phydev;
  12773. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12774. netdev_info(dev,
  12775. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12776. phydev->drv->name, dev_name(&phydev->dev));
  12777. } else {
  12778. char *ethtype;
  12779. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12780. ethtype = "10/100Base-TX";
  12781. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12782. ethtype = "1000Base-SX";
  12783. else
  12784. ethtype = "10/100/1000Base-T";
  12785. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12786. "(WireSpeed[%d], EEE[%d])\n",
  12787. tg3_phy_string(tp), ethtype,
  12788. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12789. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12790. }
  12791. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12792. (dev->features & NETIF_F_RXCSUM) != 0,
  12793. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12794. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12795. tg3_flag(tp, ENABLE_ASF) != 0,
  12796. tg3_flag(tp, TSO_CAPABLE) != 0);
  12797. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12798. tp->dma_rwctrl,
  12799. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12800. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12801. pci_save_state(pdev);
  12802. return 0;
  12803. err_out_apeunmap:
  12804. if (tp->aperegs) {
  12805. iounmap(tp->aperegs);
  12806. tp->aperegs = NULL;
  12807. }
  12808. err_out_iounmap:
  12809. if (tp->regs) {
  12810. iounmap(tp->regs);
  12811. tp->regs = NULL;
  12812. }
  12813. err_out_free_dev:
  12814. free_netdev(dev);
  12815. err_out_power_down:
  12816. pci_set_power_state(pdev, PCI_D3hot);
  12817. err_out_free_res:
  12818. pci_release_regions(pdev);
  12819. err_out_disable_pdev:
  12820. pci_disable_device(pdev);
  12821. pci_set_drvdata(pdev, NULL);
  12822. return err;
  12823. }
  12824. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12825. {
  12826. struct net_device *dev = pci_get_drvdata(pdev);
  12827. if (dev) {
  12828. struct tg3 *tp = netdev_priv(dev);
  12829. if (tp->fw)
  12830. release_firmware(tp->fw);
  12831. cancel_work_sync(&tp->reset_task);
  12832. if (!tg3_flag(tp, USE_PHYLIB)) {
  12833. tg3_phy_fini(tp);
  12834. tg3_mdio_fini(tp);
  12835. }
  12836. unregister_netdev(dev);
  12837. if (tp->aperegs) {
  12838. iounmap(tp->aperegs);
  12839. tp->aperegs = NULL;
  12840. }
  12841. if (tp->regs) {
  12842. iounmap(tp->regs);
  12843. tp->regs = NULL;
  12844. }
  12845. free_netdev(dev);
  12846. pci_release_regions(pdev);
  12847. pci_disable_device(pdev);
  12848. pci_set_drvdata(pdev, NULL);
  12849. }
  12850. }
  12851. #ifdef CONFIG_PM_SLEEP
  12852. static int tg3_suspend(struct device *device)
  12853. {
  12854. struct pci_dev *pdev = to_pci_dev(device);
  12855. struct net_device *dev = pci_get_drvdata(pdev);
  12856. struct tg3 *tp = netdev_priv(dev);
  12857. int err;
  12858. if (!netif_running(dev))
  12859. return 0;
  12860. flush_work_sync(&tp->reset_task);
  12861. tg3_phy_stop(tp);
  12862. tg3_netif_stop(tp);
  12863. del_timer_sync(&tp->timer);
  12864. tg3_full_lock(tp, 1);
  12865. tg3_disable_ints(tp);
  12866. tg3_full_unlock(tp);
  12867. netif_device_detach(dev);
  12868. tg3_full_lock(tp, 0);
  12869. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12870. tg3_flag_clear(tp, INIT_COMPLETE);
  12871. tg3_full_unlock(tp);
  12872. err = tg3_power_down_prepare(tp);
  12873. if (err) {
  12874. int err2;
  12875. tg3_full_lock(tp, 0);
  12876. tg3_flag_set(tp, INIT_COMPLETE);
  12877. err2 = tg3_restart_hw(tp, 1);
  12878. if (err2)
  12879. goto out;
  12880. tp->timer.expires = jiffies + tp->timer_offset;
  12881. add_timer(&tp->timer);
  12882. netif_device_attach(dev);
  12883. tg3_netif_start(tp);
  12884. out:
  12885. tg3_full_unlock(tp);
  12886. if (!err2)
  12887. tg3_phy_start(tp);
  12888. }
  12889. return err;
  12890. }
  12891. static int tg3_resume(struct device *device)
  12892. {
  12893. struct pci_dev *pdev = to_pci_dev(device);
  12894. struct net_device *dev = pci_get_drvdata(pdev);
  12895. struct tg3 *tp = netdev_priv(dev);
  12896. int err;
  12897. if (!netif_running(dev))
  12898. return 0;
  12899. netif_device_attach(dev);
  12900. tg3_full_lock(tp, 0);
  12901. tg3_flag_set(tp, INIT_COMPLETE);
  12902. err = tg3_restart_hw(tp, 1);
  12903. if (err)
  12904. goto out;
  12905. tp->timer.expires = jiffies + tp->timer_offset;
  12906. add_timer(&tp->timer);
  12907. tg3_netif_start(tp);
  12908. out:
  12909. tg3_full_unlock(tp);
  12910. if (!err)
  12911. tg3_phy_start(tp);
  12912. return err;
  12913. }
  12914. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12915. #define TG3_PM_OPS (&tg3_pm_ops)
  12916. #else
  12917. #define TG3_PM_OPS NULL
  12918. #endif /* CONFIG_PM_SLEEP */
  12919. /**
  12920. * tg3_io_error_detected - called when PCI error is detected
  12921. * @pdev: Pointer to PCI device
  12922. * @state: The current pci connection state
  12923. *
  12924. * This function is called after a PCI bus error affecting
  12925. * this device has been detected.
  12926. */
  12927. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12928. pci_channel_state_t state)
  12929. {
  12930. struct net_device *netdev = pci_get_drvdata(pdev);
  12931. struct tg3 *tp = netdev_priv(netdev);
  12932. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12933. netdev_info(netdev, "PCI I/O error detected\n");
  12934. rtnl_lock();
  12935. if (!netif_running(netdev))
  12936. goto done;
  12937. tg3_phy_stop(tp);
  12938. tg3_netif_stop(tp);
  12939. del_timer_sync(&tp->timer);
  12940. tg3_flag_clear(tp, RESTART_TIMER);
  12941. /* Want to make sure that the reset task doesn't run */
  12942. cancel_work_sync(&tp->reset_task);
  12943. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12944. tg3_flag_clear(tp, RESTART_TIMER);
  12945. netif_device_detach(netdev);
  12946. /* Clean up software state, even if MMIO is blocked */
  12947. tg3_full_lock(tp, 0);
  12948. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12949. tg3_full_unlock(tp);
  12950. done:
  12951. if (state == pci_channel_io_perm_failure)
  12952. err = PCI_ERS_RESULT_DISCONNECT;
  12953. else
  12954. pci_disable_device(pdev);
  12955. rtnl_unlock();
  12956. return err;
  12957. }
  12958. /**
  12959. * tg3_io_slot_reset - called after the pci bus has been reset.
  12960. * @pdev: Pointer to PCI device
  12961. *
  12962. * Restart the card from scratch, as if from a cold-boot.
  12963. * At this point, the card has exprienced a hard reset,
  12964. * followed by fixups by BIOS, and has its config space
  12965. * set up identically to what it was at cold boot.
  12966. */
  12967. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  12968. {
  12969. struct net_device *netdev = pci_get_drvdata(pdev);
  12970. struct tg3 *tp = netdev_priv(netdev);
  12971. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  12972. int err;
  12973. rtnl_lock();
  12974. if (pci_enable_device(pdev)) {
  12975. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  12976. goto done;
  12977. }
  12978. pci_set_master(pdev);
  12979. pci_restore_state(pdev);
  12980. pci_save_state(pdev);
  12981. if (!netif_running(netdev)) {
  12982. rc = PCI_ERS_RESULT_RECOVERED;
  12983. goto done;
  12984. }
  12985. err = tg3_power_up(tp);
  12986. if (err)
  12987. goto done;
  12988. rc = PCI_ERS_RESULT_RECOVERED;
  12989. done:
  12990. rtnl_unlock();
  12991. return rc;
  12992. }
  12993. /**
  12994. * tg3_io_resume - called when traffic can start flowing again.
  12995. * @pdev: Pointer to PCI device
  12996. *
  12997. * This callback is called when the error recovery driver tells
  12998. * us that its OK to resume normal operation.
  12999. */
  13000. static void tg3_io_resume(struct pci_dev *pdev)
  13001. {
  13002. struct net_device *netdev = pci_get_drvdata(pdev);
  13003. struct tg3 *tp = netdev_priv(netdev);
  13004. int err;
  13005. rtnl_lock();
  13006. if (!netif_running(netdev))
  13007. goto done;
  13008. tg3_full_lock(tp, 0);
  13009. tg3_flag_set(tp, INIT_COMPLETE);
  13010. err = tg3_restart_hw(tp, 1);
  13011. tg3_full_unlock(tp);
  13012. if (err) {
  13013. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13014. goto done;
  13015. }
  13016. netif_device_attach(netdev);
  13017. tp->timer.expires = jiffies + tp->timer_offset;
  13018. add_timer(&tp->timer);
  13019. tg3_netif_start(tp);
  13020. tg3_phy_start(tp);
  13021. done:
  13022. rtnl_unlock();
  13023. }
  13024. static struct pci_error_handlers tg3_err_handler = {
  13025. .error_detected = tg3_io_error_detected,
  13026. .slot_reset = tg3_io_slot_reset,
  13027. .resume = tg3_io_resume
  13028. };
  13029. static struct pci_driver tg3_driver = {
  13030. .name = DRV_MODULE_NAME,
  13031. .id_table = tg3_pci_tbl,
  13032. .probe = tg3_init_one,
  13033. .remove = __devexit_p(tg3_remove_one),
  13034. .err_handler = &tg3_err_handler,
  13035. .driver.pm = TG3_PM_OPS,
  13036. };
  13037. static int __init tg3_init(void)
  13038. {
  13039. return pci_register_driver(&tg3_driver);
  13040. }
  13041. static void __exit tg3_cleanup(void)
  13042. {
  13043. pci_unregister_driver(&tg3_driver);
  13044. }
  13045. module_init(tg3_init);
  13046. module_exit(tg3_cleanup);