intel_ringbuffer.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. u32 cmd;
  59. int ret;
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. ret = intel_ring_begin(ring, 2);
  105. if (ret)
  106. return ret;
  107. intel_ring_emit(ring, cmd);
  108. intel_ring_emit(ring, MI_NOOP);
  109. intel_ring_advance(ring);
  110. return 0;
  111. }
  112. static void ring_write_tail(struct intel_ring_buffer *ring,
  113. u32 value)
  114. {
  115. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  116. I915_WRITE_TAIL(ring, value);
  117. }
  118. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  122. RING_ACTHD(ring->mmio_base) : ACTHD;
  123. return I915_READ(acthd_reg);
  124. }
  125. static int init_ring_common(struct intel_ring_buffer *ring)
  126. {
  127. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  128. struct drm_i915_gem_object *obj = ring->obj;
  129. u32 head;
  130. /* Stop the ring if it's running. */
  131. I915_WRITE_CTL(ring, 0);
  132. I915_WRITE_HEAD(ring, 0);
  133. ring->write_tail(ring, 0);
  134. /* Initialize the ring. */
  135. I915_WRITE_START(ring, obj->gtt_offset);
  136. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  137. /* G45 ring initialization fails to reset head to zero */
  138. if (head != 0) {
  139. DRM_DEBUG_KMS("%s head not reset to zero "
  140. "ctl %08x head %08x tail %08x start %08x\n",
  141. ring->name,
  142. I915_READ_CTL(ring),
  143. I915_READ_HEAD(ring),
  144. I915_READ_TAIL(ring),
  145. I915_READ_START(ring));
  146. I915_WRITE_HEAD(ring, 0);
  147. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  148. DRM_ERROR("failed to set %s head to zero "
  149. "ctl %08x head %08x tail %08x start %08x\n",
  150. ring->name,
  151. I915_READ_CTL(ring),
  152. I915_READ_HEAD(ring),
  153. I915_READ_TAIL(ring),
  154. I915_READ_START(ring));
  155. }
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_REPORT_64K | RING_VALID);
  160. /* If the head is still not zero, the ring is dead */
  161. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  162. I915_READ_START(ring) != obj->gtt_offset ||
  163. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  164. DRM_ERROR("%s initialization failed "
  165. "ctl %08x head %08x tail %08x start %08x\n",
  166. ring->name,
  167. I915_READ_CTL(ring),
  168. I915_READ_HEAD(ring),
  169. I915_READ_TAIL(ring),
  170. I915_READ_START(ring));
  171. return -EIO;
  172. }
  173. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  174. i915_kernel_lost_context(ring->dev);
  175. else {
  176. ring->head = I915_READ_HEAD(ring);
  177. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  178. ring->space = ring_space(ring);
  179. }
  180. return 0;
  181. }
  182. /*
  183. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  184. * over cache flushing.
  185. */
  186. struct pipe_control {
  187. struct drm_i915_gem_object *obj;
  188. volatile u32 *cpu_page;
  189. u32 gtt_offset;
  190. };
  191. static int
  192. init_pipe_control(struct intel_ring_buffer *ring)
  193. {
  194. struct pipe_control *pc;
  195. struct drm_i915_gem_object *obj;
  196. int ret;
  197. if (ring->private)
  198. return 0;
  199. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  200. if (!pc)
  201. return -ENOMEM;
  202. obj = i915_gem_alloc_object(ring->dev, 4096);
  203. if (obj == NULL) {
  204. DRM_ERROR("Failed to allocate seqno page\n");
  205. ret = -ENOMEM;
  206. goto err;
  207. }
  208. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  209. ret = i915_gem_object_pin(obj, 4096, true);
  210. if (ret)
  211. goto err_unref;
  212. pc->gtt_offset = obj->gtt_offset;
  213. pc->cpu_page = kmap(obj->pages[0]);
  214. if (pc->cpu_page == NULL)
  215. goto err_unpin;
  216. pc->obj = obj;
  217. ring->private = pc;
  218. return 0;
  219. err_unpin:
  220. i915_gem_object_unpin(obj);
  221. err_unref:
  222. drm_gem_object_unreference(&obj->base);
  223. err:
  224. kfree(pc);
  225. return ret;
  226. }
  227. static void
  228. cleanup_pipe_control(struct intel_ring_buffer *ring)
  229. {
  230. struct pipe_control *pc = ring->private;
  231. struct drm_i915_gem_object *obj;
  232. if (!ring->private)
  233. return;
  234. obj = pc->obj;
  235. kunmap(obj->pages[0]);
  236. i915_gem_object_unpin(obj);
  237. drm_gem_object_unreference(&obj->base);
  238. kfree(pc);
  239. ring->private = NULL;
  240. }
  241. static int init_render_ring(struct intel_ring_buffer *ring)
  242. {
  243. struct drm_device *dev = ring->dev;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. int ret = init_ring_common(ring);
  246. if (INTEL_INFO(dev)->gen > 3) {
  247. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  248. if (IS_GEN6(dev) || IS_GEN7(dev))
  249. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  250. I915_WRITE(MI_MODE, mode);
  251. if (IS_GEN7(dev))
  252. I915_WRITE(GFX_MODE_GEN7,
  253. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  254. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  255. }
  256. if (INTEL_INFO(dev)->gen >= 6) {
  257. } else if (IS_GEN5(dev)) {
  258. ret = init_pipe_control(ring);
  259. if (ret)
  260. return ret;
  261. }
  262. return ret;
  263. }
  264. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  265. {
  266. if (!ring->private)
  267. return;
  268. cleanup_pipe_control(ring);
  269. }
  270. static void
  271. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  272. {
  273. struct drm_device *dev = ring->dev;
  274. struct drm_i915_private *dev_priv = dev->dev_private;
  275. int id;
  276. /*
  277. * cs -> 1 = vcs, 0 = bcs
  278. * vcs -> 1 = bcs, 0 = cs,
  279. * bcs -> 1 = cs, 0 = vcs.
  280. */
  281. id = ring - dev_priv->ring;
  282. id += 2 - i;
  283. id %= 3;
  284. intel_ring_emit(ring,
  285. MI_SEMAPHORE_MBOX |
  286. MI_SEMAPHORE_REGISTER |
  287. MI_SEMAPHORE_UPDATE);
  288. intel_ring_emit(ring, seqno);
  289. intel_ring_emit(ring,
  290. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  291. }
  292. static int
  293. gen6_add_request(struct intel_ring_buffer *ring,
  294. u32 *result)
  295. {
  296. u32 seqno;
  297. int ret;
  298. ret = intel_ring_begin(ring, 10);
  299. if (ret)
  300. return ret;
  301. seqno = i915_gem_get_seqno(ring->dev);
  302. update_semaphore(ring, 0, seqno);
  303. update_semaphore(ring, 1, seqno);
  304. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  305. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  306. intel_ring_emit(ring, seqno);
  307. intel_ring_emit(ring, MI_USER_INTERRUPT);
  308. intel_ring_advance(ring);
  309. *result = seqno;
  310. return 0;
  311. }
  312. int
  313. intel_ring_sync(struct intel_ring_buffer *ring,
  314. struct intel_ring_buffer *to,
  315. u32 seqno)
  316. {
  317. int ret;
  318. ret = intel_ring_begin(ring, 4);
  319. if (ret)
  320. return ret;
  321. intel_ring_emit(ring,
  322. MI_SEMAPHORE_MBOX |
  323. MI_SEMAPHORE_REGISTER |
  324. intel_ring_sync_index(ring, to) << 17 |
  325. MI_SEMAPHORE_COMPARE);
  326. intel_ring_emit(ring, seqno);
  327. intel_ring_emit(ring, 0);
  328. intel_ring_emit(ring, MI_NOOP);
  329. intel_ring_advance(ring);
  330. return 0;
  331. }
  332. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  333. do { \
  334. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  335. PIPE_CONTROL_DEPTH_STALL | 2); \
  336. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  337. intel_ring_emit(ring__, 0); \
  338. intel_ring_emit(ring__, 0); \
  339. } while (0)
  340. static int
  341. pc_render_add_request(struct intel_ring_buffer *ring,
  342. u32 *result)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. u32 seqno = i915_gem_get_seqno(dev);
  346. struct pipe_control *pc = ring->private;
  347. u32 scratch_addr = pc->gtt_offset + 128;
  348. int ret;
  349. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  350. * incoherent with writes to memory, i.e. completely fubar,
  351. * so we need to use PIPE_NOTIFY instead.
  352. *
  353. * However, we also need to workaround the qword write
  354. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  355. * memory before requesting an interrupt.
  356. */
  357. ret = intel_ring_begin(ring, 32);
  358. if (ret)
  359. return ret;
  360. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  361. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  362. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  363. intel_ring_emit(ring, seqno);
  364. intel_ring_emit(ring, 0);
  365. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  366. scratch_addr += 128; /* write to separate cachelines */
  367. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  368. scratch_addr += 128;
  369. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  370. scratch_addr += 128;
  371. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  372. scratch_addr += 128;
  373. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  374. scratch_addr += 128;
  375. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  376. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  377. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  378. PIPE_CONTROL_NOTIFY);
  379. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  380. intel_ring_emit(ring, seqno);
  381. intel_ring_emit(ring, 0);
  382. intel_ring_advance(ring);
  383. *result = seqno;
  384. return 0;
  385. }
  386. static int
  387. render_ring_add_request(struct intel_ring_buffer *ring,
  388. u32 *result)
  389. {
  390. struct drm_device *dev = ring->dev;
  391. u32 seqno = i915_gem_get_seqno(dev);
  392. int ret;
  393. ret = intel_ring_begin(ring, 4);
  394. if (ret)
  395. return ret;
  396. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  397. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  398. intel_ring_emit(ring, seqno);
  399. intel_ring_emit(ring, MI_USER_INTERRUPT);
  400. intel_ring_advance(ring);
  401. *result = seqno;
  402. return 0;
  403. }
  404. static u32
  405. ring_get_seqno(struct intel_ring_buffer *ring)
  406. {
  407. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  408. }
  409. static u32
  410. pc_render_get_seqno(struct intel_ring_buffer *ring)
  411. {
  412. struct pipe_control *pc = ring->private;
  413. return pc->cpu_page[0];
  414. }
  415. static void
  416. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  417. {
  418. dev_priv->gt_irq_mask &= ~mask;
  419. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  420. POSTING_READ(GTIMR);
  421. }
  422. static void
  423. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  424. {
  425. dev_priv->gt_irq_mask |= mask;
  426. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  427. POSTING_READ(GTIMR);
  428. }
  429. static void
  430. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  431. {
  432. dev_priv->irq_mask &= ~mask;
  433. I915_WRITE(IMR, dev_priv->irq_mask);
  434. POSTING_READ(IMR);
  435. }
  436. static void
  437. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  438. {
  439. dev_priv->irq_mask |= mask;
  440. I915_WRITE(IMR, dev_priv->irq_mask);
  441. POSTING_READ(IMR);
  442. }
  443. static bool
  444. render_ring_get_irq(struct intel_ring_buffer *ring)
  445. {
  446. struct drm_device *dev = ring->dev;
  447. drm_i915_private_t *dev_priv = dev->dev_private;
  448. if (!dev->irq_enabled)
  449. return false;
  450. spin_lock(&ring->irq_lock);
  451. if (ring->irq_refcount++ == 0) {
  452. if (HAS_PCH_SPLIT(dev))
  453. ironlake_enable_irq(dev_priv,
  454. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  455. else
  456. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  457. }
  458. spin_unlock(&ring->irq_lock);
  459. return true;
  460. }
  461. static void
  462. render_ring_put_irq(struct intel_ring_buffer *ring)
  463. {
  464. struct drm_device *dev = ring->dev;
  465. drm_i915_private_t *dev_priv = dev->dev_private;
  466. spin_lock(&ring->irq_lock);
  467. if (--ring->irq_refcount == 0) {
  468. if (HAS_PCH_SPLIT(dev))
  469. ironlake_disable_irq(dev_priv,
  470. GT_USER_INTERRUPT |
  471. GT_PIPE_NOTIFY);
  472. else
  473. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  474. }
  475. spin_unlock(&ring->irq_lock);
  476. }
  477. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  478. {
  479. struct drm_device *dev = ring->dev;
  480. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  481. u32 mmio = 0;
  482. /* The ring status page addresses are no longer next to the rest of
  483. * the ring registers as of gen7.
  484. */
  485. if (IS_GEN7(dev)) {
  486. switch (ring->id) {
  487. case RING_RENDER:
  488. mmio = RENDER_HWS_PGA_GEN7;
  489. break;
  490. case RING_BLT:
  491. mmio = BLT_HWS_PGA_GEN7;
  492. break;
  493. case RING_BSD:
  494. mmio = BSD_HWS_PGA_GEN7;
  495. break;
  496. }
  497. } else if (IS_GEN6(ring->dev)) {
  498. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  499. } else {
  500. mmio = RING_HWS_PGA(ring->mmio_base);
  501. }
  502. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  503. POSTING_READ(mmio);
  504. }
  505. static int
  506. bsd_ring_flush(struct intel_ring_buffer *ring,
  507. u32 invalidate_domains,
  508. u32 flush_domains)
  509. {
  510. int ret;
  511. ret = intel_ring_begin(ring, 2);
  512. if (ret)
  513. return ret;
  514. intel_ring_emit(ring, MI_FLUSH);
  515. intel_ring_emit(ring, MI_NOOP);
  516. intel_ring_advance(ring);
  517. return 0;
  518. }
  519. static int
  520. ring_add_request(struct intel_ring_buffer *ring,
  521. u32 *result)
  522. {
  523. u32 seqno;
  524. int ret;
  525. ret = intel_ring_begin(ring, 4);
  526. if (ret)
  527. return ret;
  528. seqno = i915_gem_get_seqno(ring->dev);
  529. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  530. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  531. intel_ring_emit(ring, seqno);
  532. intel_ring_emit(ring, MI_USER_INTERRUPT);
  533. intel_ring_advance(ring);
  534. *result = seqno;
  535. return 0;
  536. }
  537. static bool
  538. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  539. {
  540. struct drm_device *dev = ring->dev;
  541. drm_i915_private_t *dev_priv = dev->dev_private;
  542. if (!dev->irq_enabled)
  543. return false;
  544. spin_lock(&ring->irq_lock);
  545. if (ring->irq_refcount++ == 0) {
  546. ring->irq_mask &= ~rflag;
  547. I915_WRITE_IMR(ring, ring->irq_mask);
  548. ironlake_enable_irq(dev_priv, gflag);
  549. }
  550. spin_unlock(&ring->irq_lock);
  551. return true;
  552. }
  553. static void
  554. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  555. {
  556. struct drm_device *dev = ring->dev;
  557. drm_i915_private_t *dev_priv = dev->dev_private;
  558. spin_lock(&ring->irq_lock);
  559. if (--ring->irq_refcount == 0) {
  560. ring->irq_mask |= rflag;
  561. I915_WRITE_IMR(ring, ring->irq_mask);
  562. ironlake_disable_irq(dev_priv, gflag);
  563. }
  564. spin_unlock(&ring->irq_lock);
  565. }
  566. static bool
  567. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  568. {
  569. struct drm_device *dev = ring->dev;
  570. drm_i915_private_t *dev_priv = dev->dev_private;
  571. if (!dev->irq_enabled)
  572. return false;
  573. spin_lock(&ring->irq_lock);
  574. if (ring->irq_refcount++ == 0) {
  575. if (IS_G4X(dev))
  576. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  577. else
  578. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  579. }
  580. spin_unlock(&ring->irq_lock);
  581. return true;
  582. }
  583. static void
  584. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  585. {
  586. struct drm_device *dev = ring->dev;
  587. drm_i915_private_t *dev_priv = dev->dev_private;
  588. spin_lock(&ring->irq_lock);
  589. if (--ring->irq_refcount == 0) {
  590. if (IS_G4X(dev))
  591. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  592. else
  593. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  594. }
  595. spin_unlock(&ring->irq_lock);
  596. }
  597. static int
  598. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  599. {
  600. int ret;
  601. ret = intel_ring_begin(ring, 2);
  602. if (ret)
  603. return ret;
  604. intel_ring_emit(ring,
  605. MI_BATCH_BUFFER_START | (2 << 6) |
  606. MI_BATCH_NON_SECURE_I965);
  607. intel_ring_emit(ring, offset);
  608. intel_ring_advance(ring);
  609. return 0;
  610. }
  611. static int
  612. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  613. u32 offset, u32 len)
  614. {
  615. struct drm_device *dev = ring->dev;
  616. int ret;
  617. if (IS_I830(dev) || IS_845G(dev)) {
  618. ret = intel_ring_begin(ring, 4);
  619. if (ret)
  620. return ret;
  621. intel_ring_emit(ring, MI_BATCH_BUFFER);
  622. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  623. intel_ring_emit(ring, offset + len - 8);
  624. intel_ring_emit(ring, 0);
  625. } else {
  626. ret = intel_ring_begin(ring, 2);
  627. if (ret)
  628. return ret;
  629. if (INTEL_INFO(dev)->gen >= 4) {
  630. intel_ring_emit(ring,
  631. MI_BATCH_BUFFER_START | (2 << 6) |
  632. MI_BATCH_NON_SECURE_I965);
  633. intel_ring_emit(ring, offset);
  634. } else {
  635. intel_ring_emit(ring,
  636. MI_BATCH_BUFFER_START | (2 << 6));
  637. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  638. }
  639. }
  640. intel_ring_advance(ring);
  641. return 0;
  642. }
  643. static void cleanup_status_page(struct intel_ring_buffer *ring)
  644. {
  645. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  646. struct drm_i915_gem_object *obj;
  647. obj = ring->status_page.obj;
  648. if (obj == NULL)
  649. return;
  650. kunmap(obj->pages[0]);
  651. i915_gem_object_unpin(obj);
  652. drm_gem_object_unreference(&obj->base);
  653. ring->status_page.obj = NULL;
  654. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  655. }
  656. static int init_status_page(struct intel_ring_buffer *ring)
  657. {
  658. struct drm_device *dev = ring->dev;
  659. drm_i915_private_t *dev_priv = dev->dev_private;
  660. struct drm_i915_gem_object *obj;
  661. int ret;
  662. obj = i915_gem_alloc_object(dev, 4096);
  663. if (obj == NULL) {
  664. DRM_ERROR("Failed to allocate status page\n");
  665. ret = -ENOMEM;
  666. goto err;
  667. }
  668. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  669. ret = i915_gem_object_pin(obj, 4096, true);
  670. if (ret != 0) {
  671. goto err_unref;
  672. }
  673. ring->status_page.gfx_addr = obj->gtt_offset;
  674. ring->status_page.page_addr = kmap(obj->pages[0]);
  675. if (ring->status_page.page_addr == NULL) {
  676. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  677. goto err_unpin;
  678. }
  679. ring->status_page.obj = obj;
  680. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  681. intel_ring_setup_status_page(ring);
  682. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  683. ring->name, ring->status_page.gfx_addr);
  684. return 0;
  685. err_unpin:
  686. i915_gem_object_unpin(obj);
  687. err_unref:
  688. drm_gem_object_unreference(&obj->base);
  689. err:
  690. return ret;
  691. }
  692. int intel_init_ring_buffer(struct drm_device *dev,
  693. struct intel_ring_buffer *ring)
  694. {
  695. struct drm_i915_gem_object *obj;
  696. int ret;
  697. ring->dev = dev;
  698. INIT_LIST_HEAD(&ring->active_list);
  699. INIT_LIST_HEAD(&ring->request_list);
  700. INIT_LIST_HEAD(&ring->gpu_write_list);
  701. init_waitqueue_head(&ring->irq_queue);
  702. spin_lock_init(&ring->irq_lock);
  703. ring->irq_mask = ~0;
  704. if (I915_NEED_GFX_HWS(dev)) {
  705. ret = init_status_page(ring);
  706. if (ret)
  707. return ret;
  708. }
  709. obj = i915_gem_alloc_object(dev, ring->size);
  710. if (obj == NULL) {
  711. DRM_ERROR("Failed to allocate ringbuffer\n");
  712. ret = -ENOMEM;
  713. goto err_hws;
  714. }
  715. ring->obj = obj;
  716. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  717. if (ret)
  718. goto err_unref;
  719. ring->map.size = ring->size;
  720. ring->map.offset = dev->agp->base + obj->gtt_offset;
  721. ring->map.type = 0;
  722. ring->map.flags = 0;
  723. ring->map.mtrr = 0;
  724. drm_core_ioremap_wc(&ring->map, dev);
  725. if (ring->map.handle == NULL) {
  726. DRM_ERROR("Failed to map ringbuffer.\n");
  727. ret = -EINVAL;
  728. goto err_unpin;
  729. }
  730. ring->virtual_start = ring->map.handle;
  731. ret = ring->init(ring);
  732. if (ret)
  733. goto err_unmap;
  734. /* Workaround an erratum on the i830 which causes a hang if
  735. * the TAIL pointer points to within the last 2 cachelines
  736. * of the buffer.
  737. */
  738. ring->effective_size = ring->size;
  739. if (IS_I830(ring->dev))
  740. ring->effective_size -= 128;
  741. return 0;
  742. err_unmap:
  743. drm_core_ioremapfree(&ring->map, dev);
  744. err_unpin:
  745. i915_gem_object_unpin(obj);
  746. err_unref:
  747. drm_gem_object_unreference(&obj->base);
  748. ring->obj = NULL;
  749. err_hws:
  750. cleanup_status_page(ring);
  751. return ret;
  752. }
  753. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  754. {
  755. struct drm_i915_private *dev_priv;
  756. int ret;
  757. if (ring->obj == NULL)
  758. return;
  759. /* Disable the ring buffer. The ring must be idle at this point */
  760. dev_priv = ring->dev->dev_private;
  761. ret = intel_wait_ring_idle(ring);
  762. if (ret)
  763. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  764. ring->name, ret);
  765. I915_WRITE_CTL(ring, 0);
  766. drm_core_ioremapfree(&ring->map, ring->dev);
  767. i915_gem_object_unpin(ring->obj);
  768. drm_gem_object_unreference(&ring->obj->base);
  769. ring->obj = NULL;
  770. if (ring->cleanup)
  771. ring->cleanup(ring);
  772. cleanup_status_page(ring);
  773. }
  774. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  775. {
  776. unsigned int *virt;
  777. int rem = ring->size - ring->tail;
  778. if (ring->space < rem) {
  779. int ret = intel_wait_ring_buffer(ring, rem);
  780. if (ret)
  781. return ret;
  782. }
  783. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  784. rem /= 8;
  785. while (rem--) {
  786. *virt++ = MI_NOOP;
  787. *virt++ = MI_NOOP;
  788. }
  789. ring->tail = 0;
  790. ring->space = ring_space(ring);
  791. return 0;
  792. }
  793. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  794. {
  795. struct drm_device *dev = ring->dev;
  796. struct drm_i915_private *dev_priv = dev->dev_private;
  797. unsigned long end;
  798. u32 head;
  799. /* If the reported head position has wrapped or hasn't advanced,
  800. * fallback to the slow and accurate path.
  801. */
  802. head = intel_read_status_page(ring, 4);
  803. if (head > ring->head) {
  804. ring->head = head;
  805. ring->space = ring_space(ring);
  806. if (ring->space >= n)
  807. return 0;
  808. }
  809. trace_i915_ring_wait_begin(ring);
  810. end = jiffies + 3 * HZ;
  811. do {
  812. ring->head = I915_READ_HEAD(ring);
  813. ring->space = ring_space(ring);
  814. if (ring->space >= n) {
  815. trace_i915_ring_wait_end(ring);
  816. return 0;
  817. }
  818. if (dev->primary->master) {
  819. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  820. if (master_priv->sarea_priv)
  821. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  822. }
  823. msleep(1);
  824. if (atomic_read(&dev_priv->mm.wedged))
  825. return -EAGAIN;
  826. } while (!time_after(jiffies, end));
  827. trace_i915_ring_wait_end(ring);
  828. return -EBUSY;
  829. }
  830. int intel_ring_begin(struct intel_ring_buffer *ring,
  831. int num_dwords)
  832. {
  833. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  834. int n = 4*num_dwords;
  835. int ret;
  836. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  837. return -EIO;
  838. if (unlikely(ring->tail + n > ring->effective_size)) {
  839. ret = intel_wrap_ring_buffer(ring);
  840. if (unlikely(ret))
  841. return ret;
  842. }
  843. if (unlikely(ring->space < n)) {
  844. ret = intel_wait_ring_buffer(ring, n);
  845. if (unlikely(ret))
  846. return ret;
  847. }
  848. ring->space -= n;
  849. return 0;
  850. }
  851. void intel_ring_advance(struct intel_ring_buffer *ring)
  852. {
  853. ring->tail &= ring->size - 1;
  854. ring->write_tail(ring, ring->tail);
  855. }
  856. static const struct intel_ring_buffer render_ring = {
  857. .name = "render ring",
  858. .id = RING_RENDER,
  859. .mmio_base = RENDER_RING_BASE,
  860. .size = 32 * PAGE_SIZE,
  861. .init = init_render_ring,
  862. .write_tail = ring_write_tail,
  863. .flush = render_ring_flush,
  864. .add_request = render_ring_add_request,
  865. .get_seqno = ring_get_seqno,
  866. .irq_get = render_ring_get_irq,
  867. .irq_put = render_ring_put_irq,
  868. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  869. .cleanup = render_ring_cleanup,
  870. };
  871. /* ring buffer for bit-stream decoder */
  872. static const struct intel_ring_buffer bsd_ring = {
  873. .name = "bsd ring",
  874. .id = RING_BSD,
  875. .mmio_base = BSD_RING_BASE,
  876. .size = 32 * PAGE_SIZE,
  877. .init = init_ring_common,
  878. .write_tail = ring_write_tail,
  879. .flush = bsd_ring_flush,
  880. .add_request = ring_add_request,
  881. .get_seqno = ring_get_seqno,
  882. .irq_get = bsd_ring_get_irq,
  883. .irq_put = bsd_ring_put_irq,
  884. .dispatch_execbuffer = ring_dispatch_execbuffer,
  885. };
  886. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  887. u32 value)
  888. {
  889. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  890. /* Every tail move must follow the sequence below */
  891. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  892. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  893. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  894. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  895. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  896. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  897. 50))
  898. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  899. I915_WRITE_TAIL(ring, value);
  900. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  901. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  902. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  903. }
  904. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  905. u32 invalidate, u32 flush)
  906. {
  907. uint32_t cmd;
  908. int ret;
  909. ret = intel_ring_begin(ring, 4);
  910. if (ret)
  911. return ret;
  912. cmd = MI_FLUSH_DW;
  913. if (invalidate & I915_GEM_GPU_DOMAINS)
  914. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  915. intel_ring_emit(ring, cmd);
  916. intel_ring_emit(ring, 0);
  917. intel_ring_emit(ring, 0);
  918. intel_ring_emit(ring, MI_NOOP);
  919. intel_ring_advance(ring);
  920. return 0;
  921. }
  922. static int
  923. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  924. u32 offset, u32 len)
  925. {
  926. int ret;
  927. ret = intel_ring_begin(ring, 2);
  928. if (ret)
  929. return ret;
  930. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  931. /* bit0-7 is the length on GEN6+ */
  932. intel_ring_emit(ring, offset);
  933. intel_ring_advance(ring);
  934. return 0;
  935. }
  936. static bool
  937. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  938. {
  939. return gen6_ring_get_irq(ring,
  940. GT_USER_INTERRUPT,
  941. GEN6_RENDER_USER_INTERRUPT);
  942. }
  943. static void
  944. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  945. {
  946. return gen6_ring_put_irq(ring,
  947. GT_USER_INTERRUPT,
  948. GEN6_RENDER_USER_INTERRUPT);
  949. }
  950. static bool
  951. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  952. {
  953. return gen6_ring_get_irq(ring,
  954. GT_GEN6_BSD_USER_INTERRUPT,
  955. GEN6_BSD_USER_INTERRUPT);
  956. }
  957. static void
  958. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  959. {
  960. return gen6_ring_put_irq(ring,
  961. GT_GEN6_BSD_USER_INTERRUPT,
  962. GEN6_BSD_USER_INTERRUPT);
  963. }
  964. /* ring buffer for Video Codec for Gen6+ */
  965. static const struct intel_ring_buffer gen6_bsd_ring = {
  966. .name = "gen6 bsd ring",
  967. .id = RING_BSD,
  968. .mmio_base = GEN6_BSD_RING_BASE,
  969. .size = 32 * PAGE_SIZE,
  970. .init = init_ring_common,
  971. .write_tail = gen6_bsd_ring_write_tail,
  972. .flush = gen6_ring_flush,
  973. .add_request = gen6_add_request,
  974. .get_seqno = ring_get_seqno,
  975. .irq_get = gen6_bsd_ring_get_irq,
  976. .irq_put = gen6_bsd_ring_put_irq,
  977. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  978. };
  979. /* Blitter support (SandyBridge+) */
  980. static bool
  981. blt_ring_get_irq(struct intel_ring_buffer *ring)
  982. {
  983. return gen6_ring_get_irq(ring,
  984. GT_BLT_USER_INTERRUPT,
  985. GEN6_BLITTER_USER_INTERRUPT);
  986. }
  987. static void
  988. blt_ring_put_irq(struct intel_ring_buffer *ring)
  989. {
  990. gen6_ring_put_irq(ring,
  991. GT_BLT_USER_INTERRUPT,
  992. GEN6_BLITTER_USER_INTERRUPT);
  993. }
  994. /* Workaround for some stepping of SNB,
  995. * each time when BLT engine ring tail moved,
  996. * the first command in the ring to be parsed
  997. * should be MI_BATCH_BUFFER_START
  998. */
  999. #define NEED_BLT_WORKAROUND(dev) \
  1000. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  1001. static inline struct drm_i915_gem_object *
  1002. to_blt_workaround(struct intel_ring_buffer *ring)
  1003. {
  1004. return ring->private;
  1005. }
  1006. static int blt_ring_init(struct intel_ring_buffer *ring)
  1007. {
  1008. if (NEED_BLT_WORKAROUND(ring->dev)) {
  1009. struct drm_i915_gem_object *obj;
  1010. u32 *ptr;
  1011. int ret;
  1012. obj = i915_gem_alloc_object(ring->dev, 4096);
  1013. if (obj == NULL)
  1014. return -ENOMEM;
  1015. ret = i915_gem_object_pin(obj, 4096, true);
  1016. if (ret) {
  1017. drm_gem_object_unreference(&obj->base);
  1018. return ret;
  1019. }
  1020. ptr = kmap(obj->pages[0]);
  1021. *ptr++ = MI_BATCH_BUFFER_END;
  1022. *ptr++ = MI_NOOP;
  1023. kunmap(obj->pages[0]);
  1024. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1025. if (ret) {
  1026. i915_gem_object_unpin(obj);
  1027. drm_gem_object_unreference(&obj->base);
  1028. return ret;
  1029. }
  1030. ring->private = obj;
  1031. }
  1032. return init_ring_common(ring);
  1033. }
  1034. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1035. int num_dwords)
  1036. {
  1037. if (ring->private) {
  1038. int ret = intel_ring_begin(ring, num_dwords+2);
  1039. if (ret)
  1040. return ret;
  1041. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1042. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1043. return 0;
  1044. } else
  1045. return intel_ring_begin(ring, 4);
  1046. }
  1047. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1048. u32 invalidate, u32 flush)
  1049. {
  1050. uint32_t cmd;
  1051. int ret;
  1052. ret = blt_ring_begin(ring, 4);
  1053. if (ret)
  1054. return ret;
  1055. cmd = MI_FLUSH_DW;
  1056. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1057. cmd |= MI_INVALIDATE_TLB;
  1058. intel_ring_emit(ring, cmd);
  1059. intel_ring_emit(ring, 0);
  1060. intel_ring_emit(ring, 0);
  1061. intel_ring_emit(ring, MI_NOOP);
  1062. intel_ring_advance(ring);
  1063. return 0;
  1064. }
  1065. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1066. {
  1067. if (!ring->private)
  1068. return;
  1069. i915_gem_object_unpin(ring->private);
  1070. drm_gem_object_unreference(ring->private);
  1071. ring->private = NULL;
  1072. }
  1073. static const struct intel_ring_buffer gen6_blt_ring = {
  1074. .name = "blt ring",
  1075. .id = RING_BLT,
  1076. .mmio_base = BLT_RING_BASE,
  1077. .size = 32 * PAGE_SIZE,
  1078. .init = blt_ring_init,
  1079. .write_tail = ring_write_tail,
  1080. .flush = blt_ring_flush,
  1081. .add_request = gen6_add_request,
  1082. .get_seqno = ring_get_seqno,
  1083. .irq_get = blt_ring_get_irq,
  1084. .irq_put = blt_ring_put_irq,
  1085. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1086. .cleanup = blt_ring_cleanup,
  1087. };
  1088. int intel_init_render_ring_buffer(struct drm_device *dev)
  1089. {
  1090. drm_i915_private_t *dev_priv = dev->dev_private;
  1091. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1092. *ring = render_ring;
  1093. if (INTEL_INFO(dev)->gen >= 6) {
  1094. ring->add_request = gen6_add_request;
  1095. ring->irq_get = gen6_render_ring_get_irq;
  1096. ring->irq_put = gen6_render_ring_put_irq;
  1097. } else if (IS_GEN5(dev)) {
  1098. ring->add_request = pc_render_add_request;
  1099. ring->get_seqno = pc_render_get_seqno;
  1100. }
  1101. if (!I915_NEED_GFX_HWS(dev)) {
  1102. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1103. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1104. }
  1105. return intel_init_ring_buffer(dev, ring);
  1106. }
  1107. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1108. {
  1109. drm_i915_private_t *dev_priv = dev->dev_private;
  1110. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1111. *ring = render_ring;
  1112. if (INTEL_INFO(dev)->gen >= 6) {
  1113. ring->add_request = gen6_add_request;
  1114. ring->irq_get = gen6_render_ring_get_irq;
  1115. ring->irq_put = gen6_render_ring_put_irq;
  1116. } else if (IS_GEN5(dev)) {
  1117. ring->add_request = pc_render_add_request;
  1118. ring->get_seqno = pc_render_get_seqno;
  1119. }
  1120. if (!I915_NEED_GFX_HWS(dev))
  1121. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1122. ring->dev = dev;
  1123. INIT_LIST_HEAD(&ring->active_list);
  1124. INIT_LIST_HEAD(&ring->request_list);
  1125. INIT_LIST_HEAD(&ring->gpu_write_list);
  1126. ring->size = size;
  1127. ring->effective_size = ring->size;
  1128. if (IS_I830(ring->dev))
  1129. ring->effective_size -= 128;
  1130. ring->map.offset = start;
  1131. ring->map.size = size;
  1132. ring->map.type = 0;
  1133. ring->map.flags = 0;
  1134. ring->map.mtrr = 0;
  1135. drm_core_ioremap_wc(&ring->map, dev);
  1136. if (ring->map.handle == NULL) {
  1137. DRM_ERROR("can not ioremap virtual address for"
  1138. " ring buffer\n");
  1139. return -ENOMEM;
  1140. }
  1141. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1142. return 0;
  1143. }
  1144. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1145. {
  1146. drm_i915_private_t *dev_priv = dev->dev_private;
  1147. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1148. if (IS_GEN6(dev) || IS_GEN7(dev))
  1149. *ring = gen6_bsd_ring;
  1150. else
  1151. *ring = bsd_ring;
  1152. return intel_init_ring_buffer(dev, ring);
  1153. }
  1154. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1155. {
  1156. drm_i915_private_t *dev_priv = dev->dev_private;
  1157. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1158. *ring = gen6_blt_ring;
  1159. return intel_init_ring_buffer(dev, ring);
  1160. }