setup.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
  3. * Copyright (c) 1999-2000 Grant Erickson <grant@lcse.umn.edu>
  4. *
  5. * Description:
  6. * Architecture- / platform-specific boot-time initialization code for
  7. * the IBM iSeries LPAR. Adapted from original code by Grant Erickson and
  8. * code by Gary Thomas, Cort Dougan <cort@fsmlabs.com>, and Dan Malek
  9. * <dan@net4x.com>.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #undef DEBUG
  17. #include <linux/config.h>
  18. #include <linux/init.h>
  19. #include <linux/threads.h>
  20. #include <linux/smp.h>
  21. #include <linux/param.h>
  22. #include <linux/string.h>
  23. #include <linux/initrd.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/kdev_t.h>
  26. #include <linux/major.h>
  27. #include <linux/root_dev.h>
  28. #include <linux/kernel.h>
  29. #include <asm/processor.h>
  30. #include <asm/machdep.h>
  31. #include <asm/page.h>
  32. #include <asm/mmu.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/mmu_context.h>
  35. #include <asm/cputable.h>
  36. #include <asm/sections.h>
  37. #include <asm/iommu.h>
  38. #include <asm/firmware.h>
  39. #include <asm/time.h>
  40. #include <asm/naca.h>
  41. #include <asm/paca.h>
  42. #include <asm/cache.h>
  43. #include <asm/sections.h>
  44. #include <asm/abs_addr.h>
  45. #include <asm/iSeries/HvLpConfig.h>
  46. #include <asm/iSeries/HvCallEvent.h>
  47. #include <asm/iSeries/HvCallXm.h>
  48. #include <asm/iSeries/ItLpQueue.h>
  49. #include <asm/iSeries/mf.h>
  50. #include <asm/iSeries/HvLpEvent.h>
  51. #include <asm/iSeries/LparMap.h>
  52. #include "setup.h"
  53. #include "irq.h"
  54. #include "vpd_areas.h"
  55. #include "processor_vpd.h"
  56. #include "main_store.h"
  57. #include "call_sm.h"
  58. #include "call_hpt.h"
  59. extern void hvlog(char *fmt, ...);
  60. #ifdef DEBUG
  61. #define DBG(fmt...) hvlog(fmt)
  62. #else
  63. #define DBG(fmt...)
  64. #endif
  65. /* Function Prototypes */
  66. extern void ppcdbg_initialize(void);
  67. static void build_iSeries_Memory_Map(void);
  68. static void iseries_shared_idle(void);
  69. static void iseries_dedicated_idle(void);
  70. #ifdef CONFIG_PCI
  71. extern void iSeries_pci_final_fixup(void);
  72. #else
  73. static void iSeries_pci_final_fixup(void) { }
  74. #endif
  75. /* Global Variables */
  76. int piranha_simulator;
  77. extern int rd_size; /* Defined in drivers/block/rd.c */
  78. extern unsigned long klimit;
  79. extern unsigned long embedded_sysmap_start;
  80. extern unsigned long embedded_sysmap_end;
  81. extern unsigned long iSeries_recal_tb;
  82. extern unsigned long iSeries_recal_titan;
  83. static int mf_initialized;
  84. static unsigned long cmd_mem_limit;
  85. struct MemoryBlock {
  86. unsigned long absStart;
  87. unsigned long absEnd;
  88. unsigned long logicalStart;
  89. unsigned long logicalEnd;
  90. };
  91. /*
  92. * Process the main store vpd to determine where the holes in memory are
  93. * and return the number of physical blocks and fill in the array of
  94. * block data.
  95. */
  96. static unsigned long iSeries_process_Condor_mainstore_vpd(
  97. struct MemoryBlock *mb_array, unsigned long max_entries)
  98. {
  99. unsigned long holeFirstChunk, holeSizeChunks;
  100. unsigned long numMemoryBlocks = 1;
  101. struct IoHriMainStoreSegment4 *msVpd =
  102. (struct IoHriMainStoreSegment4 *)xMsVpd;
  103. unsigned long holeStart = msVpd->nonInterleavedBlocksStartAdr;
  104. unsigned long holeEnd = msVpd->nonInterleavedBlocksEndAdr;
  105. unsigned long holeSize = holeEnd - holeStart;
  106. printk("Mainstore_VPD: Condor\n");
  107. /*
  108. * Determine if absolute memory has any
  109. * holes so that we can interpret the
  110. * access map we get back from the hypervisor
  111. * correctly.
  112. */
  113. mb_array[0].logicalStart = 0;
  114. mb_array[0].logicalEnd = 0x100000000;
  115. mb_array[0].absStart = 0;
  116. mb_array[0].absEnd = 0x100000000;
  117. if (holeSize) {
  118. numMemoryBlocks = 2;
  119. holeStart = holeStart & 0x000fffffffffffff;
  120. holeStart = addr_to_chunk(holeStart);
  121. holeFirstChunk = holeStart;
  122. holeSize = addr_to_chunk(holeSize);
  123. holeSizeChunks = holeSize;
  124. printk( "Main store hole: start chunk = %0lx, size = %0lx chunks\n",
  125. holeFirstChunk, holeSizeChunks );
  126. mb_array[0].logicalEnd = holeFirstChunk;
  127. mb_array[0].absEnd = holeFirstChunk;
  128. mb_array[1].logicalStart = holeFirstChunk;
  129. mb_array[1].logicalEnd = 0x100000000 - holeSizeChunks;
  130. mb_array[1].absStart = holeFirstChunk + holeSizeChunks;
  131. mb_array[1].absEnd = 0x100000000;
  132. }
  133. return numMemoryBlocks;
  134. }
  135. #define MaxSegmentAreas 32
  136. #define MaxSegmentAdrRangeBlocks 128
  137. #define MaxAreaRangeBlocks 4
  138. static unsigned long iSeries_process_Regatta_mainstore_vpd(
  139. struct MemoryBlock *mb_array, unsigned long max_entries)
  140. {
  141. struct IoHriMainStoreSegment5 *msVpdP =
  142. (struct IoHriMainStoreSegment5 *)xMsVpd;
  143. unsigned long numSegmentBlocks = 0;
  144. u32 existsBits = msVpdP->msAreaExists;
  145. unsigned long area_num;
  146. printk("Mainstore_VPD: Regatta\n");
  147. for (area_num = 0; area_num < MaxSegmentAreas; ++area_num ) {
  148. unsigned long numAreaBlocks;
  149. struct IoHriMainStoreArea4 *currentArea;
  150. if (existsBits & 0x80000000) {
  151. unsigned long block_num;
  152. currentArea = &msVpdP->msAreaArray[area_num];
  153. numAreaBlocks = currentArea->numAdrRangeBlocks;
  154. printk("ms_vpd: processing area %2ld blocks=%ld",
  155. area_num, numAreaBlocks);
  156. for (block_num = 0; block_num < numAreaBlocks;
  157. ++block_num ) {
  158. /* Process an address range block */
  159. struct MemoryBlock tempBlock;
  160. unsigned long i;
  161. tempBlock.absStart =
  162. (unsigned long)currentArea->xAdrRangeBlock[block_num].blockStart;
  163. tempBlock.absEnd =
  164. (unsigned long)currentArea->xAdrRangeBlock[block_num].blockEnd;
  165. tempBlock.logicalStart = 0;
  166. tempBlock.logicalEnd = 0;
  167. printk("\n block %ld absStart=%016lx absEnd=%016lx",
  168. block_num, tempBlock.absStart,
  169. tempBlock.absEnd);
  170. for (i = 0; i < numSegmentBlocks; ++i) {
  171. if (mb_array[i].absStart ==
  172. tempBlock.absStart)
  173. break;
  174. }
  175. if (i == numSegmentBlocks) {
  176. if (numSegmentBlocks == max_entries)
  177. panic("iSeries_process_mainstore_vpd: too many memory blocks");
  178. mb_array[numSegmentBlocks] = tempBlock;
  179. ++numSegmentBlocks;
  180. } else
  181. printk(" (duplicate)");
  182. }
  183. printk("\n");
  184. }
  185. existsBits <<= 1;
  186. }
  187. /* Now sort the blocks found into ascending sequence */
  188. if (numSegmentBlocks > 1) {
  189. unsigned long m, n;
  190. for (m = 0; m < numSegmentBlocks - 1; ++m) {
  191. for (n = numSegmentBlocks - 1; m < n; --n) {
  192. if (mb_array[n].absStart <
  193. mb_array[n-1].absStart) {
  194. struct MemoryBlock tempBlock;
  195. tempBlock = mb_array[n];
  196. mb_array[n] = mb_array[n-1];
  197. mb_array[n-1] = tempBlock;
  198. }
  199. }
  200. }
  201. }
  202. /*
  203. * Assign "logical" addresses to each block. These
  204. * addresses correspond to the hypervisor "bitmap" space.
  205. * Convert all addresses into units of 256K chunks.
  206. */
  207. {
  208. unsigned long i, nextBitmapAddress;
  209. printk("ms_vpd: %ld sorted memory blocks\n", numSegmentBlocks);
  210. nextBitmapAddress = 0;
  211. for (i = 0; i < numSegmentBlocks; ++i) {
  212. unsigned long length = mb_array[i].absEnd -
  213. mb_array[i].absStart;
  214. mb_array[i].logicalStart = nextBitmapAddress;
  215. mb_array[i].logicalEnd = nextBitmapAddress + length;
  216. nextBitmapAddress += length;
  217. printk(" Bitmap range: %016lx - %016lx\n"
  218. " Absolute range: %016lx - %016lx\n",
  219. mb_array[i].logicalStart,
  220. mb_array[i].logicalEnd,
  221. mb_array[i].absStart, mb_array[i].absEnd);
  222. mb_array[i].absStart = addr_to_chunk(mb_array[i].absStart &
  223. 0x000fffffffffffff);
  224. mb_array[i].absEnd = addr_to_chunk(mb_array[i].absEnd &
  225. 0x000fffffffffffff);
  226. mb_array[i].logicalStart =
  227. addr_to_chunk(mb_array[i].logicalStart);
  228. mb_array[i].logicalEnd = addr_to_chunk(mb_array[i].logicalEnd);
  229. }
  230. }
  231. return numSegmentBlocks;
  232. }
  233. static unsigned long iSeries_process_mainstore_vpd(struct MemoryBlock *mb_array,
  234. unsigned long max_entries)
  235. {
  236. unsigned long i;
  237. unsigned long mem_blocks = 0;
  238. if (cpu_has_feature(CPU_FTR_SLB))
  239. mem_blocks = iSeries_process_Regatta_mainstore_vpd(mb_array,
  240. max_entries);
  241. else
  242. mem_blocks = iSeries_process_Condor_mainstore_vpd(mb_array,
  243. max_entries);
  244. printk("Mainstore_VPD: numMemoryBlocks = %ld \n", mem_blocks);
  245. for (i = 0; i < mem_blocks; ++i) {
  246. printk("Mainstore_VPD: block %3ld logical chunks %016lx - %016lx\n"
  247. " abs chunks %016lx - %016lx\n",
  248. i, mb_array[i].logicalStart, mb_array[i].logicalEnd,
  249. mb_array[i].absStart, mb_array[i].absEnd);
  250. }
  251. return mem_blocks;
  252. }
  253. static void __init iSeries_get_cmdline(void)
  254. {
  255. char *p, *q;
  256. /* copy the command line parameter from the primary VSP */
  257. HvCallEvent_dmaToSp(cmd_line, 2 * 64* 1024, 256,
  258. HvLpDma_Direction_RemoteToLocal);
  259. p = cmd_line;
  260. q = cmd_line + 255;
  261. while(p < q) {
  262. if (!*p || *p == '\n')
  263. break;
  264. ++p;
  265. }
  266. *p = 0;
  267. }
  268. static void __init iSeries_init_early(void)
  269. {
  270. DBG(" -> iSeries_init_early()\n");
  271. ppc64_firmware_features = FW_FEATURE_ISERIES;
  272. ppcdbg_initialize();
  273. ppc64_interrupt_controller = IC_ISERIES;
  274. #if defined(CONFIG_BLK_DEV_INITRD)
  275. /*
  276. * If the init RAM disk has been configured and there is
  277. * a non-zero starting address for it, set it up
  278. */
  279. if (naca.xRamDisk) {
  280. initrd_start = (unsigned long)__va(naca.xRamDisk);
  281. initrd_end = initrd_start + naca.xRamDiskSize * PAGE_SIZE;
  282. initrd_below_start_ok = 1; // ramdisk in kernel space
  283. ROOT_DEV = Root_RAM0;
  284. if (((rd_size * 1024) / PAGE_SIZE) < naca.xRamDiskSize)
  285. rd_size = (naca.xRamDiskSize * PAGE_SIZE) / 1024;
  286. } else
  287. #endif /* CONFIG_BLK_DEV_INITRD */
  288. {
  289. /* ROOT_DEV = MKDEV(VIODASD_MAJOR, 1); */
  290. }
  291. iSeries_recal_tb = get_tb();
  292. iSeries_recal_titan = HvCallXm_loadTod();
  293. /*
  294. * Initialize the hash table management pointers
  295. */
  296. hpte_init_iSeries();
  297. /*
  298. * Initialize the DMA/TCE management
  299. */
  300. iommu_init_early_iSeries();
  301. /* Initialize machine-dependency vectors */
  302. #ifdef CONFIG_SMP
  303. smp_init_iSeries();
  304. #endif
  305. if (itLpNaca.xPirEnvironMode == 0)
  306. piranha_simulator = 1;
  307. /* Associate Lp Event Queue 0 with processor 0 */
  308. HvCallEvent_setLpEventQueueInterruptProc(0, 0);
  309. mf_init();
  310. mf_initialized = 1;
  311. mb();
  312. /* If we were passed an initrd, set the ROOT_DEV properly if the values
  313. * look sensible. If not, clear initrd reference.
  314. */
  315. #ifdef CONFIG_BLK_DEV_INITRD
  316. if (initrd_start >= KERNELBASE && initrd_end >= KERNELBASE &&
  317. initrd_end > initrd_start)
  318. ROOT_DEV = Root_RAM0;
  319. else
  320. initrd_start = initrd_end = 0;
  321. #endif /* CONFIG_BLK_DEV_INITRD */
  322. DBG(" <- iSeries_init_early()\n");
  323. }
  324. struct mschunks_map mschunks_map = {
  325. /* XXX We don't use these, but Piranha might need them. */
  326. .chunk_size = MSCHUNKS_CHUNK_SIZE,
  327. .chunk_shift = MSCHUNKS_CHUNK_SHIFT,
  328. .chunk_mask = MSCHUNKS_OFFSET_MASK,
  329. };
  330. EXPORT_SYMBOL(mschunks_map);
  331. void mschunks_alloc(unsigned long num_chunks)
  332. {
  333. klimit = _ALIGN(klimit, sizeof(u32));
  334. mschunks_map.mapping = (u32 *)klimit;
  335. klimit += num_chunks * sizeof(u32);
  336. mschunks_map.num_chunks = num_chunks;
  337. }
  338. /*
  339. * The iSeries may have very large memories ( > 128 GB ) and a partition
  340. * may get memory in "chunks" that may be anywhere in the 2**52 real
  341. * address space. The chunks are 256K in size. To map this to the
  342. * memory model Linux expects, the AS/400 specific code builds a
  343. * translation table to translate what Linux thinks are "physical"
  344. * addresses to the actual real addresses. This allows us to make
  345. * it appear to Linux that we have contiguous memory starting at
  346. * physical address zero while in fact this could be far from the truth.
  347. * To avoid confusion, I'll let the words physical and/or real address
  348. * apply to the Linux addresses while I'll use "absolute address" to
  349. * refer to the actual hardware real address.
  350. *
  351. * build_iSeries_Memory_Map gets information from the Hypervisor and
  352. * looks at the Main Store VPD to determine the absolute addresses
  353. * of the memory that has been assigned to our partition and builds
  354. * a table used to translate Linux's physical addresses to these
  355. * absolute addresses. Absolute addresses are needed when
  356. * communicating with the hypervisor (e.g. to build HPT entries)
  357. */
  358. static void __init build_iSeries_Memory_Map(void)
  359. {
  360. u32 loadAreaFirstChunk, loadAreaLastChunk, loadAreaSize;
  361. u32 nextPhysChunk;
  362. u32 hptFirstChunk, hptLastChunk, hptSizeChunks, hptSizePages;
  363. u32 totalChunks,moreChunks;
  364. u32 currChunk, thisChunk, absChunk;
  365. u32 currDword;
  366. u32 chunkBit;
  367. u64 map;
  368. struct MemoryBlock mb[32];
  369. unsigned long numMemoryBlocks, curBlock;
  370. /* Chunk size on iSeries is 256K bytes */
  371. totalChunks = (u32)HvLpConfig_getMsChunks();
  372. mschunks_alloc(totalChunks);
  373. /*
  374. * Get absolute address of our load area
  375. * and map it to physical address 0
  376. * This guarantees that the loadarea ends up at physical 0
  377. * otherwise, it might not be returned by PLIC as the first
  378. * chunks
  379. */
  380. loadAreaFirstChunk = (u32)addr_to_chunk(itLpNaca.xLoadAreaAddr);
  381. loadAreaSize = itLpNaca.xLoadAreaChunks;
  382. /*
  383. * Only add the pages already mapped here.
  384. * Otherwise we might add the hpt pages
  385. * The rest of the pages of the load area
  386. * aren't in the HPT yet and can still
  387. * be assigned an arbitrary physical address
  388. */
  389. if ((loadAreaSize * 64) > HvPagesToMap)
  390. loadAreaSize = HvPagesToMap / 64;
  391. loadAreaLastChunk = loadAreaFirstChunk + loadAreaSize - 1;
  392. /*
  393. * TODO Do we need to do something if the HPT is in the 64MB load area?
  394. * This would be required if the itLpNaca.xLoadAreaChunks includes
  395. * the HPT size
  396. */
  397. printk("Mapping load area - physical addr = 0000000000000000\n"
  398. " absolute addr = %016lx\n",
  399. chunk_to_addr(loadAreaFirstChunk));
  400. printk("Load area size %dK\n", loadAreaSize * 256);
  401. for (nextPhysChunk = 0; nextPhysChunk < loadAreaSize; ++nextPhysChunk)
  402. mschunks_map.mapping[nextPhysChunk] =
  403. loadAreaFirstChunk + nextPhysChunk;
  404. /*
  405. * Get absolute address of our HPT and remember it so
  406. * we won't map it to any physical address
  407. */
  408. hptFirstChunk = (u32)addr_to_chunk(HvCallHpt_getHptAddress());
  409. hptSizePages = (u32)HvCallHpt_getHptPages();
  410. hptSizeChunks = hptSizePages >> (MSCHUNKS_CHUNK_SHIFT - PAGE_SHIFT);
  411. hptLastChunk = hptFirstChunk + hptSizeChunks - 1;
  412. printk("HPT absolute addr = %016lx, size = %dK\n",
  413. chunk_to_addr(hptFirstChunk), hptSizeChunks * 256);
  414. ppc64_pft_size = __ilog2(hptSizePages * PAGE_SIZE);
  415. /*
  416. * The actual hashed page table is in the hypervisor,
  417. * we have no direct access
  418. */
  419. htab_address = NULL;
  420. /*
  421. * Determine if absolute memory has any
  422. * holes so that we can interpret the
  423. * access map we get back from the hypervisor
  424. * correctly.
  425. */
  426. numMemoryBlocks = iSeries_process_mainstore_vpd(mb, 32);
  427. /*
  428. * Process the main store access map from the hypervisor
  429. * to build up our physical -> absolute translation table
  430. */
  431. curBlock = 0;
  432. currChunk = 0;
  433. currDword = 0;
  434. moreChunks = totalChunks;
  435. while (moreChunks) {
  436. map = HvCallSm_get64BitsOfAccessMap(itLpNaca.xLpIndex,
  437. currDword);
  438. thisChunk = currChunk;
  439. while (map) {
  440. chunkBit = map >> 63;
  441. map <<= 1;
  442. if (chunkBit) {
  443. --moreChunks;
  444. while (thisChunk >= mb[curBlock].logicalEnd) {
  445. ++curBlock;
  446. if (curBlock >= numMemoryBlocks)
  447. panic("out of memory blocks");
  448. }
  449. if (thisChunk < mb[curBlock].logicalStart)
  450. panic("memory block error");
  451. absChunk = mb[curBlock].absStart +
  452. (thisChunk - mb[curBlock].logicalStart);
  453. if (((absChunk < hptFirstChunk) ||
  454. (absChunk > hptLastChunk)) &&
  455. ((absChunk < loadAreaFirstChunk) ||
  456. (absChunk > loadAreaLastChunk))) {
  457. mschunks_map.mapping[nextPhysChunk] =
  458. absChunk;
  459. ++nextPhysChunk;
  460. }
  461. }
  462. ++thisChunk;
  463. }
  464. ++currDword;
  465. currChunk += 64;
  466. }
  467. /*
  468. * main store size (in chunks) is
  469. * totalChunks - hptSizeChunks
  470. * which should be equal to
  471. * nextPhysChunk
  472. */
  473. systemcfg->physicalMemorySize = chunk_to_addr(nextPhysChunk);
  474. }
  475. /*
  476. * Document me.
  477. */
  478. static void __init iSeries_setup_arch(void)
  479. {
  480. unsigned procIx = get_paca()->lppaca.dyn_hv_phys_proc_index;
  481. if (get_paca()->lppaca.shared_proc) {
  482. ppc_md.idle_loop = iseries_shared_idle;
  483. printk(KERN_INFO "Using shared processor idle loop\n");
  484. } else {
  485. ppc_md.idle_loop = iseries_dedicated_idle;
  486. printk(KERN_INFO "Using dedicated idle loop\n");
  487. }
  488. /* Setup the Lp Event Queue */
  489. setup_hvlpevent_queue();
  490. printk("Max logical processors = %d\n",
  491. itVpdAreas.xSlicMaxLogicalProcs);
  492. printk("Max physical processors = %d\n",
  493. itVpdAreas.xSlicMaxPhysicalProcs);
  494. systemcfg->processor = xIoHriProcessorVpd[procIx].xPVR;
  495. printk("Processor version = %x\n", systemcfg->processor);
  496. }
  497. static void iSeries_show_cpuinfo(struct seq_file *m)
  498. {
  499. seq_printf(m, "machine\t\t: 64-bit iSeries Logical Partition\n");
  500. }
  501. /*
  502. * Document me.
  503. * and Implement me.
  504. */
  505. static int iSeries_get_irq(struct pt_regs *regs)
  506. {
  507. /* -2 means ignore this interrupt */
  508. return -2;
  509. }
  510. /*
  511. * Document me.
  512. */
  513. static void iSeries_restart(char *cmd)
  514. {
  515. mf_reboot();
  516. }
  517. /*
  518. * Document me.
  519. */
  520. static void iSeries_power_off(void)
  521. {
  522. mf_power_off();
  523. }
  524. /*
  525. * Document me.
  526. */
  527. static void iSeries_halt(void)
  528. {
  529. mf_power_off();
  530. }
  531. static void __init iSeries_progress(char * st, unsigned short code)
  532. {
  533. printk("Progress: [%04x] - %s\n", (unsigned)code, st);
  534. if (!piranha_simulator && mf_initialized) {
  535. if (code != 0xffff)
  536. mf_display_progress(code);
  537. else
  538. mf_clear_src();
  539. }
  540. }
  541. static void __init iSeries_fixup_klimit(void)
  542. {
  543. /*
  544. * Change klimit to take into account any ram disk
  545. * that may be included
  546. */
  547. if (naca.xRamDisk)
  548. klimit = KERNELBASE + (u64)naca.xRamDisk +
  549. (naca.xRamDiskSize * PAGE_SIZE);
  550. else {
  551. /*
  552. * No ram disk was included - check and see if there
  553. * was an embedded system map. Change klimit to take
  554. * into account any embedded system map
  555. */
  556. if (embedded_sysmap_end)
  557. klimit = KERNELBASE + ((embedded_sysmap_end + 4095) &
  558. 0xfffffffffffff000);
  559. }
  560. }
  561. static int __init iSeries_src_init(void)
  562. {
  563. /* clear the progress line */
  564. ppc_md.progress(" ", 0xffff);
  565. return 0;
  566. }
  567. late_initcall(iSeries_src_init);
  568. static inline void process_iSeries_events(void)
  569. {
  570. asm volatile ("li 0,0x5555; sc" : : : "r0", "r3");
  571. }
  572. static void yield_shared_processor(void)
  573. {
  574. unsigned long tb;
  575. HvCall_setEnabledInterrupts(HvCall_MaskIPI |
  576. HvCall_MaskLpEvent |
  577. HvCall_MaskLpProd |
  578. HvCall_MaskTimeout);
  579. tb = get_tb();
  580. /* Compute future tb value when yield should expire */
  581. HvCall_yieldProcessor(HvCall_YieldTimed, tb+tb_ticks_per_jiffy);
  582. /*
  583. * The decrementer stops during the yield. Force a fake decrementer
  584. * here and let the timer_interrupt code sort out the actual time.
  585. */
  586. get_paca()->lppaca.int_dword.fields.decr_int = 1;
  587. process_iSeries_events();
  588. }
  589. static void iseries_shared_idle(void)
  590. {
  591. while (1) {
  592. while (!need_resched() && !hvlpevent_is_pending()) {
  593. local_irq_disable();
  594. ppc64_runlatch_off();
  595. /* Recheck with irqs off */
  596. if (!need_resched() && !hvlpevent_is_pending())
  597. yield_shared_processor();
  598. HMT_medium();
  599. local_irq_enable();
  600. }
  601. ppc64_runlatch_on();
  602. if (hvlpevent_is_pending())
  603. process_iSeries_events();
  604. schedule();
  605. }
  606. }
  607. static void iseries_dedicated_idle(void)
  608. {
  609. long oldval;
  610. while (1) {
  611. oldval = test_and_clear_thread_flag(TIF_NEED_RESCHED);
  612. if (!oldval) {
  613. set_thread_flag(TIF_POLLING_NRFLAG);
  614. while (!need_resched()) {
  615. ppc64_runlatch_off();
  616. HMT_low();
  617. if (hvlpevent_is_pending()) {
  618. HMT_medium();
  619. ppc64_runlatch_on();
  620. process_iSeries_events();
  621. }
  622. }
  623. HMT_medium();
  624. clear_thread_flag(TIF_POLLING_NRFLAG);
  625. } else {
  626. set_need_resched();
  627. }
  628. ppc64_runlatch_on();
  629. schedule();
  630. }
  631. }
  632. #ifndef CONFIG_PCI
  633. void __init iSeries_init_IRQ(void) { }
  634. #endif
  635. static int __init iseries_probe(int platform)
  636. {
  637. return PLATFORM_ISERIES_LPAR == platform;
  638. }
  639. struct machdep_calls __initdata iseries_md = {
  640. .setup_arch = iSeries_setup_arch,
  641. .show_cpuinfo = iSeries_show_cpuinfo,
  642. .init_IRQ = iSeries_init_IRQ,
  643. .get_irq = iSeries_get_irq,
  644. .init_early = iSeries_init_early,
  645. .pcibios_fixup = iSeries_pci_final_fixup,
  646. .restart = iSeries_restart,
  647. .power_off = iSeries_power_off,
  648. .halt = iSeries_halt,
  649. .get_boot_time = iSeries_get_boot_time,
  650. .set_rtc_time = iSeries_set_rtc_time,
  651. .get_rtc_time = iSeries_get_rtc_time,
  652. .calibrate_decr = generic_calibrate_decr,
  653. .progress = iSeries_progress,
  654. .probe = iseries_probe,
  655. /* XXX Implement enable_pmcs for iSeries */
  656. };
  657. struct blob {
  658. unsigned char data[PAGE_SIZE];
  659. unsigned long next;
  660. };
  661. struct iseries_flat_dt {
  662. struct boot_param_header header;
  663. u64 reserve_map[2];
  664. struct blob dt;
  665. struct blob strings;
  666. };
  667. struct iseries_flat_dt iseries_dt;
  668. void dt_init(struct iseries_flat_dt *dt)
  669. {
  670. dt->header.off_mem_rsvmap =
  671. offsetof(struct iseries_flat_dt, reserve_map);
  672. dt->header.off_dt_struct = offsetof(struct iseries_flat_dt, dt);
  673. dt->header.off_dt_strings = offsetof(struct iseries_flat_dt, strings);
  674. dt->header.totalsize = sizeof(struct iseries_flat_dt);
  675. dt->header.dt_strings_size = sizeof(struct blob);
  676. /* There is no notion of hardware cpu id on iSeries */
  677. dt->header.boot_cpuid_phys = smp_processor_id();
  678. dt->dt.next = (unsigned long)&dt->dt.data;
  679. dt->strings.next = (unsigned long)&dt->strings.data;
  680. dt->header.magic = OF_DT_HEADER;
  681. dt->header.version = 0x10;
  682. dt->header.last_comp_version = 0x10;
  683. dt->reserve_map[0] = 0;
  684. dt->reserve_map[1] = 0;
  685. }
  686. void dt_check_blob(struct blob *b)
  687. {
  688. if (b->next >= (unsigned long)&b->next) {
  689. DBG("Ran out of space in flat device tree blob!\n");
  690. BUG();
  691. }
  692. }
  693. void dt_push_u32(struct iseries_flat_dt *dt, u32 value)
  694. {
  695. *((u32*)dt->dt.next) = value;
  696. dt->dt.next += sizeof(u32);
  697. dt_check_blob(&dt->dt);
  698. }
  699. void dt_push_u64(struct iseries_flat_dt *dt, u64 value)
  700. {
  701. *((u64*)dt->dt.next) = value;
  702. dt->dt.next += sizeof(u64);
  703. dt_check_blob(&dt->dt);
  704. }
  705. unsigned long dt_push_bytes(struct blob *blob, char *data, int len)
  706. {
  707. unsigned long start = blob->next - (unsigned long)blob->data;
  708. memcpy((char *)blob->next, data, len);
  709. blob->next = _ALIGN(blob->next + len, 4);
  710. dt_check_blob(blob);
  711. return start;
  712. }
  713. void dt_start_node(struct iseries_flat_dt *dt, char *name)
  714. {
  715. dt_push_u32(dt, OF_DT_BEGIN_NODE);
  716. dt_push_bytes(&dt->dt, name, strlen(name) + 1);
  717. }
  718. #define dt_end_node(dt) dt_push_u32(dt, OF_DT_END_NODE)
  719. void dt_prop(struct iseries_flat_dt *dt, char *name, char *data, int len)
  720. {
  721. unsigned long offset;
  722. dt_push_u32(dt, OF_DT_PROP);
  723. /* Length of the data */
  724. dt_push_u32(dt, len);
  725. /* Put the property name in the string blob. */
  726. offset = dt_push_bytes(&dt->strings, name, strlen(name) + 1);
  727. /* The offset of the properties name in the string blob. */
  728. dt_push_u32(dt, (u32)offset);
  729. /* The actual data. */
  730. dt_push_bytes(&dt->dt, data, len);
  731. }
  732. void dt_prop_str(struct iseries_flat_dt *dt, char *name, char *data)
  733. {
  734. dt_prop(dt, name, data, strlen(data) + 1); /* + 1 for NULL */
  735. }
  736. void dt_prop_u32(struct iseries_flat_dt *dt, char *name, u32 data)
  737. {
  738. dt_prop(dt, name, (char *)&data, sizeof(u32));
  739. }
  740. void dt_prop_u64(struct iseries_flat_dt *dt, char *name, u64 data)
  741. {
  742. dt_prop(dt, name, (char *)&data, sizeof(u64));
  743. }
  744. void dt_prop_u64_list(struct iseries_flat_dt *dt, char *name, u64 *data, int n)
  745. {
  746. dt_prop(dt, name, (char *)data, sizeof(u64) * n);
  747. }
  748. void dt_prop_empty(struct iseries_flat_dt *dt, char *name)
  749. {
  750. dt_prop(dt, name, NULL, 0);
  751. }
  752. void dt_cpus(struct iseries_flat_dt *dt)
  753. {
  754. unsigned char buf[32];
  755. unsigned char *p;
  756. unsigned int i, index;
  757. struct IoHriProcessorVpd *d;
  758. /* yuck */
  759. snprintf(buf, 32, "PowerPC,%s", cur_cpu_spec->cpu_name);
  760. p = strchr(buf, ' ');
  761. if (!p) p = buf + strlen(buf);
  762. dt_start_node(dt, "cpus");
  763. dt_prop_u32(dt, "#address-cells", 1);
  764. dt_prop_u32(dt, "#size-cells", 0);
  765. for (i = 0; i < NR_CPUS; i++) {
  766. if (paca[i].lppaca.dyn_proc_status >= 2)
  767. continue;
  768. snprintf(p, 32 - (p - buf), "@%d", i);
  769. dt_start_node(dt, buf);
  770. dt_prop_str(dt, "device_type", "cpu");
  771. index = paca[i].lppaca.dyn_hv_phys_proc_index;
  772. d = &xIoHriProcessorVpd[index];
  773. dt_prop_u32(dt, "i-cache-size", d->xInstCacheSize * 1024);
  774. dt_prop_u32(dt, "i-cache-line-size", d->xInstCacheOperandSize);
  775. dt_prop_u32(dt, "d-cache-size", d->xDataL1CacheSizeKB * 1024);
  776. dt_prop_u32(dt, "d-cache-line-size", d->xDataCacheOperandSize);
  777. /* magic conversions to Hz copied from old code */
  778. dt_prop_u32(dt, "clock-frequency",
  779. ((1UL << 34) * 1000000) / d->xProcFreq);
  780. dt_prop_u32(dt, "timebase-frequency",
  781. ((1UL << 32) * 1000000) / d->xTimeBaseFreq);
  782. dt_prop_u32(dt, "reg", i);
  783. dt_end_node(dt);
  784. }
  785. dt_end_node(dt);
  786. }
  787. void build_flat_dt(struct iseries_flat_dt *dt)
  788. {
  789. u64 tmp[2];
  790. dt_init(dt);
  791. dt_start_node(dt, "");
  792. dt_prop_u32(dt, "#address-cells", 2);
  793. dt_prop_u32(dt, "#size-cells", 2);
  794. /* /memory */
  795. dt_start_node(dt, "memory@0");
  796. dt_prop_str(dt, "name", "memory");
  797. dt_prop_str(dt, "device_type", "memory");
  798. tmp[0] = 0;
  799. tmp[1] = systemcfg->physicalMemorySize;
  800. dt_prop_u64_list(dt, "reg", tmp, 2);
  801. dt_end_node(dt);
  802. /* /chosen */
  803. dt_start_node(dt, "chosen");
  804. dt_prop_u32(dt, "linux,platform", PLATFORM_ISERIES_LPAR);
  805. if (cmd_mem_limit)
  806. dt_prop_u64(dt, "linux,memory-limit", cmd_mem_limit);
  807. dt_end_node(dt);
  808. dt_cpus(dt);
  809. dt_end_node(dt);
  810. dt_push_u32(dt, OF_DT_END);
  811. }
  812. void * __init iSeries_early_setup(void)
  813. {
  814. iSeries_fixup_klimit();
  815. /*
  816. * Initialize the table which translate Linux physical addresses to
  817. * AS/400 absolute addresses
  818. */
  819. build_iSeries_Memory_Map();
  820. iSeries_get_cmdline();
  821. /* Save unparsed command line copy for /proc/cmdline */
  822. strlcpy(saved_command_line, cmd_line, COMMAND_LINE_SIZE);
  823. /* Parse early parameters, in particular mem=x */
  824. parse_early_param();
  825. build_flat_dt(&iseries_dt);
  826. return (void *) __pa(&iseries_dt);
  827. }
  828. /*
  829. * On iSeries we just parse the mem=X option from the command line.
  830. * On pSeries it's a bit more complicated, see prom_init_mem()
  831. */
  832. static int __init early_parsemem(char *p)
  833. {
  834. if (p)
  835. cmd_mem_limit = ALIGN(memparse(p, &p), PAGE_SIZE);
  836. return 0;
  837. }
  838. early_param("mem", early_parsemem);