sky2.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TODO
  27. * - coalescing setting?
  28. *
  29. * TOTEST
  30. * - speed setting
  31. * - suspend/resume
  32. */
  33. #include <linux/config.h>
  34. #include <linux/crc32.h>
  35. #include <linux/kernel.h>
  36. #include <linux/version.h>
  37. #include <linux/module.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/pci.h>
  42. #include <linux/ip.h>
  43. #include <linux/tcp.h>
  44. #include <linux/in.h>
  45. #include <linux/delay.h>
  46. #include <linux/if_vlan.h>
  47. #include <asm/irq.h>
  48. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  49. #define SKY2_VLAN_TAG_USED 1
  50. #endif
  51. #include "sky2.h"
  52. #define DRV_NAME "sky2"
  53. #define DRV_VERSION "0.6"
  54. #define PFX DRV_NAME " "
  55. /*
  56. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  57. * that are organized into three (receive, transmit, status) different rings
  58. * similar to Tigon3. A transmit can require several elements;
  59. * a receive requires one (or two if using 64 bit dma).
  60. */
  61. #ifdef CONFIG_SKY2_EC_A1
  62. #define is_ec_a1(hw) \
  63. ((hw)->chip_id == CHIP_ID_YUKON_EC && \
  64. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  65. #else
  66. #define is_ec_a1(hw) 0
  67. #endif
  68. #define RX_LE_SIZE 256
  69. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  70. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  71. #define RX_DEF_PENDING 128
  72. #define RX_COPY_THRESHOLD 256
  73. #define TX_RING_SIZE 512
  74. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  75. #define TX_MIN_PENDING 64
  76. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  77. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  78. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  79. #define ETH_JUMBO_MTU 9000
  80. #define TX_WATCHDOG (5 * HZ)
  81. #define NAPI_WEIGHT 64
  82. #define PHY_RETRIES 1000
  83. static const u32 default_msg =
  84. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  85. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  86. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  87. static int debug = -1; /* defaults above */
  88. module_param(debug, int, 0);
  89. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  90. static const struct pci_device_id sky2_id_table[] = {
  91. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  108. { 0 }
  109. };
  110. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  111. /* Avoid conditionals by using array */
  112. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  113. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  114. static const char *yukon_name[] = {
  115. [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
  116. [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
  117. [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
  118. [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
  119. [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
  120. };
  121. /* Access to external PHY */
  122. static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  123. {
  124. int i;
  125. gma_write16(hw, port, GM_SMI_DATA, val);
  126. gma_write16(hw, port, GM_SMI_CTRL,
  127. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  128. for (i = 0; i < PHY_RETRIES; i++) {
  129. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  130. return;
  131. udelay(1);
  132. }
  133. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  134. }
  135. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  139. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  142. goto ready;
  143. udelay(1);
  144. }
  145. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  146. ready:
  147. return gma_read16(hw, port, GM_SMI_DATA);
  148. }
  149. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  150. {
  151. u16 power_control;
  152. u32 reg1;
  153. int vaux;
  154. int ret = 0;
  155. pr_debug("sky2_set_power_state %d\n", state);
  156. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  157. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  158. vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  159. (power_control & PCI_PM_CAP_PME_D3cold);
  160. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  161. power_control |= PCI_PM_CTRL_PME_STATUS;
  162. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  163. switch (state) {
  164. case PCI_D0:
  165. /* switch power to VCC (WA for VAUX problem) */
  166. sky2_write8(hw, B0_POWER_CTRL,
  167. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  168. /* disable Core Clock Division, */
  169. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  170. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  171. /* enable bits are inverted */
  172. sky2_write8(hw, B2_Y2_CLK_GATE,
  173. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  174. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  175. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  176. else
  177. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  178. /* Turn off phy power saving */
  179. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  180. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  181. /* looks like this XL is back asswards .. */
  182. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  183. reg1 |= PCI_Y2_PHY1_COMA;
  184. if (hw->ports > 1)
  185. reg1 |= PCI_Y2_PHY2_COMA;
  186. }
  187. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  188. break;
  189. case PCI_D3hot:
  190. case PCI_D3cold:
  191. /* Turn on phy power saving */
  192. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  193. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  194. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  195. else
  196. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  197. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  198. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  199. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  200. else
  201. /* enable bits are inverted */
  202. sky2_write8(hw, B2_Y2_CLK_GATE,
  203. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  204. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  205. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  206. /* switch power to VAUX */
  207. if (vaux && state != PCI_D3cold)
  208. sky2_write8(hw, B0_POWER_CTRL,
  209. (PC_VAUX_ENA | PC_VCC_ENA |
  210. PC_VAUX_ON | PC_VCC_OFF));
  211. break;
  212. default:
  213. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  214. ret = -1;
  215. }
  216. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  217. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  218. return ret;
  219. }
  220. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  221. {
  222. u16 reg;
  223. /* disable all GMAC IRQ's */
  224. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  225. /* disable PHY IRQs */
  226. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  227. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  228. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  230. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  231. reg = gma_read16(hw, port, GM_RX_CTRL);
  232. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  233. gma_write16(hw, port, GM_RX_CTRL, reg);
  234. }
  235. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  236. {
  237. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  238. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  239. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  240. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  241. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  242. PHY_M_EC_MAC_S_MSK);
  243. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  244. if (hw->chip_id == CHIP_ID_YUKON_EC)
  245. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  246. else
  247. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  248. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  249. }
  250. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  251. if (hw->copper) {
  252. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  253. /* enable automatic crossover */
  254. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  255. } else {
  256. /* disable energy detect */
  257. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  258. /* enable automatic crossover */
  259. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  260. if (sky2->autoneg == AUTONEG_ENABLE &&
  261. hw->chip_id == CHIP_ID_YUKON_XL) {
  262. ctrl &= ~PHY_M_PC_DSC_MSK;
  263. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  264. }
  265. }
  266. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  267. } else {
  268. /* workaround for deviation #4.88 (CRC errors) */
  269. /* disable Automatic Crossover */
  270. ctrl &= ~PHY_M_PC_MDIX_MSK;
  271. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  272. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  273. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  274. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  275. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  276. ctrl &= ~PHY_M_MAC_MD_MSK;
  277. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  278. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  279. /* select page 1 to access Fiber registers */
  280. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  281. }
  282. }
  283. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  284. if (sky2->autoneg == AUTONEG_DISABLE)
  285. ctrl &= ~PHY_CT_ANE;
  286. else
  287. ctrl |= PHY_CT_ANE;
  288. ctrl |= PHY_CT_RESET;
  289. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  290. ctrl = 0;
  291. ct1000 = 0;
  292. adv = PHY_AN_CSMA;
  293. if (sky2->autoneg == AUTONEG_ENABLE) {
  294. if (hw->copper) {
  295. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  296. ct1000 |= PHY_M_1000C_AFD;
  297. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  298. ct1000 |= PHY_M_1000C_AHD;
  299. if (sky2->advertising & ADVERTISED_100baseT_Full)
  300. adv |= PHY_M_AN_100_FD;
  301. if (sky2->advertising & ADVERTISED_100baseT_Half)
  302. adv |= PHY_M_AN_100_HD;
  303. if (sky2->advertising & ADVERTISED_10baseT_Full)
  304. adv |= PHY_M_AN_10_FD;
  305. if (sky2->advertising & ADVERTISED_10baseT_Half)
  306. adv |= PHY_M_AN_10_HD;
  307. } else /* special defines for FIBER (88E1011S only) */
  308. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  309. /* Set Flow-control capabilities */
  310. if (sky2->tx_pause && sky2->rx_pause)
  311. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  312. else if (sky2->rx_pause && !sky2->tx_pause)
  313. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  314. else if (!sky2->rx_pause && sky2->tx_pause)
  315. adv |= PHY_AN_PAUSE_ASYM; /* local */
  316. /* Restart Auto-negotiation */
  317. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  318. } else {
  319. /* forced speed/duplex settings */
  320. ct1000 = PHY_M_1000C_MSE;
  321. if (sky2->duplex == DUPLEX_FULL)
  322. ctrl |= PHY_CT_DUP_MD;
  323. switch (sky2->speed) {
  324. case SPEED_1000:
  325. ctrl |= PHY_CT_SP1000;
  326. break;
  327. case SPEED_100:
  328. ctrl |= PHY_CT_SP100;
  329. break;
  330. }
  331. ctrl |= PHY_CT_RESET;
  332. }
  333. if (hw->chip_id != CHIP_ID_YUKON_FE)
  334. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  335. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  336. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  337. /* Setup Phy LED's */
  338. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  339. ledover = 0;
  340. switch (hw->chip_id) {
  341. case CHIP_ID_YUKON_FE:
  342. /* on 88E3082 these bits are at 11..9 (shifted left) */
  343. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  344. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  345. /* delete ACT LED control bits */
  346. ctrl &= ~PHY_M_FELP_LED1_MSK;
  347. /* change ACT LED control to blink mode */
  348. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  349. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  350. break;
  351. case CHIP_ID_YUKON_XL:
  352. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  353. /* select page 3 to access LED control register */
  354. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  355. /* set LED Function Control register */
  356. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  357. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  358. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  359. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  360. /* set Polarity Control register */
  361. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  362. (PHY_M_POLC_LS1_P_MIX(4) |
  363. PHY_M_POLC_IS0_P_MIX(4) |
  364. PHY_M_POLC_LOS_CTRL(2) |
  365. PHY_M_POLC_INIT_CTRL(2) |
  366. PHY_M_POLC_STA1_CTRL(2) |
  367. PHY_M_POLC_STA0_CTRL(2)));
  368. /* restore page register */
  369. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  370. break;
  371. default:
  372. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  373. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  374. /* turn off the Rx LED (LED_RX) */
  375. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  376. }
  377. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  378. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  379. /* turn on 100 Mbps LED (LED_LINK100) */
  380. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  381. }
  382. if (ledover)
  383. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  384. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  385. if (sky2->autoneg == AUTONEG_ENABLE)
  386. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  387. else
  388. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  389. }
  390. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  391. {
  392. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  393. u16 reg;
  394. int i;
  395. const u8 *addr = hw->dev[port]->dev_addr;
  396. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  397. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  398. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  399. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  400. /* WA DEV_472 -- looks like crossed wires on port 2 */
  401. /* clear GMAC 1 Control reset */
  402. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  403. do {
  404. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  405. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  406. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  407. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  408. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  409. }
  410. if (sky2->autoneg == AUTONEG_DISABLE) {
  411. reg = gma_read16(hw, port, GM_GP_CTRL);
  412. reg |= GM_GPCR_AU_ALL_DIS;
  413. gma_write16(hw, port, GM_GP_CTRL, reg);
  414. gma_read16(hw, port, GM_GP_CTRL);
  415. switch (sky2->speed) {
  416. case SPEED_1000:
  417. reg |= GM_GPCR_SPEED_1000;
  418. /* fallthru */
  419. case SPEED_100:
  420. reg |= GM_GPCR_SPEED_100;
  421. }
  422. if (sky2->duplex == DUPLEX_FULL)
  423. reg |= GM_GPCR_DUP_FULL;
  424. } else
  425. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  426. if (!sky2->tx_pause && !sky2->rx_pause) {
  427. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  428. reg |=
  429. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  430. } else if (sky2->tx_pause && !sky2->rx_pause) {
  431. /* disable Rx flow-control */
  432. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  433. }
  434. gma_write16(hw, port, GM_GP_CTRL, reg);
  435. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  436. spin_lock_bh(&hw->phy_lock);
  437. sky2_phy_init(hw, port);
  438. spin_unlock_bh(&hw->phy_lock);
  439. /* MIB clear */
  440. reg = gma_read16(hw, port, GM_PHY_ADDR);
  441. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  442. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  443. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  444. gma_write16(hw, port, GM_PHY_ADDR, reg);
  445. /* transmit control */
  446. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  447. /* receive control reg: unicast + multicast + no FCS */
  448. gma_write16(hw, port, GM_RX_CTRL,
  449. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  450. /* transmit flow control */
  451. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  452. /* transmit parameter */
  453. gma_write16(hw, port, GM_TX_PARAM,
  454. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  455. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  456. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  457. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  458. /* serial mode register */
  459. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  460. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  461. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  462. reg |= GM_SMOD_JUMBO_ENA;
  463. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  464. /* virtual address for data */
  465. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  466. /* physical address: used for pause frames */
  467. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  468. /* ignore counter overflows */
  469. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  470. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  471. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  472. /* Configure Rx MAC FIFO */
  473. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  474. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  475. GMF_RX_CTRL_DEF);
  476. /* Flush Rx MAC FIFO on any flow control or error */
  477. reg = GMR_FS_ANY_ERR;
  478. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
  479. reg = 0; /* WA dev #4.115 */
  480. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
  481. /* Set threshold to 0xa (64 bytes)
  482. * ASF disabled so no need to do WA dev #4.30
  483. */
  484. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  485. /* Configure Tx MAC FIFO */
  486. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  487. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  488. }
  489. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  490. {
  491. u32 end;
  492. start /= 8;
  493. len /= 8;
  494. end = start + len - 1;
  495. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  496. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  497. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  498. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  499. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  500. if (q == Q_R1 || q == Q_R2) {
  501. u32 rxup, rxlo;
  502. rxlo = len/2;
  503. rxup = rxlo + len/4;
  504. /* Set thresholds on receive queue's */
  505. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  506. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  507. } else {
  508. /* Enable store & forward on Tx queue's because
  509. * Tx FIFO is only 1K on Yukon
  510. */
  511. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  512. }
  513. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  514. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  515. }
  516. /* Setup Bus Memory Interface */
  517. static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
  518. {
  519. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  520. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  521. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  522. sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
  523. }
  524. /* Setup prefetch unit registers. This is the interface between
  525. * hardware and driver list elements
  526. */
  527. static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  528. u64 addr, u32 last)
  529. {
  530. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  531. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  532. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  533. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  534. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  535. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  536. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  537. }
  538. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  539. {
  540. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  541. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  542. return le;
  543. }
  544. /*
  545. * This is a workaround code taken from SysKonnect sk98lin driver
  546. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  547. */
  548. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  549. u16 idx, u16 *last, u16 size)
  550. {
  551. if (is_ec_a1(hw) && idx < *last) {
  552. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  553. if (hwget == 0) {
  554. /* Start prefetching again */
  555. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  556. goto setnew;
  557. }
  558. if (hwget == size - 1) {
  559. /* set watermark to one list element */
  560. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  561. /* set put index to first list element */
  562. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  563. } else /* have hardware go to end of list */
  564. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  565. size - 1);
  566. } else {
  567. setnew:
  568. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  569. }
  570. *last = idx;
  571. }
  572. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  573. {
  574. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  575. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  576. return le;
  577. }
  578. /* Build description to hardware about buffer */
  579. static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
  580. {
  581. struct sky2_rx_le *le;
  582. u32 hi = (re->mapaddr >> 16) >> 16;
  583. re->idx = sky2->rx_put;
  584. if (sky2->rx_addr64 != hi) {
  585. le = sky2_next_rx(sky2);
  586. le->addr = cpu_to_le32(hi);
  587. le->ctrl = 0;
  588. le->opcode = OP_ADDR64 | HW_OWNER;
  589. sky2->rx_addr64 = hi;
  590. }
  591. le = sky2_next_rx(sky2);
  592. le->addr = cpu_to_le32((u32) re->mapaddr);
  593. le->length = cpu_to_le16(re->maplen);
  594. le->ctrl = 0;
  595. le->opcode = OP_PACKET | HW_OWNER;
  596. }
  597. /* Tell chip where to start receive checksum.
  598. * Actually has two checksums, but set both same to avoid possible byte
  599. * order problems.
  600. */
  601. static void rx_set_checksum(struct sky2_port *sky2)
  602. {
  603. struct sky2_rx_le *le;
  604. le = sky2_next_rx(sky2);
  605. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  606. le->ctrl = 0;
  607. le->opcode = OP_TCPSTART | HW_OWNER;
  608. sky2_write32(sky2->hw,
  609. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  610. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  611. }
  612. /*
  613. * The RX Stop command will not work for Yukon-2 if the BMU does not
  614. * reach the end of packet and since we can't make sure that we have
  615. * incoming data, we must reset the BMU while it is not doing a DMA
  616. * transfer. Since it is possible that the RX path is still active,
  617. * the RX RAM buffer will be stopped first, so any possible incoming
  618. * data will not trigger a DMA. After the RAM buffer is stopped, the
  619. * BMU is polled until any DMA in progress is ended and only then it
  620. * will be reset.
  621. */
  622. static void sky2_rx_stop(struct sky2_port *sky2)
  623. {
  624. struct sky2_hw *hw = sky2->hw;
  625. unsigned rxq = rxqaddr[sky2->port];
  626. int i;
  627. /* disable the RAM Buffer receive queue */
  628. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  629. for (i = 0; i < 0xffff; i++)
  630. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  631. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  632. goto stopped;
  633. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  634. sky2->netdev->name);
  635. stopped:
  636. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  637. /* reset the Rx prefetch unit */
  638. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  639. }
  640. /* Clean out receive buffer area, assumes receiver hardware stopped */
  641. static void sky2_rx_clean(struct sky2_port *sky2)
  642. {
  643. unsigned i;
  644. memset(sky2->rx_le, 0, RX_LE_BYTES);
  645. for (i = 0; i < sky2->rx_pending; i++) {
  646. struct ring_info *re = sky2->rx_ring + i;
  647. if (re->skb) {
  648. pci_unmap_single(sky2->hw->pdev,
  649. re->mapaddr, re->maplen,
  650. PCI_DMA_FROMDEVICE);
  651. kfree_skb(re->skb);
  652. re->skb = NULL;
  653. }
  654. }
  655. }
  656. #ifdef SKY2_VLAN_TAG_USED
  657. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  658. {
  659. struct sky2_port *sky2 = netdev_priv(dev);
  660. struct sky2_hw *hw = sky2->hw;
  661. u16 port = sky2->port;
  662. unsigned long flags;
  663. spin_lock_irqsave(&sky2->tx_lock, flags);
  664. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  665. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  666. sky2->vlgrp = grp;
  667. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  668. }
  669. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  670. {
  671. struct sky2_port *sky2 = netdev_priv(dev);
  672. struct sky2_hw *hw = sky2->hw;
  673. u16 port = sky2->port;
  674. unsigned long flags;
  675. spin_lock_irqsave(&sky2->tx_lock, flags);
  676. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  677. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  678. if (sky2->vlgrp)
  679. sky2->vlgrp->vlan_devices[vid] = NULL;
  680. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  681. }
  682. #endif
  683. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  684. static inline unsigned rx_size(const struct sky2_port *sky2)
  685. {
  686. return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
  687. }
  688. /*
  689. * Allocate and setup receiver buffer pool.
  690. * In case of 64 bit dma, there are 2X as many list elements
  691. * available as ring entries
  692. * and need to reserve one list element so we don't wrap around.
  693. *
  694. * It appears the hardware has a bug in the FIFO logic that
  695. * cause it to hang if the FIFO gets overrun and the receive buffer
  696. * is not aligned. This means we can't use skb_reserve to align
  697. * the IP header.
  698. */
  699. static int sky2_rx_start(struct sky2_port *sky2)
  700. {
  701. struct sky2_hw *hw = sky2->hw;
  702. unsigned size = rx_size(sky2);
  703. unsigned rxq = rxqaddr[sky2->port];
  704. int i;
  705. sky2->rx_put = sky2->rx_next = 0;
  706. sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
  707. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  708. rx_set_checksum(sky2);
  709. for (i = 0; i < sky2->rx_pending; i++) {
  710. struct ring_info *re = sky2->rx_ring + i;
  711. re->skb = dev_alloc_skb(size);
  712. if (!re->skb)
  713. goto nomem;
  714. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  715. size, PCI_DMA_FROMDEVICE);
  716. re->maplen = size;
  717. sky2_rx_add(sky2, re);
  718. }
  719. /* Tell chip about available buffers */
  720. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  721. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  722. return 0;
  723. nomem:
  724. sky2_rx_clean(sky2);
  725. return -ENOMEM;
  726. }
  727. /* Bring up network interface. */
  728. static int sky2_up(struct net_device *dev)
  729. {
  730. struct sky2_port *sky2 = netdev_priv(dev);
  731. struct sky2_hw *hw = sky2->hw;
  732. unsigned port = sky2->port;
  733. u32 ramsize, rxspace;
  734. int err = -ENOMEM;
  735. if (netif_msg_ifup(sky2))
  736. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  737. /* must be power of 2 */
  738. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  739. TX_RING_SIZE *
  740. sizeof(struct sky2_tx_le),
  741. &sky2->tx_le_map);
  742. if (!sky2->tx_le)
  743. goto err_out;
  744. sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
  745. GFP_KERNEL);
  746. if (!sky2->tx_ring)
  747. goto err_out;
  748. sky2->tx_prod = sky2->tx_cons = 0;
  749. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  750. &sky2->rx_le_map);
  751. if (!sky2->rx_le)
  752. goto err_out;
  753. memset(sky2->rx_le, 0, RX_LE_BYTES);
  754. sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
  755. GFP_KERNEL);
  756. if (!sky2->rx_ring)
  757. goto err_out;
  758. sky2_mac_init(hw, port);
  759. /* Configure RAM buffers */
  760. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  761. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  762. ramsize = 4096;
  763. else {
  764. u8 e0 = sky2_read8(hw, B2_E_0);
  765. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  766. }
  767. /* 2/3 for Rx */
  768. rxspace = (2 * ramsize) / 3;
  769. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  770. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  771. /* Make sure SyncQ is disabled */
  772. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  773. RB_RST_SET);
  774. sky2_qset(hw, txqaddr[port], 0x600);
  775. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  776. TX_RING_SIZE - 1);
  777. err = sky2_rx_start(sky2);
  778. if (err)
  779. goto err_out;
  780. /* Enable interrupts from phy/mac for port */
  781. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  782. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  783. return 0;
  784. err_out:
  785. if (sky2->rx_le)
  786. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  787. sky2->rx_le, sky2->rx_le_map);
  788. if (sky2->tx_le)
  789. pci_free_consistent(hw->pdev,
  790. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  791. sky2->tx_le, sky2->tx_le_map);
  792. if (sky2->tx_ring)
  793. kfree(sky2->tx_ring);
  794. if (sky2->rx_ring)
  795. kfree(sky2->rx_ring);
  796. return err;
  797. }
  798. /* Modular subtraction in ring */
  799. static inline int tx_dist(unsigned tail, unsigned head)
  800. {
  801. return (head >= tail ? head : head + TX_RING_SIZE) - tail;
  802. }
  803. /* Number of list elements available for next tx */
  804. static inline int tx_avail(const struct sky2_port *sky2)
  805. {
  806. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  807. }
  808. /* Estimate of number of transmit list elements required */
  809. static inline unsigned tx_le_req(const struct sk_buff *skb)
  810. {
  811. unsigned count;
  812. count = sizeof(dma_addr_t) / sizeof(u32);
  813. count += skb_shinfo(skb)->nr_frags * count;
  814. if (skb_shinfo(skb)->tso_size)
  815. ++count;
  816. if (skb->ip_summed)
  817. ++count;
  818. return count;
  819. }
  820. /*
  821. * Put one packet in ring for transmit.
  822. * A single packet can generate multiple list elements, and
  823. * the number of ring elements will probably be less than the number
  824. * of list elements used.
  825. */
  826. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  827. {
  828. struct sky2_port *sky2 = netdev_priv(dev);
  829. struct sky2_hw *hw = sky2->hw;
  830. struct sky2_tx_le *le = NULL;
  831. struct ring_info *re;
  832. unsigned long flags;
  833. unsigned i, len;
  834. dma_addr_t mapping;
  835. u32 addr64;
  836. u16 mss;
  837. u8 ctrl;
  838. local_irq_save(flags);
  839. if (!spin_trylock(&sky2->tx_lock)) {
  840. local_irq_restore(flags);
  841. return NETDEV_TX_LOCKED;
  842. }
  843. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  844. netif_stop_queue(dev);
  845. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  846. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  847. dev->name);
  848. return NETDEV_TX_BUSY;
  849. }
  850. if (unlikely(netif_msg_tx_queued(sky2)))
  851. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  852. dev->name, sky2->tx_prod, skb->len);
  853. len = skb_headlen(skb);
  854. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  855. addr64 = (mapping >> 16) >> 16;
  856. re = sky2->tx_ring + sky2->tx_prod;
  857. /* Send high bits if changed */
  858. if (addr64 != sky2->tx_addr64) {
  859. le = get_tx_le(sky2);
  860. le->tx.addr = cpu_to_le32(addr64);
  861. le->ctrl = 0;
  862. le->opcode = OP_ADDR64 | HW_OWNER;
  863. sky2->tx_addr64 = addr64;
  864. }
  865. /* Check for TCP Segmentation Offload */
  866. mss = skb_shinfo(skb)->tso_size;
  867. if (mss != 0) {
  868. /* just drop the packet if non-linear expansion fails */
  869. if (skb_header_cloned(skb) &&
  870. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  871. dev_kfree_skb_any(skb);
  872. goto out_unlock;
  873. }
  874. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  875. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  876. mss += ETH_HLEN;
  877. }
  878. if (mss != sky2->tx_last_mss) {
  879. le = get_tx_le(sky2);
  880. le->tx.tso.size = cpu_to_le16(mss);
  881. le->tx.tso.rsvd = 0;
  882. le->opcode = OP_LRGLEN | HW_OWNER;
  883. le->ctrl = 0;
  884. sky2->tx_last_mss = mss;
  885. }
  886. ctrl = 0;
  887. #ifdef SKY2_VLAN_TAG_USED
  888. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  889. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  890. if (!le) {
  891. le = get_tx_le(sky2);
  892. le->tx.addr = 0;
  893. le->opcode = OP_VLAN|HW_OWNER;
  894. le->ctrl = 0;
  895. } else
  896. le->opcode |= OP_VLAN;
  897. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  898. ctrl |= INS_VLAN;
  899. }
  900. #endif
  901. /* Handle TCP checksum offload */
  902. if (skb->ip_summed == CHECKSUM_HW) {
  903. u16 hdr = skb->h.raw - skb->data;
  904. u16 offset = hdr + skb->csum;
  905. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  906. if (skb->nh.iph->protocol == IPPROTO_UDP)
  907. ctrl |= UDPTCP;
  908. le = get_tx_le(sky2);
  909. le->tx.csum.start = cpu_to_le16(hdr);
  910. le->tx.csum.offset = cpu_to_le16(offset);
  911. le->length = 0; /* initial checksum value */
  912. le->ctrl = 1; /* one packet */
  913. le->opcode = OP_TCPLISW | HW_OWNER;
  914. }
  915. le = get_tx_le(sky2);
  916. le->tx.addr = cpu_to_le32((u32) mapping);
  917. le->length = cpu_to_le16(len);
  918. le->ctrl = ctrl;
  919. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  920. /* Record the transmit mapping info */
  921. re->skb = skb;
  922. re->mapaddr = mapping;
  923. re->maplen = len;
  924. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  925. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  926. struct ring_info *fre;
  927. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  928. frag->size, PCI_DMA_TODEVICE);
  929. addr64 = (mapping >> 16) >> 16;
  930. if (addr64 != sky2->tx_addr64) {
  931. le = get_tx_le(sky2);
  932. le->tx.addr = cpu_to_le32(addr64);
  933. le->ctrl = 0;
  934. le->opcode = OP_ADDR64 | HW_OWNER;
  935. sky2->tx_addr64 = addr64;
  936. }
  937. le = get_tx_le(sky2);
  938. le->tx.addr = cpu_to_le32((u32) mapping);
  939. le->length = cpu_to_le16(frag->size);
  940. le->ctrl = ctrl;
  941. le->opcode = OP_BUFFER | HW_OWNER;
  942. fre = sky2->tx_ring
  943. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  944. fre->skb = NULL;
  945. fre->mapaddr = mapping;
  946. fre->maplen = frag->size;
  947. }
  948. re->idx = sky2->tx_prod;
  949. le->ctrl |= EOP;
  950. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  951. &sky2->tx_last_put, TX_RING_SIZE);
  952. if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
  953. netif_stop_queue(dev);
  954. out_unlock:
  955. mmiowb();
  956. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  957. dev->trans_start = jiffies;
  958. return NETDEV_TX_OK;
  959. }
  960. /*
  961. * Free ring elements from starting at tx_cons until "done"
  962. *
  963. * NB: the hardware will tell us about partial completion of multi-part
  964. * buffers; these are deferred until completion.
  965. */
  966. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  967. {
  968. struct net_device *dev = sky2->netdev;
  969. unsigned i;
  970. if (unlikely(netif_msg_tx_done(sky2)))
  971. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  972. dev->name, done);
  973. spin_lock(&sky2->tx_lock);
  974. while (sky2->tx_cons != done) {
  975. struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
  976. struct sk_buff *skb;
  977. /* Check for partial status */
  978. if (tx_dist(sky2->tx_cons, done)
  979. < tx_dist(sky2->tx_cons, re->idx))
  980. goto out;
  981. skb = re->skb;
  982. pci_unmap_single(sky2->hw->pdev,
  983. re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
  984. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  985. struct ring_info *fre;
  986. fre =
  987. sky2->tx_ring + (sky2->tx_cons + i +
  988. 1) % TX_RING_SIZE;
  989. pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
  990. fre->maplen, PCI_DMA_TODEVICE);
  991. }
  992. dev_kfree_skb_any(skb);
  993. sky2->tx_cons = re->idx;
  994. }
  995. out:
  996. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  997. netif_wake_queue(dev);
  998. spin_unlock(&sky2->tx_lock);
  999. }
  1000. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1001. static inline void sky2_tx_clean(struct sky2_port *sky2)
  1002. {
  1003. sky2_tx_complete(sky2, sky2->tx_prod);
  1004. }
  1005. /* Network shutdown */
  1006. static int sky2_down(struct net_device *dev)
  1007. {
  1008. struct sky2_port *sky2 = netdev_priv(dev);
  1009. struct sky2_hw *hw = sky2->hw;
  1010. unsigned port = sky2->port;
  1011. u16 ctrl;
  1012. if (netif_msg_ifdown(sky2))
  1013. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1014. netif_stop_queue(dev);
  1015. sky2_phy_reset(hw, port);
  1016. /* Stop transmitter */
  1017. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1018. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1019. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1020. RB_RST_SET | RB_DIS_OP_MD);
  1021. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1022. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1023. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1024. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1025. /* Workaround shared GMAC reset */
  1026. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1027. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1028. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1029. /* Disable Force Sync bit and Enable Alloc bit */
  1030. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1031. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1032. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1033. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1034. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1035. /* Reset the PCI FIFO of the async Tx queue */
  1036. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1037. BMU_RST_SET | BMU_FIFO_RST);
  1038. /* Reset the Tx prefetch units */
  1039. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1040. PREF_UNIT_RST_SET);
  1041. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1042. sky2_rx_stop(sky2);
  1043. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1044. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1045. /* turn off LED's */
  1046. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1047. sky2_tx_clean(sky2);
  1048. sky2_rx_clean(sky2);
  1049. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1050. sky2->rx_le, sky2->rx_le_map);
  1051. kfree(sky2->rx_ring);
  1052. pci_free_consistent(hw->pdev,
  1053. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1054. sky2->tx_le, sky2->tx_le_map);
  1055. kfree(sky2->tx_ring);
  1056. return 0;
  1057. }
  1058. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1059. {
  1060. if (!hw->copper)
  1061. return SPEED_1000;
  1062. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1063. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1064. switch (aux & PHY_M_PS_SPEED_MSK) {
  1065. case PHY_M_PS_SPEED_1000:
  1066. return SPEED_1000;
  1067. case PHY_M_PS_SPEED_100:
  1068. return SPEED_100;
  1069. default:
  1070. return SPEED_10;
  1071. }
  1072. }
  1073. static void sky2_link_up(struct sky2_port *sky2)
  1074. {
  1075. struct sky2_hw *hw = sky2->hw;
  1076. unsigned port = sky2->port;
  1077. u16 reg;
  1078. /* disable Rx GMAC FIFO flush mode */
  1079. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
  1080. /* Enable Transmit FIFO Underrun */
  1081. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1082. reg = gma_read16(hw, port, GM_GP_CTRL);
  1083. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1084. reg |= GM_GPCR_DUP_FULL;
  1085. /* enable Rx/Tx */
  1086. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1087. gma_write16(hw, port, GM_GP_CTRL, reg);
  1088. gma_read16(hw, port, GM_GP_CTRL);
  1089. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1090. netif_carrier_on(sky2->netdev);
  1091. netif_wake_queue(sky2->netdev);
  1092. /* Turn on link LED */
  1093. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1094. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1095. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1096. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1097. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1098. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1099. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1100. SPEED_10 ? 7 : 0) |
  1101. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1102. SPEED_100 ? 7 : 0) |
  1103. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1104. SPEED_1000 ? 7 : 0));
  1105. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1106. }
  1107. if (netif_msg_link(sky2))
  1108. printk(KERN_INFO PFX
  1109. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1110. sky2->netdev->name, sky2->speed,
  1111. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1112. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1113. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1114. }
  1115. static void sky2_link_down(struct sky2_port *sky2)
  1116. {
  1117. struct sky2_hw *hw = sky2->hw;
  1118. unsigned port = sky2->port;
  1119. u16 reg;
  1120. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1121. reg = gma_read16(hw, port, GM_GP_CTRL);
  1122. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1123. gma_write16(hw, port, GM_GP_CTRL, reg);
  1124. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1125. if (sky2->rx_pause && !sky2->tx_pause) {
  1126. /* restore Asymmetric Pause bit */
  1127. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1128. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1129. | PHY_M_AN_ASP);
  1130. }
  1131. sky2_phy_reset(hw, port);
  1132. netif_carrier_off(sky2->netdev);
  1133. netif_stop_queue(sky2->netdev);
  1134. /* Turn on link LED */
  1135. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1136. if (netif_msg_link(sky2))
  1137. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1138. sky2_phy_init(hw, port);
  1139. }
  1140. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1141. {
  1142. struct sky2_hw *hw = sky2->hw;
  1143. unsigned port = sky2->port;
  1144. u16 lpa;
  1145. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1146. if (lpa & PHY_M_AN_RF) {
  1147. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1148. return -1;
  1149. }
  1150. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1151. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1152. printk(KERN_ERR PFX "%s: master/slave fault",
  1153. sky2->netdev->name);
  1154. return -1;
  1155. }
  1156. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1157. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1158. sky2->netdev->name);
  1159. return -1;
  1160. }
  1161. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1162. sky2->speed = sky2_phy_speed(hw, aux);
  1163. /* Pause bits are offset (9..8) */
  1164. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1165. aux >>= 6;
  1166. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1167. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1168. if ((sky2->tx_pause || sky2->rx_pause)
  1169. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1170. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1171. else
  1172. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1173. return 0;
  1174. }
  1175. /*
  1176. * Interrupt from PHY are handled in tasklet (soft irq)
  1177. * because accessing phy registers requires spin wait which might
  1178. * cause excess interrupt latency.
  1179. */
  1180. static void sky2_phy_task(unsigned long data)
  1181. {
  1182. struct sky2_port *sky2 = (struct sky2_port *)data;
  1183. struct sky2_hw *hw = sky2->hw;
  1184. u16 istatus, phystat;
  1185. spin_lock(&hw->phy_lock);
  1186. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1187. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1188. if (netif_msg_intr(sky2))
  1189. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1190. sky2->netdev->name, istatus, phystat);
  1191. if (istatus & PHY_M_IS_AN_COMPL) {
  1192. if (sky2_autoneg_done(sky2, phystat) == 0)
  1193. sky2_link_up(sky2);
  1194. goto out;
  1195. }
  1196. if (istatus & PHY_M_IS_LSP_CHANGE)
  1197. sky2->speed = sky2_phy_speed(hw, phystat);
  1198. if (istatus & PHY_M_IS_DUP_CHANGE)
  1199. sky2->duplex =
  1200. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1201. if (istatus & PHY_M_IS_LST_CHANGE) {
  1202. if (phystat & PHY_M_PS_LINK_UP)
  1203. sky2_link_up(sky2);
  1204. else
  1205. sky2_link_down(sky2);
  1206. }
  1207. out:
  1208. spin_unlock(&hw->phy_lock);
  1209. local_irq_disable();
  1210. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1211. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1212. local_irq_enable();
  1213. }
  1214. static void sky2_tx_timeout(struct net_device *dev)
  1215. {
  1216. struct sky2_port *sky2 = netdev_priv(dev);
  1217. if (netif_msg_timer(sky2))
  1218. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1219. sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
  1220. sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
  1221. sky2_tx_clean(sky2);
  1222. }
  1223. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1224. {
  1225. struct sky2_port *sky2 = netdev_priv(dev);
  1226. struct sky2_hw *hw = sky2->hw;
  1227. int err;
  1228. u16 ctl, mode;
  1229. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1230. return -EINVAL;
  1231. if (!netif_running(dev)) {
  1232. dev->mtu = new_mtu;
  1233. return 0;
  1234. }
  1235. local_irq_disable();
  1236. sky2_write32(hw, B0_IMSK, 0);
  1237. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1238. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1239. sky2_rx_stop(sky2);
  1240. sky2_rx_clean(sky2);
  1241. dev->mtu = new_mtu;
  1242. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1243. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1244. if (dev->mtu > ETH_DATA_LEN)
  1245. mode |= GM_SMOD_JUMBO_ENA;
  1246. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1247. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1248. err = sky2_rx_start(sky2);
  1249. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1250. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1251. sky2_read32(hw, B0_IMSK);
  1252. local_irq_enable();
  1253. return err;
  1254. }
  1255. /*
  1256. * Receive one packet.
  1257. * For small packets or errors, just reuse existing skb.
  1258. * For larger packets, get new buffer.
  1259. */
  1260. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1261. u16 length, u32 status)
  1262. {
  1263. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1264. struct sk_buff *skb = NULL;
  1265. struct net_device *dev;
  1266. const unsigned int bufsize = rx_size(sky2);
  1267. if (unlikely(netif_msg_rx_status(sky2)))
  1268. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1269. sky2->netdev->name, sky2->rx_next, status, length);
  1270. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1271. if (!(status & GMR_FS_RX_OK) || (status & GMR_FS_ANY_ERR))
  1272. goto error;
  1273. if (length < RX_COPY_THRESHOLD) {
  1274. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1275. if (!skb)
  1276. goto resubmit;
  1277. skb_reserve(skb, 2);
  1278. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1279. length, PCI_DMA_FROMDEVICE);
  1280. memcpy(skb->data, re->skb->data, length);
  1281. skb->ip_summed = re->skb->ip_summed;
  1282. skb->csum = re->skb->csum;
  1283. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1284. length, PCI_DMA_FROMDEVICE);
  1285. } else {
  1286. struct sk_buff *nskb;
  1287. nskb = dev_alloc_skb(bufsize);
  1288. if (!nskb)
  1289. goto resubmit;
  1290. skb = re->skb;
  1291. re->skb = nskb;
  1292. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1293. re->maplen, PCI_DMA_FROMDEVICE);
  1294. prefetch(skb->data);
  1295. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1296. bufsize, PCI_DMA_FROMDEVICE);
  1297. re->maplen = bufsize;
  1298. }
  1299. skb_put(skb, length);
  1300. dev = sky2->netdev;
  1301. skb->dev = dev;
  1302. skb->protocol = eth_type_trans(skb, dev);
  1303. dev->last_rx = jiffies;
  1304. resubmit:
  1305. re->skb->ip_summed = CHECKSUM_NONE;
  1306. sky2_rx_add(sky2, re);
  1307. /* Tell receiver about new buffers. */
  1308. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1309. &sky2->rx_last_put, RX_LE_SIZE);
  1310. return skb;
  1311. error:
  1312. if (status & GMR_FS_GOOD_FC)
  1313. goto resubmit;
  1314. if (netif_msg_rx_err(sky2))
  1315. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1316. sky2->netdev->name, status, length);
  1317. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1318. sky2->net_stats.rx_length_errors++;
  1319. if (status & GMR_FS_FRAGMENT)
  1320. sky2->net_stats.rx_frame_errors++;
  1321. if (status & GMR_FS_CRC_ERR)
  1322. sky2->net_stats.rx_crc_errors++;
  1323. if (status & GMR_FS_RX_FF_OV)
  1324. sky2->net_stats.rx_fifo_errors++;
  1325. goto resubmit;
  1326. }
  1327. /* Transmit ring index in reported status block is encoded as:
  1328. *
  1329. * | TXS2 | TXA2 | TXS1 | TXA1
  1330. */
  1331. static inline u16 tx_index(u8 port, u32 status, u16 len)
  1332. {
  1333. if (port == 0)
  1334. return status & 0xfff;
  1335. else
  1336. return ((status >> 24) & 0xff) | (len & 0xf) << 8;
  1337. }
  1338. /*
  1339. * Both ports share the same status interrupt, therefore there is only
  1340. * one poll routine.
  1341. */
  1342. static int sky2_poll(struct net_device *dev0, int *budget)
  1343. {
  1344. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1345. unsigned int to_do = min(dev0->quota, *budget);
  1346. unsigned int work_done = 0;
  1347. u16 hwidx;
  1348. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1349. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1350. rmb();
  1351. do {
  1352. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1353. struct sky2_port *sky2;
  1354. struct sk_buff *skb;
  1355. u32 status;
  1356. u16 length;
  1357. /* Are we done yet? */
  1358. if (hw->st_idx == hwidx) {
  1359. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1360. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1361. if (hwidx == hw->st_idx)
  1362. break;
  1363. }
  1364. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1365. prefetch(&hw->st_le[hw->st_idx]);
  1366. BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
  1367. sky2 = netdev_priv(hw->dev[le->link]);
  1368. status = le32_to_cpu(le->status);
  1369. length = le16_to_cpu(le->length);
  1370. switch (le->opcode & ~HW_OWNER) {
  1371. case OP_RXSTAT:
  1372. skb = sky2_receive(sky2, length, status);
  1373. if (!skb)
  1374. break;
  1375. #ifdef SKY2_VLAN_TAG_USED
  1376. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1377. vlan_hwaccel_receive_skb(skb,
  1378. sky2->vlgrp,
  1379. be16_to_cpu(sky2->rx_tag));
  1380. } else
  1381. #endif
  1382. netif_receive_skb(skb);
  1383. ++work_done;
  1384. break;
  1385. #ifdef SKY2_VLAN_TAG_USED
  1386. case OP_RXVLAN:
  1387. sky2->rx_tag = length;
  1388. break;
  1389. case OP_RXCHKSVLAN:
  1390. sky2->rx_tag = length;
  1391. /* fall through */
  1392. #endif
  1393. case OP_RXCHKS:
  1394. skb = sky2->rx_ring[sky2->rx_next].skb;
  1395. skb->ip_summed = CHECKSUM_HW;
  1396. skb->csum = le16_to_cpu(status);
  1397. break;
  1398. case OP_TXINDEXLE:
  1399. sky2_tx_complete(sky2,
  1400. tx_index(sky2->port, status, length));
  1401. break;
  1402. default:
  1403. if (net_ratelimit())
  1404. printk(KERN_WARNING PFX
  1405. "unknown status opcode 0x%x\n",
  1406. le->opcode);
  1407. break;
  1408. }
  1409. le->opcode = 0; /* paranoia */
  1410. } while (work_done < to_do);
  1411. mmiowb();
  1412. *budget -= work_done;
  1413. dev0->quota -= work_done;
  1414. if (work_done < to_do) {
  1415. /*
  1416. * Another chip workaround, need to restart TX timer if status
  1417. * LE was handled. WA_DEV_43_418
  1418. */
  1419. if (is_ec_a1(hw)) {
  1420. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1421. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1422. }
  1423. netif_rx_complete(dev0);
  1424. hw->intr_mask |= Y2_IS_STAT_BMU;
  1425. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1426. sky2_read32(hw, B0_IMSK);
  1427. }
  1428. return work_done >= to_do;
  1429. }
  1430. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1431. {
  1432. struct net_device *dev = hw->dev[port];
  1433. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1434. dev->name, status);
  1435. if (status & Y2_IS_PAR_RD1) {
  1436. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1437. dev->name);
  1438. /* Clear IRQ */
  1439. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1440. }
  1441. if (status & Y2_IS_PAR_WR1) {
  1442. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1443. dev->name);
  1444. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1445. }
  1446. if (status & Y2_IS_PAR_MAC1) {
  1447. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1448. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1449. }
  1450. if (status & Y2_IS_PAR_RX1) {
  1451. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1452. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1453. }
  1454. if (status & Y2_IS_TCP_TXA1) {
  1455. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1456. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1457. }
  1458. }
  1459. static void sky2_hw_intr(struct sky2_hw *hw)
  1460. {
  1461. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1462. if (status & Y2_IS_TIST_OV)
  1463. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1464. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1465. u16 pci_err;
  1466. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1467. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1468. pci_name(hw->pdev), pci_err);
  1469. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1470. pci_write_config_word(hw->pdev, PCI_STATUS,
  1471. pci_err | PCI_STATUS_ERROR_BITS);
  1472. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1473. }
  1474. if (status & Y2_IS_PCI_EXP) {
  1475. /* PCI-Express uncorrectable Error occurred */
  1476. u32 pex_err;
  1477. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1478. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1479. pci_name(hw->pdev), pex_err);
  1480. /* clear the interrupt */
  1481. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1482. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1483. 0xffffffffUL);
  1484. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1485. if (pex_err & PEX_FATAL_ERRORS) {
  1486. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1487. hwmsk &= ~Y2_IS_PCI_EXP;
  1488. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1489. }
  1490. }
  1491. if (status & Y2_HWE_L1_MASK)
  1492. sky2_hw_error(hw, 0, status);
  1493. status >>= 8;
  1494. if (status & Y2_HWE_L1_MASK)
  1495. sky2_hw_error(hw, 1, status);
  1496. }
  1497. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1498. {
  1499. struct net_device *dev = hw->dev[port];
  1500. struct sky2_port *sky2 = netdev_priv(dev);
  1501. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1502. if (netif_msg_intr(sky2))
  1503. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1504. dev->name, status);
  1505. if (status & GM_IS_RX_FF_OR) {
  1506. ++sky2->net_stats.rx_fifo_errors;
  1507. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1508. }
  1509. if (status & GM_IS_TX_FF_UR) {
  1510. ++sky2->net_stats.tx_fifo_errors;
  1511. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1512. }
  1513. }
  1514. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1515. {
  1516. struct net_device *dev = hw->dev[port];
  1517. struct sky2_port *sky2 = netdev_priv(dev);
  1518. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1519. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1520. tasklet_schedule(&sky2->phy_task);
  1521. }
  1522. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1523. {
  1524. struct sky2_hw *hw = dev_id;
  1525. struct net_device *dev0 = hw->dev[0];
  1526. u32 status;
  1527. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1528. if (status == 0 || status == ~0)
  1529. return IRQ_NONE;
  1530. if (status & Y2_IS_HW_ERR)
  1531. sky2_hw_intr(hw);
  1532. /* Do NAPI for Rx and Tx status */
  1533. if (status & Y2_IS_STAT_BMU) {
  1534. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1535. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1536. prefetch(&hw->st_le[hw->st_idx]);
  1537. if (netif_rx_schedule_test(dev0))
  1538. __netif_rx_schedule(dev0);
  1539. }
  1540. if (status & Y2_IS_IRQ_PHY1)
  1541. sky2_phy_intr(hw, 0);
  1542. if (status & Y2_IS_IRQ_PHY2)
  1543. sky2_phy_intr(hw, 1);
  1544. if (status & Y2_IS_IRQ_MAC1)
  1545. sky2_mac_intr(hw, 0);
  1546. if (status & Y2_IS_IRQ_MAC2)
  1547. sky2_mac_intr(hw, 1);
  1548. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1549. sky2_read32(hw, B0_IMSK);
  1550. return IRQ_HANDLED;
  1551. }
  1552. #ifdef CONFIG_NET_POLL_CONTROLLER
  1553. static void sky2_netpoll(struct net_device *dev)
  1554. {
  1555. struct sky2_port *sky2 = netdev_priv(dev);
  1556. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1557. }
  1558. #endif
  1559. /* Chip internal frequency for clock calculations */
  1560. static inline u32 sky2_khz(const struct sky2_hw *hw)
  1561. {
  1562. switch (hw->chip_id) {
  1563. case CHIP_ID_YUKON_EC:
  1564. return 125000; /* 125 Mhz */
  1565. case CHIP_ID_YUKON_FE:
  1566. return 100000; /* 100 Mhz */
  1567. default: /* YUKON_XL */
  1568. return 156000; /* 156 Mhz */
  1569. }
  1570. }
  1571. static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
  1572. {
  1573. return sky2_khz(hw) * ms;
  1574. }
  1575. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1576. {
  1577. return (sky2_khz(hw) * us) / 1000;
  1578. }
  1579. static int sky2_reset(struct sky2_hw *hw)
  1580. {
  1581. u32 ctst;
  1582. u16 status;
  1583. u8 t8, pmd_type;
  1584. int i;
  1585. ctst = sky2_read32(hw, B0_CTST);
  1586. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1587. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1588. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1589. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1590. pci_name(hw->pdev), hw->chip_id);
  1591. return -EOPNOTSUPP;
  1592. }
  1593. /* ring for status responses */
  1594. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1595. &hw->st_dma);
  1596. if (!hw->st_le)
  1597. return -ENOMEM;
  1598. /* disable ASF */
  1599. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1600. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1601. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1602. }
  1603. /* do a SW reset */
  1604. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1605. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1606. /* clear PCI errors, if any */
  1607. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1608. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1609. pci_write_config_word(hw->pdev, PCI_STATUS,
  1610. status | PCI_STATUS_ERROR_BITS);
  1611. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1612. /* clear any PEX errors */
  1613. if (is_pciex(hw)) {
  1614. u16 lstat;
  1615. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1616. 0xffffffffUL);
  1617. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1618. }
  1619. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1620. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1621. hw->ports = 1;
  1622. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1623. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1624. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1625. ++hw->ports;
  1626. }
  1627. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1628. sky2_set_power_state(hw, PCI_D0);
  1629. for (i = 0; i < hw->ports; i++) {
  1630. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1631. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1632. }
  1633. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1634. /* Clear I2C IRQ noise */
  1635. sky2_write32(hw, B2_I2C_IRQ, 1);
  1636. /* turn off hardware timer (unused) */
  1637. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1638. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1639. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1640. /* Turn on descriptor polling (every 75us) */
  1641. sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
  1642. sky2_write8(hw, B28_DPT_CTRL, DPT_START);
  1643. /* Turn off receive timestamp */
  1644. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1645. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1646. /* enable the Tx Arbiters */
  1647. for (i = 0; i < hw->ports; i++)
  1648. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1649. /* Initialize ram interface */
  1650. for (i = 0; i < hw->ports; i++) {
  1651. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1652. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1653. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1654. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1655. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1656. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1657. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1658. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1659. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1660. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1661. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1662. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1663. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1664. }
  1665. if (is_pciex(hw)) {
  1666. u16 pctrl;
  1667. /* change Max. Read Request Size to 2048 bytes */
  1668. pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
  1669. pctrl &= ~PEX_DC_MAX_RRS_MSK;
  1670. pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
  1671. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1672. pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
  1673. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1674. }
  1675. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1676. spin_lock_bh(&hw->phy_lock);
  1677. for (i = 0; i < hw->ports; i++)
  1678. sky2_phy_reset(hw, i);
  1679. spin_unlock_bh(&hw->phy_lock);
  1680. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1681. hw->st_idx = 0;
  1682. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1683. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1684. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1685. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1686. /* Set the list last index */
  1687. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1688. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
  1689. /* These status setup values are copied from SysKonnect's driver */
  1690. if (is_ec_a1(hw)) {
  1691. /* WA for dev. #4.3 */
  1692. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1693. /* set Status-FIFO watermark */
  1694. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1695. /* set Status-FIFO ISR watermark */
  1696. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1697. } else {
  1698. sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
  1699. /* set Status-FIFO watermark */
  1700. sky2_write8(hw, STAT_FIFO_WM, 0x10);
  1701. /* set Status-FIFO ISR watermark */
  1702. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1703. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
  1704. else /* WA dev 4.109 */
  1705. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
  1706. sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
  1707. }
  1708. /* enable status unit */
  1709. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1710. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1711. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1712. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1713. return 0;
  1714. }
  1715. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1716. {
  1717. u32 modes;
  1718. if (hw->copper) {
  1719. modes = SUPPORTED_10baseT_Half
  1720. | SUPPORTED_10baseT_Full
  1721. | SUPPORTED_100baseT_Half
  1722. | SUPPORTED_100baseT_Full
  1723. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1724. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1725. modes |= SUPPORTED_1000baseT_Half
  1726. | SUPPORTED_1000baseT_Full;
  1727. } else
  1728. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1729. | SUPPORTED_Autoneg;
  1730. return modes;
  1731. }
  1732. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1733. {
  1734. struct sky2_port *sky2 = netdev_priv(dev);
  1735. struct sky2_hw *hw = sky2->hw;
  1736. ecmd->transceiver = XCVR_INTERNAL;
  1737. ecmd->supported = sky2_supported_modes(hw);
  1738. ecmd->phy_address = PHY_ADDR_MARV;
  1739. if (hw->copper) {
  1740. ecmd->supported = SUPPORTED_10baseT_Half
  1741. | SUPPORTED_10baseT_Full
  1742. | SUPPORTED_100baseT_Half
  1743. | SUPPORTED_100baseT_Full
  1744. | SUPPORTED_1000baseT_Half
  1745. | SUPPORTED_1000baseT_Full
  1746. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1747. ecmd->port = PORT_TP;
  1748. } else
  1749. ecmd->port = PORT_FIBRE;
  1750. ecmd->advertising = sky2->advertising;
  1751. ecmd->autoneg = sky2->autoneg;
  1752. ecmd->speed = sky2->speed;
  1753. ecmd->duplex = sky2->duplex;
  1754. return 0;
  1755. }
  1756. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1757. {
  1758. struct sky2_port *sky2 = netdev_priv(dev);
  1759. const struct sky2_hw *hw = sky2->hw;
  1760. u32 supported = sky2_supported_modes(hw);
  1761. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1762. ecmd->advertising = supported;
  1763. sky2->duplex = -1;
  1764. sky2->speed = -1;
  1765. } else {
  1766. u32 setting;
  1767. switch (ecmd->speed) {
  1768. case SPEED_1000:
  1769. if (ecmd->duplex == DUPLEX_FULL)
  1770. setting = SUPPORTED_1000baseT_Full;
  1771. else if (ecmd->duplex == DUPLEX_HALF)
  1772. setting = SUPPORTED_1000baseT_Half;
  1773. else
  1774. return -EINVAL;
  1775. break;
  1776. case SPEED_100:
  1777. if (ecmd->duplex == DUPLEX_FULL)
  1778. setting = SUPPORTED_100baseT_Full;
  1779. else if (ecmd->duplex == DUPLEX_HALF)
  1780. setting = SUPPORTED_100baseT_Half;
  1781. else
  1782. return -EINVAL;
  1783. break;
  1784. case SPEED_10:
  1785. if (ecmd->duplex == DUPLEX_FULL)
  1786. setting = SUPPORTED_10baseT_Full;
  1787. else if (ecmd->duplex == DUPLEX_HALF)
  1788. setting = SUPPORTED_10baseT_Half;
  1789. else
  1790. return -EINVAL;
  1791. break;
  1792. default:
  1793. return -EINVAL;
  1794. }
  1795. if ((setting & supported) == 0)
  1796. return -EINVAL;
  1797. sky2->speed = ecmd->speed;
  1798. sky2->duplex = ecmd->duplex;
  1799. }
  1800. sky2->autoneg = ecmd->autoneg;
  1801. sky2->advertising = ecmd->advertising;
  1802. if (netif_running(dev)) {
  1803. sky2_down(dev);
  1804. sky2_up(dev);
  1805. }
  1806. return 0;
  1807. }
  1808. static void sky2_get_drvinfo(struct net_device *dev,
  1809. struct ethtool_drvinfo *info)
  1810. {
  1811. struct sky2_port *sky2 = netdev_priv(dev);
  1812. strcpy(info->driver, DRV_NAME);
  1813. strcpy(info->version, DRV_VERSION);
  1814. strcpy(info->fw_version, "N/A");
  1815. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1816. }
  1817. static const struct sky2_stat {
  1818. char name[ETH_GSTRING_LEN];
  1819. u16 offset;
  1820. } sky2_stats[] = {
  1821. { "tx_bytes", GM_TXO_OK_HI },
  1822. { "rx_bytes", GM_RXO_OK_HI },
  1823. { "tx_broadcast", GM_TXF_BC_OK },
  1824. { "rx_broadcast", GM_RXF_BC_OK },
  1825. { "tx_multicast", GM_TXF_MC_OK },
  1826. { "rx_multicast", GM_RXF_MC_OK },
  1827. { "tx_unicast", GM_TXF_UC_OK },
  1828. { "rx_unicast", GM_RXF_UC_OK },
  1829. { "tx_mac_pause", GM_TXF_MPAUSE },
  1830. { "rx_mac_pause", GM_RXF_MPAUSE },
  1831. { "collisions", GM_TXF_SNG_COL },
  1832. { "late_collision",GM_TXF_LAT_COL },
  1833. { "aborted", GM_TXF_ABO_COL },
  1834. { "multi_collisions", GM_TXF_MUL_COL },
  1835. { "fifo_underrun", GM_TXE_FIFO_UR },
  1836. { "fifo_overflow", GM_RXE_FIFO_OV },
  1837. { "rx_toolong", GM_RXF_LNG_ERR },
  1838. { "rx_jabber", GM_RXF_JAB_PKT },
  1839. { "rx_runt", GM_RXE_FRAG },
  1840. { "rx_too_long", GM_RXF_LNG_ERR },
  1841. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1842. };
  1843. static u32 sky2_get_rx_csum(struct net_device *dev)
  1844. {
  1845. struct sky2_port *sky2 = netdev_priv(dev);
  1846. return sky2->rx_csum;
  1847. }
  1848. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1849. {
  1850. struct sky2_port *sky2 = netdev_priv(dev);
  1851. sky2->rx_csum = data;
  1852. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1853. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1854. return 0;
  1855. }
  1856. static u32 sky2_get_msglevel(struct net_device *netdev)
  1857. {
  1858. struct sky2_port *sky2 = netdev_priv(netdev);
  1859. return sky2->msg_enable;
  1860. }
  1861. static int sky2_nway_reset(struct net_device *dev)
  1862. {
  1863. struct sky2_port *sky2 = netdev_priv(dev);
  1864. struct sky2_hw *hw = sky2->hw;
  1865. if (sky2->autoneg != AUTONEG_ENABLE)
  1866. return -EINVAL;
  1867. netif_stop_queue(dev);
  1868. spin_lock_irq(&hw->phy_lock);
  1869. sky2_phy_reset(hw, sky2->port);
  1870. sky2_phy_init(hw, sky2->port);
  1871. spin_unlock_irq(&hw->phy_lock);
  1872. return 0;
  1873. }
  1874. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1875. {
  1876. struct sky2_hw *hw = sky2->hw;
  1877. unsigned port = sky2->port;
  1878. int i;
  1879. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1880. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1881. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1882. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1883. for (i = 2; i < count; i++)
  1884. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1885. }
  1886. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1887. {
  1888. struct sky2_port *sky2 = netdev_priv(netdev);
  1889. sky2->msg_enable = value;
  1890. }
  1891. static int sky2_get_stats_count(struct net_device *dev)
  1892. {
  1893. return ARRAY_SIZE(sky2_stats);
  1894. }
  1895. static void sky2_get_ethtool_stats(struct net_device *dev,
  1896. struct ethtool_stats *stats, u64 * data)
  1897. {
  1898. struct sky2_port *sky2 = netdev_priv(dev);
  1899. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1900. }
  1901. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1902. {
  1903. int i;
  1904. switch (stringset) {
  1905. case ETH_SS_STATS:
  1906. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1907. memcpy(data + i * ETH_GSTRING_LEN,
  1908. sky2_stats[i].name, ETH_GSTRING_LEN);
  1909. break;
  1910. }
  1911. }
  1912. /* Use hardware MIB variables for critical path statistics and
  1913. * transmit feedback not reported at interrupt.
  1914. * Other errors are accounted for in interrupt handler.
  1915. */
  1916. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1917. {
  1918. struct sky2_port *sky2 = netdev_priv(dev);
  1919. u64 data[13];
  1920. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1921. sky2->net_stats.tx_bytes = data[0];
  1922. sky2->net_stats.rx_bytes = data[1];
  1923. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1924. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1925. sky2->net_stats.multicast = data[5] + data[7];
  1926. sky2->net_stats.collisions = data[10];
  1927. sky2->net_stats.tx_aborted_errors = data[12];
  1928. return &sky2->net_stats;
  1929. }
  1930. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1931. {
  1932. struct sky2_port *sky2 = netdev_priv(dev);
  1933. struct sockaddr *addr = p;
  1934. int err = 0;
  1935. if (!is_valid_ether_addr(addr->sa_data))
  1936. return -EADDRNOTAVAIL;
  1937. sky2_down(dev);
  1938. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1939. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  1940. dev->dev_addr, ETH_ALEN);
  1941. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  1942. dev->dev_addr, ETH_ALEN);
  1943. if (dev->flags & IFF_UP)
  1944. err = sky2_up(dev);
  1945. return err;
  1946. }
  1947. static void sky2_set_multicast(struct net_device *dev)
  1948. {
  1949. struct sky2_port *sky2 = netdev_priv(dev);
  1950. struct sky2_hw *hw = sky2->hw;
  1951. unsigned port = sky2->port;
  1952. struct dev_mc_list *list = dev->mc_list;
  1953. u16 reg;
  1954. u8 filter[8];
  1955. memset(filter, 0, sizeof(filter));
  1956. reg = gma_read16(hw, port, GM_RX_CTRL);
  1957. reg |= GM_RXCR_UCF_ENA;
  1958. if (dev->flags & IFF_PROMISC) /* promiscuous */
  1959. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1960. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  1961. memset(filter, 0xff, sizeof(filter));
  1962. else if (dev->mc_count == 0) /* no multicast */
  1963. reg &= ~GM_RXCR_MCF_ENA;
  1964. else {
  1965. int i;
  1966. reg |= GM_RXCR_MCF_ENA;
  1967. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1968. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1969. filter[bit / 8] |= 1 << (bit % 8);
  1970. }
  1971. }
  1972. gma_write16(hw, port, GM_MC_ADDR_H1,
  1973. (u16) filter[0] | ((u16) filter[1] << 8));
  1974. gma_write16(hw, port, GM_MC_ADDR_H2,
  1975. (u16) filter[2] | ((u16) filter[3] << 8));
  1976. gma_write16(hw, port, GM_MC_ADDR_H3,
  1977. (u16) filter[4] | ((u16) filter[5] << 8));
  1978. gma_write16(hw, port, GM_MC_ADDR_H4,
  1979. (u16) filter[6] | ((u16) filter[7] << 8));
  1980. gma_write16(hw, port, GM_RX_CTRL, reg);
  1981. }
  1982. /* Can have one global because blinking is controlled by
  1983. * ethtool and that is always under RTNL mutex
  1984. */
  1985. static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  1986. {
  1987. u16 pg;
  1988. spin_lock_bh(&hw->phy_lock);
  1989. switch (hw->chip_id) {
  1990. case CHIP_ID_YUKON_XL:
  1991. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1992. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1993. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  1994. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  1995. PHY_M_LEDC_INIT_CTRL(7) |
  1996. PHY_M_LEDC_STA1_CTRL(7) |
  1997. PHY_M_LEDC_STA0_CTRL(7))
  1998. : 0);
  1999. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2000. break;
  2001. default:
  2002. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2003. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2004. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2005. PHY_M_LED_MO_10(MO_LED_ON) |
  2006. PHY_M_LED_MO_100(MO_LED_ON) |
  2007. PHY_M_LED_MO_1000(MO_LED_ON) |
  2008. PHY_M_LED_MO_RX(MO_LED_ON)
  2009. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2010. PHY_M_LED_MO_10(MO_LED_OFF) |
  2011. PHY_M_LED_MO_100(MO_LED_OFF) |
  2012. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2013. PHY_M_LED_MO_RX(MO_LED_OFF));
  2014. }
  2015. spin_unlock_bh(&hw->phy_lock);
  2016. }
  2017. /* blink LED's for finding board */
  2018. static int sky2_phys_id(struct net_device *dev, u32 data)
  2019. {
  2020. struct sky2_port *sky2 = netdev_priv(dev);
  2021. struct sky2_hw *hw = sky2->hw;
  2022. unsigned port = sky2->port;
  2023. u16 ledctrl, ledover = 0;
  2024. long ms;
  2025. int onoff = 1;
  2026. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2027. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2028. else
  2029. ms = data * 1000;
  2030. /* save initial values */
  2031. spin_lock_bh(&hw->phy_lock);
  2032. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2033. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2034. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2035. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2036. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2037. } else {
  2038. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2039. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2040. }
  2041. spin_unlock_bh(&hw->phy_lock);
  2042. while (ms > 0) {
  2043. sky2_led(hw, port, onoff);
  2044. onoff = !onoff;
  2045. if (msleep_interruptible(250))
  2046. break; /* interrupted */
  2047. ms -= 250;
  2048. }
  2049. /* resume regularly scheduled programming */
  2050. spin_lock_bh(&hw->phy_lock);
  2051. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2052. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2053. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2054. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2055. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2056. } else {
  2057. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2058. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2059. }
  2060. spin_unlock_bh(&hw->phy_lock);
  2061. return 0;
  2062. }
  2063. static void sky2_get_pauseparam(struct net_device *dev,
  2064. struct ethtool_pauseparam *ecmd)
  2065. {
  2066. struct sky2_port *sky2 = netdev_priv(dev);
  2067. ecmd->tx_pause = sky2->tx_pause;
  2068. ecmd->rx_pause = sky2->rx_pause;
  2069. ecmd->autoneg = sky2->autoneg;
  2070. }
  2071. static int sky2_set_pauseparam(struct net_device *dev,
  2072. struct ethtool_pauseparam *ecmd)
  2073. {
  2074. struct sky2_port *sky2 = netdev_priv(dev);
  2075. int err = 0;
  2076. sky2->autoneg = ecmd->autoneg;
  2077. sky2->tx_pause = ecmd->tx_pause != 0;
  2078. sky2->rx_pause = ecmd->rx_pause != 0;
  2079. if (netif_running(dev)) {
  2080. sky2_down(dev);
  2081. err = sky2_up(dev);
  2082. }
  2083. return err;
  2084. }
  2085. #ifdef CONFIG_PM
  2086. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2087. {
  2088. struct sky2_port *sky2 = netdev_priv(dev);
  2089. wol->supported = WAKE_MAGIC;
  2090. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2091. }
  2092. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2093. {
  2094. struct sky2_port *sky2 = netdev_priv(dev);
  2095. struct sky2_hw *hw = sky2->hw;
  2096. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2097. return -EOPNOTSUPP;
  2098. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2099. if (sky2->wol) {
  2100. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2101. sky2_write16(hw, WOL_CTRL_STAT,
  2102. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2103. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2104. } else
  2105. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2106. return 0;
  2107. }
  2108. #endif
  2109. static void sky2_get_ringparam(struct net_device *dev,
  2110. struct ethtool_ringparam *ering)
  2111. {
  2112. struct sky2_port *sky2 = netdev_priv(dev);
  2113. ering->rx_max_pending = RX_MAX_PENDING;
  2114. ering->rx_mini_max_pending = 0;
  2115. ering->rx_jumbo_max_pending = 0;
  2116. ering->tx_max_pending = TX_RING_SIZE - 1;
  2117. ering->rx_pending = sky2->rx_pending;
  2118. ering->rx_mini_pending = 0;
  2119. ering->rx_jumbo_pending = 0;
  2120. ering->tx_pending = sky2->tx_pending;
  2121. }
  2122. static int sky2_set_ringparam(struct net_device *dev,
  2123. struct ethtool_ringparam *ering)
  2124. {
  2125. struct sky2_port *sky2 = netdev_priv(dev);
  2126. int err = 0;
  2127. if (ering->rx_pending > RX_MAX_PENDING ||
  2128. ering->rx_pending < 8 ||
  2129. ering->tx_pending < MAX_SKB_TX_LE ||
  2130. ering->tx_pending > TX_RING_SIZE - 1)
  2131. return -EINVAL;
  2132. if (netif_running(dev))
  2133. sky2_down(dev);
  2134. sky2->rx_pending = ering->rx_pending;
  2135. sky2->tx_pending = ering->tx_pending;
  2136. if (netif_running(dev))
  2137. err = sky2_up(dev);
  2138. return err;
  2139. }
  2140. static int sky2_get_regs_len(struct net_device *dev)
  2141. {
  2142. return 0x4000;
  2143. }
  2144. /*
  2145. * Returns copy of control register region
  2146. * Note: access to the RAM address register set will cause timeouts.
  2147. */
  2148. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2149. void *p)
  2150. {
  2151. const struct sky2_port *sky2 = netdev_priv(dev);
  2152. const void __iomem *io = sky2->hw->regs;
  2153. BUG_ON(regs->len < B3_RI_WTO_R1);
  2154. regs->version = 1;
  2155. memset(p, 0, regs->len);
  2156. memcpy_fromio(p, io, B3_RAM_ADDR);
  2157. memcpy_fromio(p + B3_RI_WTO_R1,
  2158. io + B3_RI_WTO_R1,
  2159. regs->len - B3_RI_WTO_R1);
  2160. }
  2161. static struct ethtool_ops sky2_ethtool_ops = {
  2162. .get_settings = sky2_get_settings,
  2163. .set_settings = sky2_set_settings,
  2164. .get_drvinfo = sky2_get_drvinfo,
  2165. .get_msglevel = sky2_get_msglevel,
  2166. .set_msglevel = sky2_set_msglevel,
  2167. .nway_reset = sky2_nway_reset,
  2168. .get_regs_len = sky2_get_regs_len,
  2169. .get_regs = sky2_get_regs,
  2170. .get_link = ethtool_op_get_link,
  2171. .get_sg = ethtool_op_get_sg,
  2172. .set_sg = ethtool_op_set_sg,
  2173. .get_tx_csum = ethtool_op_get_tx_csum,
  2174. .set_tx_csum = ethtool_op_set_tx_csum,
  2175. .get_tso = ethtool_op_get_tso,
  2176. .set_tso = ethtool_op_set_tso,
  2177. .get_rx_csum = sky2_get_rx_csum,
  2178. .set_rx_csum = sky2_set_rx_csum,
  2179. .get_strings = sky2_get_strings,
  2180. .get_ringparam = sky2_get_ringparam,
  2181. .set_ringparam = sky2_set_ringparam,
  2182. .get_pauseparam = sky2_get_pauseparam,
  2183. .set_pauseparam = sky2_set_pauseparam,
  2184. #ifdef CONFIG_PM
  2185. .get_wol = sky2_get_wol,
  2186. .set_wol = sky2_set_wol,
  2187. #endif
  2188. .phys_id = sky2_phys_id,
  2189. .get_stats_count = sky2_get_stats_count,
  2190. .get_ethtool_stats = sky2_get_ethtool_stats,
  2191. .get_perm_addr = ethtool_op_get_perm_addr,
  2192. };
  2193. /* Initialize network device */
  2194. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2195. unsigned port, int highmem)
  2196. {
  2197. struct sky2_port *sky2;
  2198. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2199. if (!dev) {
  2200. printk(KERN_ERR "sky2 etherdev alloc failed");
  2201. return NULL;
  2202. }
  2203. SET_MODULE_OWNER(dev);
  2204. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2205. dev->open = sky2_up;
  2206. dev->stop = sky2_down;
  2207. dev->hard_start_xmit = sky2_xmit_frame;
  2208. dev->get_stats = sky2_get_stats;
  2209. dev->set_multicast_list = sky2_set_multicast;
  2210. dev->set_mac_address = sky2_set_mac_address;
  2211. dev->change_mtu = sky2_change_mtu;
  2212. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2213. dev->tx_timeout = sky2_tx_timeout;
  2214. dev->watchdog_timeo = TX_WATCHDOG;
  2215. if (port == 0)
  2216. dev->poll = sky2_poll;
  2217. dev->weight = NAPI_WEIGHT;
  2218. #ifdef CONFIG_NET_POLL_CONTROLLER
  2219. dev->poll_controller = sky2_netpoll;
  2220. #endif
  2221. sky2 = netdev_priv(dev);
  2222. sky2->netdev = dev;
  2223. sky2->hw = hw;
  2224. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2225. spin_lock_init(&sky2->tx_lock);
  2226. /* Auto speed and flow control */
  2227. sky2->autoneg = AUTONEG_ENABLE;
  2228. sky2->tx_pause = 0;
  2229. sky2->rx_pause = 1;
  2230. sky2->duplex = -1;
  2231. sky2->speed = -1;
  2232. sky2->advertising = sky2_supported_modes(hw);
  2233. sky2->rx_csum = 1;
  2234. tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
  2235. sky2->tx_pending = TX_DEF_PENDING;
  2236. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2237. hw->dev[port] = dev;
  2238. sky2->port = port;
  2239. dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
  2240. if (highmem)
  2241. dev->features |= NETIF_F_HIGHDMA;
  2242. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2243. #ifdef SKY2_VLAN_TAG_USED
  2244. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2245. dev->vlan_rx_register = sky2_vlan_rx_register;
  2246. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2247. #endif
  2248. /* read the mac address */
  2249. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2250. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2251. /* device is off until link detection */
  2252. netif_carrier_off(dev);
  2253. netif_stop_queue(dev);
  2254. return dev;
  2255. }
  2256. static inline void sky2_show_addr(struct net_device *dev)
  2257. {
  2258. const struct sky2_port *sky2 = netdev_priv(dev);
  2259. if (netif_msg_probe(sky2))
  2260. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2261. dev->name,
  2262. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2263. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2264. }
  2265. static int __devinit sky2_probe(struct pci_dev *pdev,
  2266. const struct pci_device_id *ent)
  2267. {
  2268. struct net_device *dev, *dev1 = NULL;
  2269. struct sky2_hw *hw;
  2270. int err, pm_cap, using_dac = 0;
  2271. err = pci_enable_device(pdev);
  2272. if (err) {
  2273. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2274. pci_name(pdev));
  2275. goto err_out;
  2276. }
  2277. err = pci_request_regions(pdev, DRV_NAME);
  2278. if (err) {
  2279. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2280. pci_name(pdev));
  2281. goto err_out;
  2282. }
  2283. pci_set_master(pdev);
  2284. /* Find power-management capability. */
  2285. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2286. if (pm_cap == 0) {
  2287. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2288. "aborting.\n");
  2289. err = -EIO;
  2290. goto err_out_free_regions;
  2291. }
  2292. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2293. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2294. if (!err)
  2295. using_dac = 1;
  2296. }
  2297. if (!using_dac) {
  2298. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2299. if (err) {
  2300. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2301. pci_name(pdev));
  2302. goto err_out_free_regions;
  2303. }
  2304. }
  2305. #ifdef __BIG_ENDIAN
  2306. /* byte swap descriptors in hardware */
  2307. {
  2308. u32 reg;
  2309. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2310. reg |= PCI_REV_DESC;
  2311. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2312. }
  2313. #endif
  2314. err = -ENOMEM;
  2315. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2316. if (!hw) {
  2317. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2318. pci_name(pdev));
  2319. goto err_out_free_regions;
  2320. }
  2321. memset(hw, 0, sizeof(*hw));
  2322. hw->pdev = pdev;
  2323. spin_lock_init(&hw->phy_lock);
  2324. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2325. if (!hw->regs) {
  2326. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2327. pci_name(pdev));
  2328. goto err_out_free_hw;
  2329. }
  2330. hw->pm_cap = pm_cap;
  2331. err = sky2_reset(hw);
  2332. if (err)
  2333. goto err_out_iounmap;
  2334. printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2335. pci_resource_start(pdev, 0), pdev->irq,
  2336. yukon_name[hw->chip_id - CHIP_ID_YUKON],
  2337. hw->chip_id, hw->chip_rev);
  2338. dev = sky2_init_netdev(hw, 0, using_dac);
  2339. if (!dev)
  2340. goto err_out_free_pci;
  2341. err = register_netdev(dev);
  2342. if (err) {
  2343. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2344. pci_name(pdev));
  2345. goto err_out_free_netdev;
  2346. }
  2347. sky2_show_addr(dev);
  2348. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2349. if (register_netdev(dev1) == 0)
  2350. sky2_show_addr(dev1);
  2351. else {
  2352. /* Failure to register second port need not be fatal */
  2353. printk(KERN_WARNING PFX
  2354. "register of second port failed\n");
  2355. hw->dev[1] = NULL;
  2356. free_netdev(dev1);
  2357. }
  2358. }
  2359. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2360. if (err) {
  2361. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2362. pci_name(pdev), pdev->irq);
  2363. goto err_out_unregister;
  2364. }
  2365. hw->intr_mask = Y2_IS_BASE;
  2366. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2367. pci_set_drvdata(pdev, hw);
  2368. return 0;
  2369. err_out_unregister:
  2370. if (dev1) {
  2371. unregister_netdev(dev1);
  2372. free_netdev(dev1);
  2373. }
  2374. unregister_netdev(dev);
  2375. err_out_free_netdev:
  2376. free_netdev(dev);
  2377. err_out_free_pci:
  2378. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2379. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2380. err_out_iounmap:
  2381. iounmap(hw->regs);
  2382. err_out_free_hw:
  2383. kfree(hw);
  2384. err_out_free_regions:
  2385. pci_release_regions(pdev);
  2386. pci_disable_device(pdev);
  2387. err_out:
  2388. return err;
  2389. }
  2390. static void __devexit sky2_remove(struct pci_dev *pdev)
  2391. {
  2392. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2393. struct net_device *dev0, *dev1;
  2394. if (!hw)
  2395. return;
  2396. dev0 = hw->dev[0];
  2397. dev1 = hw->dev[1];
  2398. if (dev1)
  2399. unregister_netdev(dev1);
  2400. unregister_netdev(dev0);
  2401. sky2_write32(hw, B0_IMSK, 0);
  2402. sky2_set_power_state(hw, PCI_D3hot);
  2403. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2404. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2405. sky2_read8(hw, B0_CTST);
  2406. free_irq(pdev->irq, hw);
  2407. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2408. pci_release_regions(pdev);
  2409. pci_disable_device(pdev);
  2410. if (dev1)
  2411. free_netdev(dev1);
  2412. free_netdev(dev0);
  2413. iounmap(hw->regs);
  2414. kfree(hw);
  2415. pci_set_drvdata(pdev, NULL);
  2416. }
  2417. #ifdef CONFIG_PM
  2418. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2419. {
  2420. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2421. int i;
  2422. for (i = 0; i < 2; i++) {
  2423. struct net_device *dev = hw->dev[i];
  2424. if (dev) {
  2425. if (!netif_running(dev))
  2426. continue;
  2427. sky2_down(dev);
  2428. netif_device_detach(dev);
  2429. }
  2430. }
  2431. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2432. }
  2433. static int sky2_resume(struct pci_dev *pdev)
  2434. {
  2435. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2436. int i;
  2437. pci_restore_state(pdev);
  2438. pci_enable_wake(pdev, PCI_D0, 0);
  2439. sky2_set_power_state(hw, PCI_D0);
  2440. sky2_reset(hw);
  2441. for (i = 0; i < 2; i++) {
  2442. struct net_device *dev = hw->dev[i];
  2443. if (dev) {
  2444. if (netif_running(dev)) {
  2445. netif_device_attach(dev);
  2446. sky2_up(dev);
  2447. }
  2448. }
  2449. }
  2450. return 0;
  2451. }
  2452. #endif
  2453. static struct pci_driver sky2_driver = {
  2454. .name = DRV_NAME,
  2455. .id_table = sky2_id_table,
  2456. .probe = sky2_probe,
  2457. .remove = __devexit_p(sky2_remove),
  2458. #ifdef CONFIG_PM
  2459. .suspend = sky2_suspend,
  2460. .resume = sky2_resume,
  2461. #endif
  2462. };
  2463. static int __init sky2_init_module(void)
  2464. {
  2465. return pci_module_init(&sky2_driver);
  2466. }
  2467. static void __exit sky2_cleanup_module(void)
  2468. {
  2469. pci_unregister_driver(&sky2_driver);
  2470. }
  2471. module_init(sky2_init_module);
  2472. module_exit(sky2_cleanup_module);
  2473. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2474. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2475. MODULE_LICENSE("GPL");