be_cmds.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  229. event_type);
  230. break;
  231. }
  232. }
  233. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  234. u32 trailer, struct be_mcc_compl *cmp)
  235. {
  236. u8 event_type = 0;
  237. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  238. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  239. ASYNC_TRAILER_EVENT_TYPE_MASK;
  240. switch (event_type) {
  241. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  242. if (evt->valid)
  243. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  244. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  245. break;
  246. default:
  247. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  248. event_type);
  249. break;
  250. }
  251. }
  252. static inline bool is_link_state_evt(u32 trailer)
  253. {
  254. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  255. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  256. ASYNC_EVENT_CODE_LINK_STATE;
  257. }
  258. static inline bool is_grp5_evt(u32 trailer)
  259. {
  260. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  261. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  262. ASYNC_EVENT_CODE_GRP_5);
  263. }
  264. static inline bool is_dbg_evt(u32 trailer)
  265. {
  266. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  267. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  268. ASYNC_EVENT_CODE_QNQ);
  269. }
  270. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  271. {
  272. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  273. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  274. if (be_mcc_compl_is_new(compl)) {
  275. queue_tail_inc(mcc_cq);
  276. return compl;
  277. }
  278. return NULL;
  279. }
  280. void be_async_mcc_enable(struct be_adapter *adapter)
  281. {
  282. spin_lock_bh(&adapter->mcc_cq_lock);
  283. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  284. adapter->mcc_obj.rearm_cq = true;
  285. spin_unlock_bh(&adapter->mcc_cq_lock);
  286. }
  287. void be_async_mcc_disable(struct be_adapter *adapter)
  288. {
  289. spin_lock_bh(&adapter->mcc_cq_lock);
  290. adapter->mcc_obj.rearm_cq = false;
  291. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  292. spin_unlock_bh(&adapter->mcc_cq_lock);
  293. }
  294. int be_process_mcc(struct be_adapter *adapter)
  295. {
  296. struct be_mcc_compl *compl;
  297. int num = 0, status = 0;
  298. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  299. spin_lock(&adapter->mcc_cq_lock);
  300. while ((compl = be_mcc_compl_get(adapter))) {
  301. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  302. /* Interpret flags as an async trailer */
  303. if (is_link_state_evt(compl->flags))
  304. be_async_link_state_process(adapter,
  305. (struct be_async_event_link_state *) compl);
  306. else if (is_grp5_evt(compl->flags))
  307. be_async_grp5_evt_process(adapter,
  308. compl->flags, compl);
  309. else if (is_dbg_evt(compl->flags))
  310. be_async_dbg_evt_process(adapter,
  311. compl->flags, compl);
  312. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  313. status = be_mcc_compl_process(adapter, compl);
  314. atomic_dec(&mcc_obj->q.used);
  315. }
  316. be_mcc_compl_use(compl);
  317. num++;
  318. }
  319. if (num)
  320. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  321. spin_unlock(&adapter->mcc_cq_lock);
  322. return status;
  323. }
  324. /* Wait till no more pending mcc requests are present */
  325. static int be_mcc_wait_compl(struct be_adapter *adapter)
  326. {
  327. #define mcc_timeout 120000 /* 12s timeout */
  328. int i, status = 0;
  329. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  330. for (i = 0; i < mcc_timeout; i++) {
  331. if (be_error(adapter))
  332. return -EIO;
  333. local_bh_disable();
  334. status = be_process_mcc(adapter);
  335. local_bh_enable();
  336. if (atomic_read(&mcc_obj->q.used) == 0)
  337. break;
  338. udelay(100);
  339. }
  340. if (i == mcc_timeout) {
  341. dev_err(&adapter->pdev->dev, "FW not responding\n");
  342. adapter->fw_timeout = true;
  343. return -EIO;
  344. }
  345. return status;
  346. }
  347. /* Notify MCC requests and wait for completion */
  348. static int be_mcc_notify_wait(struct be_adapter *adapter)
  349. {
  350. int status;
  351. struct be_mcc_wrb *wrb;
  352. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  353. u16 index = mcc_obj->q.head;
  354. struct be_cmd_resp_hdr *resp;
  355. index_dec(&index, mcc_obj->q.len);
  356. wrb = queue_index_node(&mcc_obj->q, index);
  357. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  358. be_mcc_notify(adapter);
  359. status = be_mcc_wait_compl(adapter);
  360. if (status == -EIO)
  361. goto out;
  362. status = resp->status;
  363. out:
  364. return status;
  365. }
  366. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  367. {
  368. int msecs = 0;
  369. u32 ready;
  370. do {
  371. if (be_error(adapter))
  372. return -EIO;
  373. ready = ioread32(db);
  374. if (ready == 0xffffffff)
  375. return -1;
  376. ready &= MPU_MAILBOX_DB_RDY_MASK;
  377. if (ready)
  378. break;
  379. if (msecs > 4000) {
  380. dev_err(&adapter->pdev->dev, "FW not responding\n");
  381. adapter->fw_timeout = true;
  382. be_detect_error(adapter);
  383. return -1;
  384. }
  385. msleep(1);
  386. msecs++;
  387. } while (true);
  388. return 0;
  389. }
  390. /*
  391. * Insert the mailbox address into the doorbell in two steps
  392. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  393. */
  394. static int be_mbox_notify_wait(struct be_adapter *adapter)
  395. {
  396. int status;
  397. u32 val = 0;
  398. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  399. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  400. struct be_mcc_mailbox *mbox = mbox_mem->va;
  401. struct be_mcc_compl *compl = &mbox->compl;
  402. /* wait for ready to be set */
  403. status = be_mbox_db_ready_wait(adapter, db);
  404. if (status != 0)
  405. return status;
  406. val |= MPU_MAILBOX_DB_HI_MASK;
  407. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  408. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  409. iowrite32(val, db);
  410. /* wait for ready to be set */
  411. status = be_mbox_db_ready_wait(adapter, db);
  412. if (status != 0)
  413. return status;
  414. val = 0;
  415. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  416. val |= (u32)(mbox_mem->dma >> 4) << 2;
  417. iowrite32(val, db);
  418. status = be_mbox_db_ready_wait(adapter, db);
  419. if (status != 0)
  420. return status;
  421. /* A cq entry has been made now */
  422. if (be_mcc_compl_is_new(compl)) {
  423. status = be_mcc_compl_process(adapter, &mbox->compl);
  424. be_mcc_compl_use(compl);
  425. if (status)
  426. return status;
  427. } else {
  428. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  429. return -1;
  430. }
  431. return 0;
  432. }
  433. static u16 be_POST_stage_get(struct be_adapter *adapter)
  434. {
  435. u32 sem;
  436. if (BEx_chip(adapter))
  437. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  438. else
  439. pci_read_config_dword(adapter->pdev,
  440. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  441. return sem & POST_STAGE_MASK;
  442. }
  443. int lancer_wait_ready(struct be_adapter *adapter)
  444. {
  445. #define SLIPORT_READY_TIMEOUT 30
  446. u32 sliport_status;
  447. int status = 0, i;
  448. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  449. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  450. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  451. break;
  452. msleep(1000);
  453. }
  454. if (i == SLIPORT_READY_TIMEOUT)
  455. status = -1;
  456. return status;
  457. }
  458. static bool lancer_provisioning_error(struct be_adapter *adapter)
  459. {
  460. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  461. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  462. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  463. sliport_err1 = ioread32(adapter->db +
  464. SLIPORT_ERROR1_OFFSET);
  465. sliport_err2 = ioread32(adapter->db +
  466. SLIPORT_ERROR2_OFFSET);
  467. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  468. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  469. return true;
  470. }
  471. return false;
  472. }
  473. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  474. {
  475. int status;
  476. u32 sliport_status, err, reset_needed;
  477. bool resource_error;
  478. resource_error = lancer_provisioning_error(adapter);
  479. if (resource_error)
  480. return -EAGAIN;
  481. status = lancer_wait_ready(adapter);
  482. if (!status) {
  483. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  484. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  485. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  486. if (err && reset_needed) {
  487. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  488. adapter->db + SLIPORT_CONTROL_OFFSET);
  489. /* check adapter has corrected the error */
  490. status = lancer_wait_ready(adapter);
  491. sliport_status = ioread32(adapter->db +
  492. SLIPORT_STATUS_OFFSET);
  493. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  494. SLIPORT_STATUS_RN_MASK);
  495. if (status || sliport_status)
  496. status = -1;
  497. } else if (err || reset_needed) {
  498. status = -1;
  499. }
  500. }
  501. /* Stop error recovery if error is not recoverable.
  502. * No resource error is temporary errors and will go away
  503. * when PF provisions resources.
  504. */
  505. resource_error = lancer_provisioning_error(adapter);
  506. if (resource_error)
  507. status = -EAGAIN;
  508. return status;
  509. }
  510. int be_fw_wait_ready(struct be_adapter *adapter)
  511. {
  512. u16 stage;
  513. int status, timeout = 0;
  514. struct device *dev = &adapter->pdev->dev;
  515. if (lancer_chip(adapter)) {
  516. status = lancer_wait_ready(adapter);
  517. return status;
  518. }
  519. do {
  520. stage = be_POST_stage_get(adapter);
  521. if (stage == POST_STAGE_ARMFW_RDY)
  522. return 0;
  523. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  524. timeout);
  525. if (msleep_interruptible(2000)) {
  526. dev_err(dev, "Waiting for POST aborted\n");
  527. return -EINTR;
  528. }
  529. timeout += 2;
  530. } while (timeout < 60);
  531. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  532. return -1;
  533. }
  534. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  535. {
  536. return &wrb->payload.sgl[0];
  537. }
  538. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  539. unsigned long addr)
  540. {
  541. wrb->tag0 = addr & 0xFFFFFFFF;
  542. wrb->tag1 = upper_32_bits(addr);
  543. }
  544. /* Don't touch the hdr after it's prepared */
  545. /* mem will be NULL for embedded commands */
  546. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  547. u8 subsystem, u8 opcode, int cmd_len,
  548. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  549. {
  550. struct be_sge *sge;
  551. req_hdr->opcode = opcode;
  552. req_hdr->subsystem = subsystem;
  553. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  554. req_hdr->version = 0;
  555. fill_wrb_tags(wrb, (ulong) req_hdr);
  556. wrb->payload_length = cmd_len;
  557. if (mem) {
  558. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  559. MCC_WRB_SGE_CNT_SHIFT;
  560. sge = nonembedded_sgl(wrb);
  561. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  562. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  563. sge->len = cpu_to_le32(mem->size);
  564. } else
  565. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  566. be_dws_cpu_to_le(wrb, 8);
  567. }
  568. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  569. struct be_dma_mem *mem)
  570. {
  571. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  572. u64 dma = (u64)mem->dma;
  573. for (i = 0; i < buf_pages; i++) {
  574. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  575. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  576. dma += PAGE_SIZE_4K;
  577. }
  578. }
  579. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  580. {
  581. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  582. struct be_mcc_wrb *wrb
  583. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  584. memset(wrb, 0, sizeof(*wrb));
  585. return wrb;
  586. }
  587. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  588. {
  589. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  590. struct be_mcc_wrb *wrb;
  591. if (!mccq->created)
  592. return NULL;
  593. if (atomic_read(&mccq->used) >= mccq->len)
  594. return NULL;
  595. wrb = queue_head_node(mccq);
  596. queue_head_inc(mccq);
  597. atomic_inc(&mccq->used);
  598. memset(wrb, 0, sizeof(*wrb));
  599. return wrb;
  600. }
  601. static bool use_mcc(struct be_adapter *adapter)
  602. {
  603. return adapter->mcc_obj.q.created;
  604. }
  605. /* Must be used only in process context */
  606. static int be_cmd_lock(struct be_adapter *adapter)
  607. {
  608. if (use_mcc(adapter)) {
  609. spin_lock_bh(&adapter->mcc_lock);
  610. return 0;
  611. } else {
  612. return mutex_lock_interruptible(&adapter->mbox_lock);
  613. }
  614. }
  615. /* Must be used only in process context */
  616. static void be_cmd_unlock(struct be_adapter *adapter)
  617. {
  618. if (use_mcc(adapter))
  619. spin_unlock_bh(&adapter->mcc_lock);
  620. else
  621. return mutex_unlock(&adapter->mbox_lock);
  622. }
  623. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  624. struct be_mcc_wrb *wrb)
  625. {
  626. struct be_mcc_wrb *dest_wrb;
  627. if (use_mcc(adapter)) {
  628. dest_wrb = wrb_from_mccq(adapter);
  629. if (!dest_wrb)
  630. return NULL;
  631. } else {
  632. dest_wrb = wrb_from_mbox(adapter);
  633. }
  634. memcpy(dest_wrb, wrb, sizeof(*wrb));
  635. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  636. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  637. return dest_wrb;
  638. }
  639. /* Must be used only in process context */
  640. static int be_cmd_notify_wait(struct be_adapter *adapter,
  641. struct be_mcc_wrb *wrb)
  642. {
  643. struct be_mcc_wrb *dest_wrb;
  644. int status;
  645. status = be_cmd_lock(adapter);
  646. if (status)
  647. return status;
  648. dest_wrb = be_cmd_copy(adapter, wrb);
  649. if (!dest_wrb)
  650. return -EBUSY;
  651. if (use_mcc(adapter))
  652. status = be_mcc_notify_wait(adapter);
  653. else
  654. status = be_mbox_notify_wait(adapter);
  655. if (!status)
  656. memcpy(wrb, dest_wrb, sizeof(*wrb));
  657. be_cmd_unlock(adapter);
  658. return status;
  659. }
  660. /* Tell fw we're about to start firing cmds by writing a
  661. * special pattern across the wrb hdr; uses mbox
  662. */
  663. int be_cmd_fw_init(struct be_adapter *adapter)
  664. {
  665. u8 *wrb;
  666. int status;
  667. if (lancer_chip(adapter))
  668. return 0;
  669. if (mutex_lock_interruptible(&adapter->mbox_lock))
  670. return -1;
  671. wrb = (u8 *)wrb_from_mbox(adapter);
  672. *wrb++ = 0xFF;
  673. *wrb++ = 0x12;
  674. *wrb++ = 0x34;
  675. *wrb++ = 0xFF;
  676. *wrb++ = 0xFF;
  677. *wrb++ = 0x56;
  678. *wrb++ = 0x78;
  679. *wrb = 0xFF;
  680. status = be_mbox_notify_wait(adapter);
  681. mutex_unlock(&adapter->mbox_lock);
  682. return status;
  683. }
  684. /* Tell fw we're done with firing cmds by writing a
  685. * special pattern across the wrb hdr; uses mbox
  686. */
  687. int be_cmd_fw_clean(struct be_adapter *adapter)
  688. {
  689. u8 *wrb;
  690. int status;
  691. if (lancer_chip(adapter))
  692. return 0;
  693. if (mutex_lock_interruptible(&adapter->mbox_lock))
  694. return -1;
  695. wrb = (u8 *)wrb_from_mbox(adapter);
  696. *wrb++ = 0xFF;
  697. *wrb++ = 0xAA;
  698. *wrb++ = 0xBB;
  699. *wrb++ = 0xFF;
  700. *wrb++ = 0xFF;
  701. *wrb++ = 0xCC;
  702. *wrb++ = 0xDD;
  703. *wrb = 0xFF;
  704. status = be_mbox_notify_wait(adapter);
  705. mutex_unlock(&adapter->mbox_lock);
  706. return status;
  707. }
  708. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  709. {
  710. struct be_mcc_wrb *wrb;
  711. struct be_cmd_req_eq_create *req;
  712. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  713. int status, ver = 0;
  714. if (mutex_lock_interruptible(&adapter->mbox_lock))
  715. return -1;
  716. wrb = wrb_from_mbox(adapter);
  717. req = embedded_payload(wrb);
  718. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  719. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  720. /* Support for EQ_CREATEv2 available only SH-R onwards */
  721. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  722. ver = 2;
  723. req->hdr.version = ver;
  724. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  725. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  726. /* 4byte eqe*/
  727. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  728. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  729. __ilog2_u32(eqo->q.len / 256));
  730. be_dws_cpu_to_le(req->context, sizeof(req->context));
  731. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  732. status = be_mbox_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  735. eqo->q.id = le16_to_cpu(resp->eq_id);
  736. eqo->msix_idx =
  737. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  738. eqo->q.created = true;
  739. }
  740. mutex_unlock(&adapter->mbox_lock);
  741. return status;
  742. }
  743. /* Use MCC */
  744. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  745. bool permanent, u32 if_handle, u32 pmac_id)
  746. {
  747. struct be_mcc_wrb *wrb;
  748. struct be_cmd_req_mac_query *req;
  749. int status;
  750. spin_lock_bh(&adapter->mcc_lock);
  751. wrb = wrb_from_mccq(adapter);
  752. if (!wrb) {
  753. status = -EBUSY;
  754. goto err;
  755. }
  756. req = embedded_payload(wrb);
  757. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  758. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  759. req->type = MAC_ADDRESS_TYPE_NETWORK;
  760. if (permanent) {
  761. req->permanent = 1;
  762. } else {
  763. req->if_id = cpu_to_le16((u16) if_handle);
  764. req->pmac_id = cpu_to_le32(pmac_id);
  765. req->permanent = 0;
  766. }
  767. status = be_mcc_notify_wait(adapter);
  768. if (!status) {
  769. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  770. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  771. }
  772. err:
  773. spin_unlock_bh(&adapter->mcc_lock);
  774. return status;
  775. }
  776. /* Uses synchronous MCCQ */
  777. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  778. u32 if_id, u32 *pmac_id, u32 domain)
  779. {
  780. struct be_mcc_wrb *wrb;
  781. struct be_cmd_req_pmac_add *req;
  782. int status;
  783. spin_lock_bh(&adapter->mcc_lock);
  784. wrb = wrb_from_mccq(adapter);
  785. if (!wrb) {
  786. status = -EBUSY;
  787. goto err;
  788. }
  789. req = embedded_payload(wrb);
  790. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  791. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  792. req->hdr.domain = domain;
  793. req->if_id = cpu_to_le32(if_id);
  794. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  795. status = be_mcc_notify_wait(adapter);
  796. if (!status) {
  797. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  798. *pmac_id = le32_to_cpu(resp->pmac_id);
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  803. status = -EPERM;
  804. return status;
  805. }
  806. /* Uses synchronous MCCQ */
  807. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_pmac_del *req;
  811. int status;
  812. if (pmac_id == -1)
  813. return 0;
  814. spin_lock_bh(&adapter->mcc_lock);
  815. wrb = wrb_from_mccq(adapter);
  816. if (!wrb) {
  817. status = -EBUSY;
  818. goto err;
  819. }
  820. req = embedded_payload(wrb);
  821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  822. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  823. req->hdr.domain = dom;
  824. req->if_id = cpu_to_le32(if_id);
  825. req->pmac_id = cpu_to_le32(pmac_id);
  826. status = be_mcc_notify_wait(adapter);
  827. err:
  828. spin_unlock_bh(&adapter->mcc_lock);
  829. return status;
  830. }
  831. /* Uses Mbox */
  832. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  833. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_cq_create *req;
  837. struct be_dma_mem *q_mem = &cq->dma_mem;
  838. void *ctxt;
  839. int status;
  840. if (mutex_lock_interruptible(&adapter->mbox_lock))
  841. return -1;
  842. wrb = wrb_from_mbox(adapter);
  843. req = embedded_payload(wrb);
  844. ctxt = &req->context;
  845. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  846. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  847. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  848. if (BEx_chip(adapter)) {
  849. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  850. coalesce_wm);
  851. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  852. ctxt, no_delay);
  853. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  854. __ilog2_u32(cq->len/256));
  855. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  856. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  857. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  858. } else {
  859. req->hdr.version = 2;
  860. req->page_size = 1; /* 1 for 4K */
  861. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  862. no_delay);
  863. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  864. __ilog2_u32(cq->len/256));
  865. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  866. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  867. ctxt, 1);
  868. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  869. ctxt, eq->id);
  870. }
  871. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  872. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  873. status = be_mbox_notify_wait(adapter);
  874. if (!status) {
  875. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  876. cq->id = le16_to_cpu(resp->cq_id);
  877. cq->created = true;
  878. }
  879. mutex_unlock(&adapter->mbox_lock);
  880. return status;
  881. }
  882. static u32 be_encoded_q_len(int q_len)
  883. {
  884. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  885. if (len_encoded == 16)
  886. len_encoded = 0;
  887. return len_encoded;
  888. }
  889. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  890. struct be_queue_info *mccq,
  891. struct be_queue_info *cq)
  892. {
  893. struct be_mcc_wrb *wrb;
  894. struct be_cmd_req_mcc_ext_create *req;
  895. struct be_dma_mem *q_mem = &mccq->dma_mem;
  896. void *ctxt;
  897. int status;
  898. if (mutex_lock_interruptible(&adapter->mbox_lock))
  899. return -1;
  900. wrb = wrb_from_mbox(adapter);
  901. req = embedded_payload(wrb);
  902. ctxt = &req->context;
  903. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  904. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  905. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  906. if (lancer_chip(adapter)) {
  907. req->hdr.version = 1;
  908. req->cq_id = cpu_to_le16(cq->id);
  909. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  910. be_encoded_q_len(mccq->len));
  911. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  912. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  913. ctxt, cq->id);
  914. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  915. ctxt, 1);
  916. } else {
  917. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  918. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  919. be_encoded_q_len(mccq->len));
  920. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  921. }
  922. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  923. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  924. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  925. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  926. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  927. status = be_mbox_notify_wait(adapter);
  928. if (!status) {
  929. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  930. mccq->id = le16_to_cpu(resp->id);
  931. mccq->created = true;
  932. }
  933. mutex_unlock(&adapter->mbox_lock);
  934. return status;
  935. }
  936. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  937. struct be_queue_info *mccq,
  938. struct be_queue_info *cq)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_mcc_create *req;
  942. struct be_dma_mem *q_mem = &mccq->dma_mem;
  943. void *ctxt;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. ctxt = &req->context;
  950. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  951. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  952. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  953. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  954. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  955. be_encoded_q_len(mccq->len));
  956. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  957. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  958. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  959. status = be_mbox_notify_wait(adapter);
  960. if (!status) {
  961. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  962. mccq->id = le16_to_cpu(resp->id);
  963. mccq->created = true;
  964. }
  965. mutex_unlock(&adapter->mbox_lock);
  966. return status;
  967. }
  968. int be_cmd_mccq_create(struct be_adapter *adapter,
  969. struct be_queue_info *mccq,
  970. struct be_queue_info *cq)
  971. {
  972. int status;
  973. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  974. if (status && !lancer_chip(adapter)) {
  975. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  976. "or newer to avoid conflicting priorities between NIC "
  977. "and FCoE traffic");
  978. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  979. }
  980. return status;
  981. }
  982. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  983. {
  984. struct be_mcc_wrb *wrb;
  985. struct be_cmd_req_eth_tx_create *req;
  986. struct be_queue_info *txq = &txo->q;
  987. struct be_queue_info *cq = &txo->cq;
  988. struct be_dma_mem *q_mem = &txq->dma_mem;
  989. int status, ver = 0;
  990. spin_lock_bh(&adapter->mcc_lock);
  991. wrb = wrb_from_mccq(adapter);
  992. if (!wrb) {
  993. status = -EBUSY;
  994. goto err;
  995. }
  996. req = embedded_payload(wrb);
  997. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  998. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  999. if (lancer_chip(adapter)) {
  1000. req->hdr.version = 1;
  1001. req->if_id = cpu_to_le16(adapter->if_handle);
  1002. } else if (BEx_chip(adapter)) {
  1003. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1004. req->hdr.version = 2;
  1005. } else { /* For SH */
  1006. req->hdr.version = 2;
  1007. }
  1008. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1009. req->ulp_num = BE_ULP1_NUM;
  1010. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1011. req->cq_id = cpu_to_le16(cq->id);
  1012. req->queue_size = be_encoded_q_len(txq->len);
  1013. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1014. ver = req->hdr.version;
  1015. status = be_mcc_notify_wait(adapter);
  1016. if (!status) {
  1017. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  1018. txq->id = le16_to_cpu(resp->cid);
  1019. if (ver == 2)
  1020. txo->db_offset = le32_to_cpu(resp->db_offset);
  1021. else
  1022. txo->db_offset = DB_TXULP1_OFFSET;
  1023. txq->created = true;
  1024. }
  1025. err:
  1026. spin_unlock_bh(&adapter->mcc_lock);
  1027. return status;
  1028. }
  1029. /* Uses MCC */
  1030. int be_cmd_rxq_create(struct be_adapter *adapter,
  1031. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1032. u32 if_id, u32 rss, u8 *rss_id)
  1033. {
  1034. struct be_mcc_wrb *wrb;
  1035. struct be_cmd_req_eth_rx_create *req;
  1036. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1037. int status;
  1038. spin_lock_bh(&adapter->mcc_lock);
  1039. wrb = wrb_from_mccq(adapter);
  1040. if (!wrb) {
  1041. status = -EBUSY;
  1042. goto err;
  1043. }
  1044. req = embedded_payload(wrb);
  1045. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1046. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1047. req->cq_id = cpu_to_le16(cq_id);
  1048. req->frag_size = fls(frag_size) - 1;
  1049. req->num_pages = 2;
  1050. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1051. req->interface_id = cpu_to_le32(if_id);
  1052. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1053. req->rss_queue = cpu_to_le32(rss);
  1054. status = be_mcc_notify_wait(adapter);
  1055. if (!status) {
  1056. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1057. rxq->id = le16_to_cpu(resp->id);
  1058. rxq->created = true;
  1059. *rss_id = resp->rss_id;
  1060. }
  1061. err:
  1062. spin_unlock_bh(&adapter->mcc_lock);
  1063. return status;
  1064. }
  1065. /* Generic destroyer function for all types of queues
  1066. * Uses Mbox
  1067. */
  1068. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1069. int queue_type)
  1070. {
  1071. struct be_mcc_wrb *wrb;
  1072. struct be_cmd_req_q_destroy *req;
  1073. u8 subsys = 0, opcode = 0;
  1074. int status;
  1075. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1076. return -1;
  1077. wrb = wrb_from_mbox(adapter);
  1078. req = embedded_payload(wrb);
  1079. switch (queue_type) {
  1080. case QTYPE_EQ:
  1081. subsys = CMD_SUBSYSTEM_COMMON;
  1082. opcode = OPCODE_COMMON_EQ_DESTROY;
  1083. break;
  1084. case QTYPE_CQ:
  1085. subsys = CMD_SUBSYSTEM_COMMON;
  1086. opcode = OPCODE_COMMON_CQ_DESTROY;
  1087. break;
  1088. case QTYPE_TXQ:
  1089. subsys = CMD_SUBSYSTEM_ETH;
  1090. opcode = OPCODE_ETH_TX_DESTROY;
  1091. break;
  1092. case QTYPE_RXQ:
  1093. subsys = CMD_SUBSYSTEM_ETH;
  1094. opcode = OPCODE_ETH_RX_DESTROY;
  1095. break;
  1096. case QTYPE_MCCQ:
  1097. subsys = CMD_SUBSYSTEM_COMMON;
  1098. opcode = OPCODE_COMMON_MCC_DESTROY;
  1099. break;
  1100. default:
  1101. BUG();
  1102. }
  1103. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1104. NULL);
  1105. req->id = cpu_to_le16(q->id);
  1106. status = be_mbox_notify_wait(adapter);
  1107. q->created = false;
  1108. mutex_unlock(&adapter->mbox_lock);
  1109. return status;
  1110. }
  1111. /* Uses MCC */
  1112. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1113. {
  1114. struct be_mcc_wrb *wrb;
  1115. struct be_cmd_req_q_destroy *req;
  1116. int status;
  1117. spin_lock_bh(&adapter->mcc_lock);
  1118. wrb = wrb_from_mccq(adapter);
  1119. if (!wrb) {
  1120. status = -EBUSY;
  1121. goto err;
  1122. }
  1123. req = embedded_payload(wrb);
  1124. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1125. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1126. req->id = cpu_to_le16(q->id);
  1127. status = be_mcc_notify_wait(adapter);
  1128. q->created = false;
  1129. err:
  1130. spin_unlock_bh(&adapter->mcc_lock);
  1131. return status;
  1132. }
  1133. /* Create an rx filtering policy configuration on an i/f
  1134. * Will use MBOX only if MCCQ has not been created.
  1135. */
  1136. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1137. u32 *if_handle, u32 domain)
  1138. {
  1139. struct be_mcc_wrb wrb = {0};
  1140. struct be_cmd_req_if_create *req;
  1141. int status;
  1142. req = embedded_payload(&wrb);
  1143. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1144. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1145. req->hdr.domain = domain;
  1146. req->capability_flags = cpu_to_le32(cap_flags);
  1147. req->enable_flags = cpu_to_le32(en_flags);
  1148. req->pmac_invalid = true;
  1149. status = be_cmd_notify_wait(adapter, &wrb);
  1150. if (!status) {
  1151. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1152. *if_handle = le32_to_cpu(resp->interface_id);
  1153. /* Hack to retrieve VF's pmac-id on BE3 */
  1154. if (BE3_chip(adapter) && !be_physfn(adapter))
  1155. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1156. }
  1157. return status;
  1158. }
  1159. /* Uses MCCQ */
  1160. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1161. {
  1162. struct be_mcc_wrb *wrb;
  1163. struct be_cmd_req_if_destroy *req;
  1164. int status;
  1165. if (interface_id == -1)
  1166. return 0;
  1167. spin_lock_bh(&adapter->mcc_lock);
  1168. wrb = wrb_from_mccq(adapter);
  1169. if (!wrb) {
  1170. status = -EBUSY;
  1171. goto err;
  1172. }
  1173. req = embedded_payload(wrb);
  1174. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1175. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1176. req->hdr.domain = domain;
  1177. req->interface_id = cpu_to_le32(interface_id);
  1178. status = be_mcc_notify_wait(adapter);
  1179. err:
  1180. spin_unlock_bh(&adapter->mcc_lock);
  1181. return status;
  1182. }
  1183. /* Get stats is a non embedded command: the request is not embedded inside
  1184. * WRB but is a separate dma memory block
  1185. * Uses asynchronous MCC
  1186. */
  1187. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1188. {
  1189. struct be_mcc_wrb *wrb;
  1190. struct be_cmd_req_hdr *hdr;
  1191. int status = 0;
  1192. spin_lock_bh(&adapter->mcc_lock);
  1193. wrb = wrb_from_mccq(adapter);
  1194. if (!wrb) {
  1195. status = -EBUSY;
  1196. goto err;
  1197. }
  1198. hdr = nonemb_cmd->va;
  1199. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1200. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1201. /* version 1 of the cmd is not supported only by BE2 */
  1202. if (!BE2_chip(adapter))
  1203. hdr->version = 1;
  1204. be_mcc_notify(adapter);
  1205. adapter->stats_cmd_sent = true;
  1206. err:
  1207. spin_unlock_bh(&adapter->mcc_lock);
  1208. return status;
  1209. }
  1210. /* Lancer Stats */
  1211. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1212. struct be_dma_mem *nonemb_cmd)
  1213. {
  1214. struct be_mcc_wrb *wrb;
  1215. struct lancer_cmd_req_pport_stats *req;
  1216. int status = 0;
  1217. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1218. CMD_SUBSYSTEM_ETH))
  1219. return -EPERM;
  1220. spin_lock_bh(&adapter->mcc_lock);
  1221. wrb = wrb_from_mccq(adapter);
  1222. if (!wrb) {
  1223. status = -EBUSY;
  1224. goto err;
  1225. }
  1226. req = nonemb_cmd->va;
  1227. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1228. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1229. nonemb_cmd);
  1230. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1231. req->cmd_params.params.reset_stats = 0;
  1232. be_mcc_notify(adapter);
  1233. adapter->stats_cmd_sent = true;
  1234. err:
  1235. spin_unlock_bh(&adapter->mcc_lock);
  1236. return status;
  1237. }
  1238. static int be_mac_to_link_speed(int mac_speed)
  1239. {
  1240. switch (mac_speed) {
  1241. case PHY_LINK_SPEED_ZERO:
  1242. return 0;
  1243. case PHY_LINK_SPEED_10MBPS:
  1244. return 10;
  1245. case PHY_LINK_SPEED_100MBPS:
  1246. return 100;
  1247. case PHY_LINK_SPEED_1GBPS:
  1248. return 1000;
  1249. case PHY_LINK_SPEED_10GBPS:
  1250. return 10000;
  1251. case PHY_LINK_SPEED_20GBPS:
  1252. return 20000;
  1253. case PHY_LINK_SPEED_25GBPS:
  1254. return 25000;
  1255. case PHY_LINK_SPEED_40GBPS:
  1256. return 40000;
  1257. }
  1258. return 0;
  1259. }
  1260. /* Uses synchronous mcc
  1261. * Returns link_speed in Mbps
  1262. */
  1263. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1264. u8 *link_status, u32 dom)
  1265. {
  1266. struct be_mcc_wrb *wrb;
  1267. struct be_cmd_req_link_status *req;
  1268. int status;
  1269. spin_lock_bh(&adapter->mcc_lock);
  1270. if (link_status)
  1271. *link_status = LINK_DOWN;
  1272. wrb = wrb_from_mccq(adapter);
  1273. if (!wrb) {
  1274. status = -EBUSY;
  1275. goto err;
  1276. }
  1277. req = embedded_payload(wrb);
  1278. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1279. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1280. /* version 1 of the cmd is not supported only by BE2 */
  1281. if (!BE2_chip(adapter))
  1282. req->hdr.version = 1;
  1283. req->hdr.domain = dom;
  1284. status = be_mcc_notify_wait(adapter);
  1285. if (!status) {
  1286. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1287. if (link_speed) {
  1288. *link_speed = resp->link_speed ?
  1289. le16_to_cpu(resp->link_speed) * 10 :
  1290. be_mac_to_link_speed(resp->mac_speed);
  1291. if (!resp->logical_link_status)
  1292. *link_speed = 0;
  1293. }
  1294. if (link_status)
  1295. *link_status = resp->logical_link_status;
  1296. }
  1297. err:
  1298. spin_unlock_bh(&adapter->mcc_lock);
  1299. return status;
  1300. }
  1301. /* Uses synchronous mcc */
  1302. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1303. {
  1304. struct be_mcc_wrb *wrb;
  1305. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1306. int status = 0;
  1307. spin_lock_bh(&adapter->mcc_lock);
  1308. wrb = wrb_from_mccq(adapter);
  1309. if (!wrb) {
  1310. status = -EBUSY;
  1311. goto err;
  1312. }
  1313. req = embedded_payload(wrb);
  1314. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1315. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1316. wrb, NULL);
  1317. be_mcc_notify(adapter);
  1318. err:
  1319. spin_unlock_bh(&adapter->mcc_lock);
  1320. return status;
  1321. }
  1322. /* Uses synchronous mcc */
  1323. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1324. {
  1325. struct be_mcc_wrb *wrb;
  1326. struct be_cmd_req_get_fat *req;
  1327. int status;
  1328. spin_lock_bh(&adapter->mcc_lock);
  1329. wrb = wrb_from_mccq(adapter);
  1330. if (!wrb) {
  1331. status = -EBUSY;
  1332. goto err;
  1333. }
  1334. req = embedded_payload(wrb);
  1335. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1336. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1337. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1338. status = be_mcc_notify_wait(adapter);
  1339. if (!status) {
  1340. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1341. if (log_size && resp->log_size)
  1342. *log_size = le32_to_cpu(resp->log_size) -
  1343. sizeof(u32);
  1344. }
  1345. err:
  1346. spin_unlock_bh(&adapter->mcc_lock);
  1347. return status;
  1348. }
  1349. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1350. {
  1351. struct be_dma_mem get_fat_cmd;
  1352. struct be_mcc_wrb *wrb;
  1353. struct be_cmd_req_get_fat *req;
  1354. u32 offset = 0, total_size, buf_size,
  1355. log_offset = sizeof(u32), payload_len;
  1356. int status;
  1357. if (buf_len == 0)
  1358. return;
  1359. total_size = buf_len;
  1360. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1361. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1362. get_fat_cmd.size,
  1363. &get_fat_cmd.dma);
  1364. if (!get_fat_cmd.va) {
  1365. status = -ENOMEM;
  1366. dev_err(&adapter->pdev->dev,
  1367. "Memory allocation failure while retrieving FAT data\n");
  1368. return;
  1369. }
  1370. spin_lock_bh(&adapter->mcc_lock);
  1371. while (total_size) {
  1372. buf_size = min(total_size, (u32)60*1024);
  1373. total_size -= buf_size;
  1374. wrb = wrb_from_mccq(adapter);
  1375. if (!wrb) {
  1376. status = -EBUSY;
  1377. goto err;
  1378. }
  1379. req = get_fat_cmd.va;
  1380. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1381. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1382. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1383. &get_fat_cmd);
  1384. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1385. req->read_log_offset = cpu_to_le32(log_offset);
  1386. req->read_log_length = cpu_to_le32(buf_size);
  1387. req->data_buffer_size = cpu_to_le32(buf_size);
  1388. status = be_mcc_notify_wait(adapter);
  1389. if (!status) {
  1390. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1391. memcpy(buf + offset,
  1392. resp->data_buffer,
  1393. le32_to_cpu(resp->read_log_length));
  1394. } else {
  1395. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1396. goto err;
  1397. }
  1398. offset += buf_size;
  1399. log_offset += buf_size;
  1400. }
  1401. err:
  1402. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1403. get_fat_cmd.va,
  1404. get_fat_cmd.dma);
  1405. spin_unlock_bh(&adapter->mcc_lock);
  1406. }
  1407. /* Uses synchronous mcc */
  1408. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1409. char *fw_on_flash)
  1410. {
  1411. struct be_mcc_wrb *wrb;
  1412. struct be_cmd_req_get_fw_version *req;
  1413. int status;
  1414. spin_lock_bh(&adapter->mcc_lock);
  1415. wrb = wrb_from_mccq(adapter);
  1416. if (!wrb) {
  1417. status = -EBUSY;
  1418. goto err;
  1419. }
  1420. req = embedded_payload(wrb);
  1421. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1422. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1423. status = be_mcc_notify_wait(adapter);
  1424. if (!status) {
  1425. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1426. strcpy(fw_ver, resp->firmware_version_string);
  1427. if (fw_on_flash)
  1428. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1429. }
  1430. err:
  1431. spin_unlock_bh(&adapter->mcc_lock);
  1432. return status;
  1433. }
  1434. /* set the EQ delay interval of an EQ to specified value
  1435. * Uses async mcc
  1436. */
  1437. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1438. {
  1439. struct be_mcc_wrb *wrb;
  1440. struct be_cmd_req_modify_eq_delay *req;
  1441. int status = 0;
  1442. spin_lock_bh(&adapter->mcc_lock);
  1443. wrb = wrb_from_mccq(adapter);
  1444. if (!wrb) {
  1445. status = -EBUSY;
  1446. goto err;
  1447. }
  1448. req = embedded_payload(wrb);
  1449. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1450. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1451. req->num_eq = cpu_to_le32(1);
  1452. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1453. req->delay[0].phase = 0;
  1454. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1455. be_mcc_notify(adapter);
  1456. err:
  1457. spin_unlock_bh(&adapter->mcc_lock);
  1458. return status;
  1459. }
  1460. /* Uses sycnhronous mcc */
  1461. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1462. u32 num, bool untagged, bool promiscuous)
  1463. {
  1464. struct be_mcc_wrb *wrb;
  1465. struct be_cmd_req_vlan_config *req;
  1466. int status;
  1467. spin_lock_bh(&adapter->mcc_lock);
  1468. wrb = wrb_from_mccq(adapter);
  1469. if (!wrb) {
  1470. status = -EBUSY;
  1471. goto err;
  1472. }
  1473. req = embedded_payload(wrb);
  1474. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1475. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1476. req->interface_id = if_id;
  1477. req->promiscuous = promiscuous;
  1478. req->untagged = untagged;
  1479. req->num_vlan = num;
  1480. if (!promiscuous) {
  1481. memcpy(req->normal_vlan, vtag_array,
  1482. req->num_vlan * sizeof(vtag_array[0]));
  1483. }
  1484. status = be_mcc_notify_wait(adapter);
  1485. err:
  1486. spin_unlock_bh(&adapter->mcc_lock);
  1487. return status;
  1488. }
  1489. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1490. {
  1491. struct be_mcc_wrb *wrb;
  1492. struct be_dma_mem *mem = &adapter->rx_filter;
  1493. struct be_cmd_req_rx_filter *req = mem->va;
  1494. int status;
  1495. spin_lock_bh(&adapter->mcc_lock);
  1496. wrb = wrb_from_mccq(adapter);
  1497. if (!wrb) {
  1498. status = -EBUSY;
  1499. goto err;
  1500. }
  1501. memset(req, 0, sizeof(*req));
  1502. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1503. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1504. wrb, mem);
  1505. req->if_id = cpu_to_le32(adapter->if_handle);
  1506. if (flags & IFF_PROMISC) {
  1507. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1508. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1509. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1510. if (value == ON)
  1511. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1512. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1513. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1514. } else if (flags & IFF_ALLMULTI) {
  1515. req->if_flags_mask = req->if_flags =
  1516. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1517. } else {
  1518. struct netdev_hw_addr *ha;
  1519. int i = 0;
  1520. req->if_flags_mask = req->if_flags =
  1521. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1522. /* Reset mcast promisc mode if already set by setting mask
  1523. * and not setting flags field
  1524. */
  1525. req->if_flags_mask |=
  1526. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1527. be_if_cap_flags(adapter));
  1528. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1529. netdev_for_each_mc_addr(ha, adapter->netdev)
  1530. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1531. }
  1532. status = be_mcc_notify_wait(adapter);
  1533. err:
  1534. spin_unlock_bh(&adapter->mcc_lock);
  1535. return status;
  1536. }
  1537. /* Uses synchrounous mcc */
  1538. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1539. {
  1540. struct be_mcc_wrb *wrb;
  1541. struct be_cmd_req_set_flow_control *req;
  1542. int status;
  1543. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1544. CMD_SUBSYSTEM_COMMON))
  1545. return -EPERM;
  1546. spin_lock_bh(&adapter->mcc_lock);
  1547. wrb = wrb_from_mccq(adapter);
  1548. if (!wrb) {
  1549. status = -EBUSY;
  1550. goto err;
  1551. }
  1552. req = embedded_payload(wrb);
  1553. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1554. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1555. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1556. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1557. status = be_mcc_notify_wait(adapter);
  1558. err:
  1559. spin_unlock_bh(&adapter->mcc_lock);
  1560. return status;
  1561. }
  1562. /* Uses sycn mcc */
  1563. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1564. {
  1565. struct be_mcc_wrb *wrb;
  1566. struct be_cmd_req_get_flow_control *req;
  1567. int status;
  1568. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1569. CMD_SUBSYSTEM_COMMON))
  1570. return -EPERM;
  1571. spin_lock_bh(&adapter->mcc_lock);
  1572. wrb = wrb_from_mccq(adapter);
  1573. if (!wrb) {
  1574. status = -EBUSY;
  1575. goto err;
  1576. }
  1577. req = embedded_payload(wrb);
  1578. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1579. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1580. status = be_mcc_notify_wait(adapter);
  1581. if (!status) {
  1582. struct be_cmd_resp_get_flow_control *resp =
  1583. embedded_payload(wrb);
  1584. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1585. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1586. }
  1587. err:
  1588. spin_unlock_bh(&adapter->mcc_lock);
  1589. return status;
  1590. }
  1591. /* Uses mbox */
  1592. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1593. u32 *mode, u32 *caps, u16 *asic_rev)
  1594. {
  1595. struct be_mcc_wrb *wrb;
  1596. struct be_cmd_req_query_fw_cfg *req;
  1597. int status;
  1598. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1599. return -1;
  1600. wrb = wrb_from_mbox(adapter);
  1601. req = embedded_payload(wrb);
  1602. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1603. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1604. status = be_mbox_notify_wait(adapter);
  1605. if (!status) {
  1606. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1607. *port_num = le32_to_cpu(resp->phys_port);
  1608. *mode = le32_to_cpu(resp->function_mode);
  1609. *caps = le32_to_cpu(resp->function_caps);
  1610. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1611. }
  1612. mutex_unlock(&adapter->mbox_lock);
  1613. return status;
  1614. }
  1615. /* Uses mbox */
  1616. int be_cmd_reset_function(struct be_adapter *adapter)
  1617. {
  1618. struct be_mcc_wrb *wrb;
  1619. struct be_cmd_req_hdr *req;
  1620. int status;
  1621. if (lancer_chip(adapter)) {
  1622. status = lancer_wait_ready(adapter);
  1623. if (!status) {
  1624. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1625. adapter->db + SLIPORT_CONTROL_OFFSET);
  1626. status = lancer_test_and_set_rdy_state(adapter);
  1627. }
  1628. if (status) {
  1629. dev_err(&adapter->pdev->dev,
  1630. "Adapter in non recoverable error\n");
  1631. }
  1632. return status;
  1633. }
  1634. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1635. return -1;
  1636. wrb = wrb_from_mbox(adapter);
  1637. req = embedded_payload(wrb);
  1638. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1639. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1640. status = be_mbox_notify_wait(adapter);
  1641. mutex_unlock(&adapter->mbox_lock);
  1642. return status;
  1643. }
  1644. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1645. u32 rss_hash_opts, u16 table_size)
  1646. {
  1647. struct be_mcc_wrb *wrb;
  1648. struct be_cmd_req_rss_config *req;
  1649. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1650. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1651. 0x3ea83c02, 0x4a110304};
  1652. int status;
  1653. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1654. return -1;
  1655. wrb = wrb_from_mbox(adapter);
  1656. req = embedded_payload(wrb);
  1657. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1658. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1659. req->if_id = cpu_to_le32(adapter->if_handle);
  1660. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1661. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1662. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1663. req->hdr.version = 1;
  1664. memcpy(req->cpu_table, rsstable, table_size);
  1665. memcpy(req->hash, myhash, sizeof(myhash));
  1666. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1667. status = be_mbox_notify_wait(adapter);
  1668. mutex_unlock(&adapter->mbox_lock);
  1669. return status;
  1670. }
  1671. /* Uses sync mcc */
  1672. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1673. u8 bcn, u8 sts, u8 state)
  1674. {
  1675. struct be_mcc_wrb *wrb;
  1676. struct be_cmd_req_enable_disable_beacon *req;
  1677. int status;
  1678. spin_lock_bh(&adapter->mcc_lock);
  1679. wrb = wrb_from_mccq(adapter);
  1680. if (!wrb) {
  1681. status = -EBUSY;
  1682. goto err;
  1683. }
  1684. req = embedded_payload(wrb);
  1685. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1686. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1687. req->port_num = port_num;
  1688. req->beacon_state = state;
  1689. req->beacon_duration = bcn;
  1690. req->status_duration = sts;
  1691. status = be_mcc_notify_wait(adapter);
  1692. err:
  1693. spin_unlock_bh(&adapter->mcc_lock);
  1694. return status;
  1695. }
  1696. /* Uses sync mcc */
  1697. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1698. {
  1699. struct be_mcc_wrb *wrb;
  1700. struct be_cmd_req_get_beacon_state *req;
  1701. int status;
  1702. spin_lock_bh(&adapter->mcc_lock);
  1703. wrb = wrb_from_mccq(adapter);
  1704. if (!wrb) {
  1705. status = -EBUSY;
  1706. goto err;
  1707. }
  1708. req = embedded_payload(wrb);
  1709. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1710. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1711. req->port_num = port_num;
  1712. status = be_mcc_notify_wait(adapter);
  1713. if (!status) {
  1714. struct be_cmd_resp_get_beacon_state *resp =
  1715. embedded_payload(wrb);
  1716. *state = resp->beacon_state;
  1717. }
  1718. err:
  1719. spin_unlock_bh(&adapter->mcc_lock);
  1720. return status;
  1721. }
  1722. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1723. u32 data_size, u32 data_offset,
  1724. const char *obj_name, u32 *data_written,
  1725. u8 *change_status, u8 *addn_status)
  1726. {
  1727. struct be_mcc_wrb *wrb;
  1728. struct lancer_cmd_req_write_object *req;
  1729. struct lancer_cmd_resp_write_object *resp;
  1730. void *ctxt = NULL;
  1731. int status;
  1732. spin_lock_bh(&adapter->mcc_lock);
  1733. adapter->flash_status = 0;
  1734. wrb = wrb_from_mccq(adapter);
  1735. if (!wrb) {
  1736. status = -EBUSY;
  1737. goto err_unlock;
  1738. }
  1739. req = embedded_payload(wrb);
  1740. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1741. OPCODE_COMMON_WRITE_OBJECT,
  1742. sizeof(struct lancer_cmd_req_write_object), wrb,
  1743. NULL);
  1744. ctxt = &req->context;
  1745. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1746. write_length, ctxt, data_size);
  1747. if (data_size == 0)
  1748. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1749. eof, ctxt, 1);
  1750. else
  1751. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1752. eof, ctxt, 0);
  1753. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1754. req->write_offset = cpu_to_le32(data_offset);
  1755. strcpy(req->object_name, obj_name);
  1756. req->descriptor_count = cpu_to_le32(1);
  1757. req->buf_len = cpu_to_le32(data_size);
  1758. req->addr_low = cpu_to_le32((cmd->dma +
  1759. sizeof(struct lancer_cmd_req_write_object))
  1760. & 0xFFFFFFFF);
  1761. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1762. sizeof(struct lancer_cmd_req_write_object)));
  1763. be_mcc_notify(adapter);
  1764. spin_unlock_bh(&adapter->mcc_lock);
  1765. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1766. msecs_to_jiffies(60000)))
  1767. status = -1;
  1768. else
  1769. status = adapter->flash_status;
  1770. resp = embedded_payload(wrb);
  1771. if (!status) {
  1772. *data_written = le32_to_cpu(resp->actual_write_len);
  1773. *change_status = resp->change_status;
  1774. } else {
  1775. *addn_status = resp->additional_status;
  1776. }
  1777. return status;
  1778. err_unlock:
  1779. spin_unlock_bh(&adapter->mcc_lock);
  1780. return status;
  1781. }
  1782. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1783. u32 data_size, u32 data_offset, const char *obj_name,
  1784. u32 *data_read, u32 *eof, u8 *addn_status)
  1785. {
  1786. struct be_mcc_wrb *wrb;
  1787. struct lancer_cmd_req_read_object *req;
  1788. struct lancer_cmd_resp_read_object *resp;
  1789. int status;
  1790. spin_lock_bh(&adapter->mcc_lock);
  1791. wrb = wrb_from_mccq(adapter);
  1792. if (!wrb) {
  1793. status = -EBUSY;
  1794. goto err_unlock;
  1795. }
  1796. req = embedded_payload(wrb);
  1797. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1798. OPCODE_COMMON_READ_OBJECT,
  1799. sizeof(struct lancer_cmd_req_read_object), wrb,
  1800. NULL);
  1801. req->desired_read_len = cpu_to_le32(data_size);
  1802. req->read_offset = cpu_to_le32(data_offset);
  1803. strcpy(req->object_name, obj_name);
  1804. req->descriptor_count = cpu_to_le32(1);
  1805. req->buf_len = cpu_to_le32(data_size);
  1806. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1807. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1808. status = be_mcc_notify_wait(adapter);
  1809. resp = embedded_payload(wrb);
  1810. if (!status) {
  1811. *data_read = le32_to_cpu(resp->actual_read_len);
  1812. *eof = le32_to_cpu(resp->eof);
  1813. } else {
  1814. *addn_status = resp->additional_status;
  1815. }
  1816. err_unlock:
  1817. spin_unlock_bh(&adapter->mcc_lock);
  1818. return status;
  1819. }
  1820. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1821. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1822. {
  1823. struct be_mcc_wrb *wrb;
  1824. struct be_cmd_write_flashrom *req;
  1825. int status;
  1826. spin_lock_bh(&adapter->mcc_lock);
  1827. adapter->flash_status = 0;
  1828. wrb = wrb_from_mccq(adapter);
  1829. if (!wrb) {
  1830. status = -EBUSY;
  1831. goto err_unlock;
  1832. }
  1833. req = cmd->va;
  1834. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1835. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1836. req->params.op_type = cpu_to_le32(flash_type);
  1837. req->params.op_code = cpu_to_le32(flash_opcode);
  1838. req->params.data_buf_size = cpu_to_le32(buf_size);
  1839. be_mcc_notify(adapter);
  1840. spin_unlock_bh(&adapter->mcc_lock);
  1841. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1842. msecs_to_jiffies(40000)))
  1843. status = -1;
  1844. else
  1845. status = adapter->flash_status;
  1846. return status;
  1847. err_unlock:
  1848. spin_unlock_bh(&adapter->mcc_lock);
  1849. return status;
  1850. }
  1851. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1852. int offset)
  1853. {
  1854. struct be_mcc_wrb *wrb;
  1855. struct be_cmd_read_flash_crc *req;
  1856. int status;
  1857. spin_lock_bh(&adapter->mcc_lock);
  1858. wrb = wrb_from_mccq(adapter);
  1859. if (!wrb) {
  1860. status = -EBUSY;
  1861. goto err;
  1862. }
  1863. req = embedded_payload(wrb);
  1864. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1865. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1866. wrb, NULL);
  1867. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1868. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1869. req->params.offset = cpu_to_le32(offset);
  1870. req->params.data_buf_size = cpu_to_le32(0x4);
  1871. status = be_mcc_notify_wait(adapter);
  1872. if (!status)
  1873. memcpy(flashed_crc, req->crc, 4);
  1874. err:
  1875. spin_unlock_bh(&adapter->mcc_lock);
  1876. return status;
  1877. }
  1878. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1879. struct be_dma_mem *nonemb_cmd)
  1880. {
  1881. struct be_mcc_wrb *wrb;
  1882. struct be_cmd_req_acpi_wol_magic_config *req;
  1883. int status;
  1884. spin_lock_bh(&adapter->mcc_lock);
  1885. wrb = wrb_from_mccq(adapter);
  1886. if (!wrb) {
  1887. status = -EBUSY;
  1888. goto err;
  1889. }
  1890. req = nonemb_cmd->va;
  1891. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1892. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1893. nonemb_cmd);
  1894. memcpy(req->magic_mac, mac, ETH_ALEN);
  1895. status = be_mcc_notify_wait(adapter);
  1896. err:
  1897. spin_unlock_bh(&adapter->mcc_lock);
  1898. return status;
  1899. }
  1900. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1901. u8 loopback_type, u8 enable)
  1902. {
  1903. struct be_mcc_wrb *wrb;
  1904. struct be_cmd_req_set_lmode *req;
  1905. int status;
  1906. spin_lock_bh(&adapter->mcc_lock);
  1907. wrb = wrb_from_mccq(adapter);
  1908. if (!wrb) {
  1909. status = -EBUSY;
  1910. goto err;
  1911. }
  1912. req = embedded_payload(wrb);
  1913. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1914. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1915. NULL);
  1916. req->src_port = port_num;
  1917. req->dest_port = port_num;
  1918. req->loopback_type = loopback_type;
  1919. req->loopback_state = enable;
  1920. status = be_mcc_notify_wait(adapter);
  1921. err:
  1922. spin_unlock_bh(&adapter->mcc_lock);
  1923. return status;
  1924. }
  1925. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1926. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1927. {
  1928. struct be_mcc_wrb *wrb;
  1929. struct be_cmd_req_loopback_test *req;
  1930. int status;
  1931. spin_lock_bh(&adapter->mcc_lock);
  1932. wrb = wrb_from_mccq(adapter);
  1933. if (!wrb) {
  1934. status = -EBUSY;
  1935. goto err;
  1936. }
  1937. req = embedded_payload(wrb);
  1938. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1939. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1940. req->hdr.timeout = cpu_to_le32(4);
  1941. req->pattern = cpu_to_le64(pattern);
  1942. req->src_port = cpu_to_le32(port_num);
  1943. req->dest_port = cpu_to_le32(port_num);
  1944. req->pkt_size = cpu_to_le32(pkt_size);
  1945. req->num_pkts = cpu_to_le32(num_pkts);
  1946. req->loopback_type = cpu_to_le32(loopback_type);
  1947. status = be_mcc_notify_wait(adapter);
  1948. if (!status) {
  1949. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1950. status = le32_to_cpu(resp->status);
  1951. }
  1952. err:
  1953. spin_unlock_bh(&adapter->mcc_lock);
  1954. return status;
  1955. }
  1956. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1957. u32 byte_cnt, struct be_dma_mem *cmd)
  1958. {
  1959. struct be_mcc_wrb *wrb;
  1960. struct be_cmd_req_ddrdma_test *req;
  1961. int status;
  1962. int i, j = 0;
  1963. spin_lock_bh(&adapter->mcc_lock);
  1964. wrb = wrb_from_mccq(adapter);
  1965. if (!wrb) {
  1966. status = -EBUSY;
  1967. goto err;
  1968. }
  1969. req = cmd->va;
  1970. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1971. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1972. req->pattern = cpu_to_le64(pattern);
  1973. req->byte_count = cpu_to_le32(byte_cnt);
  1974. for (i = 0; i < byte_cnt; i++) {
  1975. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1976. j++;
  1977. if (j > 7)
  1978. j = 0;
  1979. }
  1980. status = be_mcc_notify_wait(adapter);
  1981. if (!status) {
  1982. struct be_cmd_resp_ddrdma_test *resp;
  1983. resp = cmd->va;
  1984. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1985. resp->snd_err) {
  1986. status = -1;
  1987. }
  1988. }
  1989. err:
  1990. spin_unlock_bh(&adapter->mcc_lock);
  1991. return status;
  1992. }
  1993. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1994. struct be_dma_mem *nonemb_cmd)
  1995. {
  1996. struct be_mcc_wrb *wrb;
  1997. struct be_cmd_req_seeprom_read *req;
  1998. int status;
  1999. spin_lock_bh(&adapter->mcc_lock);
  2000. wrb = wrb_from_mccq(adapter);
  2001. if (!wrb) {
  2002. status = -EBUSY;
  2003. goto err;
  2004. }
  2005. req = nonemb_cmd->va;
  2006. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2007. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2008. nonemb_cmd);
  2009. status = be_mcc_notify_wait(adapter);
  2010. err:
  2011. spin_unlock_bh(&adapter->mcc_lock);
  2012. return status;
  2013. }
  2014. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2015. {
  2016. struct be_mcc_wrb *wrb;
  2017. struct be_cmd_req_get_phy_info *req;
  2018. struct be_dma_mem cmd;
  2019. int status;
  2020. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2021. CMD_SUBSYSTEM_COMMON))
  2022. return -EPERM;
  2023. spin_lock_bh(&adapter->mcc_lock);
  2024. wrb = wrb_from_mccq(adapter);
  2025. if (!wrb) {
  2026. status = -EBUSY;
  2027. goto err;
  2028. }
  2029. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2030. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2031. &cmd.dma);
  2032. if (!cmd.va) {
  2033. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2034. status = -ENOMEM;
  2035. goto err;
  2036. }
  2037. req = cmd.va;
  2038. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2039. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2040. wrb, &cmd);
  2041. status = be_mcc_notify_wait(adapter);
  2042. if (!status) {
  2043. struct be_phy_info *resp_phy_info =
  2044. cmd.va + sizeof(struct be_cmd_req_hdr);
  2045. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2046. adapter->phy.interface_type =
  2047. le16_to_cpu(resp_phy_info->interface_type);
  2048. adapter->phy.auto_speeds_supported =
  2049. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2050. adapter->phy.fixed_speeds_supported =
  2051. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2052. adapter->phy.misc_params =
  2053. le32_to_cpu(resp_phy_info->misc_params);
  2054. if (BE2_chip(adapter)) {
  2055. adapter->phy.fixed_speeds_supported =
  2056. BE_SUPPORTED_SPEED_10GBPS |
  2057. BE_SUPPORTED_SPEED_1GBPS;
  2058. }
  2059. }
  2060. pci_free_consistent(adapter->pdev, cmd.size,
  2061. cmd.va, cmd.dma);
  2062. err:
  2063. spin_unlock_bh(&adapter->mcc_lock);
  2064. return status;
  2065. }
  2066. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2067. {
  2068. struct be_mcc_wrb *wrb;
  2069. struct be_cmd_req_set_qos *req;
  2070. int status;
  2071. spin_lock_bh(&adapter->mcc_lock);
  2072. wrb = wrb_from_mccq(adapter);
  2073. if (!wrb) {
  2074. status = -EBUSY;
  2075. goto err;
  2076. }
  2077. req = embedded_payload(wrb);
  2078. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2079. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2080. req->hdr.domain = domain;
  2081. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2082. req->max_bps_nic = cpu_to_le32(bps);
  2083. status = be_mcc_notify_wait(adapter);
  2084. err:
  2085. spin_unlock_bh(&adapter->mcc_lock);
  2086. return status;
  2087. }
  2088. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2089. {
  2090. struct be_mcc_wrb *wrb;
  2091. struct be_cmd_req_cntl_attribs *req;
  2092. struct be_cmd_resp_cntl_attribs *resp;
  2093. int status;
  2094. int payload_len = max(sizeof(*req), sizeof(*resp));
  2095. struct mgmt_controller_attrib *attribs;
  2096. struct be_dma_mem attribs_cmd;
  2097. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2098. return -1;
  2099. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2100. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2101. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2102. &attribs_cmd.dma);
  2103. if (!attribs_cmd.va) {
  2104. dev_err(&adapter->pdev->dev,
  2105. "Memory allocation failure\n");
  2106. status = -ENOMEM;
  2107. goto err;
  2108. }
  2109. wrb = wrb_from_mbox(adapter);
  2110. if (!wrb) {
  2111. status = -EBUSY;
  2112. goto err;
  2113. }
  2114. req = attribs_cmd.va;
  2115. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2116. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2117. &attribs_cmd);
  2118. status = be_mbox_notify_wait(adapter);
  2119. if (!status) {
  2120. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2121. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2122. }
  2123. err:
  2124. mutex_unlock(&adapter->mbox_lock);
  2125. if (attribs_cmd.va)
  2126. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2127. attribs_cmd.va, attribs_cmd.dma);
  2128. return status;
  2129. }
  2130. /* Uses mbox */
  2131. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2132. {
  2133. struct be_mcc_wrb *wrb;
  2134. struct be_cmd_req_set_func_cap *req;
  2135. int status;
  2136. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2137. return -1;
  2138. wrb = wrb_from_mbox(adapter);
  2139. if (!wrb) {
  2140. status = -EBUSY;
  2141. goto err;
  2142. }
  2143. req = embedded_payload(wrb);
  2144. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2145. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2146. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2147. CAPABILITY_BE3_NATIVE_ERX_API);
  2148. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2149. status = be_mbox_notify_wait(adapter);
  2150. if (!status) {
  2151. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2152. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2153. CAPABILITY_BE3_NATIVE_ERX_API;
  2154. if (!adapter->be3_native)
  2155. dev_warn(&adapter->pdev->dev,
  2156. "adapter not in advanced mode\n");
  2157. }
  2158. err:
  2159. mutex_unlock(&adapter->mbox_lock);
  2160. return status;
  2161. }
  2162. /* Get privilege(s) for a function */
  2163. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2164. u32 domain)
  2165. {
  2166. struct be_mcc_wrb *wrb;
  2167. struct be_cmd_req_get_fn_privileges *req;
  2168. int status;
  2169. spin_lock_bh(&adapter->mcc_lock);
  2170. wrb = wrb_from_mccq(adapter);
  2171. if (!wrb) {
  2172. status = -EBUSY;
  2173. goto err;
  2174. }
  2175. req = embedded_payload(wrb);
  2176. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2177. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2178. wrb, NULL);
  2179. req->hdr.domain = domain;
  2180. status = be_mcc_notify_wait(adapter);
  2181. if (!status) {
  2182. struct be_cmd_resp_get_fn_privileges *resp =
  2183. embedded_payload(wrb);
  2184. *privilege = le32_to_cpu(resp->privilege_mask);
  2185. }
  2186. err:
  2187. spin_unlock_bh(&adapter->mcc_lock);
  2188. return status;
  2189. }
  2190. /* Set privilege(s) for a function */
  2191. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2192. u32 domain)
  2193. {
  2194. struct be_mcc_wrb *wrb;
  2195. struct be_cmd_req_set_fn_privileges *req;
  2196. int status;
  2197. spin_lock_bh(&adapter->mcc_lock);
  2198. wrb = wrb_from_mccq(adapter);
  2199. if (!wrb) {
  2200. status = -EBUSY;
  2201. goto err;
  2202. }
  2203. req = embedded_payload(wrb);
  2204. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2205. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2206. wrb, NULL);
  2207. req->hdr.domain = domain;
  2208. if (lancer_chip(adapter))
  2209. req->privileges_lancer = cpu_to_le32(privileges);
  2210. else
  2211. req->privileges = cpu_to_le32(privileges);
  2212. status = be_mcc_notify_wait(adapter);
  2213. err:
  2214. spin_unlock_bh(&adapter->mcc_lock);
  2215. return status;
  2216. }
  2217. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2218. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2219. * If pmac_id is returned, pmac_id_valid is returned as true
  2220. */
  2221. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2222. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2223. {
  2224. struct be_mcc_wrb *wrb;
  2225. struct be_cmd_req_get_mac_list *req;
  2226. int status;
  2227. int mac_count;
  2228. struct be_dma_mem get_mac_list_cmd;
  2229. int i;
  2230. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2231. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2232. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2233. get_mac_list_cmd.size,
  2234. &get_mac_list_cmd.dma);
  2235. if (!get_mac_list_cmd.va) {
  2236. dev_err(&adapter->pdev->dev,
  2237. "Memory allocation failure during GET_MAC_LIST\n");
  2238. return -ENOMEM;
  2239. }
  2240. spin_lock_bh(&adapter->mcc_lock);
  2241. wrb = wrb_from_mccq(adapter);
  2242. if (!wrb) {
  2243. status = -EBUSY;
  2244. goto out;
  2245. }
  2246. req = get_mac_list_cmd.va;
  2247. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2248. OPCODE_COMMON_GET_MAC_LIST,
  2249. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2250. req->hdr.domain = domain;
  2251. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2252. if (*pmac_id_valid) {
  2253. req->mac_id = cpu_to_le32(*pmac_id);
  2254. req->iface_id = cpu_to_le16(adapter->if_handle);
  2255. req->perm_override = 0;
  2256. } else {
  2257. req->perm_override = 1;
  2258. }
  2259. status = be_mcc_notify_wait(adapter);
  2260. if (!status) {
  2261. struct be_cmd_resp_get_mac_list *resp =
  2262. get_mac_list_cmd.va;
  2263. if (*pmac_id_valid) {
  2264. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2265. ETH_ALEN);
  2266. goto out;
  2267. }
  2268. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2269. /* Mac list returned could contain one or more active mac_ids
  2270. * or one or more true or pseudo permanant mac addresses.
  2271. * If an active mac_id is present, return first active mac_id
  2272. * found.
  2273. */
  2274. for (i = 0; i < mac_count; i++) {
  2275. struct get_list_macaddr *mac_entry;
  2276. u16 mac_addr_size;
  2277. u32 mac_id;
  2278. mac_entry = &resp->macaddr_list[i];
  2279. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2280. /* mac_id is a 32 bit value and mac_addr size
  2281. * is 6 bytes
  2282. */
  2283. if (mac_addr_size == sizeof(u32)) {
  2284. *pmac_id_valid = true;
  2285. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2286. *pmac_id = le32_to_cpu(mac_id);
  2287. goto out;
  2288. }
  2289. }
  2290. /* If no active mac_id found, return first mac addr */
  2291. *pmac_id_valid = false;
  2292. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2293. ETH_ALEN);
  2294. }
  2295. out:
  2296. spin_unlock_bh(&adapter->mcc_lock);
  2297. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2298. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2299. return status;
  2300. }
  2301. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2302. {
  2303. bool active = true;
  2304. if (BEx_chip(adapter))
  2305. return be_cmd_mac_addr_query(adapter, mac, false,
  2306. adapter->if_handle, curr_pmac_id);
  2307. else
  2308. /* Fetch the MAC address using pmac_id */
  2309. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2310. &curr_pmac_id, 0);
  2311. }
  2312. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2313. {
  2314. int status;
  2315. bool pmac_valid = false;
  2316. memset(mac, 0, ETH_ALEN);
  2317. if (BEx_chip(adapter)) {
  2318. if (be_physfn(adapter))
  2319. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2320. 0);
  2321. else
  2322. status = be_cmd_mac_addr_query(adapter, mac, false,
  2323. adapter->if_handle, 0);
  2324. } else {
  2325. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2326. NULL, 0);
  2327. }
  2328. return status;
  2329. }
  2330. /* Uses synchronous MCCQ */
  2331. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2332. u8 mac_count, u32 domain)
  2333. {
  2334. struct be_mcc_wrb *wrb;
  2335. struct be_cmd_req_set_mac_list *req;
  2336. int status;
  2337. struct be_dma_mem cmd;
  2338. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2339. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2340. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2341. &cmd.dma, GFP_KERNEL);
  2342. if (!cmd.va)
  2343. return -ENOMEM;
  2344. spin_lock_bh(&adapter->mcc_lock);
  2345. wrb = wrb_from_mccq(adapter);
  2346. if (!wrb) {
  2347. status = -EBUSY;
  2348. goto err;
  2349. }
  2350. req = cmd.va;
  2351. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2352. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2353. wrb, &cmd);
  2354. req->hdr.domain = domain;
  2355. req->mac_count = mac_count;
  2356. if (mac_count)
  2357. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2358. status = be_mcc_notify_wait(adapter);
  2359. err:
  2360. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2361. cmd.va, cmd.dma);
  2362. spin_unlock_bh(&adapter->mcc_lock);
  2363. return status;
  2364. }
  2365. /* Wrapper to delete any active MACs and provision the new mac.
  2366. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2367. * current list are active.
  2368. */
  2369. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2370. {
  2371. bool active_mac = false;
  2372. u8 old_mac[ETH_ALEN];
  2373. u32 pmac_id;
  2374. int status;
  2375. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2376. &pmac_id, dom);
  2377. if (!status && active_mac)
  2378. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2379. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2380. }
  2381. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2382. u32 domain, u16 intf_id)
  2383. {
  2384. struct be_mcc_wrb *wrb;
  2385. struct be_cmd_req_set_hsw_config *req;
  2386. void *ctxt;
  2387. int status;
  2388. spin_lock_bh(&adapter->mcc_lock);
  2389. wrb = wrb_from_mccq(adapter);
  2390. if (!wrb) {
  2391. status = -EBUSY;
  2392. goto err;
  2393. }
  2394. req = embedded_payload(wrb);
  2395. ctxt = &req->context;
  2396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2397. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2398. req->hdr.domain = domain;
  2399. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2400. if (pvid) {
  2401. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2402. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2403. }
  2404. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2405. status = be_mcc_notify_wait(adapter);
  2406. err:
  2407. spin_unlock_bh(&adapter->mcc_lock);
  2408. return status;
  2409. }
  2410. /* Get Hyper switch config */
  2411. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2412. u32 domain, u16 intf_id)
  2413. {
  2414. struct be_mcc_wrb *wrb;
  2415. struct be_cmd_req_get_hsw_config *req;
  2416. void *ctxt;
  2417. int status;
  2418. u16 vid;
  2419. spin_lock_bh(&adapter->mcc_lock);
  2420. wrb = wrb_from_mccq(adapter);
  2421. if (!wrb) {
  2422. status = -EBUSY;
  2423. goto err;
  2424. }
  2425. req = embedded_payload(wrb);
  2426. ctxt = &req->context;
  2427. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2428. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2429. req->hdr.domain = domain;
  2430. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2431. intf_id);
  2432. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2433. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2434. status = be_mcc_notify_wait(adapter);
  2435. if (!status) {
  2436. struct be_cmd_resp_get_hsw_config *resp =
  2437. embedded_payload(wrb);
  2438. be_dws_le_to_cpu(&resp->context,
  2439. sizeof(resp->context));
  2440. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2441. pvid, &resp->context);
  2442. *pvid = le16_to_cpu(vid);
  2443. }
  2444. err:
  2445. spin_unlock_bh(&adapter->mcc_lock);
  2446. return status;
  2447. }
  2448. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2449. {
  2450. struct be_mcc_wrb *wrb;
  2451. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2452. int status;
  2453. int payload_len = sizeof(*req);
  2454. struct be_dma_mem cmd;
  2455. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2456. CMD_SUBSYSTEM_ETH))
  2457. return -EPERM;
  2458. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2459. return -1;
  2460. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2461. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2462. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2463. &cmd.dma);
  2464. if (!cmd.va) {
  2465. dev_err(&adapter->pdev->dev,
  2466. "Memory allocation failure\n");
  2467. status = -ENOMEM;
  2468. goto err;
  2469. }
  2470. wrb = wrb_from_mbox(adapter);
  2471. if (!wrb) {
  2472. status = -EBUSY;
  2473. goto err;
  2474. }
  2475. req = cmd.va;
  2476. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2477. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2478. payload_len, wrb, &cmd);
  2479. req->hdr.version = 1;
  2480. req->query_options = BE_GET_WOL_CAP;
  2481. status = be_mbox_notify_wait(adapter);
  2482. if (!status) {
  2483. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2484. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2485. /* the command could succeed misleadingly on old f/w
  2486. * which is not aware of the V1 version. fake an error. */
  2487. if (resp->hdr.response_length < payload_len) {
  2488. status = -1;
  2489. goto err;
  2490. }
  2491. adapter->wol_cap = resp->wol_settings;
  2492. }
  2493. err:
  2494. mutex_unlock(&adapter->mbox_lock);
  2495. if (cmd.va)
  2496. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2497. return status;
  2498. }
  2499. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2500. struct be_dma_mem *cmd)
  2501. {
  2502. struct be_mcc_wrb *wrb;
  2503. struct be_cmd_req_get_ext_fat_caps *req;
  2504. int status;
  2505. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2506. return -1;
  2507. wrb = wrb_from_mbox(adapter);
  2508. if (!wrb) {
  2509. status = -EBUSY;
  2510. goto err;
  2511. }
  2512. req = cmd->va;
  2513. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2514. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2515. cmd->size, wrb, cmd);
  2516. req->parameter_type = cpu_to_le32(1);
  2517. status = be_mbox_notify_wait(adapter);
  2518. err:
  2519. mutex_unlock(&adapter->mbox_lock);
  2520. return status;
  2521. }
  2522. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2523. struct be_dma_mem *cmd,
  2524. struct be_fat_conf_params *configs)
  2525. {
  2526. struct be_mcc_wrb *wrb;
  2527. struct be_cmd_req_set_ext_fat_caps *req;
  2528. int status;
  2529. spin_lock_bh(&adapter->mcc_lock);
  2530. wrb = wrb_from_mccq(adapter);
  2531. if (!wrb) {
  2532. status = -EBUSY;
  2533. goto err;
  2534. }
  2535. req = cmd->va;
  2536. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2537. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2538. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2539. cmd->size, wrb, cmd);
  2540. status = be_mcc_notify_wait(adapter);
  2541. err:
  2542. spin_unlock_bh(&adapter->mcc_lock);
  2543. return status;
  2544. }
  2545. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2546. {
  2547. struct be_mcc_wrb *wrb;
  2548. struct be_cmd_req_get_port_name *req;
  2549. int status;
  2550. if (!lancer_chip(adapter)) {
  2551. *port_name = adapter->hba_port_num + '0';
  2552. return 0;
  2553. }
  2554. spin_lock_bh(&adapter->mcc_lock);
  2555. wrb = wrb_from_mccq(adapter);
  2556. if (!wrb) {
  2557. status = -EBUSY;
  2558. goto err;
  2559. }
  2560. req = embedded_payload(wrb);
  2561. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2562. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2563. NULL);
  2564. req->hdr.version = 1;
  2565. status = be_mcc_notify_wait(adapter);
  2566. if (!status) {
  2567. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2568. *port_name = resp->port_name[adapter->hba_port_num];
  2569. } else {
  2570. *port_name = adapter->hba_port_num + '0';
  2571. }
  2572. err:
  2573. spin_unlock_bh(&adapter->mcc_lock);
  2574. return status;
  2575. }
  2576. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2577. {
  2578. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2579. int i;
  2580. for (i = 0; i < desc_count; i++) {
  2581. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2582. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2583. return (struct be_nic_res_desc *)hdr;
  2584. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2585. hdr = (void *)hdr + hdr->desc_len;
  2586. }
  2587. return NULL;
  2588. }
  2589. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2590. u32 desc_count)
  2591. {
  2592. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2593. struct be_pcie_res_desc *pcie;
  2594. int i;
  2595. for (i = 0; i < desc_count; i++) {
  2596. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2597. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2598. pcie = (struct be_pcie_res_desc *)hdr;
  2599. if (pcie->pf_num == devfn)
  2600. return pcie;
  2601. }
  2602. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2603. hdr = (void *)hdr + hdr->desc_len;
  2604. }
  2605. return NULL;
  2606. }
  2607. static void be_copy_nic_desc(struct be_resources *res,
  2608. struct be_nic_res_desc *desc)
  2609. {
  2610. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2611. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2612. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2613. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2614. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2615. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2616. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2617. /* Clear flags that driver is not interested in */
  2618. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2619. BE_IF_CAP_FLAGS_WANT;
  2620. /* Need 1 RXQ as the default RXQ */
  2621. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2622. res->max_rss_qs -= 1;
  2623. }
  2624. /* Uses Mbox */
  2625. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2626. {
  2627. struct be_mcc_wrb *wrb;
  2628. struct be_cmd_req_get_func_config *req;
  2629. int status;
  2630. struct be_dma_mem cmd;
  2631. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2632. return -1;
  2633. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2634. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2635. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2636. &cmd.dma);
  2637. if (!cmd.va) {
  2638. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2639. status = -ENOMEM;
  2640. goto err;
  2641. }
  2642. wrb = wrb_from_mbox(adapter);
  2643. if (!wrb) {
  2644. status = -EBUSY;
  2645. goto err;
  2646. }
  2647. req = cmd.va;
  2648. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2649. OPCODE_COMMON_GET_FUNC_CONFIG,
  2650. cmd.size, wrb, &cmd);
  2651. if (skyhawk_chip(adapter))
  2652. req->hdr.version = 1;
  2653. status = be_mbox_notify_wait(adapter);
  2654. if (!status) {
  2655. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2656. u32 desc_count = le32_to_cpu(resp->desc_count);
  2657. struct be_nic_res_desc *desc;
  2658. desc = be_get_nic_desc(resp->func_param, desc_count);
  2659. if (!desc) {
  2660. status = -EINVAL;
  2661. goto err;
  2662. }
  2663. adapter->pf_number = desc->pf_num;
  2664. be_copy_nic_desc(res, desc);
  2665. }
  2666. err:
  2667. mutex_unlock(&adapter->mbox_lock);
  2668. if (cmd.va)
  2669. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2670. return status;
  2671. }
  2672. /* Uses mbox */
  2673. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2674. u8 domain, struct be_dma_mem *cmd)
  2675. {
  2676. struct be_mcc_wrb *wrb;
  2677. struct be_cmd_req_get_profile_config *req;
  2678. int status;
  2679. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2680. return -1;
  2681. wrb = wrb_from_mbox(adapter);
  2682. req = cmd->va;
  2683. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2684. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2685. cmd->size, wrb, cmd);
  2686. req->type = ACTIVE_PROFILE_TYPE;
  2687. req->hdr.domain = domain;
  2688. if (!lancer_chip(adapter))
  2689. req->hdr.version = 1;
  2690. status = be_mbox_notify_wait(adapter);
  2691. mutex_unlock(&adapter->mbox_lock);
  2692. return status;
  2693. }
  2694. /* Uses sync mcc */
  2695. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2696. u8 domain, struct be_dma_mem *cmd)
  2697. {
  2698. struct be_mcc_wrb *wrb;
  2699. struct be_cmd_req_get_profile_config *req;
  2700. int status;
  2701. spin_lock_bh(&adapter->mcc_lock);
  2702. wrb = wrb_from_mccq(adapter);
  2703. if (!wrb) {
  2704. status = -EBUSY;
  2705. goto err;
  2706. }
  2707. req = cmd->va;
  2708. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2709. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2710. cmd->size, wrb, cmd);
  2711. req->type = ACTIVE_PROFILE_TYPE;
  2712. req->hdr.domain = domain;
  2713. if (!lancer_chip(adapter))
  2714. req->hdr.version = 1;
  2715. status = be_mcc_notify_wait(adapter);
  2716. err:
  2717. spin_unlock_bh(&adapter->mcc_lock);
  2718. return status;
  2719. }
  2720. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2721. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2722. struct be_resources *res, u8 domain)
  2723. {
  2724. struct be_cmd_resp_get_profile_config *resp;
  2725. struct be_pcie_res_desc *pcie;
  2726. struct be_nic_res_desc *nic;
  2727. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2728. struct be_dma_mem cmd;
  2729. u32 desc_count;
  2730. int status;
  2731. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2732. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2733. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2734. if (!cmd.va)
  2735. return -ENOMEM;
  2736. if (!mccq->created)
  2737. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2738. else
  2739. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2740. if (status)
  2741. goto err;
  2742. resp = cmd.va;
  2743. desc_count = le32_to_cpu(resp->desc_count);
  2744. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2745. desc_count);
  2746. if (pcie)
  2747. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2748. nic = be_get_nic_desc(resp->func_param, desc_count);
  2749. if (nic)
  2750. be_copy_nic_desc(res, nic);
  2751. err:
  2752. if (cmd.va)
  2753. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2754. return status;
  2755. }
  2756. /* Currently only Lancer uses this command and it supports version 0 only
  2757. * Uses sync mcc
  2758. */
  2759. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2760. u8 domain)
  2761. {
  2762. struct be_mcc_wrb *wrb;
  2763. struct be_cmd_req_set_profile_config *req;
  2764. int status;
  2765. spin_lock_bh(&adapter->mcc_lock);
  2766. wrb = wrb_from_mccq(adapter);
  2767. if (!wrb) {
  2768. status = -EBUSY;
  2769. goto err;
  2770. }
  2771. req = embedded_payload(wrb);
  2772. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2773. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2774. wrb, NULL);
  2775. req->hdr.domain = domain;
  2776. req->desc_count = cpu_to_le32(1);
  2777. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2778. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2779. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2780. req->nic_desc.pf_num = adapter->pf_number;
  2781. req->nic_desc.vf_num = domain;
  2782. /* Mark fields invalid */
  2783. req->nic_desc.unicast_mac_count = 0xFFFF;
  2784. req->nic_desc.mcc_count = 0xFFFF;
  2785. req->nic_desc.vlan_count = 0xFFFF;
  2786. req->nic_desc.mcast_mac_count = 0xFFFF;
  2787. req->nic_desc.txq_count = 0xFFFF;
  2788. req->nic_desc.rq_count = 0xFFFF;
  2789. req->nic_desc.rssq_count = 0xFFFF;
  2790. req->nic_desc.lro_count = 0xFFFF;
  2791. req->nic_desc.cq_count = 0xFFFF;
  2792. req->nic_desc.toe_conn_count = 0xFFFF;
  2793. req->nic_desc.eq_count = 0xFFFF;
  2794. req->nic_desc.link_param = 0xFF;
  2795. req->nic_desc.bw_min = 0xFFFFFFFF;
  2796. req->nic_desc.acpi_params = 0xFF;
  2797. req->nic_desc.wol_param = 0x0F;
  2798. /* Change BW */
  2799. req->nic_desc.bw_min = cpu_to_le32(bps);
  2800. req->nic_desc.bw_max = cpu_to_le32(bps);
  2801. status = be_mcc_notify_wait(adapter);
  2802. err:
  2803. spin_unlock_bh(&adapter->mcc_lock);
  2804. return status;
  2805. }
  2806. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2807. int vf_num)
  2808. {
  2809. struct be_mcc_wrb *wrb;
  2810. struct be_cmd_req_get_iface_list *req;
  2811. struct be_cmd_resp_get_iface_list *resp;
  2812. int status;
  2813. spin_lock_bh(&adapter->mcc_lock);
  2814. wrb = wrb_from_mccq(adapter);
  2815. if (!wrb) {
  2816. status = -EBUSY;
  2817. goto err;
  2818. }
  2819. req = embedded_payload(wrb);
  2820. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2821. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2822. wrb, NULL);
  2823. req->hdr.domain = vf_num + 1;
  2824. status = be_mcc_notify_wait(adapter);
  2825. if (!status) {
  2826. resp = (struct be_cmd_resp_get_iface_list *)req;
  2827. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2828. }
  2829. err:
  2830. spin_unlock_bh(&adapter->mcc_lock);
  2831. return status;
  2832. }
  2833. static int lancer_wait_idle(struct be_adapter *adapter)
  2834. {
  2835. #define SLIPORT_IDLE_TIMEOUT 30
  2836. u32 reg_val;
  2837. int status = 0, i;
  2838. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2839. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2840. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2841. break;
  2842. ssleep(1);
  2843. }
  2844. if (i == SLIPORT_IDLE_TIMEOUT)
  2845. status = -1;
  2846. return status;
  2847. }
  2848. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2849. {
  2850. int status = 0;
  2851. status = lancer_wait_idle(adapter);
  2852. if (status)
  2853. return status;
  2854. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2855. return status;
  2856. }
  2857. /* Routine to check whether dump image is present or not */
  2858. bool dump_present(struct be_adapter *adapter)
  2859. {
  2860. u32 sliport_status = 0;
  2861. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2862. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2863. }
  2864. int lancer_initiate_dump(struct be_adapter *adapter)
  2865. {
  2866. int status;
  2867. /* give firmware reset and diagnostic dump */
  2868. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2869. PHYSDEV_CONTROL_DD_MASK);
  2870. if (status < 0) {
  2871. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2872. return status;
  2873. }
  2874. status = lancer_wait_idle(adapter);
  2875. if (status)
  2876. return status;
  2877. if (!dump_present(adapter)) {
  2878. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2879. return -1;
  2880. }
  2881. return 0;
  2882. }
  2883. /* Uses sync mcc */
  2884. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2885. {
  2886. struct be_mcc_wrb *wrb;
  2887. struct be_cmd_enable_disable_vf *req;
  2888. int status;
  2889. if (!lancer_chip(adapter))
  2890. return 0;
  2891. spin_lock_bh(&adapter->mcc_lock);
  2892. wrb = wrb_from_mccq(adapter);
  2893. if (!wrb) {
  2894. status = -EBUSY;
  2895. goto err;
  2896. }
  2897. req = embedded_payload(wrb);
  2898. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2899. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2900. wrb, NULL);
  2901. req->hdr.domain = domain;
  2902. req->enable = 1;
  2903. status = be_mcc_notify_wait(adapter);
  2904. err:
  2905. spin_unlock_bh(&adapter->mcc_lock);
  2906. return status;
  2907. }
  2908. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2909. {
  2910. struct be_mcc_wrb *wrb;
  2911. struct be_cmd_req_intr_set *req;
  2912. int status;
  2913. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2914. return -1;
  2915. wrb = wrb_from_mbox(adapter);
  2916. req = embedded_payload(wrb);
  2917. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2918. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2919. wrb, NULL);
  2920. req->intr_enabled = intr_enable;
  2921. status = be_mbox_notify_wait(adapter);
  2922. mutex_unlock(&adapter->mbox_lock);
  2923. return status;
  2924. }
  2925. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2926. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2927. {
  2928. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2929. struct be_mcc_wrb *wrb;
  2930. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2931. struct be_cmd_req_hdr *req;
  2932. struct be_cmd_resp_hdr *resp;
  2933. int status;
  2934. spin_lock_bh(&adapter->mcc_lock);
  2935. wrb = wrb_from_mccq(adapter);
  2936. if (!wrb) {
  2937. status = -EBUSY;
  2938. goto err;
  2939. }
  2940. req = embedded_payload(wrb);
  2941. resp = embedded_payload(wrb);
  2942. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2943. hdr->opcode, wrb_payload_size, wrb, NULL);
  2944. memcpy(req, wrb_payload, wrb_payload_size);
  2945. be_dws_cpu_to_le(req, wrb_payload_size);
  2946. status = be_mcc_notify_wait(adapter);
  2947. if (cmd_status)
  2948. *cmd_status = (status & 0xffff);
  2949. if (ext_status)
  2950. *ext_status = 0;
  2951. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2952. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2953. err:
  2954. spin_unlock_bh(&adapter->mcc_lock);
  2955. return status;
  2956. }
  2957. EXPORT_SYMBOL(be_roce_mcc_cmd);