pcnet32.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define DRV_NAME "pcnet32"
  24. #ifdef CONFIG_PCNET32_NAPI
  25. #define DRV_VERSION "1.33-NAPI"
  26. #else
  27. #define DRV_VERSION "1.33"
  28. #endif
  29. #define DRV_RELDATE "27.Jun.2006"
  30. #define PFX DRV_NAME ": "
  31. static const char *const version =
  32. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/string.h>
  36. #include <linux/errno.h>
  37. #include <linux/ioport.h>
  38. #include <linux/slab.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/delay.h>
  42. #include <linux/init.h>
  43. #include <linux/ethtool.h>
  44. #include <linux/mii.h>
  45. #include <linux/crc32.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/etherdevice.h>
  48. #include <linux/skbuff.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/moduleparam.h>
  51. #include <linux/bitops.h>
  52. #include <asm/dma.h>
  53. #include <asm/io.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/irq.h>
  56. /*
  57. * PCI device identifiers for "new style" Linux PCI Device Drivers
  58. */
  59. static struct pci_device_id pcnet32_pci_tbl[] = {
  60. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  61. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  62. /*
  63. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  64. * the incorrect vendor id.
  65. */
  66. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  67. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  68. { } /* terminate list */
  69. };
  70. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  71. static int cards_found;
  72. /*
  73. * VLB I/O addresses
  74. */
  75. static unsigned int pcnet32_portlist[] __initdata =
  76. { 0x300, 0x320, 0x340, 0x360, 0 };
  77. static int pcnet32_debug = 0;
  78. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  79. static int pcnet32vlb; /* check for VLB cards ? */
  80. static struct net_device *pcnet32_dev;
  81. static int max_interrupt_work = 2;
  82. static int rx_copybreak = 200;
  83. #define PCNET32_PORT_AUI 0x00
  84. #define PCNET32_PORT_10BT 0x01
  85. #define PCNET32_PORT_GPSI 0x02
  86. #define PCNET32_PORT_MII 0x03
  87. #define PCNET32_PORT_PORTSEL 0x03
  88. #define PCNET32_PORT_ASEL 0x04
  89. #define PCNET32_PORT_100 0x40
  90. #define PCNET32_PORT_FD 0x80
  91. #define PCNET32_DMA_MASK 0xffffffff
  92. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  93. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  94. /*
  95. * table to translate option values from tulip
  96. * to internal options
  97. */
  98. static const unsigned char options_mapping[] = {
  99. PCNET32_PORT_ASEL, /* 0 Auto-select */
  100. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  101. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  102. PCNET32_PORT_ASEL, /* 3 not supported */
  103. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  104. PCNET32_PORT_ASEL, /* 5 not supported */
  105. PCNET32_PORT_ASEL, /* 6 not supported */
  106. PCNET32_PORT_ASEL, /* 7 not supported */
  107. PCNET32_PORT_ASEL, /* 8 not supported */
  108. PCNET32_PORT_MII, /* 9 MII 10baseT */
  109. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  110. PCNET32_PORT_MII, /* 11 MII (autosel) */
  111. PCNET32_PORT_10BT, /* 12 10BaseT */
  112. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  113. /* 14 MII 100BaseTx-FD */
  114. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  115. PCNET32_PORT_ASEL /* 15 not supported */
  116. };
  117. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  118. "Loopback test (offline)"
  119. };
  120. #define PCNET32_TEST_LEN (sizeof(pcnet32_gstrings_test) / ETH_GSTRING_LEN)
  121. #define PCNET32_NUM_REGS 136
  122. #define MAX_UNITS 8 /* More are supported, limit only on options */
  123. static int options[MAX_UNITS];
  124. static int full_duplex[MAX_UNITS];
  125. static int homepna[MAX_UNITS];
  126. /*
  127. * Theory of Operation
  128. *
  129. * This driver uses the same software structure as the normal lance
  130. * driver. So look for a verbose description in lance.c. The differences
  131. * to the normal lance driver is the use of the 32bit mode of PCnet32
  132. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  133. * 16MB limitation and we don't need bounce buffers.
  134. */
  135. /*
  136. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  137. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  138. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  139. */
  140. #ifndef PCNET32_LOG_TX_BUFFERS
  141. #define PCNET32_LOG_TX_BUFFERS 4
  142. #define PCNET32_LOG_RX_BUFFERS 5
  143. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  144. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  145. #endif
  146. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  147. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  148. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  149. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  150. #define PKT_BUF_SZ 1544
  151. /* Offsets from base I/O address. */
  152. #define PCNET32_WIO_RDP 0x10
  153. #define PCNET32_WIO_RAP 0x12
  154. #define PCNET32_WIO_RESET 0x14
  155. #define PCNET32_WIO_BDP 0x16
  156. #define PCNET32_DWIO_RDP 0x10
  157. #define PCNET32_DWIO_RAP 0x14
  158. #define PCNET32_DWIO_RESET 0x18
  159. #define PCNET32_DWIO_BDP 0x1C
  160. #define PCNET32_TOTAL_SIZE 0x20
  161. #define CSR0 0
  162. #define CSR0_INIT 0x1
  163. #define CSR0_START 0x2
  164. #define CSR0_STOP 0x4
  165. #define CSR0_TXPOLL 0x8
  166. #define CSR0_INTEN 0x40
  167. #define CSR0_IDON 0x0100
  168. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  169. #define PCNET32_INIT_LOW 1
  170. #define PCNET32_INIT_HIGH 2
  171. #define CSR3 3
  172. #define CSR4 4
  173. #define CSR5 5
  174. #define CSR5_SUSPEND 0x0001
  175. #define CSR15 15
  176. #define PCNET32_MC_FILTER 8
  177. #define PCNET32_79C970A 0x2621
  178. /* The PCNET32 Rx and Tx ring descriptors. */
  179. struct pcnet32_rx_head {
  180. u32 base;
  181. s16 buf_length; /* two`s complement of length */
  182. s16 status;
  183. u32 msg_length;
  184. u32 reserved;
  185. };
  186. struct pcnet32_tx_head {
  187. u32 base;
  188. s16 length; /* two`s complement of length */
  189. s16 status;
  190. u32 misc;
  191. u32 reserved;
  192. };
  193. /* The PCNET32 32-Bit initialization block, described in databook. */
  194. struct pcnet32_init_block {
  195. u16 mode;
  196. u16 tlen_rlen;
  197. u8 phys_addr[6];
  198. u16 reserved;
  199. u32 filter[2];
  200. /* Receive and transmit ring base, along with extra bits. */
  201. u32 rx_ring;
  202. u32 tx_ring;
  203. };
  204. /* PCnet32 access functions */
  205. struct pcnet32_access {
  206. u16 (*read_csr) (unsigned long, int);
  207. void (*write_csr) (unsigned long, int, u16);
  208. u16 (*read_bcr) (unsigned long, int);
  209. void (*write_bcr) (unsigned long, int, u16);
  210. u16 (*read_rap) (unsigned long);
  211. void (*write_rap) (unsigned long, u16);
  212. void (*reset) (unsigned long);
  213. };
  214. /*
  215. * The first field of pcnet32_private is read by the ethernet device
  216. * so the structure should be allocated using pci_alloc_consistent().
  217. */
  218. struct pcnet32_private {
  219. struct pcnet32_init_block *init_block;
  220. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  221. struct pcnet32_rx_head *rx_ring;
  222. struct pcnet32_tx_head *tx_ring;
  223. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  224. returned by pci_alloc_consistent */
  225. struct pci_dev *pci_dev;
  226. const char *name;
  227. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  228. struct sk_buff **tx_skbuff;
  229. struct sk_buff **rx_skbuff;
  230. dma_addr_t *tx_dma_addr;
  231. dma_addr_t *rx_dma_addr;
  232. struct pcnet32_access a;
  233. spinlock_t lock; /* Guard lock */
  234. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  235. unsigned int rx_ring_size; /* current rx ring size */
  236. unsigned int tx_ring_size; /* current tx ring size */
  237. unsigned int rx_mod_mask; /* rx ring modular mask */
  238. unsigned int tx_mod_mask; /* tx ring modular mask */
  239. unsigned short rx_len_bits;
  240. unsigned short tx_len_bits;
  241. dma_addr_t rx_ring_dma_addr;
  242. dma_addr_t tx_ring_dma_addr;
  243. unsigned int dirty_rx, /* ring entries to be freed. */
  244. dirty_tx;
  245. struct net_device *dev;
  246. struct napi_struct napi;
  247. struct net_device_stats stats;
  248. char tx_full;
  249. char phycount; /* number of phys found */
  250. int options;
  251. unsigned int shared_irq:1, /* shared irq possible */
  252. dxsuflo:1, /* disable transmit stop on uflo */
  253. mii:1; /* mii port available */
  254. struct net_device *next;
  255. struct mii_if_info mii_if;
  256. struct timer_list watchdog_timer;
  257. struct timer_list blink_timer;
  258. u32 msg_enable; /* debug message level */
  259. /* each bit indicates an available PHY */
  260. u32 phymask;
  261. unsigned short chip_version; /* which variant this is */
  262. };
  263. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  264. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  265. static int pcnet32_open(struct net_device *);
  266. static int pcnet32_init_ring(struct net_device *);
  267. static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
  268. static void pcnet32_tx_timeout(struct net_device *dev);
  269. static irqreturn_t pcnet32_interrupt(int, void *);
  270. static int pcnet32_close(struct net_device *);
  271. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  272. static void pcnet32_load_multicast(struct net_device *dev);
  273. static void pcnet32_set_multicast_list(struct net_device *);
  274. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  275. static void pcnet32_watchdog(struct net_device *);
  276. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  277. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  278. int val);
  279. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  280. static void pcnet32_ethtool_test(struct net_device *dev,
  281. struct ethtool_test *eth_test, u64 * data);
  282. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  283. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  284. static void pcnet32_led_blink_callback(struct net_device *dev);
  285. static int pcnet32_get_regs_len(struct net_device *dev);
  286. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  287. void *ptr);
  288. static void pcnet32_purge_tx_ring(struct net_device *dev);
  289. static int pcnet32_alloc_ring(struct net_device *dev, char *name);
  290. static void pcnet32_free_ring(struct net_device *dev);
  291. static void pcnet32_check_media(struct net_device *dev, int verbose);
  292. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  293. {
  294. outw(index, addr + PCNET32_WIO_RAP);
  295. return inw(addr + PCNET32_WIO_RDP);
  296. }
  297. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  298. {
  299. outw(index, addr + PCNET32_WIO_RAP);
  300. outw(val, addr + PCNET32_WIO_RDP);
  301. }
  302. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  303. {
  304. outw(index, addr + PCNET32_WIO_RAP);
  305. return inw(addr + PCNET32_WIO_BDP);
  306. }
  307. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  308. {
  309. outw(index, addr + PCNET32_WIO_RAP);
  310. outw(val, addr + PCNET32_WIO_BDP);
  311. }
  312. static u16 pcnet32_wio_read_rap(unsigned long addr)
  313. {
  314. return inw(addr + PCNET32_WIO_RAP);
  315. }
  316. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  317. {
  318. outw(val, addr + PCNET32_WIO_RAP);
  319. }
  320. static void pcnet32_wio_reset(unsigned long addr)
  321. {
  322. inw(addr + PCNET32_WIO_RESET);
  323. }
  324. static int pcnet32_wio_check(unsigned long addr)
  325. {
  326. outw(88, addr + PCNET32_WIO_RAP);
  327. return (inw(addr + PCNET32_WIO_RAP) == 88);
  328. }
  329. static struct pcnet32_access pcnet32_wio = {
  330. .read_csr = pcnet32_wio_read_csr,
  331. .write_csr = pcnet32_wio_write_csr,
  332. .read_bcr = pcnet32_wio_read_bcr,
  333. .write_bcr = pcnet32_wio_write_bcr,
  334. .read_rap = pcnet32_wio_read_rap,
  335. .write_rap = pcnet32_wio_write_rap,
  336. .reset = pcnet32_wio_reset
  337. };
  338. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  339. {
  340. outl(index, addr + PCNET32_DWIO_RAP);
  341. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  342. }
  343. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  344. {
  345. outl(index, addr + PCNET32_DWIO_RAP);
  346. outl(val, addr + PCNET32_DWIO_RDP);
  347. }
  348. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  349. {
  350. outl(index, addr + PCNET32_DWIO_RAP);
  351. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  352. }
  353. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  354. {
  355. outl(index, addr + PCNET32_DWIO_RAP);
  356. outl(val, addr + PCNET32_DWIO_BDP);
  357. }
  358. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  359. {
  360. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  361. }
  362. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  363. {
  364. outl(val, addr + PCNET32_DWIO_RAP);
  365. }
  366. static void pcnet32_dwio_reset(unsigned long addr)
  367. {
  368. inl(addr + PCNET32_DWIO_RESET);
  369. }
  370. static int pcnet32_dwio_check(unsigned long addr)
  371. {
  372. outl(88, addr + PCNET32_DWIO_RAP);
  373. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  374. }
  375. static struct pcnet32_access pcnet32_dwio = {
  376. .read_csr = pcnet32_dwio_read_csr,
  377. .write_csr = pcnet32_dwio_write_csr,
  378. .read_bcr = pcnet32_dwio_read_bcr,
  379. .write_bcr = pcnet32_dwio_write_bcr,
  380. .read_rap = pcnet32_dwio_read_rap,
  381. .write_rap = pcnet32_dwio_write_rap,
  382. .reset = pcnet32_dwio_reset
  383. };
  384. static void pcnet32_netif_stop(struct net_device *dev)
  385. {
  386. struct pcnet32_private *lp = netdev_priv(dev);
  387. dev->trans_start = jiffies;
  388. #ifdef CONFIG_PCNET32_NAPI
  389. napi_disable(&lp->napi);
  390. #endif
  391. netif_tx_disable(dev);
  392. }
  393. static void pcnet32_netif_start(struct net_device *dev)
  394. {
  395. struct pcnet32_private *lp = netdev_priv(dev);
  396. netif_wake_queue(dev);
  397. #ifdef CONFIG_PCNET32_NAPI
  398. napi_enable(&lp->napi);
  399. #endif
  400. }
  401. /*
  402. * Allocate space for the new sized tx ring.
  403. * Free old resources
  404. * Save new resources.
  405. * Any failure keeps old resources.
  406. * Must be called with lp->lock held.
  407. */
  408. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  409. struct pcnet32_private *lp,
  410. unsigned int size)
  411. {
  412. dma_addr_t new_ring_dma_addr;
  413. dma_addr_t *new_dma_addr_list;
  414. struct pcnet32_tx_head *new_tx_ring;
  415. struct sk_buff **new_skb_list;
  416. pcnet32_purge_tx_ring(dev);
  417. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  418. sizeof(struct pcnet32_tx_head) *
  419. (1 << size),
  420. &new_ring_dma_addr);
  421. if (new_tx_ring == NULL) {
  422. if (netif_msg_drv(lp))
  423. printk("\n" KERN_ERR
  424. "%s: Consistent memory allocation failed.\n",
  425. dev->name);
  426. return;
  427. }
  428. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  429. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  430. GFP_ATOMIC);
  431. if (!new_dma_addr_list) {
  432. if (netif_msg_drv(lp))
  433. printk("\n" KERN_ERR
  434. "%s: Memory allocation failed.\n", dev->name);
  435. goto free_new_tx_ring;
  436. }
  437. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  438. GFP_ATOMIC);
  439. if (!new_skb_list) {
  440. if (netif_msg_drv(lp))
  441. printk("\n" KERN_ERR
  442. "%s: Memory allocation failed.\n", dev->name);
  443. goto free_new_lists;
  444. }
  445. kfree(lp->tx_skbuff);
  446. kfree(lp->tx_dma_addr);
  447. pci_free_consistent(lp->pci_dev,
  448. sizeof(struct pcnet32_tx_head) *
  449. lp->tx_ring_size, lp->tx_ring,
  450. lp->tx_ring_dma_addr);
  451. lp->tx_ring_size = (1 << size);
  452. lp->tx_mod_mask = lp->tx_ring_size - 1;
  453. lp->tx_len_bits = (size << 12);
  454. lp->tx_ring = new_tx_ring;
  455. lp->tx_ring_dma_addr = new_ring_dma_addr;
  456. lp->tx_dma_addr = new_dma_addr_list;
  457. lp->tx_skbuff = new_skb_list;
  458. return;
  459. free_new_lists:
  460. kfree(new_dma_addr_list);
  461. free_new_tx_ring:
  462. pci_free_consistent(lp->pci_dev,
  463. sizeof(struct pcnet32_tx_head) *
  464. (1 << size),
  465. new_tx_ring,
  466. new_ring_dma_addr);
  467. return;
  468. }
  469. /*
  470. * Allocate space for the new sized rx ring.
  471. * Re-use old receive buffers.
  472. * alloc extra buffers
  473. * free unneeded buffers
  474. * free unneeded buffers
  475. * Save new resources.
  476. * Any failure keeps old resources.
  477. * Must be called with lp->lock held.
  478. */
  479. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  480. struct pcnet32_private *lp,
  481. unsigned int size)
  482. {
  483. dma_addr_t new_ring_dma_addr;
  484. dma_addr_t *new_dma_addr_list;
  485. struct pcnet32_rx_head *new_rx_ring;
  486. struct sk_buff **new_skb_list;
  487. int new, overlap;
  488. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  489. sizeof(struct pcnet32_rx_head) *
  490. (1 << size),
  491. &new_ring_dma_addr);
  492. if (new_rx_ring == NULL) {
  493. if (netif_msg_drv(lp))
  494. printk("\n" KERN_ERR
  495. "%s: Consistent memory allocation failed.\n",
  496. dev->name);
  497. return;
  498. }
  499. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  500. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  501. GFP_ATOMIC);
  502. if (!new_dma_addr_list) {
  503. if (netif_msg_drv(lp))
  504. printk("\n" KERN_ERR
  505. "%s: Memory allocation failed.\n", dev->name);
  506. goto free_new_rx_ring;
  507. }
  508. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  509. GFP_ATOMIC);
  510. if (!new_skb_list) {
  511. if (netif_msg_drv(lp))
  512. printk("\n" KERN_ERR
  513. "%s: Memory allocation failed.\n", dev->name);
  514. goto free_new_lists;
  515. }
  516. /* first copy the current receive buffers */
  517. overlap = min(size, lp->rx_ring_size);
  518. for (new = 0; new < overlap; new++) {
  519. new_rx_ring[new] = lp->rx_ring[new];
  520. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  521. new_skb_list[new] = lp->rx_skbuff[new];
  522. }
  523. /* now allocate any new buffers needed */
  524. for (; new < size; new++ ) {
  525. struct sk_buff *rx_skbuff;
  526. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SZ);
  527. if (!(rx_skbuff = new_skb_list[new])) {
  528. /* keep the original lists and buffers */
  529. if (netif_msg_drv(lp))
  530. printk(KERN_ERR
  531. "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
  532. dev->name);
  533. goto free_all_new;
  534. }
  535. skb_reserve(rx_skbuff, 2);
  536. new_dma_addr_list[new] =
  537. pci_map_single(lp->pci_dev, rx_skbuff->data,
  538. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  539. new_rx_ring[new].base = (u32) le32_to_cpu(new_dma_addr_list[new]);
  540. new_rx_ring[new].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
  541. new_rx_ring[new].status = le16_to_cpu(0x8000);
  542. }
  543. /* and free any unneeded buffers */
  544. for (; new < lp->rx_ring_size; new++) {
  545. if (lp->rx_skbuff[new]) {
  546. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  547. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  548. dev_kfree_skb(lp->rx_skbuff[new]);
  549. }
  550. }
  551. kfree(lp->rx_skbuff);
  552. kfree(lp->rx_dma_addr);
  553. pci_free_consistent(lp->pci_dev,
  554. sizeof(struct pcnet32_rx_head) *
  555. lp->rx_ring_size, lp->rx_ring,
  556. lp->rx_ring_dma_addr);
  557. lp->rx_ring_size = (1 << size);
  558. lp->rx_mod_mask = lp->rx_ring_size - 1;
  559. lp->rx_len_bits = (size << 4);
  560. lp->rx_ring = new_rx_ring;
  561. lp->rx_ring_dma_addr = new_ring_dma_addr;
  562. lp->rx_dma_addr = new_dma_addr_list;
  563. lp->rx_skbuff = new_skb_list;
  564. return;
  565. free_all_new:
  566. for (; --new >= lp->rx_ring_size; ) {
  567. if (new_skb_list[new]) {
  568. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  569. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  570. dev_kfree_skb(new_skb_list[new]);
  571. }
  572. }
  573. kfree(new_skb_list);
  574. free_new_lists:
  575. kfree(new_dma_addr_list);
  576. free_new_rx_ring:
  577. pci_free_consistent(lp->pci_dev,
  578. sizeof(struct pcnet32_rx_head) *
  579. (1 << size),
  580. new_rx_ring,
  581. new_ring_dma_addr);
  582. return;
  583. }
  584. static void pcnet32_purge_rx_ring(struct net_device *dev)
  585. {
  586. struct pcnet32_private *lp = netdev_priv(dev);
  587. int i;
  588. /* free all allocated skbuffs */
  589. for (i = 0; i < lp->rx_ring_size; i++) {
  590. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  591. wmb(); /* Make sure adapter sees owner change */
  592. if (lp->rx_skbuff[i]) {
  593. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  594. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  595. dev_kfree_skb_any(lp->rx_skbuff[i]);
  596. }
  597. lp->rx_skbuff[i] = NULL;
  598. lp->rx_dma_addr[i] = 0;
  599. }
  600. }
  601. #ifdef CONFIG_NET_POLL_CONTROLLER
  602. static void pcnet32_poll_controller(struct net_device *dev)
  603. {
  604. disable_irq(dev->irq);
  605. pcnet32_interrupt(0, dev);
  606. enable_irq(dev->irq);
  607. }
  608. #endif
  609. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  610. {
  611. struct pcnet32_private *lp = netdev_priv(dev);
  612. unsigned long flags;
  613. int r = -EOPNOTSUPP;
  614. if (lp->mii) {
  615. spin_lock_irqsave(&lp->lock, flags);
  616. mii_ethtool_gset(&lp->mii_if, cmd);
  617. spin_unlock_irqrestore(&lp->lock, flags);
  618. r = 0;
  619. }
  620. return r;
  621. }
  622. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  623. {
  624. struct pcnet32_private *lp = netdev_priv(dev);
  625. unsigned long flags;
  626. int r = -EOPNOTSUPP;
  627. if (lp->mii) {
  628. spin_lock_irqsave(&lp->lock, flags);
  629. r = mii_ethtool_sset(&lp->mii_if, cmd);
  630. spin_unlock_irqrestore(&lp->lock, flags);
  631. }
  632. return r;
  633. }
  634. static void pcnet32_get_drvinfo(struct net_device *dev,
  635. struct ethtool_drvinfo *info)
  636. {
  637. struct pcnet32_private *lp = netdev_priv(dev);
  638. strcpy(info->driver, DRV_NAME);
  639. strcpy(info->version, DRV_VERSION);
  640. if (lp->pci_dev)
  641. strcpy(info->bus_info, pci_name(lp->pci_dev));
  642. else
  643. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  644. }
  645. static u32 pcnet32_get_link(struct net_device *dev)
  646. {
  647. struct pcnet32_private *lp = netdev_priv(dev);
  648. unsigned long flags;
  649. int r;
  650. spin_lock_irqsave(&lp->lock, flags);
  651. if (lp->mii) {
  652. r = mii_link_ok(&lp->mii_if);
  653. } else if (lp->chip_version >= PCNET32_79C970A) {
  654. ulong ioaddr = dev->base_addr; /* card base I/O address */
  655. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  656. } else { /* can not detect link on really old chips */
  657. r = 1;
  658. }
  659. spin_unlock_irqrestore(&lp->lock, flags);
  660. return r;
  661. }
  662. static u32 pcnet32_get_msglevel(struct net_device *dev)
  663. {
  664. struct pcnet32_private *lp = netdev_priv(dev);
  665. return lp->msg_enable;
  666. }
  667. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  668. {
  669. struct pcnet32_private *lp = netdev_priv(dev);
  670. lp->msg_enable = value;
  671. }
  672. static int pcnet32_nway_reset(struct net_device *dev)
  673. {
  674. struct pcnet32_private *lp = netdev_priv(dev);
  675. unsigned long flags;
  676. int r = -EOPNOTSUPP;
  677. if (lp->mii) {
  678. spin_lock_irqsave(&lp->lock, flags);
  679. r = mii_nway_restart(&lp->mii_if);
  680. spin_unlock_irqrestore(&lp->lock, flags);
  681. }
  682. return r;
  683. }
  684. static void pcnet32_get_ringparam(struct net_device *dev,
  685. struct ethtool_ringparam *ering)
  686. {
  687. struct pcnet32_private *lp = netdev_priv(dev);
  688. ering->tx_max_pending = TX_MAX_RING_SIZE;
  689. ering->tx_pending = lp->tx_ring_size;
  690. ering->rx_max_pending = RX_MAX_RING_SIZE;
  691. ering->rx_pending = lp->rx_ring_size;
  692. }
  693. static int pcnet32_set_ringparam(struct net_device *dev,
  694. struct ethtool_ringparam *ering)
  695. {
  696. struct pcnet32_private *lp = netdev_priv(dev);
  697. unsigned long flags;
  698. unsigned int size;
  699. ulong ioaddr = dev->base_addr;
  700. int i;
  701. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  702. return -EINVAL;
  703. if (netif_running(dev))
  704. pcnet32_netif_stop(dev);
  705. spin_lock_irqsave(&lp->lock, flags);
  706. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  707. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  708. /* set the minimum ring size to 4, to allow the loopback test to work
  709. * unchanged.
  710. */
  711. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  712. if (size <= (1 << i))
  713. break;
  714. }
  715. if ((1 << i) != lp->tx_ring_size)
  716. pcnet32_realloc_tx_ring(dev, lp, i);
  717. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  718. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  719. if (size <= (1 << i))
  720. break;
  721. }
  722. if ((1 << i) != lp->rx_ring_size)
  723. pcnet32_realloc_rx_ring(dev, lp, i);
  724. lp->napi.weight = lp->rx_ring_size / 2;
  725. if (netif_running(dev)) {
  726. pcnet32_netif_start(dev);
  727. pcnet32_restart(dev, CSR0_NORMAL);
  728. }
  729. spin_unlock_irqrestore(&lp->lock, flags);
  730. if (netif_msg_drv(lp))
  731. printk(KERN_INFO
  732. "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
  733. lp->rx_ring_size, lp->tx_ring_size);
  734. return 0;
  735. }
  736. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  737. u8 * data)
  738. {
  739. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  740. }
  741. static int pcnet32_self_test_count(struct net_device *dev)
  742. {
  743. return PCNET32_TEST_LEN;
  744. }
  745. static void pcnet32_ethtool_test(struct net_device *dev,
  746. struct ethtool_test *test, u64 * data)
  747. {
  748. struct pcnet32_private *lp = netdev_priv(dev);
  749. int rc;
  750. if (test->flags == ETH_TEST_FL_OFFLINE) {
  751. rc = pcnet32_loopback_test(dev, data);
  752. if (rc) {
  753. if (netif_msg_hw(lp))
  754. printk(KERN_DEBUG "%s: Loopback test failed.\n",
  755. dev->name);
  756. test->flags |= ETH_TEST_FL_FAILED;
  757. } else if (netif_msg_hw(lp))
  758. printk(KERN_DEBUG "%s: Loopback test passed.\n",
  759. dev->name);
  760. } else if (netif_msg_hw(lp))
  761. printk(KERN_DEBUG
  762. "%s: No tests to run (specify 'Offline' on ethtool).",
  763. dev->name);
  764. } /* end pcnet32_ethtool_test */
  765. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  766. {
  767. struct pcnet32_private *lp = netdev_priv(dev);
  768. struct pcnet32_access *a = &lp->a; /* access to registers */
  769. ulong ioaddr = dev->base_addr; /* card base I/O address */
  770. struct sk_buff *skb; /* sk buff */
  771. int x, i; /* counters */
  772. int numbuffs = 4; /* number of TX/RX buffers and descs */
  773. u16 status = 0x8300; /* TX ring status */
  774. u16 teststatus; /* test of ring status */
  775. int rc; /* return code */
  776. int size; /* size of packets */
  777. unsigned char *packet; /* source packet data */
  778. static const int data_len = 60; /* length of source packets */
  779. unsigned long flags;
  780. unsigned long ticks;
  781. rc = 1; /* default to fail */
  782. if (netif_running(dev))
  783. #ifdef CONFIG_PCNET32_NAPI
  784. pcnet32_netif_stop(dev);
  785. #else
  786. pcnet32_close(dev);
  787. #endif
  788. spin_lock_irqsave(&lp->lock, flags);
  789. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  790. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  791. /* Reset the PCNET32 */
  792. lp->a.reset(ioaddr);
  793. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  794. /* switch pcnet32 to 32bit mode */
  795. lp->a.write_bcr(ioaddr, 20, 2);
  796. /* purge & init rings but don't actually restart */
  797. pcnet32_restart(dev, 0x0000);
  798. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  799. /* Initialize Transmit buffers. */
  800. size = data_len + 15;
  801. for (x = 0; x < numbuffs; x++) {
  802. if (!(skb = dev_alloc_skb(size))) {
  803. if (netif_msg_hw(lp))
  804. printk(KERN_DEBUG
  805. "%s: Cannot allocate skb at line: %d!\n",
  806. dev->name, __LINE__);
  807. goto clean_up;
  808. } else {
  809. packet = skb->data;
  810. skb_put(skb, size); /* create space for data */
  811. lp->tx_skbuff[x] = skb;
  812. lp->tx_ring[x].length = le16_to_cpu(-skb->len);
  813. lp->tx_ring[x].misc = 0;
  814. /* put DA and SA into the skb */
  815. for (i = 0; i < 6; i++)
  816. *packet++ = dev->dev_addr[i];
  817. for (i = 0; i < 6; i++)
  818. *packet++ = dev->dev_addr[i];
  819. /* type */
  820. *packet++ = 0x08;
  821. *packet++ = 0x06;
  822. /* packet number */
  823. *packet++ = x;
  824. /* fill packet with data */
  825. for (i = 0; i < data_len; i++)
  826. *packet++ = i;
  827. lp->tx_dma_addr[x] =
  828. pci_map_single(lp->pci_dev, skb->data, skb->len,
  829. PCI_DMA_TODEVICE);
  830. lp->tx_ring[x].base =
  831. (u32) le32_to_cpu(lp->tx_dma_addr[x]);
  832. wmb(); /* Make sure owner changes after all others are visible */
  833. lp->tx_ring[x].status = le16_to_cpu(status);
  834. }
  835. }
  836. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  837. a->write_bcr(ioaddr, 32, x | 0x0002);
  838. /* set int loopback in CSR15 */
  839. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  840. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  841. teststatus = le16_to_cpu(0x8000);
  842. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  843. /* Check status of descriptors */
  844. for (x = 0; x < numbuffs; x++) {
  845. ticks = 0;
  846. rmb();
  847. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  848. spin_unlock_irqrestore(&lp->lock, flags);
  849. msleep(1);
  850. spin_lock_irqsave(&lp->lock, flags);
  851. rmb();
  852. ticks++;
  853. }
  854. if (ticks == 200) {
  855. if (netif_msg_hw(lp))
  856. printk("%s: Desc %d failed to reset!\n",
  857. dev->name, x);
  858. break;
  859. }
  860. }
  861. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  862. wmb();
  863. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  864. printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
  865. for (x = 0; x < numbuffs; x++) {
  866. printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
  867. skb = lp->rx_skbuff[x];
  868. for (i = 0; i < size; i++) {
  869. printk("%02x ", *(skb->data + i));
  870. }
  871. printk("\n");
  872. }
  873. }
  874. x = 0;
  875. rc = 0;
  876. while (x < numbuffs && !rc) {
  877. skb = lp->rx_skbuff[x];
  878. packet = lp->tx_skbuff[x]->data;
  879. for (i = 0; i < size; i++) {
  880. if (*(skb->data + i) != packet[i]) {
  881. if (netif_msg_hw(lp))
  882. printk(KERN_DEBUG
  883. "%s: Error in compare! %2x - %02x %02x\n",
  884. dev->name, i, *(skb->data + i),
  885. packet[i]);
  886. rc = 1;
  887. break;
  888. }
  889. }
  890. x++;
  891. }
  892. clean_up:
  893. *data1 = rc;
  894. pcnet32_purge_tx_ring(dev);
  895. x = a->read_csr(ioaddr, CSR15);
  896. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  897. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  898. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  899. #ifdef CONFIG_PCNET32_NAPI
  900. if (netif_running(dev)) {
  901. pcnet32_netif_start(dev);
  902. pcnet32_restart(dev, CSR0_NORMAL);
  903. } else {
  904. pcnet32_purge_rx_ring(dev);
  905. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  906. }
  907. spin_unlock_irqrestore(&lp->lock, flags);
  908. #else
  909. if (netif_running(dev)) {
  910. spin_unlock_irqrestore(&lp->lock, flags);
  911. pcnet32_open(dev);
  912. } else {
  913. pcnet32_purge_rx_ring(dev);
  914. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  915. spin_unlock_irqrestore(&lp->lock, flags);
  916. }
  917. #endif
  918. return (rc);
  919. } /* end pcnet32_loopback_test */
  920. static void pcnet32_led_blink_callback(struct net_device *dev)
  921. {
  922. struct pcnet32_private *lp = netdev_priv(dev);
  923. struct pcnet32_access *a = &lp->a;
  924. ulong ioaddr = dev->base_addr;
  925. unsigned long flags;
  926. int i;
  927. spin_lock_irqsave(&lp->lock, flags);
  928. for (i = 4; i < 8; i++) {
  929. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  930. }
  931. spin_unlock_irqrestore(&lp->lock, flags);
  932. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  933. }
  934. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  935. {
  936. struct pcnet32_private *lp = netdev_priv(dev);
  937. struct pcnet32_access *a = &lp->a;
  938. ulong ioaddr = dev->base_addr;
  939. unsigned long flags;
  940. int i, regs[4];
  941. if (!lp->blink_timer.function) {
  942. init_timer(&lp->blink_timer);
  943. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  944. lp->blink_timer.data = (unsigned long)dev;
  945. }
  946. /* Save the current value of the bcrs */
  947. spin_lock_irqsave(&lp->lock, flags);
  948. for (i = 4; i < 8; i++) {
  949. regs[i - 4] = a->read_bcr(ioaddr, i);
  950. }
  951. spin_unlock_irqrestore(&lp->lock, flags);
  952. mod_timer(&lp->blink_timer, jiffies);
  953. set_current_state(TASK_INTERRUPTIBLE);
  954. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  955. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  956. msleep_interruptible(data * 1000);
  957. del_timer_sync(&lp->blink_timer);
  958. /* Restore the original value of the bcrs */
  959. spin_lock_irqsave(&lp->lock, flags);
  960. for (i = 4; i < 8; i++) {
  961. a->write_bcr(ioaddr, i, regs[i - 4]);
  962. }
  963. spin_unlock_irqrestore(&lp->lock, flags);
  964. return 0;
  965. }
  966. /*
  967. * lp->lock must be held.
  968. */
  969. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  970. int can_sleep)
  971. {
  972. int csr5;
  973. struct pcnet32_private *lp = netdev_priv(dev);
  974. struct pcnet32_access *a = &lp->a;
  975. ulong ioaddr = dev->base_addr;
  976. int ticks;
  977. /* really old chips have to be stopped. */
  978. if (lp->chip_version < PCNET32_79C970A)
  979. return 0;
  980. /* set SUSPEND (SPND) - CSR5 bit 0 */
  981. csr5 = a->read_csr(ioaddr, CSR5);
  982. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  983. /* poll waiting for bit to be set */
  984. ticks = 0;
  985. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  986. spin_unlock_irqrestore(&lp->lock, *flags);
  987. if (can_sleep)
  988. msleep(1);
  989. else
  990. mdelay(1);
  991. spin_lock_irqsave(&lp->lock, *flags);
  992. ticks++;
  993. if (ticks > 200) {
  994. if (netif_msg_hw(lp))
  995. printk(KERN_DEBUG
  996. "%s: Error getting into suspend!\n",
  997. dev->name);
  998. return 0;
  999. }
  1000. }
  1001. return 1;
  1002. }
  1003. /*
  1004. * process one receive descriptor entry
  1005. */
  1006. static void pcnet32_rx_entry(struct net_device *dev,
  1007. struct pcnet32_private *lp,
  1008. struct pcnet32_rx_head *rxp,
  1009. int entry)
  1010. {
  1011. int status = (short)le16_to_cpu(rxp->status) >> 8;
  1012. int rx_in_place = 0;
  1013. struct sk_buff *skb;
  1014. short pkt_len;
  1015. if (status != 0x03) { /* There was an error. */
  1016. /*
  1017. * There is a tricky error noted by John Murphy,
  1018. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  1019. * buffers it's possible for a jabber packet to use two
  1020. * buffers, with only the last correctly noting the error.
  1021. */
  1022. if (status & 0x01) /* Only count a general error at the */
  1023. lp->stats.rx_errors++; /* end of a packet. */
  1024. if (status & 0x20)
  1025. lp->stats.rx_frame_errors++;
  1026. if (status & 0x10)
  1027. lp->stats.rx_over_errors++;
  1028. if (status & 0x08)
  1029. lp->stats.rx_crc_errors++;
  1030. if (status & 0x04)
  1031. lp->stats.rx_fifo_errors++;
  1032. return;
  1033. }
  1034. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1035. /* Discard oversize frames. */
  1036. if (unlikely(pkt_len > PKT_BUF_SZ - 2)) {
  1037. if (netif_msg_drv(lp))
  1038. printk(KERN_ERR "%s: Impossible packet size %d!\n",
  1039. dev->name, pkt_len);
  1040. lp->stats.rx_errors++;
  1041. return;
  1042. }
  1043. if (pkt_len < 60) {
  1044. if (netif_msg_rx_err(lp))
  1045. printk(KERN_ERR "%s: Runt packet!\n", dev->name);
  1046. lp->stats.rx_errors++;
  1047. return;
  1048. }
  1049. if (pkt_len > rx_copybreak) {
  1050. struct sk_buff *newskb;
  1051. if ((newskb = dev_alloc_skb(PKT_BUF_SZ))) {
  1052. skb_reserve(newskb, 2);
  1053. skb = lp->rx_skbuff[entry];
  1054. pci_unmap_single(lp->pci_dev,
  1055. lp->rx_dma_addr[entry],
  1056. PKT_BUF_SZ - 2,
  1057. PCI_DMA_FROMDEVICE);
  1058. skb_put(skb, pkt_len);
  1059. lp->rx_skbuff[entry] = newskb;
  1060. lp->rx_dma_addr[entry] =
  1061. pci_map_single(lp->pci_dev,
  1062. newskb->data,
  1063. PKT_BUF_SZ - 2,
  1064. PCI_DMA_FROMDEVICE);
  1065. rxp->base = le32_to_cpu(lp->rx_dma_addr[entry]);
  1066. rx_in_place = 1;
  1067. } else
  1068. skb = NULL;
  1069. } else {
  1070. skb = dev_alloc_skb(pkt_len + 2);
  1071. }
  1072. if (skb == NULL) {
  1073. if (netif_msg_drv(lp))
  1074. printk(KERN_ERR
  1075. "%s: Memory squeeze, dropping packet.\n",
  1076. dev->name);
  1077. lp->stats.rx_dropped++;
  1078. return;
  1079. }
  1080. skb->dev = dev;
  1081. if (!rx_in_place) {
  1082. skb_reserve(skb, 2); /* 16 byte align */
  1083. skb_put(skb, pkt_len); /* Make room */
  1084. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1085. lp->rx_dma_addr[entry],
  1086. pkt_len,
  1087. PCI_DMA_FROMDEVICE);
  1088. skb_copy_to_linear_data(skb,
  1089. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1090. pkt_len);
  1091. pci_dma_sync_single_for_device(lp->pci_dev,
  1092. lp->rx_dma_addr[entry],
  1093. pkt_len,
  1094. PCI_DMA_FROMDEVICE);
  1095. }
  1096. lp->stats.rx_bytes += skb->len;
  1097. skb->protocol = eth_type_trans(skb, dev);
  1098. #ifdef CONFIG_PCNET32_NAPI
  1099. netif_receive_skb(skb);
  1100. #else
  1101. netif_rx(skb);
  1102. #endif
  1103. dev->last_rx = jiffies;
  1104. lp->stats.rx_packets++;
  1105. return;
  1106. }
  1107. static int pcnet32_rx(struct net_device *dev, int budget)
  1108. {
  1109. struct pcnet32_private *lp = netdev_priv(dev);
  1110. int entry = lp->cur_rx & lp->rx_mod_mask;
  1111. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1112. int npackets = 0;
  1113. /* If we own the next entry, it's a new packet. Send it up. */
  1114. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1115. pcnet32_rx_entry(dev, lp, rxp, entry);
  1116. npackets += 1;
  1117. /*
  1118. * The docs say that the buffer length isn't touched, but Andrew
  1119. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1120. */
  1121. rxp->buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
  1122. wmb(); /* Make sure owner changes after others are visible */
  1123. rxp->status = le16_to_cpu(0x8000);
  1124. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1125. rxp = &lp->rx_ring[entry];
  1126. }
  1127. return npackets;
  1128. }
  1129. static int pcnet32_tx(struct net_device *dev)
  1130. {
  1131. struct pcnet32_private *lp = netdev_priv(dev);
  1132. unsigned int dirty_tx = lp->dirty_tx;
  1133. int delta;
  1134. int must_restart = 0;
  1135. while (dirty_tx != lp->cur_tx) {
  1136. int entry = dirty_tx & lp->tx_mod_mask;
  1137. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1138. if (status < 0)
  1139. break; /* It still hasn't been Txed */
  1140. lp->tx_ring[entry].base = 0;
  1141. if (status & 0x4000) {
  1142. /* There was a major error, log it. */
  1143. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1144. lp->stats.tx_errors++;
  1145. if (netif_msg_tx_err(lp))
  1146. printk(KERN_ERR
  1147. "%s: Tx error status=%04x err_status=%08x\n",
  1148. dev->name, status,
  1149. err_status);
  1150. if (err_status & 0x04000000)
  1151. lp->stats.tx_aborted_errors++;
  1152. if (err_status & 0x08000000)
  1153. lp->stats.tx_carrier_errors++;
  1154. if (err_status & 0x10000000)
  1155. lp->stats.tx_window_errors++;
  1156. #ifndef DO_DXSUFLO
  1157. if (err_status & 0x40000000) {
  1158. lp->stats.tx_fifo_errors++;
  1159. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1160. /* Remove this verbosity later! */
  1161. if (netif_msg_tx_err(lp))
  1162. printk(KERN_ERR
  1163. "%s: Tx FIFO error!\n",
  1164. dev->name);
  1165. must_restart = 1;
  1166. }
  1167. #else
  1168. if (err_status & 0x40000000) {
  1169. lp->stats.tx_fifo_errors++;
  1170. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1171. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1172. /* Remove this verbosity later! */
  1173. if (netif_msg_tx_err(lp))
  1174. printk(KERN_ERR
  1175. "%s: Tx FIFO error!\n",
  1176. dev->name);
  1177. must_restart = 1;
  1178. }
  1179. }
  1180. #endif
  1181. } else {
  1182. if (status & 0x1800)
  1183. lp->stats.collisions++;
  1184. lp->stats.tx_packets++;
  1185. }
  1186. /* We must free the original skb */
  1187. if (lp->tx_skbuff[entry]) {
  1188. pci_unmap_single(lp->pci_dev,
  1189. lp->tx_dma_addr[entry],
  1190. lp->tx_skbuff[entry]->
  1191. len, PCI_DMA_TODEVICE);
  1192. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1193. lp->tx_skbuff[entry] = NULL;
  1194. lp->tx_dma_addr[entry] = 0;
  1195. }
  1196. dirty_tx++;
  1197. }
  1198. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1199. if (delta > lp->tx_ring_size) {
  1200. if (netif_msg_drv(lp))
  1201. printk(KERN_ERR
  1202. "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
  1203. dev->name, dirty_tx, lp->cur_tx,
  1204. lp->tx_full);
  1205. dirty_tx += lp->tx_ring_size;
  1206. delta -= lp->tx_ring_size;
  1207. }
  1208. if (lp->tx_full &&
  1209. netif_queue_stopped(dev) &&
  1210. delta < lp->tx_ring_size - 2) {
  1211. /* The ring is no longer full, clear tbusy. */
  1212. lp->tx_full = 0;
  1213. netif_wake_queue(dev);
  1214. }
  1215. lp->dirty_tx = dirty_tx;
  1216. return must_restart;
  1217. }
  1218. #ifdef CONFIG_PCNET32_NAPI
  1219. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1220. {
  1221. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1222. struct net_device *dev = lp->dev;
  1223. unsigned long ioaddr = dev->base_addr;
  1224. unsigned long flags;
  1225. int work_done;
  1226. u16 val;
  1227. work_done = pcnet32_rx(dev, budget);
  1228. spin_lock_irqsave(&lp->lock, flags);
  1229. if (pcnet32_tx(dev)) {
  1230. /* reset the chip to clear the error condition, then restart */
  1231. lp->a.reset(ioaddr);
  1232. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1233. pcnet32_restart(dev, CSR0_START);
  1234. netif_wake_queue(dev);
  1235. }
  1236. spin_unlock_irqrestore(&lp->lock, flags);
  1237. if (work_done < budget) {
  1238. spin_lock_irqsave(&lp->lock, flags);
  1239. __netif_rx_complete(dev, napi);
  1240. /* clear interrupt masks */
  1241. val = lp->a.read_csr(ioaddr, CSR3);
  1242. val &= 0x00ff;
  1243. lp->a.write_csr(ioaddr, CSR3, val);
  1244. /* Set interrupt enable. */
  1245. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1246. mmiowb();
  1247. spin_unlock_irqrestore(&lp->lock, flags);
  1248. }
  1249. return work_done;
  1250. }
  1251. #endif
  1252. #define PCNET32_REGS_PER_PHY 32
  1253. #define PCNET32_MAX_PHYS 32
  1254. static int pcnet32_get_regs_len(struct net_device *dev)
  1255. {
  1256. struct pcnet32_private *lp = netdev_priv(dev);
  1257. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1258. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1259. }
  1260. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1261. void *ptr)
  1262. {
  1263. int i, csr0;
  1264. u16 *buff = ptr;
  1265. struct pcnet32_private *lp = netdev_priv(dev);
  1266. struct pcnet32_access *a = &lp->a;
  1267. ulong ioaddr = dev->base_addr;
  1268. unsigned long flags;
  1269. spin_lock_irqsave(&lp->lock, flags);
  1270. csr0 = a->read_csr(ioaddr, CSR0);
  1271. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1272. pcnet32_suspend(dev, &flags, 1);
  1273. /* read address PROM */
  1274. for (i = 0; i < 16; i += 2)
  1275. *buff++ = inw(ioaddr + i);
  1276. /* read control and status registers */
  1277. for (i = 0; i < 90; i++) {
  1278. *buff++ = a->read_csr(ioaddr, i);
  1279. }
  1280. *buff++ = a->read_csr(ioaddr, 112);
  1281. *buff++ = a->read_csr(ioaddr, 114);
  1282. /* read bus configuration registers */
  1283. for (i = 0; i < 30; i++) {
  1284. *buff++ = a->read_bcr(ioaddr, i);
  1285. }
  1286. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1287. for (i = 31; i < 36; i++) {
  1288. *buff++ = a->read_bcr(ioaddr, i);
  1289. }
  1290. /* read mii phy registers */
  1291. if (lp->mii) {
  1292. int j;
  1293. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1294. if (lp->phymask & (1 << j)) {
  1295. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1296. lp->a.write_bcr(ioaddr, 33,
  1297. (j << 5) | i);
  1298. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1299. }
  1300. }
  1301. }
  1302. }
  1303. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1304. int csr5;
  1305. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1306. csr5 = a->read_csr(ioaddr, CSR5);
  1307. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1308. }
  1309. spin_unlock_irqrestore(&lp->lock, flags);
  1310. }
  1311. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1312. .get_settings = pcnet32_get_settings,
  1313. .set_settings = pcnet32_set_settings,
  1314. .get_drvinfo = pcnet32_get_drvinfo,
  1315. .get_msglevel = pcnet32_get_msglevel,
  1316. .set_msglevel = pcnet32_set_msglevel,
  1317. .nway_reset = pcnet32_nway_reset,
  1318. .get_link = pcnet32_get_link,
  1319. .get_ringparam = pcnet32_get_ringparam,
  1320. .set_ringparam = pcnet32_set_ringparam,
  1321. .get_tx_csum = ethtool_op_get_tx_csum,
  1322. .get_sg = ethtool_op_get_sg,
  1323. .get_tso = ethtool_op_get_tso,
  1324. .get_strings = pcnet32_get_strings,
  1325. .self_test_count = pcnet32_self_test_count,
  1326. .self_test = pcnet32_ethtool_test,
  1327. .phys_id = pcnet32_phys_id,
  1328. .get_regs_len = pcnet32_get_regs_len,
  1329. .get_regs = pcnet32_get_regs,
  1330. };
  1331. /* only probes for non-PCI devices, the rest are handled by
  1332. * pci_register_driver via pcnet32_probe_pci */
  1333. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1334. {
  1335. unsigned int *port, ioaddr;
  1336. /* search for PCnet32 VLB cards at known addresses */
  1337. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1338. if (request_region
  1339. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1340. /* check if there is really a pcnet chip on that ioaddr */
  1341. if ((inb(ioaddr + 14) == 0x57)
  1342. && (inb(ioaddr + 15) == 0x57)) {
  1343. pcnet32_probe1(ioaddr, 0, NULL);
  1344. } else {
  1345. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1346. }
  1347. }
  1348. }
  1349. }
  1350. static int __devinit
  1351. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1352. {
  1353. unsigned long ioaddr;
  1354. int err;
  1355. err = pci_enable_device(pdev);
  1356. if (err < 0) {
  1357. if (pcnet32_debug & NETIF_MSG_PROBE)
  1358. printk(KERN_ERR PFX
  1359. "failed to enable device -- err=%d\n", err);
  1360. return err;
  1361. }
  1362. pci_set_master(pdev);
  1363. ioaddr = pci_resource_start(pdev, 0);
  1364. if (!ioaddr) {
  1365. if (pcnet32_debug & NETIF_MSG_PROBE)
  1366. printk(KERN_ERR PFX
  1367. "card has no PCI IO resources, aborting\n");
  1368. return -ENODEV;
  1369. }
  1370. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1371. if (pcnet32_debug & NETIF_MSG_PROBE)
  1372. printk(KERN_ERR PFX
  1373. "architecture does not support 32bit PCI busmaster DMA\n");
  1374. return -ENODEV;
  1375. }
  1376. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1377. NULL) {
  1378. if (pcnet32_debug & NETIF_MSG_PROBE)
  1379. printk(KERN_ERR PFX
  1380. "io address range already allocated\n");
  1381. return -EBUSY;
  1382. }
  1383. err = pcnet32_probe1(ioaddr, 1, pdev);
  1384. if (err < 0) {
  1385. pci_disable_device(pdev);
  1386. }
  1387. return err;
  1388. }
  1389. /* pcnet32_probe1
  1390. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1391. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1392. */
  1393. static int __devinit
  1394. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1395. {
  1396. struct pcnet32_private *lp;
  1397. int i, media;
  1398. int fdx, mii, fset, dxsuflo;
  1399. int chip_version;
  1400. char *chipname;
  1401. struct net_device *dev;
  1402. struct pcnet32_access *a = NULL;
  1403. u8 promaddr[6];
  1404. int ret = -ENODEV;
  1405. /* reset the chip */
  1406. pcnet32_wio_reset(ioaddr);
  1407. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1408. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1409. a = &pcnet32_wio;
  1410. } else {
  1411. pcnet32_dwio_reset(ioaddr);
  1412. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
  1413. && pcnet32_dwio_check(ioaddr)) {
  1414. a = &pcnet32_dwio;
  1415. } else
  1416. goto err_release_region;
  1417. }
  1418. chip_version =
  1419. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1420. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1421. printk(KERN_INFO " PCnet chip version is %#x.\n",
  1422. chip_version);
  1423. if ((chip_version & 0xfff) != 0x003) {
  1424. if (pcnet32_debug & NETIF_MSG_PROBE)
  1425. printk(KERN_INFO PFX "Unsupported chip version.\n");
  1426. goto err_release_region;
  1427. }
  1428. /* initialize variables */
  1429. fdx = mii = fset = dxsuflo = 0;
  1430. chip_version = (chip_version >> 12) & 0xffff;
  1431. switch (chip_version) {
  1432. case 0x2420:
  1433. chipname = "PCnet/PCI 79C970"; /* PCI */
  1434. break;
  1435. case 0x2430:
  1436. if (shared)
  1437. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1438. else
  1439. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1440. break;
  1441. case 0x2621:
  1442. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1443. fdx = 1;
  1444. break;
  1445. case 0x2623:
  1446. chipname = "PCnet/FAST 79C971"; /* PCI */
  1447. fdx = 1;
  1448. mii = 1;
  1449. fset = 1;
  1450. break;
  1451. case 0x2624:
  1452. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1453. fdx = 1;
  1454. mii = 1;
  1455. fset = 1;
  1456. break;
  1457. case 0x2625:
  1458. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1459. fdx = 1;
  1460. mii = 1;
  1461. break;
  1462. case 0x2626:
  1463. chipname = "PCnet/Home 79C978"; /* PCI */
  1464. fdx = 1;
  1465. /*
  1466. * This is based on specs published at www.amd.com. This section
  1467. * assumes that a card with a 79C978 wants to go into standard
  1468. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1469. * and the module option homepna=1 can select this instead.
  1470. */
  1471. media = a->read_bcr(ioaddr, 49);
  1472. media &= ~3; /* default to 10Mb ethernet */
  1473. if (cards_found < MAX_UNITS && homepna[cards_found])
  1474. media |= 1; /* switch to home wiring mode */
  1475. if (pcnet32_debug & NETIF_MSG_PROBE)
  1476. printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
  1477. (media & 1) ? "1" : "10");
  1478. a->write_bcr(ioaddr, 49, media);
  1479. break;
  1480. case 0x2627:
  1481. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1482. fdx = 1;
  1483. mii = 1;
  1484. break;
  1485. case 0x2628:
  1486. chipname = "PCnet/PRO 79C976";
  1487. fdx = 1;
  1488. mii = 1;
  1489. break;
  1490. default:
  1491. if (pcnet32_debug & NETIF_MSG_PROBE)
  1492. printk(KERN_INFO PFX
  1493. "PCnet version %#x, no PCnet32 chip.\n",
  1494. chip_version);
  1495. goto err_release_region;
  1496. }
  1497. /*
  1498. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1499. * starting until the packet is loaded. Strike one for reliability, lose
  1500. * one for latency - although on PCI this isnt a big loss. Older chips
  1501. * have FIFO's smaller than a packet, so you can't do this.
  1502. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1503. */
  1504. if (fset) {
  1505. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1506. a->write_csr(ioaddr, 80,
  1507. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1508. dxsuflo = 1;
  1509. }
  1510. dev = alloc_etherdev(sizeof(*lp));
  1511. if (!dev) {
  1512. if (pcnet32_debug & NETIF_MSG_PROBE)
  1513. printk(KERN_ERR PFX "Memory allocation failed.\n");
  1514. ret = -ENOMEM;
  1515. goto err_release_region;
  1516. }
  1517. SET_NETDEV_DEV(dev, &pdev->dev);
  1518. if (pcnet32_debug & NETIF_MSG_PROBE)
  1519. printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
  1520. /* In most chips, after a chip reset, the ethernet address is read from the
  1521. * station address PROM at the base address and programmed into the
  1522. * "Physical Address Registers" CSR12-14.
  1523. * As a precautionary measure, we read the PROM values and complain if
  1524. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1525. * is valid, then the PROM addr is used.
  1526. */
  1527. for (i = 0; i < 3; i++) {
  1528. unsigned int val;
  1529. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1530. /* There may be endianness issues here. */
  1531. dev->dev_addr[2 * i] = val & 0x0ff;
  1532. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1533. }
  1534. /* read PROM address and compare with CSR address */
  1535. for (i = 0; i < 6; i++)
  1536. promaddr[i] = inb(ioaddr + i);
  1537. if (memcmp(promaddr, dev->dev_addr, 6)
  1538. || !is_valid_ether_addr(dev->dev_addr)) {
  1539. if (is_valid_ether_addr(promaddr)) {
  1540. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1541. printk(" warning: CSR address invalid,\n");
  1542. printk(KERN_INFO
  1543. " using instead PROM address of");
  1544. }
  1545. memcpy(dev->dev_addr, promaddr, 6);
  1546. }
  1547. }
  1548. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1549. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1550. if (!is_valid_ether_addr(dev->perm_addr))
  1551. memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
  1552. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1553. for (i = 0; i < 6; i++)
  1554. printk(" %2.2x", dev->dev_addr[i]);
  1555. /* Version 0x2623 and 0x2624 */
  1556. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1557. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1558. printk("\n" KERN_INFO " tx_start_pt(0x%04x):", i);
  1559. switch (i >> 10) {
  1560. case 0:
  1561. printk(" 20 bytes,");
  1562. break;
  1563. case 1:
  1564. printk(" 64 bytes,");
  1565. break;
  1566. case 2:
  1567. printk(" 128 bytes,");
  1568. break;
  1569. case 3:
  1570. printk("~220 bytes,");
  1571. break;
  1572. }
  1573. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1574. printk(" BCR18(%x):", i & 0xffff);
  1575. if (i & (1 << 5))
  1576. printk("BurstWrEn ");
  1577. if (i & (1 << 6))
  1578. printk("BurstRdEn ");
  1579. if (i & (1 << 7))
  1580. printk("DWordIO ");
  1581. if (i & (1 << 11))
  1582. printk("NoUFlow ");
  1583. i = a->read_bcr(ioaddr, 25);
  1584. printk("\n" KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
  1585. i = a->read_bcr(ioaddr, 26);
  1586. printk(" SRAM_BND=0x%04x,", i << 8);
  1587. i = a->read_bcr(ioaddr, 27);
  1588. if (i & (1 << 14))
  1589. printk("LowLatRx");
  1590. }
  1591. }
  1592. dev->base_addr = ioaddr;
  1593. lp = netdev_priv(dev);
  1594. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1595. if ((lp->init_block =
  1596. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1597. if (pcnet32_debug & NETIF_MSG_PROBE)
  1598. printk(KERN_ERR PFX
  1599. "Consistent memory allocation failed.\n");
  1600. ret = -ENOMEM;
  1601. goto err_free_netdev;
  1602. }
  1603. lp->pci_dev = pdev;
  1604. lp->dev = dev;
  1605. spin_lock_init(&lp->lock);
  1606. SET_MODULE_OWNER(dev);
  1607. SET_NETDEV_DEV(dev, &pdev->dev);
  1608. lp->name = chipname;
  1609. lp->shared_irq = shared;
  1610. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1611. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1612. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1613. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1614. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1615. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1616. lp->mii_if.full_duplex = fdx;
  1617. lp->mii_if.phy_id_mask = 0x1f;
  1618. lp->mii_if.reg_num_mask = 0x1f;
  1619. lp->dxsuflo = dxsuflo;
  1620. lp->mii = mii;
  1621. lp->chip_version = chip_version;
  1622. lp->msg_enable = pcnet32_debug;
  1623. if ((cards_found >= MAX_UNITS)
  1624. || (options[cards_found] > sizeof(options_mapping)))
  1625. lp->options = PCNET32_PORT_ASEL;
  1626. else
  1627. lp->options = options_mapping[options[cards_found]];
  1628. lp->mii_if.dev = dev;
  1629. lp->mii_if.mdio_read = mdio_read;
  1630. lp->mii_if.mdio_write = mdio_write;
  1631. #ifdef CONFIG_PCNET32_NAPI
  1632. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1633. #endif
  1634. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1635. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1636. lp->options |= PCNET32_PORT_FD;
  1637. if (!a) {
  1638. if (pcnet32_debug & NETIF_MSG_PROBE)
  1639. printk(KERN_ERR PFX "No access methods\n");
  1640. ret = -ENODEV;
  1641. goto err_free_consistent;
  1642. }
  1643. lp->a = *a;
  1644. /* prior to register_netdev, dev->name is not yet correct */
  1645. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1646. ret = -ENOMEM;
  1647. goto err_free_ring;
  1648. }
  1649. /* detect special T1/E1 WAN card by checking for MAC address */
  1650. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
  1651. && dev->dev_addr[2] == 0x75)
  1652. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1653. lp->init_block->mode = le16_to_cpu(0x0003); /* Disable Rx and Tx. */
  1654. lp->init_block->tlen_rlen =
  1655. le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
  1656. for (i = 0; i < 6; i++)
  1657. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1658. lp->init_block->filter[0] = 0x00000000;
  1659. lp->init_block->filter[1] = 0x00000000;
  1660. lp->init_block->rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
  1661. lp->init_block->tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
  1662. /* switch pcnet32 to 32bit mode */
  1663. a->write_bcr(ioaddr, 20, 2);
  1664. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1665. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1666. if (pdev) { /* use the IRQ provided by PCI */
  1667. dev->irq = pdev->irq;
  1668. if (pcnet32_debug & NETIF_MSG_PROBE)
  1669. printk(" assigned IRQ %d.\n", dev->irq);
  1670. } else {
  1671. unsigned long irq_mask = probe_irq_on();
  1672. /*
  1673. * To auto-IRQ we enable the initialization-done and DMA error
  1674. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1675. * boards will work.
  1676. */
  1677. /* Trigger an initialization just for the interrupt. */
  1678. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1679. mdelay(1);
  1680. dev->irq = probe_irq_off(irq_mask);
  1681. if (!dev->irq) {
  1682. if (pcnet32_debug & NETIF_MSG_PROBE)
  1683. printk(", failed to detect IRQ line.\n");
  1684. ret = -ENODEV;
  1685. goto err_free_ring;
  1686. }
  1687. if (pcnet32_debug & NETIF_MSG_PROBE)
  1688. printk(", probed IRQ %d.\n", dev->irq);
  1689. }
  1690. /* Set the mii phy_id so that we can query the link state */
  1691. if (lp->mii) {
  1692. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1693. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1694. /* scan for PHYs */
  1695. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1696. unsigned short id1, id2;
  1697. id1 = mdio_read(dev, i, MII_PHYSID1);
  1698. if (id1 == 0xffff)
  1699. continue;
  1700. id2 = mdio_read(dev, i, MII_PHYSID2);
  1701. if (id2 == 0xffff)
  1702. continue;
  1703. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1704. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1705. lp->phycount++;
  1706. lp->phymask |= (1 << i);
  1707. lp->mii_if.phy_id = i;
  1708. if (pcnet32_debug & NETIF_MSG_PROBE)
  1709. printk(KERN_INFO PFX
  1710. "Found PHY %04x:%04x at address %d.\n",
  1711. id1, id2, i);
  1712. }
  1713. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1714. if (lp->phycount > 1) {
  1715. lp->options |= PCNET32_PORT_MII;
  1716. }
  1717. }
  1718. init_timer(&lp->watchdog_timer);
  1719. lp->watchdog_timer.data = (unsigned long)dev;
  1720. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1721. /* The PCNET32-specific entries in the device structure. */
  1722. dev->open = &pcnet32_open;
  1723. dev->hard_start_xmit = &pcnet32_start_xmit;
  1724. dev->stop = &pcnet32_close;
  1725. dev->get_stats = &pcnet32_get_stats;
  1726. dev->set_multicast_list = &pcnet32_set_multicast_list;
  1727. dev->do_ioctl = &pcnet32_ioctl;
  1728. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1729. dev->tx_timeout = pcnet32_tx_timeout;
  1730. dev->watchdog_timeo = (5 * HZ);
  1731. #ifdef CONFIG_NET_POLL_CONTROLLER
  1732. dev->poll_controller = pcnet32_poll_controller;
  1733. #endif
  1734. /* Fill in the generic fields of the device structure. */
  1735. if (register_netdev(dev))
  1736. goto err_free_ring;
  1737. if (pdev) {
  1738. pci_set_drvdata(pdev, dev);
  1739. } else {
  1740. lp->next = pcnet32_dev;
  1741. pcnet32_dev = dev;
  1742. }
  1743. if (pcnet32_debug & NETIF_MSG_PROBE)
  1744. printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
  1745. cards_found++;
  1746. /* enable LED writes */
  1747. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1748. return 0;
  1749. err_free_ring:
  1750. pcnet32_free_ring(dev);
  1751. err_free_consistent:
  1752. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1753. lp->init_block, lp->init_dma_addr);
  1754. err_free_netdev:
  1755. free_netdev(dev);
  1756. err_release_region:
  1757. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1758. return ret;
  1759. }
  1760. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1761. static int pcnet32_alloc_ring(struct net_device *dev, char *name)
  1762. {
  1763. struct pcnet32_private *lp = netdev_priv(dev);
  1764. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1765. sizeof(struct pcnet32_tx_head) *
  1766. lp->tx_ring_size,
  1767. &lp->tx_ring_dma_addr);
  1768. if (lp->tx_ring == NULL) {
  1769. if (netif_msg_drv(lp))
  1770. printk("\n" KERN_ERR PFX
  1771. "%s: Consistent memory allocation failed.\n",
  1772. name);
  1773. return -ENOMEM;
  1774. }
  1775. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1776. sizeof(struct pcnet32_rx_head) *
  1777. lp->rx_ring_size,
  1778. &lp->rx_ring_dma_addr);
  1779. if (lp->rx_ring == NULL) {
  1780. if (netif_msg_drv(lp))
  1781. printk("\n" KERN_ERR PFX
  1782. "%s: Consistent memory allocation failed.\n",
  1783. name);
  1784. return -ENOMEM;
  1785. }
  1786. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1787. GFP_ATOMIC);
  1788. if (!lp->tx_dma_addr) {
  1789. if (netif_msg_drv(lp))
  1790. printk("\n" KERN_ERR PFX
  1791. "%s: Memory allocation failed.\n", name);
  1792. return -ENOMEM;
  1793. }
  1794. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1795. GFP_ATOMIC);
  1796. if (!lp->rx_dma_addr) {
  1797. if (netif_msg_drv(lp))
  1798. printk("\n" KERN_ERR PFX
  1799. "%s: Memory allocation failed.\n", name);
  1800. return -ENOMEM;
  1801. }
  1802. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1803. GFP_ATOMIC);
  1804. if (!lp->tx_skbuff) {
  1805. if (netif_msg_drv(lp))
  1806. printk("\n" KERN_ERR PFX
  1807. "%s: Memory allocation failed.\n", name);
  1808. return -ENOMEM;
  1809. }
  1810. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1811. GFP_ATOMIC);
  1812. if (!lp->rx_skbuff) {
  1813. if (netif_msg_drv(lp))
  1814. printk("\n" KERN_ERR PFX
  1815. "%s: Memory allocation failed.\n", name);
  1816. return -ENOMEM;
  1817. }
  1818. return 0;
  1819. }
  1820. static void pcnet32_free_ring(struct net_device *dev)
  1821. {
  1822. struct pcnet32_private *lp = netdev_priv(dev);
  1823. kfree(lp->tx_skbuff);
  1824. lp->tx_skbuff = NULL;
  1825. kfree(lp->rx_skbuff);
  1826. lp->rx_skbuff = NULL;
  1827. kfree(lp->tx_dma_addr);
  1828. lp->tx_dma_addr = NULL;
  1829. kfree(lp->rx_dma_addr);
  1830. lp->rx_dma_addr = NULL;
  1831. if (lp->tx_ring) {
  1832. pci_free_consistent(lp->pci_dev,
  1833. sizeof(struct pcnet32_tx_head) *
  1834. lp->tx_ring_size, lp->tx_ring,
  1835. lp->tx_ring_dma_addr);
  1836. lp->tx_ring = NULL;
  1837. }
  1838. if (lp->rx_ring) {
  1839. pci_free_consistent(lp->pci_dev,
  1840. sizeof(struct pcnet32_rx_head) *
  1841. lp->rx_ring_size, lp->rx_ring,
  1842. lp->rx_ring_dma_addr);
  1843. lp->rx_ring = NULL;
  1844. }
  1845. }
  1846. static int pcnet32_open(struct net_device *dev)
  1847. {
  1848. struct pcnet32_private *lp = netdev_priv(dev);
  1849. unsigned long ioaddr = dev->base_addr;
  1850. u16 val;
  1851. int i;
  1852. int rc;
  1853. unsigned long flags;
  1854. if (request_irq(dev->irq, &pcnet32_interrupt,
  1855. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1856. (void *)dev)) {
  1857. return -EAGAIN;
  1858. }
  1859. spin_lock_irqsave(&lp->lock, flags);
  1860. /* Check for a valid station address */
  1861. if (!is_valid_ether_addr(dev->dev_addr)) {
  1862. rc = -EINVAL;
  1863. goto err_free_irq;
  1864. }
  1865. /* Reset the PCNET32 */
  1866. lp->a.reset(ioaddr);
  1867. /* switch pcnet32 to 32bit mode */
  1868. lp->a.write_bcr(ioaddr, 20, 2);
  1869. if (netif_msg_ifup(lp))
  1870. printk(KERN_DEBUG
  1871. "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
  1872. dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1873. (u32) (lp->rx_ring_dma_addr),
  1874. (u32) (lp->init_dma_addr));
  1875. /* set/reset autoselect bit */
  1876. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1877. if (lp->options & PCNET32_PORT_ASEL)
  1878. val |= 2;
  1879. lp->a.write_bcr(ioaddr, 2, val);
  1880. /* handle full duplex setting */
  1881. if (lp->mii_if.full_duplex) {
  1882. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1883. if (lp->options & PCNET32_PORT_FD) {
  1884. val |= 1;
  1885. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1886. val |= 2;
  1887. } else if (lp->options & PCNET32_PORT_ASEL) {
  1888. /* workaround of xSeries250, turn on for 79C975 only */
  1889. if (lp->chip_version == 0x2627)
  1890. val |= 3;
  1891. }
  1892. lp->a.write_bcr(ioaddr, 9, val);
  1893. }
  1894. /* set/reset GPSI bit in test register */
  1895. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1896. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1897. val |= 0x10;
  1898. lp->a.write_csr(ioaddr, 124, val);
  1899. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1900. if (lp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1901. (lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1902. lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1903. if (lp->options & PCNET32_PORT_ASEL) {
  1904. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1905. if (netif_msg_link(lp))
  1906. printk(KERN_DEBUG
  1907. "%s: Setting 100Mb-Full Duplex.\n",
  1908. dev->name);
  1909. }
  1910. }
  1911. if (lp->phycount < 2) {
  1912. /*
  1913. * 24 Jun 2004 according AMD, in order to change the PHY,
  1914. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1915. * duplex, and/or enable auto negotiation, and clear DANAS
  1916. */
  1917. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1918. lp->a.write_bcr(ioaddr, 32,
  1919. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1920. /* disable Auto Negotiation, set 10Mpbs, HD */
  1921. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1922. if (lp->options & PCNET32_PORT_FD)
  1923. val |= 0x10;
  1924. if (lp->options & PCNET32_PORT_100)
  1925. val |= 0x08;
  1926. lp->a.write_bcr(ioaddr, 32, val);
  1927. } else {
  1928. if (lp->options & PCNET32_PORT_ASEL) {
  1929. lp->a.write_bcr(ioaddr, 32,
  1930. lp->a.read_bcr(ioaddr,
  1931. 32) | 0x0080);
  1932. /* enable auto negotiate, setup, disable fd */
  1933. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1934. val |= 0x20;
  1935. lp->a.write_bcr(ioaddr, 32, val);
  1936. }
  1937. }
  1938. } else {
  1939. int first_phy = -1;
  1940. u16 bmcr;
  1941. u32 bcr9;
  1942. struct ethtool_cmd ecmd;
  1943. /*
  1944. * There is really no good other way to handle multiple PHYs
  1945. * other than turning off all automatics
  1946. */
  1947. val = lp->a.read_bcr(ioaddr, 2);
  1948. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1949. val = lp->a.read_bcr(ioaddr, 32);
  1950. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1951. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1952. /* setup ecmd */
  1953. ecmd.port = PORT_MII;
  1954. ecmd.transceiver = XCVR_INTERNAL;
  1955. ecmd.autoneg = AUTONEG_DISABLE;
  1956. ecmd.speed =
  1957. lp->
  1958. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1959. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1960. if (lp->options & PCNET32_PORT_FD) {
  1961. ecmd.duplex = DUPLEX_FULL;
  1962. bcr9 |= (1 << 0);
  1963. } else {
  1964. ecmd.duplex = DUPLEX_HALF;
  1965. bcr9 |= ~(1 << 0);
  1966. }
  1967. lp->a.write_bcr(ioaddr, 9, bcr9);
  1968. }
  1969. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1970. if (lp->phymask & (1 << i)) {
  1971. /* isolate all but the first PHY */
  1972. bmcr = mdio_read(dev, i, MII_BMCR);
  1973. if (first_phy == -1) {
  1974. first_phy = i;
  1975. mdio_write(dev, i, MII_BMCR,
  1976. bmcr & ~BMCR_ISOLATE);
  1977. } else {
  1978. mdio_write(dev, i, MII_BMCR,
  1979. bmcr | BMCR_ISOLATE);
  1980. }
  1981. /* use mii_ethtool_sset to setup PHY */
  1982. lp->mii_if.phy_id = i;
  1983. ecmd.phy_address = i;
  1984. if (lp->options & PCNET32_PORT_ASEL) {
  1985. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1986. ecmd.autoneg = AUTONEG_ENABLE;
  1987. }
  1988. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1989. }
  1990. }
  1991. lp->mii_if.phy_id = first_phy;
  1992. if (netif_msg_link(lp))
  1993. printk(KERN_INFO "%s: Using PHY number %d.\n",
  1994. dev->name, first_phy);
  1995. }
  1996. #ifdef DO_DXSUFLO
  1997. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1998. val = lp->a.read_csr(ioaddr, CSR3);
  1999. val |= 0x40;
  2000. lp->a.write_csr(ioaddr, CSR3, val);
  2001. }
  2002. #endif
  2003. lp->init_block->mode =
  2004. le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2005. pcnet32_load_multicast(dev);
  2006. if (pcnet32_init_ring(dev)) {
  2007. rc = -ENOMEM;
  2008. goto err_free_ring;
  2009. }
  2010. #ifdef CONFIG_PCNET32_NAPI
  2011. napi_enable(&lp->napi);
  2012. #endif
  2013. /* Re-initialize the PCNET32, and start it when done. */
  2014. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  2015. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  2016. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  2017. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2018. netif_start_queue(dev);
  2019. if (lp->chip_version >= PCNET32_79C970A) {
  2020. /* Print the link status and start the watchdog */
  2021. pcnet32_check_media(dev, 1);
  2022. mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
  2023. }
  2024. i = 0;
  2025. while (i++ < 100)
  2026. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2027. break;
  2028. /*
  2029. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  2030. * reports that doing so triggers a bug in the '974.
  2031. */
  2032. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  2033. if (netif_msg_ifup(lp))
  2034. printk(KERN_DEBUG
  2035. "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
  2036. dev->name, i,
  2037. (u32) (lp->init_dma_addr),
  2038. lp->a.read_csr(ioaddr, CSR0));
  2039. spin_unlock_irqrestore(&lp->lock, flags);
  2040. return 0; /* Always succeed */
  2041. err_free_ring:
  2042. /* free any allocated skbuffs */
  2043. pcnet32_purge_rx_ring(dev);
  2044. /*
  2045. * Switch back to 16bit mode to avoid problems with dumb
  2046. * DOS packet driver after a warm reboot
  2047. */
  2048. lp->a.write_bcr(ioaddr, 20, 4);
  2049. err_free_irq:
  2050. spin_unlock_irqrestore(&lp->lock, flags);
  2051. free_irq(dev->irq, dev);
  2052. return rc;
  2053. }
  2054. /*
  2055. * The LANCE has been halted for one reason or another (busmaster memory
  2056. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  2057. * etc.). Modern LANCE variants always reload their ring-buffer
  2058. * configuration when restarted, so we must reinitialize our ring
  2059. * context before restarting. As part of this reinitialization,
  2060. * find all packets still on the Tx ring and pretend that they had been
  2061. * sent (in effect, drop the packets on the floor) - the higher-level
  2062. * protocols will time out and retransmit. It'd be better to shuffle
  2063. * these skbs to a temp list and then actually re-Tx them after
  2064. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  2065. */
  2066. static void pcnet32_purge_tx_ring(struct net_device *dev)
  2067. {
  2068. struct pcnet32_private *lp = netdev_priv(dev);
  2069. int i;
  2070. for (i = 0; i < lp->tx_ring_size; i++) {
  2071. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2072. wmb(); /* Make sure adapter sees owner change */
  2073. if (lp->tx_skbuff[i]) {
  2074. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  2075. lp->tx_skbuff[i]->len,
  2076. PCI_DMA_TODEVICE);
  2077. dev_kfree_skb_any(lp->tx_skbuff[i]);
  2078. }
  2079. lp->tx_skbuff[i] = NULL;
  2080. lp->tx_dma_addr[i] = 0;
  2081. }
  2082. }
  2083. /* Initialize the PCNET32 Rx and Tx rings. */
  2084. static int pcnet32_init_ring(struct net_device *dev)
  2085. {
  2086. struct pcnet32_private *lp = netdev_priv(dev);
  2087. int i;
  2088. lp->tx_full = 0;
  2089. lp->cur_rx = lp->cur_tx = 0;
  2090. lp->dirty_rx = lp->dirty_tx = 0;
  2091. for (i = 0; i < lp->rx_ring_size; i++) {
  2092. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2093. if (rx_skbuff == NULL) {
  2094. if (!
  2095. (rx_skbuff = lp->rx_skbuff[i] =
  2096. dev_alloc_skb(PKT_BUF_SZ))) {
  2097. /* there is not much, we can do at this point */
  2098. if (netif_msg_drv(lp))
  2099. printk(KERN_ERR
  2100. "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
  2101. dev->name);
  2102. return -1;
  2103. }
  2104. skb_reserve(rx_skbuff, 2);
  2105. }
  2106. rmb();
  2107. if (lp->rx_dma_addr[i] == 0)
  2108. lp->rx_dma_addr[i] =
  2109. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2110. PKT_BUF_SZ - 2, PCI_DMA_FROMDEVICE);
  2111. lp->rx_ring[i].base = (u32) le32_to_cpu(lp->rx_dma_addr[i]);
  2112. lp->rx_ring[i].buf_length = le16_to_cpu(2 - PKT_BUF_SZ);
  2113. wmb(); /* Make sure owner changes after all others are visible */
  2114. lp->rx_ring[i].status = le16_to_cpu(0x8000);
  2115. }
  2116. /* The Tx buffer address is filled in as needed, but we do need to clear
  2117. * the upper ownership bit. */
  2118. for (i = 0; i < lp->tx_ring_size; i++) {
  2119. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2120. wmb(); /* Make sure adapter sees owner change */
  2121. lp->tx_ring[i].base = 0;
  2122. lp->tx_dma_addr[i] = 0;
  2123. }
  2124. lp->init_block->tlen_rlen =
  2125. le16_to_cpu(lp->tx_len_bits | lp->rx_len_bits);
  2126. for (i = 0; i < 6; i++)
  2127. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2128. lp->init_block->rx_ring = (u32) le32_to_cpu(lp->rx_ring_dma_addr);
  2129. lp->init_block->tx_ring = (u32) le32_to_cpu(lp->tx_ring_dma_addr);
  2130. wmb(); /* Make sure all changes are visible */
  2131. return 0;
  2132. }
  2133. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2134. * then flush the pending transmit operations, re-initialize the ring,
  2135. * and tell the chip to initialize.
  2136. */
  2137. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2138. {
  2139. struct pcnet32_private *lp = netdev_priv(dev);
  2140. unsigned long ioaddr = dev->base_addr;
  2141. int i;
  2142. /* wait for stop */
  2143. for (i = 0; i < 100; i++)
  2144. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2145. break;
  2146. if (i >= 100 && netif_msg_drv(lp))
  2147. printk(KERN_ERR
  2148. "%s: pcnet32_restart timed out waiting for stop.\n",
  2149. dev->name);
  2150. pcnet32_purge_tx_ring(dev);
  2151. if (pcnet32_init_ring(dev))
  2152. return;
  2153. /* ReInit Ring */
  2154. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2155. i = 0;
  2156. while (i++ < 1000)
  2157. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2158. break;
  2159. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2160. }
  2161. static void pcnet32_tx_timeout(struct net_device *dev)
  2162. {
  2163. struct pcnet32_private *lp = netdev_priv(dev);
  2164. unsigned long ioaddr = dev->base_addr, flags;
  2165. spin_lock_irqsave(&lp->lock, flags);
  2166. /* Transmitter timeout, serious problems. */
  2167. if (pcnet32_debug & NETIF_MSG_DRV)
  2168. printk(KERN_ERR
  2169. "%s: transmit timed out, status %4.4x, resetting.\n",
  2170. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2171. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2172. lp->stats.tx_errors++;
  2173. if (netif_msg_tx_err(lp)) {
  2174. int i;
  2175. printk(KERN_DEBUG
  2176. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2177. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2178. lp->cur_rx);
  2179. for (i = 0; i < lp->rx_ring_size; i++)
  2180. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2181. le32_to_cpu(lp->rx_ring[i].base),
  2182. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2183. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2184. le16_to_cpu(lp->rx_ring[i].status));
  2185. for (i = 0; i < lp->tx_ring_size; i++)
  2186. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2187. le32_to_cpu(lp->tx_ring[i].base),
  2188. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2189. le32_to_cpu(lp->tx_ring[i].misc),
  2190. le16_to_cpu(lp->tx_ring[i].status));
  2191. printk("\n");
  2192. }
  2193. pcnet32_restart(dev, CSR0_NORMAL);
  2194. dev->trans_start = jiffies;
  2195. netif_wake_queue(dev);
  2196. spin_unlock_irqrestore(&lp->lock, flags);
  2197. }
  2198. static int pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2199. {
  2200. struct pcnet32_private *lp = netdev_priv(dev);
  2201. unsigned long ioaddr = dev->base_addr;
  2202. u16 status;
  2203. int entry;
  2204. unsigned long flags;
  2205. spin_lock_irqsave(&lp->lock, flags);
  2206. if (netif_msg_tx_queued(lp)) {
  2207. printk(KERN_DEBUG
  2208. "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
  2209. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2210. }
  2211. /* Default status -- will not enable Successful-TxDone
  2212. * interrupt when that option is available to us.
  2213. */
  2214. status = 0x8300;
  2215. /* Fill in a Tx ring entry */
  2216. /* Mask to ring buffer boundary. */
  2217. entry = lp->cur_tx & lp->tx_mod_mask;
  2218. /* Caution: the write order is important here, set the status
  2219. * with the "ownership" bits last. */
  2220. lp->tx_ring[entry].length = le16_to_cpu(-skb->len);
  2221. lp->tx_ring[entry].misc = 0x00000000;
  2222. lp->tx_skbuff[entry] = skb;
  2223. lp->tx_dma_addr[entry] =
  2224. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2225. lp->tx_ring[entry].base = (u32) le32_to_cpu(lp->tx_dma_addr[entry]);
  2226. wmb(); /* Make sure owner changes after all others are visible */
  2227. lp->tx_ring[entry].status = le16_to_cpu(status);
  2228. lp->cur_tx++;
  2229. lp->stats.tx_bytes += skb->len;
  2230. /* Trigger an immediate send poll. */
  2231. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2232. dev->trans_start = jiffies;
  2233. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2234. lp->tx_full = 1;
  2235. netif_stop_queue(dev);
  2236. }
  2237. spin_unlock_irqrestore(&lp->lock, flags);
  2238. return 0;
  2239. }
  2240. /* The PCNET32 interrupt handler. */
  2241. static irqreturn_t
  2242. pcnet32_interrupt(int irq, void *dev_id)
  2243. {
  2244. struct net_device *dev = dev_id;
  2245. struct pcnet32_private *lp;
  2246. unsigned long ioaddr;
  2247. u16 csr0;
  2248. int boguscnt = max_interrupt_work;
  2249. ioaddr = dev->base_addr;
  2250. lp = netdev_priv(dev);
  2251. spin_lock(&lp->lock);
  2252. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2253. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2254. if (csr0 == 0xffff) {
  2255. break; /* PCMCIA remove happened */
  2256. }
  2257. /* Acknowledge all of the current interrupt sources ASAP. */
  2258. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2259. if (netif_msg_intr(lp))
  2260. printk(KERN_DEBUG
  2261. "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
  2262. dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
  2263. /* Log misc errors. */
  2264. if (csr0 & 0x4000)
  2265. lp->stats.tx_errors++; /* Tx babble. */
  2266. if (csr0 & 0x1000) {
  2267. /*
  2268. * This happens when our receive ring is full. This
  2269. * shouldn't be a problem as we will see normal rx
  2270. * interrupts for the frames in the receive ring. But
  2271. * there are some PCI chipsets (I can reproduce this
  2272. * on SP3G with Intel saturn chipset) which have
  2273. * sometimes problems and will fill up the receive
  2274. * ring with error descriptors. In this situation we
  2275. * don't get a rx interrupt, but a missed frame
  2276. * interrupt sooner or later.
  2277. */
  2278. lp->stats.rx_errors++; /* Missed a Rx frame. */
  2279. }
  2280. if (csr0 & 0x0800) {
  2281. if (netif_msg_drv(lp))
  2282. printk(KERN_ERR
  2283. "%s: Bus master arbitration failure, status %4.4x.\n",
  2284. dev->name, csr0);
  2285. /* unlike for the lance, there is no restart needed */
  2286. }
  2287. #ifdef CONFIG_PCNET32_NAPI
  2288. if (netif_rx_schedule_prep(dev, &lp->napi)) {
  2289. u16 val;
  2290. /* set interrupt masks */
  2291. val = lp->a.read_csr(ioaddr, CSR3);
  2292. val |= 0x5f00;
  2293. lp->a.write_csr(ioaddr, CSR3, val);
  2294. mmiowb();
  2295. __netif_rx_schedule(dev, &lp->napi);
  2296. break;
  2297. }
  2298. #else
  2299. pcnet32_rx(dev, lp->napi.weight);
  2300. if (pcnet32_tx(dev)) {
  2301. /* reset the chip to clear the error condition, then restart */
  2302. lp->a.reset(ioaddr);
  2303. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  2304. pcnet32_restart(dev, CSR0_START);
  2305. netif_wake_queue(dev);
  2306. }
  2307. #endif
  2308. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2309. }
  2310. #ifndef CONFIG_PCNET32_NAPI
  2311. /* Set interrupt enable. */
  2312. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  2313. #endif
  2314. if (netif_msg_intr(lp))
  2315. printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
  2316. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2317. spin_unlock(&lp->lock);
  2318. return IRQ_HANDLED;
  2319. }
  2320. static int pcnet32_close(struct net_device *dev)
  2321. {
  2322. unsigned long ioaddr = dev->base_addr;
  2323. struct pcnet32_private *lp = netdev_priv(dev);
  2324. unsigned long flags;
  2325. del_timer_sync(&lp->watchdog_timer);
  2326. netif_stop_queue(dev);
  2327. #ifdef CONFIG_PCNET32_NAPI
  2328. napi_disable(&lp->napi);
  2329. #endif
  2330. spin_lock_irqsave(&lp->lock, flags);
  2331. lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2332. if (netif_msg_ifdown(lp))
  2333. printk(KERN_DEBUG
  2334. "%s: Shutting down ethercard, status was %2.2x.\n",
  2335. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2336. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2337. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2338. /*
  2339. * Switch back to 16bit mode to avoid problems with dumb
  2340. * DOS packet driver after a warm reboot
  2341. */
  2342. lp->a.write_bcr(ioaddr, 20, 4);
  2343. spin_unlock_irqrestore(&lp->lock, flags);
  2344. free_irq(dev->irq, dev);
  2345. spin_lock_irqsave(&lp->lock, flags);
  2346. pcnet32_purge_rx_ring(dev);
  2347. pcnet32_purge_tx_ring(dev);
  2348. spin_unlock_irqrestore(&lp->lock, flags);
  2349. return 0;
  2350. }
  2351. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2352. {
  2353. struct pcnet32_private *lp = netdev_priv(dev);
  2354. unsigned long ioaddr = dev->base_addr;
  2355. unsigned long flags;
  2356. spin_lock_irqsave(&lp->lock, flags);
  2357. lp->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2358. spin_unlock_irqrestore(&lp->lock, flags);
  2359. return &lp->stats;
  2360. }
  2361. /* taken from the sunlance driver, which it took from the depca driver */
  2362. static void pcnet32_load_multicast(struct net_device *dev)
  2363. {
  2364. struct pcnet32_private *lp = netdev_priv(dev);
  2365. volatile struct pcnet32_init_block *ib = lp->init_block;
  2366. volatile u16 *mcast_table = (u16 *) & ib->filter;
  2367. struct dev_mc_list *dmi = dev->mc_list;
  2368. unsigned long ioaddr = dev->base_addr;
  2369. char *addrs;
  2370. int i;
  2371. u32 crc;
  2372. /* set all multicast bits */
  2373. if (dev->flags & IFF_ALLMULTI) {
  2374. ib->filter[0] = 0xffffffff;
  2375. ib->filter[1] = 0xffffffff;
  2376. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2377. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2378. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2379. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2380. return;
  2381. }
  2382. /* clear the multicast filter */
  2383. ib->filter[0] = 0;
  2384. ib->filter[1] = 0;
  2385. /* Add addresses */
  2386. for (i = 0; i < dev->mc_count; i++) {
  2387. addrs = dmi->dmi_addr;
  2388. dmi = dmi->next;
  2389. /* multicast address? */
  2390. if (!(*addrs & 1))
  2391. continue;
  2392. crc = ether_crc_le(6, addrs);
  2393. crc = crc >> 26;
  2394. mcast_table[crc >> 4] =
  2395. le16_to_cpu(le16_to_cpu(mcast_table[crc >> 4]) |
  2396. (1 << (crc & 0xf)));
  2397. }
  2398. for (i = 0; i < 4; i++)
  2399. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2400. le16_to_cpu(mcast_table[i]));
  2401. return;
  2402. }
  2403. /*
  2404. * Set or clear the multicast filter for this adaptor.
  2405. */
  2406. static void pcnet32_set_multicast_list(struct net_device *dev)
  2407. {
  2408. unsigned long ioaddr = dev->base_addr, flags;
  2409. struct pcnet32_private *lp = netdev_priv(dev);
  2410. int csr15, suspended;
  2411. spin_lock_irqsave(&lp->lock, flags);
  2412. suspended = pcnet32_suspend(dev, &flags, 0);
  2413. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2414. if (dev->flags & IFF_PROMISC) {
  2415. /* Log any net taps. */
  2416. if (netif_msg_hw(lp))
  2417. printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
  2418. dev->name);
  2419. lp->init_block->mode =
  2420. le16_to_cpu(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2421. 7);
  2422. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2423. } else {
  2424. lp->init_block->mode =
  2425. le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2426. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2427. pcnet32_load_multicast(dev);
  2428. }
  2429. if (suspended) {
  2430. int csr5;
  2431. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2432. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2433. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2434. } else {
  2435. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2436. pcnet32_restart(dev, CSR0_NORMAL);
  2437. netif_wake_queue(dev);
  2438. }
  2439. spin_unlock_irqrestore(&lp->lock, flags);
  2440. }
  2441. /* This routine assumes that the lp->lock is held */
  2442. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2443. {
  2444. struct pcnet32_private *lp = netdev_priv(dev);
  2445. unsigned long ioaddr = dev->base_addr;
  2446. u16 val_out;
  2447. if (!lp->mii)
  2448. return 0;
  2449. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2450. val_out = lp->a.read_bcr(ioaddr, 34);
  2451. return val_out;
  2452. }
  2453. /* This routine assumes that the lp->lock is held */
  2454. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2455. {
  2456. struct pcnet32_private *lp = netdev_priv(dev);
  2457. unsigned long ioaddr = dev->base_addr;
  2458. if (!lp->mii)
  2459. return;
  2460. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2461. lp->a.write_bcr(ioaddr, 34, val);
  2462. }
  2463. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2464. {
  2465. struct pcnet32_private *lp = netdev_priv(dev);
  2466. int rc;
  2467. unsigned long flags;
  2468. /* SIOC[GS]MIIxxx ioctls */
  2469. if (lp->mii) {
  2470. spin_lock_irqsave(&lp->lock, flags);
  2471. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2472. spin_unlock_irqrestore(&lp->lock, flags);
  2473. } else {
  2474. rc = -EOPNOTSUPP;
  2475. }
  2476. return rc;
  2477. }
  2478. static int pcnet32_check_otherphy(struct net_device *dev)
  2479. {
  2480. struct pcnet32_private *lp = netdev_priv(dev);
  2481. struct mii_if_info mii = lp->mii_if;
  2482. u16 bmcr;
  2483. int i;
  2484. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2485. if (i == lp->mii_if.phy_id)
  2486. continue; /* skip active phy */
  2487. if (lp->phymask & (1 << i)) {
  2488. mii.phy_id = i;
  2489. if (mii_link_ok(&mii)) {
  2490. /* found PHY with active link */
  2491. if (netif_msg_link(lp))
  2492. printk(KERN_INFO
  2493. "%s: Using PHY number %d.\n",
  2494. dev->name, i);
  2495. /* isolate inactive phy */
  2496. bmcr =
  2497. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2498. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2499. bmcr | BMCR_ISOLATE);
  2500. /* de-isolate new phy */
  2501. bmcr = mdio_read(dev, i, MII_BMCR);
  2502. mdio_write(dev, i, MII_BMCR,
  2503. bmcr & ~BMCR_ISOLATE);
  2504. /* set new phy address */
  2505. lp->mii_if.phy_id = i;
  2506. return 1;
  2507. }
  2508. }
  2509. }
  2510. return 0;
  2511. }
  2512. /*
  2513. * Show the status of the media. Similar to mii_check_media however it
  2514. * correctly shows the link speed for all (tested) pcnet32 variants.
  2515. * Devices with no mii just report link state without speed.
  2516. *
  2517. * Caller is assumed to hold and release the lp->lock.
  2518. */
  2519. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2520. {
  2521. struct pcnet32_private *lp = netdev_priv(dev);
  2522. int curr_link;
  2523. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2524. u32 bcr9;
  2525. if (lp->mii) {
  2526. curr_link = mii_link_ok(&lp->mii_if);
  2527. } else {
  2528. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2529. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2530. }
  2531. if (!curr_link) {
  2532. if (prev_link || verbose) {
  2533. netif_carrier_off(dev);
  2534. if (netif_msg_link(lp))
  2535. printk(KERN_INFO "%s: link down\n", dev->name);
  2536. }
  2537. if (lp->phycount > 1) {
  2538. curr_link = pcnet32_check_otherphy(dev);
  2539. prev_link = 0;
  2540. }
  2541. } else if (verbose || !prev_link) {
  2542. netif_carrier_on(dev);
  2543. if (lp->mii) {
  2544. if (netif_msg_link(lp)) {
  2545. struct ethtool_cmd ecmd;
  2546. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2547. printk(KERN_INFO
  2548. "%s: link up, %sMbps, %s-duplex\n",
  2549. dev->name,
  2550. (ecmd.speed == SPEED_100) ? "100" : "10",
  2551. (ecmd.duplex ==
  2552. DUPLEX_FULL) ? "full" : "half");
  2553. }
  2554. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2555. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2556. if (lp->mii_if.full_duplex)
  2557. bcr9 |= (1 << 0);
  2558. else
  2559. bcr9 &= ~(1 << 0);
  2560. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2561. }
  2562. } else {
  2563. if (netif_msg_link(lp))
  2564. printk(KERN_INFO "%s: link up\n", dev->name);
  2565. }
  2566. }
  2567. }
  2568. /*
  2569. * Check for loss of link and link establishment.
  2570. * Can not use mii_check_media because it does nothing if mode is forced.
  2571. */
  2572. static void pcnet32_watchdog(struct net_device *dev)
  2573. {
  2574. struct pcnet32_private *lp = netdev_priv(dev);
  2575. unsigned long flags;
  2576. /* Print the link status if it has changed */
  2577. spin_lock_irqsave(&lp->lock, flags);
  2578. pcnet32_check_media(dev, 0);
  2579. spin_unlock_irqrestore(&lp->lock, flags);
  2580. mod_timer(&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
  2581. }
  2582. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2583. {
  2584. struct net_device *dev = pci_get_drvdata(pdev);
  2585. if (dev) {
  2586. struct pcnet32_private *lp = netdev_priv(dev);
  2587. unregister_netdev(dev);
  2588. pcnet32_free_ring(dev);
  2589. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2590. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2591. lp->init_block, lp->init_dma_addr);
  2592. free_netdev(dev);
  2593. pci_disable_device(pdev);
  2594. pci_set_drvdata(pdev, NULL);
  2595. }
  2596. }
  2597. static struct pci_driver pcnet32_driver = {
  2598. .name = DRV_NAME,
  2599. .probe = pcnet32_probe_pci,
  2600. .remove = __devexit_p(pcnet32_remove_one),
  2601. .id_table = pcnet32_pci_tbl,
  2602. };
  2603. /* An additional parameter that may be passed in... */
  2604. static int debug = -1;
  2605. static int tx_start_pt = -1;
  2606. static int pcnet32_have_pci;
  2607. module_param(debug, int, 0);
  2608. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2609. module_param(max_interrupt_work, int, 0);
  2610. MODULE_PARM_DESC(max_interrupt_work,
  2611. DRV_NAME " maximum events handled per interrupt");
  2612. module_param(rx_copybreak, int, 0);
  2613. MODULE_PARM_DESC(rx_copybreak,
  2614. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2615. module_param(tx_start_pt, int, 0);
  2616. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2617. module_param(pcnet32vlb, int, 0);
  2618. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2619. module_param_array(options, int, NULL, 0);
  2620. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2621. module_param_array(full_duplex, int, NULL, 0);
  2622. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2623. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2624. module_param_array(homepna, int, NULL, 0);
  2625. MODULE_PARM_DESC(homepna,
  2626. DRV_NAME
  2627. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2628. MODULE_AUTHOR("Thomas Bogendoerfer");
  2629. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2630. MODULE_LICENSE("GPL");
  2631. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2632. static int __init pcnet32_init_module(void)
  2633. {
  2634. printk(KERN_INFO "%s", version);
  2635. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2636. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2637. tx_start = tx_start_pt;
  2638. /* find the PCI devices */
  2639. if (!pci_register_driver(&pcnet32_driver))
  2640. pcnet32_have_pci = 1;
  2641. /* should we find any remaining VLbus devices ? */
  2642. if (pcnet32vlb)
  2643. pcnet32_probe_vlbus(pcnet32_portlist);
  2644. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2645. printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
  2646. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2647. }
  2648. static void __exit pcnet32_cleanup_module(void)
  2649. {
  2650. struct net_device *next_dev;
  2651. while (pcnet32_dev) {
  2652. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2653. next_dev = lp->next;
  2654. unregister_netdev(pcnet32_dev);
  2655. pcnet32_free_ring(pcnet32_dev);
  2656. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2657. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2658. lp->init_block, lp->init_dma_addr);
  2659. free_netdev(pcnet32_dev);
  2660. pcnet32_dev = next_dev;
  2661. }
  2662. if (pcnet32_have_pci)
  2663. pci_unregister_driver(&pcnet32_driver);
  2664. }
  2665. module_init(pcnet32_init_module);
  2666. module_exit(pcnet32_cleanup_module);
  2667. /*
  2668. * Local variables:
  2669. * c-indent-level: 4
  2670. * tab-width: 8
  2671. * End:
  2672. */