mv643xx_eth.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767
  1. /*
  2. * drivers/net/mv643xx_eth.c - Driver for MV643XX ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <asm/io.h>
  45. #include <asm/types.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/system.h>
  48. #include <asm/delay.h>
  49. #include "mv643xx_eth.h"
  50. /* Static function declarations */
  51. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr);
  52. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr);
  53. static void eth_port_set_multicast_list(struct net_device *);
  54. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  55. unsigned int queues);
  56. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  57. unsigned int queues);
  58. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  59. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  60. static int mv643xx_eth_open(struct net_device *);
  61. static int mv643xx_eth_stop(struct net_device *);
  62. static int mv643xx_eth_change_mtu(struct net_device *, int);
  63. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *);
  64. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  65. #ifdef MV643XX_NAPI
  66. static int mv643xx_poll(struct napi_struct *napi, int budget);
  67. #endif
  68. static int ethernet_phy_get(unsigned int eth_port_num);
  69. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  70. static int ethernet_phy_detect(unsigned int eth_port_num);
  71. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  72. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  73. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  74. static const struct ethtool_ops mv643xx_ethtool_ops;
  75. static char mv643xx_driver_name[] = "mv643xx_eth";
  76. static char mv643xx_driver_version[] = "1.0";
  77. static void __iomem *mv643xx_eth_shared_base;
  78. /* used to protect MV643XX_ETH_SMI_REG, which is shared across ports */
  79. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  80. static inline u32 mv_read(int offset)
  81. {
  82. void __iomem *reg_base;
  83. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  84. return readl(reg_base + offset);
  85. }
  86. static inline void mv_write(int offset, u32 data)
  87. {
  88. void __iomem *reg_base;
  89. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  90. writel(data, reg_base + offset);
  91. }
  92. /*
  93. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  94. *
  95. * Input : pointer to ethernet interface network device structure
  96. * new mtu size
  97. * Output : 0 upon success, -EINVAL upon failure
  98. */
  99. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  100. {
  101. if ((new_mtu > 9500) || (new_mtu < 64))
  102. return -EINVAL;
  103. dev->mtu = new_mtu;
  104. /*
  105. * Stop then re-open the interface. This will allocate RX skb's with
  106. * the new MTU.
  107. * There is a possible danger that the open will not successed, due
  108. * to memory is full, which might fail the open function.
  109. */
  110. if (netif_running(dev)) {
  111. mv643xx_eth_stop(dev);
  112. if (mv643xx_eth_open(dev))
  113. printk(KERN_ERR
  114. "%s: Fatal error on opening device\n",
  115. dev->name);
  116. }
  117. return 0;
  118. }
  119. /*
  120. * mv643xx_eth_rx_refill_descs
  121. *
  122. * Fills / refills RX queue on a certain gigabit ethernet port
  123. *
  124. * Input : pointer to ethernet interface network device structure
  125. * Output : N/A
  126. */
  127. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  128. {
  129. struct mv643xx_private *mp = netdev_priv(dev);
  130. struct pkt_info pkt_info;
  131. struct sk_buff *skb;
  132. int unaligned;
  133. while (mp->rx_desc_count < mp->rx_ring_size) {
  134. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  135. if (!skb)
  136. break;
  137. mp->rx_desc_count++;
  138. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  139. if (unaligned)
  140. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  141. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  142. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  143. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  144. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  145. pkt_info.return_info = skb;
  146. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  147. printk(KERN_ERR
  148. "%s: Error allocating RX Ring\n", dev->name);
  149. break;
  150. }
  151. skb_reserve(skb, ETH_HW_IP_ALIGN);
  152. }
  153. /*
  154. * If RX ring is empty of SKB, set a timer to try allocating
  155. * again at a later time.
  156. */
  157. if (mp->rx_desc_count == 0) {
  158. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  159. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  160. add_timer(&mp->timeout);
  161. }
  162. }
  163. /*
  164. * mv643xx_eth_rx_refill_descs_timer_wrapper
  165. *
  166. * Timer routine to wake up RX queue filling task. This function is
  167. * used only in case the RX queue is empty, and all alloc_skb has
  168. * failed (due to out of memory event).
  169. *
  170. * Input : pointer to ethernet interface network device structure
  171. * Output : N/A
  172. */
  173. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  174. {
  175. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  176. }
  177. /*
  178. * mv643xx_eth_update_mac_address
  179. *
  180. * Update the MAC address of the port in the address table
  181. *
  182. * Input : pointer to ethernet interface network device structure
  183. * Output : N/A
  184. */
  185. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  186. {
  187. struct mv643xx_private *mp = netdev_priv(dev);
  188. unsigned int port_num = mp->port_num;
  189. eth_port_init_mac_tables(port_num);
  190. eth_port_uc_addr_set(port_num, dev->dev_addr);
  191. }
  192. /*
  193. * mv643xx_eth_set_rx_mode
  194. *
  195. * Change from promiscuos to regular rx mode
  196. *
  197. * Input : pointer to ethernet interface network device structure
  198. * Output : N/A
  199. */
  200. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  201. {
  202. struct mv643xx_private *mp = netdev_priv(dev);
  203. u32 config_reg;
  204. config_reg = mv_read(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num));
  205. if (dev->flags & IFF_PROMISC)
  206. config_reg |= (u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  207. else
  208. config_reg &= ~(u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  209. mv_write(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num), config_reg);
  210. eth_port_set_multicast_list(dev);
  211. }
  212. /*
  213. * mv643xx_eth_set_mac_address
  214. *
  215. * Change the interface's mac address.
  216. * No special hardware thing should be done because interface is always
  217. * put in promiscuous mode.
  218. *
  219. * Input : pointer to ethernet interface network device structure and
  220. * a pointer to the designated entry to be added to the cache.
  221. * Output : zero upon success, negative upon failure
  222. */
  223. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  224. {
  225. int i;
  226. for (i = 0; i < 6; i++)
  227. /* +2 is for the offset of the HW addr type */
  228. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  229. mv643xx_eth_update_mac_address(dev);
  230. return 0;
  231. }
  232. /*
  233. * mv643xx_eth_tx_timeout
  234. *
  235. * Called upon a timeout on transmitting a packet
  236. *
  237. * Input : pointer to ethernet interface network device structure.
  238. * Output : N/A
  239. */
  240. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  241. {
  242. struct mv643xx_private *mp = netdev_priv(dev);
  243. printk(KERN_INFO "%s: TX timeout ", dev->name);
  244. /* Do the reset outside of interrupt context */
  245. schedule_work(&mp->tx_timeout_task);
  246. }
  247. /*
  248. * mv643xx_eth_tx_timeout_task
  249. *
  250. * Actual routine to reset the adapter when a timeout on Tx has occurred
  251. */
  252. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  253. {
  254. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  255. tx_timeout_task);
  256. struct net_device *dev = mp->mii.dev; /* yuck */
  257. if (!netif_running(dev))
  258. return;
  259. netif_stop_queue(dev);
  260. eth_port_reset(mp->port_num);
  261. eth_port_start(dev);
  262. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  263. netif_wake_queue(dev);
  264. }
  265. /**
  266. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  267. *
  268. * If force is non-zero, frees uncompleted descriptors as well
  269. */
  270. int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  271. {
  272. struct mv643xx_private *mp = netdev_priv(dev);
  273. struct eth_tx_desc *desc;
  274. u32 cmd_sts;
  275. struct sk_buff *skb;
  276. unsigned long flags;
  277. int tx_index;
  278. dma_addr_t addr;
  279. int count;
  280. int released = 0;
  281. while (mp->tx_desc_count > 0) {
  282. spin_lock_irqsave(&mp->lock, flags);
  283. /* tx_desc_count might have changed before acquiring the lock */
  284. if (mp->tx_desc_count <= 0) {
  285. spin_unlock_irqrestore(&mp->lock, flags);
  286. return released;
  287. }
  288. tx_index = mp->tx_used_desc_q;
  289. desc = &mp->p_tx_desc_area[tx_index];
  290. cmd_sts = desc->cmd_sts;
  291. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  292. spin_unlock_irqrestore(&mp->lock, flags);
  293. return released;
  294. }
  295. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  296. mp->tx_desc_count--;
  297. addr = desc->buf_ptr;
  298. count = desc->byte_cnt;
  299. skb = mp->tx_skb[tx_index];
  300. if (skb)
  301. mp->tx_skb[tx_index] = NULL;
  302. if (cmd_sts & ETH_ERROR_SUMMARY) {
  303. printk("%s: Error in TX\n", dev->name);
  304. mp->stats.tx_errors++;
  305. }
  306. spin_unlock_irqrestore(&mp->lock, flags);
  307. if (cmd_sts & ETH_TX_FIRST_DESC)
  308. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  309. else
  310. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  311. if (skb)
  312. dev_kfree_skb_irq(skb);
  313. released = 1;
  314. }
  315. return released;
  316. }
  317. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  318. {
  319. struct mv643xx_private *mp = netdev_priv(dev);
  320. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  321. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  322. netif_wake_queue(dev);
  323. }
  324. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  325. {
  326. mv643xx_eth_free_tx_descs(dev, 1);
  327. }
  328. /*
  329. * mv643xx_eth_receive
  330. *
  331. * This function is forward packets that are received from the port's
  332. * queues toward kernel core or FastRoute them to another interface.
  333. *
  334. * Input : dev - a pointer to the required interface
  335. * max - maximum number to receive (0 means unlimted)
  336. *
  337. * Output : number of served packets
  338. */
  339. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  340. {
  341. struct mv643xx_private *mp = netdev_priv(dev);
  342. struct net_device_stats *stats = &mp->stats;
  343. unsigned int received_packets = 0;
  344. struct sk_buff *skb;
  345. struct pkt_info pkt_info;
  346. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  347. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  348. DMA_FROM_DEVICE);
  349. mp->rx_desc_count--;
  350. received_packets++;
  351. /*
  352. * Update statistics.
  353. * Note byte count includes 4 byte CRC count
  354. */
  355. stats->rx_packets++;
  356. stats->rx_bytes += pkt_info.byte_cnt;
  357. skb = pkt_info.return_info;
  358. /*
  359. * In case received a packet without first / last bits on OR
  360. * the error summary bit is on, the packets needs to be dropeed.
  361. */
  362. if (((pkt_info.cmd_sts
  363. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  364. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  365. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  366. stats->rx_dropped++;
  367. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  368. ETH_RX_LAST_DESC)) !=
  369. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  370. if (net_ratelimit())
  371. printk(KERN_ERR
  372. "%s: Received packet spread "
  373. "on multiple descriptors\n",
  374. dev->name);
  375. }
  376. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  377. stats->rx_errors++;
  378. dev_kfree_skb_irq(skb);
  379. } else {
  380. /*
  381. * The -4 is for the CRC in the trailer of the
  382. * received packet
  383. */
  384. skb_put(skb, pkt_info.byte_cnt - 4);
  385. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  386. skb->ip_summed = CHECKSUM_UNNECESSARY;
  387. skb->csum = htons(
  388. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  389. }
  390. skb->protocol = eth_type_trans(skb, dev);
  391. #ifdef MV643XX_NAPI
  392. netif_receive_skb(skb);
  393. #else
  394. netif_rx(skb);
  395. #endif
  396. }
  397. dev->last_rx = jiffies;
  398. }
  399. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  400. return received_packets;
  401. }
  402. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  403. static void mv643xx_eth_update_pscr(struct net_device *dev,
  404. struct ethtool_cmd *ecmd)
  405. {
  406. struct mv643xx_private *mp = netdev_priv(dev);
  407. int port_num = mp->port_num;
  408. u32 o_pscr, n_pscr;
  409. unsigned int queues;
  410. o_pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  411. n_pscr = o_pscr;
  412. /* clear speed, duplex and rx buffer size fields */
  413. n_pscr &= ~(MV643XX_ETH_SET_MII_SPEED_TO_100 |
  414. MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  415. MV643XX_ETH_SET_FULL_DUPLEX_MODE |
  416. MV643XX_ETH_MAX_RX_PACKET_MASK);
  417. if (ecmd->duplex == DUPLEX_FULL)
  418. n_pscr |= MV643XX_ETH_SET_FULL_DUPLEX_MODE;
  419. if (ecmd->speed == SPEED_1000)
  420. n_pscr |= MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  421. MV643XX_ETH_MAX_RX_PACKET_9700BYTE;
  422. else {
  423. if (ecmd->speed == SPEED_100)
  424. n_pscr |= MV643XX_ETH_SET_MII_SPEED_TO_100;
  425. n_pscr |= MV643XX_ETH_MAX_RX_PACKET_1522BYTE;
  426. }
  427. if (n_pscr != o_pscr) {
  428. if ((o_pscr & MV643XX_ETH_SERIAL_PORT_ENABLE) == 0)
  429. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  430. n_pscr);
  431. else {
  432. queues = mv643xx_eth_port_disable_tx(port_num);
  433. o_pscr &= ~MV643XX_ETH_SERIAL_PORT_ENABLE;
  434. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  435. o_pscr);
  436. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  437. n_pscr);
  438. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  439. n_pscr);
  440. if (queues)
  441. mv643xx_eth_port_enable_tx(port_num, queues);
  442. }
  443. }
  444. }
  445. /*
  446. * mv643xx_eth_int_handler
  447. *
  448. * Main interrupt handler for the gigbit ethernet ports
  449. *
  450. * Input : irq - irq number (not used)
  451. * dev_id - a pointer to the required interface's data structure
  452. * regs - not used
  453. * Output : N/A
  454. */
  455. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  456. {
  457. struct net_device *dev = (struct net_device *)dev_id;
  458. struct mv643xx_private *mp = netdev_priv(dev);
  459. u32 eth_int_cause, eth_int_cause_ext = 0;
  460. unsigned int port_num = mp->port_num;
  461. /* Read interrupt cause registers */
  462. eth_int_cause = mv_read(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num)) &
  463. ETH_INT_UNMASK_ALL;
  464. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  465. eth_int_cause_ext = mv_read(
  466. MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  467. ETH_INT_UNMASK_ALL_EXT;
  468. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num),
  469. ~eth_int_cause_ext);
  470. }
  471. /* PHY status changed */
  472. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  473. struct ethtool_cmd cmd;
  474. if (mii_link_ok(&mp->mii)) {
  475. mii_ethtool_gset(&mp->mii, &cmd);
  476. mv643xx_eth_update_pscr(dev, &cmd);
  477. mv643xx_eth_port_enable_tx(port_num,
  478. ETH_TX_QUEUES_ENABLED);
  479. if (!netif_carrier_ok(dev)) {
  480. netif_carrier_on(dev);
  481. if (mp->tx_ring_size - mp->tx_desc_count >=
  482. MAX_DESCS_PER_SKB)
  483. netif_wake_queue(dev);
  484. }
  485. } else if (netif_carrier_ok(dev)) {
  486. netif_stop_queue(dev);
  487. netif_carrier_off(dev);
  488. }
  489. }
  490. #ifdef MV643XX_NAPI
  491. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  492. /* schedule the NAPI poll routine to maintain port */
  493. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  494. ETH_INT_MASK_ALL);
  495. /* wait for previous write to complete */
  496. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  497. netif_rx_schedule(dev, &mp->napi);
  498. }
  499. #else
  500. if (eth_int_cause & ETH_INT_CAUSE_RX)
  501. mv643xx_eth_receive_queue(dev, INT_MAX);
  502. #endif
  503. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  504. mv643xx_eth_free_completed_tx_descs(dev);
  505. /*
  506. * If no real interrupt occured, exit.
  507. * This can happen when using gigE interrupt coalescing mechanism.
  508. */
  509. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  510. return IRQ_NONE;
  511. return IRQ_HANDLED;
  512. }
  513. #ifdef MV643XX_COAL
  514. /*
  515. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  516. *
  517. * DESCRIPTION:
  518. * This routine sets the RX coalescing interrupt mechanism parameter.
  519. * This parameter is a timeout counter, that counts in 64 t_clk
  520. * chunks ; that when timeout event occurs a maskable interrupt
  521. * occurs.
  522. * The parameter is calculated using the tClk of the MV-643xx chip
  523. * , and the required delay of the interrupt in usec.
  524. *
  525. * INPUT:
  526. * unsigned int eth_port_num Ethernet port number
  527. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  528. * unsigned int delay Delay in usec
  529. *
  530. * OUTPUT:
  531. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  532. *
  533. * RETURN:
  534. * The interrupt coalescing value set in the gigE port.
  535. *
  536. */
  537. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  538. unsigned int t_clk, unsigned int delay)
  539. {
  540. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  541. /* Set RX Coalescing mechanism */
  542. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num),
  543. ((coal & 0x3fff) << 8) |
  544. (mv_read(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num))
  545. & 0xffc000ff));
  546. return coal;
  547. }
  548. #endif
  549. /*
  550. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  551. *
  552. * DESCRIPTION:
  553. * This routine sets the TX coalescing interrupt mechanism parameter.
  554. * This parameter is a timeout counter, that counts in 64 t_clk
  555. * chunks ; that when timeout event occurs a maskable interrupt
  556. * occurs.
  557. * The parameter is calculated using the t_cLK frequency of the
  558. * MV-643xx chip and the required delay in the interrupt in uSec
  559. *
  560. * INPUT:
  561. * unsigned int eth_port_num Ethernet port number
  562. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  563. * unsigned int delay Delay in uSeconds
  564. *
  565. * OUTPUT:
  566. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  567. *
  568. * RETURN:
  569. * The interrupt coalescing value set in the gigE port.
  570. *
  571. */
  572. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  573. unsigned int t_clk, unsigned int delay)
  574. {
  575. unsigned int coal;
  576. coal = ((t_clk / 1000000) * delay) / 64;
  577. /* Set TX Coalescing mechanism */
  578. mv_write(MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num),
  579. coal << 4);
  580. return coal;
  581. }
  582. /*
  583. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  584. *
  585. * DESCRIPTION:
  586. * This function prepares a Rx chained list of descriptors and packet
  587. * buffers in a form of a ring. The routine must be called after port
  588. * initialization routine and before port start routine.
  589. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  590. * devices in the system (i.e. DRAM). This function uses the ethernet
  591. * struct 'virtual to physical' routine (set by the user) to set the ring
  592. * with physical addresses.
  593. *
  594. * INPUT:
  595. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  596. *
  597. * OUTPUT:
  598. * The routine updates the Ethernet port control struct with information
  599. * regarding the Rx descriptors and buffers.
  600. *
  601. * RETURN:
  602. * None.
  603. */
  604. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  605. {
  606. volatile struct eth_rx_desc *p_rx_desc;
  607. int rx_desc_num = mp->rx_ring_size;
  608. int i;
  609. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  610. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  611. for (i = 0; i < rx_desc_num; i++) {
  612. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  613. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  614. }
  615. /* Save Rx desc pointer to driver struct. */
  616. mp->rx_curr_desc_q = 0;
  617. mp->rx_used_desc_q = 0;
  618. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  619. }
  620. /*
  621. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  622. *
  623. * DESCRIPTION:
  624. * This function prepares a Tx chained list of descriptors and packet
  625. * buffers in a form of a ring. The routine must be called after port
  626. * initialization routine and before port start routine.
  627. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  628. * devices in the system (i.e. DRAM). This function uses the ethernet
  629. * struct 'virtual to physical' routine (set by the user) to set the ring
  630. * with physical addresses.
  631. *
  632. * INPUT:
  633. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  634. *
  635. * OUTPUT:
  636. * The routine updates the Ethernet port control struct with information
  637. * regarding the Tx descriptors and buffers.
  638. *
  639. * RETURN:
  640. * None.
  641. */
  642. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  643. {
  644. int tx_desc_num = mp->tx_ring_size;
  645. struct eth_tx_desc *p_tx_desc;
  646. int i;
  647. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  648. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  649. for (i = 0; i < tx_desc_num; i++) {
  650. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  651. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  652. }
  653. mp->tx_curr_desc_q = 0;
  654. mp->tx_used_desc_q = 0;
  655. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  656. }
  657. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  658. {
  659. struct mv643xx_private *mp = netdev_priv(dev);
  660. int err;
  661. spin_lock_irq(&mp->lock);
  662. err = mii_ethtool_sset(&mp->mii, cmd);
  663. spin_unlock_irq(&mp->lock);
  664. return err;
  665. }
  666. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  667. {
  668. struct mv643xx_private *mp = netdev_priv(dev);
  669. int err;
  670. spin_lock_irq(&mp->lock);
  671. err = mii_ethtool_gset(&mp->mii, cmd);
  672. spin_unlock_irq(&mp->lock);
  673. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  674. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  675. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  676. return err;
  677. }
  678. /*
  679. * mv643xx_eth_open
  680. *
  681. * This function is called when openning the network device. The function
  682. * should initialize all the hardware, initialize cyclic Rx/Tx
  683. * descriptors chain and buffers and allocate an IRQ to the network
  684. * device.
  685. *
  686. * Input : a pointer to the network device structure
  687. *
  688. * Output : zero of success , nonzero if fails.
  689. */
  690. static int mv643xx_eth_open(struct net_device *dev)
  691. {
  692. struct mv643xx_private *mp = netdev_priv(dev);
  693. unsigned int port_num = mp->port_num;
  694. unsigned int size;
  695. int err;
  696. /* Clear any pending ethernet port interrupts */
  697. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  698. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  699. /* wait for previous write to complete */
  700. mv_read (MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num));
  701. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  702. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  703. if (err) {
  704. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  705. port_num);
  706. return -EAGAIN;
  707. }
  708. eth_port_init(mp);
  709. memset(&mp->timeout, 0, sizeof(struct timer_list));
  710. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  711. mp->timeout.data = (unsigned long)dev;
  712. /* Allocate RX and TX skb rings */
  713. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  714. GFP_KERNEL);
  715. if (!mp->rx_skb) {
  716. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  717. err = -ENOMEM;
  718. goto out_free_irq;
  719. }
  720. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  721. GFP_KERNEL);
  722. if (!mp->tx_skb) {
  723. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  724. err = -ENOMEM;
  725. goto out_free_rx_skb;
  726. }
  727. /* Allocate TX ring */
  728. mp->tx_desc_count = 0;
  729. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  730. mp->tx_desc_area_size = size;
  731. if (mp->tx_sram_size) {
  732. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  733. mp->tx_sram_size);
  734. mp->tx_desc_dma = mp->tx_sram_addr;
  735. } else
  736. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  737. &mp->tx_desc_dma,
  738. GFP_KERNEL);
  739. if (!mp->p_tx_desc_area) {
  740. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  741. dev->name, size);
  742. err = -ENOMEM;
  743. goto out_free_tx_skb;
  744. }
  745. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  746. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  747. ether_init_tx_desc_ring(mp);
  748. /* Allocate RX ring */
  749. mp->rx_desc_count = 0;
  750. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  751. mp->rx_desc_area_size = size;
  752. if (mp->rx_sram_size) {
  753. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  754. mp->rx_sram_size);
  755. mp->rx_desc_dma = mp->rx_sram_addr;
  756. } else
  757. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  758. &mp->rx_desc_dma,
  759. GFP_KERNEL);
  760. if (!mp->p_rx_desc_area) {
  761. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  762. dev->name, size);
  763. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  764. dev->name);
  765. if (mp->rx_sram_size)
  766. iounmap(mp->p_tx_desc_area);
  767. else
  768. dma_free_coherent(NULL, mp->tx_desc_area_size,
  769. mp->p_tx_desc_area, mp->tx_desc_dma);
  770. err = -ENOMEM;
  771. goto out_free_tx_skb;
  772. }
  773. memset((void *)mp->p_rx_desc_area, 0, size);
  774. ether_init_rx_desc_ring(mp);
  775. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  776. #ifdef MV643XX_NAPI
  777. napi_enable(&mp->napi);
  778. #endif
  779. eth_port_start(dev);
  780. /* Interrupt Coalescing */
  781. #ifdef MV643XX_COAL
  782. mp->rx_int_coal =
  783. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  784. #endif
  785. mp->tx_int_coal =
  786. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  787. /* Unmask phy and link status changes interrupts */
  788. mv_write(MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port_num),
  789. ETH_INT_UNMASK_ALL_EXT);
  790. /* Unmask RX buffer and TX end interrupt */
  791. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  792. return 0;
  793. out_free_tx_skb:
  794. kfree(mp->tx_skb);
  795. out_free_rx_skb:
  796. kfree(mp->rx_skb);
  797. out_free_irq:
  798. free_irq(dev->irq, dev);
  799. return err;
  800. }
  801. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  802. {
  803. struct mv643xx_private *mp = netdev_priv(dev);
  804. /* Stop Tx Queues */
  805. mv643xx_eth_port_disable_tx(mp->port_num);
  806. /* Free outstanding skb's on TX ring */
  807. mv643xx_eth_free_all_tx_descs(dev);
  808. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  809. /* Free TX ring */
  810. if (mp->tx_sram_size)
  811. iounmap(mp->p_tx_desc_area);
  812. else
  813. dma_free_coherent(NULL, mp->tx_desc_area_size,
  814. mp->p_tx_desc_area, mp->tx_desc_dma);
  815. }
  816. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  817. {
  818. struct mv643xx_private *mp = netdev_priv(dev);
  819. unsigned int port_num = mp->port_num;
  820. int curr;
  821. /* Stop RX Queues */
  822. mv643xx_eth_port_disable_rx(port_num);
  823. /* Free preallocated skb's on RX rings */
  824. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  825. if (mp->rx_skb[curr]) {
  826. dev_kfree_skb(mp->rx_skb[curr]);
  827. mp->rx_desc_count--;
  828. }
  829. }
  830. if (mp->rx_desc_count)
  831. printk(KERN_ERR
  832. "%s: Error in freeing Rx Ring. %d skb's still"
  833. " stuck in RX Ring - ignoring them\n", dev->name,
  834. mp->rx_desc_count);
  835. /* Free RX ring */
  836. if (mp->rx_sram_size)
  837. iounmap(mp->p_rx_desc_area);
  838. else
  839. dma_free_coherent(NULL, mp->rx_desc_area_size,
  840. mp->p_rx_desc_area, mp->rx_desc_dma);
  841. }
  842. /*
  843. * mv643xx_eth_stop
  844. *
  845. * This function is used when closing the network device.
  846. * It updates the hardware,
  847. * release all memory that holds buffers and descriptors and release the IRQ.
  848. * Input : a pointer to the device structure
  849. * Output : zero if success , nonzero if fails
  850. */
  851. static int mv643xx_eth_stop(struct net_device *dev)
  852. {
  853. struct mv643xx_private *mp = netdev_priv(dev);
  854. unsigned int port_num = mp->port_num;
  855. /* Mask all interrupts on ethernet port */
  856. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  857. /* wait for previous write to complete */
  858. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  859. #ifdef MV643XX_NAPI
  860. napi_disable(&mp->napi);
  861. #endif
  862. netif_carrier_off(dev);
  863. netif_stop_queue(dev);
  864. eth_port_reset(mp->port_num);
  865. mv643xx_eth_free_tx_rings(dev);
  866. mv643xx_eth_free_rx_rings(dev);
  867. free_irq(dev->irq, dev);
  868. return 0;
  869. }
  870. #ifdef MV643XX_NAPI
  871. /*
  872. * mv643xx_poll
  873. *
  874. * This function is used in case of NAPI
  875. */
  876. static int mv643xx_poll(struct napi_struct *napi, int budget)
  877. {
  878. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  879. struct net_device *dev = mp->dev;
  880. unsigned int port_num = mp->port_num;
  881. int work_done;
  882. #ifdef MV643XX_TX_FAST_REFILL
  883. if (++mp->tx_clean_threshold > 5) {
  884. mv643xx_eth_free_completed_tx_descs(dev);
  885. mp->tx_clean_threshold = 0;
  886. }
  887. #endif
  888. work_done = 0;
  889. if ((mv_read(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  890. != (u32) mp->rx_used_desc_q)
  891. work_done = mv643xx_eth_receive_queue(dev, budget);
  892. if (work_done < budget) {
  893. netif_rx_complete(dev, napi);
  894. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  895. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  896. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  897. ETH_INT_UNMASK_ALL);
  898. }
  899. return work_done;
  900. }
  901. #endif
  902. /**
  903. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  904. *
  905. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  906. * This helper function detects that case.
  907. */
  908. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  909. {
  910. unsigned int frag;
  911. skb_frag_t *fragp;
  912. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  913. fragp = &skb_shinfo(skb)->frags[frag];
  914. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  915. return 1;
  916. }
  917. return 0;
  918. }
  919. /**
  920. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  921. */
  922. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  923. {
  924. int tx_desc_curr;
  925. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  926. tx_desc_curr = mp->tx_curr_desc_q;
  927. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  928. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  929. return tx_desc_curr;
  930. }
  931. /**
  932. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  933. *
  934. * Ensure the data for each fragment to be transmitted is mapped properly,
  935. * then fill in descriptors in the tx hw queue.
  936. */
  937. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  938. struct sk_buff *skb)
  939. {
  940. int frag;
  941. int tx_index;
  942. struct eth_tx_desc *desc;
  943. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  944. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  945. tx_index = eth_alloc_tx_desc_index(mp);
  946. desc = &mp->p_tx_desc_area[tx_index];
  947. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  948. /* Last Frag enables interrupt and frees the skb */
  949. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  950. desc->cmd_sts |= ETH_ZERO_PADDING |
  951. ETH_TX_LAST_DESC |
  952. ETH_TX_ENABLE_INTERRUPT;
  953. mp->tx_skb[tx_index] = skb;
  954. } else
  955. mp->tx_skb[tx_index] = NULL;
  956. desc = &mp->p_tx_desc_area[tx_index];
  957. desc->l4i_chk = 0;
  958. desc->byte_cnt = this_frag->size;
  959. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  960. this_frag->page_offset,
  961. this_frag->size,
  962. DMA_TO_DEVICE);
  963. }
  964. }
  965. /**
  966. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  967. *
  968. * Ensure the data for an skb to be transmitted is mapped properly,
  969. * then fill in descriptors in the tx hw queue and start the hardware.
  970. */
  971. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  972. struct sk_buff *skb)
  973. {
  974. int tx_index;
  975. struct eth_tx_desc *desc;
  976. u32 cmd_sts;
  977. int length;
  978. int nr_frags = skb_shinfo(skb)->nr_frags;
  979. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  980. tx_index = eth_alloc_tx_desc_index(mp);
  981. desc = &mp->p_tx_desc_area[tx_index];
  982. if (nr_frags) {
  983. eth_tx_fill_frag_descs(mp, skb);
  984. length = skb_headlen(skb);
  985. mp->tx_skb[tx_index] = NULL;
  986. } else {
  987. cmd_sts |= ETH_ZERO_PADDING |
  988. ETH_TX_LAST_DESC |
  989. ETH_TX_ENABLE_INTERRUPT;
  990. length = skb->len;
  991. mp->tx_skb[tx_index] = skb;
  992. }
  993. desc->byte_cnt = length;
  994. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  995. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  996. BUG_ON(skb->protocol != ETH_P_IP);
  997. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  998. ETH_GEN_IP_V_4_CHECKSUM |
  999. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  1000. switch (ip_hdr(skb)->protocol) {
  1001. case IPPROTO_UDP:
  1002. cmd_sts |= ETH_UDP_FRAME;
  1003. desc->l4i_chk = udp_hdr(skb)->check;
  1004. break;
  1005. case IPPROTO_TCP:
  1006. desc->l4i_chk = tcp_hdr(skb)->check;
  1007. break;
  1008. default:
  1009. BUG();
  1010. }
  1011. } else {
  1012. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1013. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1014. desc->l4i_chk = 0;
  1015. }
  1016. /* ensure all other descriptors are written before first cmd_sts */
  1017. wmb();
  1018. desc->cmd_sts = cmd_sts;
  1019. /* ensure all descriptors are written before poking hardware */
  1020. wmb();
  1021. mv643xx_eth_port_enable_tx(mp->port_num, ETH_TX_QUEUES_ENABLED);
  1022. mp->tx_desc_count += nr_frags + 1;
  1023. }
  1024. /**
  1025. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1026. *
  1027. */
  1028. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1029. {
  1030. struct mv643xx_private *mp = netdev_priv(dev);
  1031. struct net_device_stats *stats = &mp->stats;
  1032. unsigned long flags;
  1033. BUG_ON(netif_queue_stopped(dev));
  1034. BUG_ON(skb == NULL);
  1035. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1036. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1037. netif_stop_queue(dev);
  1038. return 1;
  1039. }
  1040. if (has_tiny_unaligned_frags(skb)) {
  1041. if (__skb_linearize(skb)) {
  1042. stats->tx_dropped++;
  1043. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1044. "unaligned fragment\n", dev->name);
  1045. return 1;
  1046. }
  1047. }
  1048. spin_lock_irqsave(&mp->lock, flags);
  1049. eth_tx_submit_descs_for_skb(mp, skb);
  1050. stats->tx_bytes += skb->len;
  1051. stats->tx_packets++;
  1052. dev->trans_start = jiffies;
  1053. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1054. netif_stop_queue(dev);
  1055. spin_unlock_irqrestore(&mp->lock, flags);
  1056. return 0; /* success */
  1057. }
  1058. /*
  1059. * mv643xx_eth_get_stats
  1060. *
  1061. * Returns a pointer to the interface statistics.
  1062. *
  1063. * Input : dev - a pointer to the required interface
  1064. *
  1065. * Output : a pointer to the interface's statistics
  1066. */
  1067. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  1068. {
  1069. struct mv643xx_private *mp = netdev_priv(dev);
  1070. return &mp->stats;
  1071. }
  1072. #ifdef CONFIG_NET_POLL_CONTROLLER
  1073. static void mv643xx_netpoll(struct net_device *netdev)
  1074. {
  1075. struct mv643xx_private *mp = netdev_priv(netdev);
  1076. int port_num = mp->port_num;
  1077. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1078. /* wait for previous write to complete */
  1079. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1080. mv643xx_eth_int_handler(netdev->irq, netdev);
  1081. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1082. }
  1083. #endif
  1084. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1085. int speed, int duplex,
  1086. struct ethtool_cmd *cmd)
  1087. {
  1088. struct mv643xx_private *mp = netdev_priv(dev);
  1089. memset(cmd, 0, sizeof(*cmd));
  1090. cmd->port = PORT_MII;
  1091. cmd->transceiver = XCVR_INTERNAL;
  1092. cmd->phy_address = phy_address;
  1093. if (speed == 0) {
  1094. cmd->autoneg = AUTONEG_ENABLE;
  1095. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1096. cmd->speed = SPEED_100;
  1097. cmd->advertising = ADVERTISED_10baseT_Half |
  1098. ADVERTISED_10baseT_Full |
  1099. ADVERTISED_100baseT_Half |
  1100. ADVERTISED_100baseT_Full;
  1101. if (mp->mii.supports_gmii)
  1102. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1103. } else {
  1104. cmd->autoneg = AUTONEG_DISABLE;
  1105. cmd->speed = speed;
  1106. cmd->duplex = duplex;
  1107. }
  1108. }
  1109. /*/
  1110. * mv643xx_eth_probe
  1111. *
  1112. * First function called after registering the network device.
  1113. * It's purpose is to initialize the device as an ethernet device,
  1114. * fill the ethernet device structure with pointers * to functions,
  1115. * and set the MAC address of the interface
  1116. *
  1117. * Input : struct device *
  1118. * Output : -ENOMEM if failed , 0 if success
  1119. */
  1120. static int mv643xx_eth_probe(struct platform_device *pdev)
  1121. {
  1122. struct mv643xx_eth_platform_data *pd;
  1123. int port_num;
  1124. struct mv643xx_private *mp;
  1125. struct net_device *dev;
  1126. u8 *p;
  1127. struct resource *res;
  1128. int err;
  1129. struct ethtool_cmd cmd;
  1130. int duplex = DUPLEX_HALF;
  1131. int speed = 0; /* default to auto-negotiation */
  1132. pd = pdev->dev.platform_data;
  1133. if (pd == NULL) {
  1134. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1135. return -ENODEV;
  1136. }
  1137. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1138. if (!dev)
  1139. return -ENOMEM;
  1140. platform_set_drvdata(pdev, dev);
  1141. mp = netdev_priv(dev);
  1142. mp->dev = dev;
  1143. #ifdef MV643XX_NAPI
  1144. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  1145. #endif
  1146. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1147. BUG_ON(!res);
  1148. dev->irq = res->start;
  1149. dev->open = mv643xx_eth_open;
  1150. dev->stop = mv643xx_eth_stop;
  1151. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1152. dev->get_stats = mv643xx_eth_get_stats;
  1153. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1154. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1155. /* No need to Tx Timeout */
  1156. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1157. #ifdef CONFIG_NET_POLL_CONTROLLER
  1158. dev->poll_controller = mv643xx_netpoll;
  1159. #endif
  1160. dev->watchdog_timeo = 2 * HZ;
  1161. dev->base_addr = 0;
  1162. dev->change_mtu = mv643xx_eth_change_mtu;
  1163. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1164. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1165. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1166. #ifdef MAX_SKB_FRAGS
  1167. /*
  1168. * Zero copy can only work if we use Discovery II memory. Else, we will
  1169. * have to map the buffers to ISA memory which is only 16 MB
  1170. */
  1171. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1172. #endif
  1173. #endif
  1174. /* Configure the timeout task */
  1175. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1176. spin_lock_init(&mp->lock);
  1177. port_num = mp->port_num = pd->port_number;
  1178. /* set default config values */
  1179. eth_port_uc_addr_get(port_num, dev->dev_addr);
  1180. mp->rx_ring_size = MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1181. mp->tx_ring_size = MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1182. if (is_valid_ether_addr(pd->mac_addr))
  1183. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1184. if (pd->phy_addr || pd->force_phy_addr)
  1185. ethernet_phy_set(port_num, pd->phy_addr);
  1186. if (pd->rx_queue_size)
  1187. mp->rx_ring_size = pd->rx_queue_size;
  1188. if (pd->tx_queue_size)
  1189. mp->tx_ring_size = pd->tx_queue_size;
  1190. if (pd->tx_sram_size) {
  1191. mp->tx_sram_size = pd->tx_sram_size;
  1192. mp->tx_sram_addr = pd->tx_sram_addr;
  1193. }
  1194. if (pd->rx_sram_size) {
  1195. mp->rx_sram_size = pd->rx_sram_size;
  1196. mp->rx_sram_addr = pd->rx_sram_addr;
  1197. }
  1198. duplex = pd->duplex;
  1199. speed = pd->speed;
  1200. /* Hook up MII support for ethtool */
  1201. mp->mii.dev = dev;
  1202. mp->mii.mdio_read = mv643xx_mdio_read;
  1203. mp->mii.mdio_write = mv643xx_mdio_write;
  1204. mp->mii.phy_id = ethernet_phy_get(port_num);
  1205. mp->mii.phy_id_mask = 0x3f;
  1206. mp->mii.reg_num_mask = 0x1f;
  1207. err = ethernet_phy_detect(port_num);
  1208. if (err) {
  1209. pr_debug("MV643xx ethernet port %d: "
  1210. "No PHY detected at addr %d\n",
  1211. port_num, ethernet_phy_get(port_num));
  1212. goto out;
  1213. }
  1214. ethernet_phy_reset(port_num);
  1215. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1216. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1217. mv643xx_eth_update_pscr(dev, &cmd);
  1218. mv643xx_set_settings(dev, &cmd);
  1219. SET_MODULE_OWNER(dev);
  1220. SET_NETDEV_DEV(dev, &pdev->dev);
  1221. err = register_netdev(dev);
  1222. if (err)
  1223. goto out;
  1224. p = dev->dev_addr;
  1225. printk(KERN_NOTICE
  1226. "%s: port %d with MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  1227. dev->name, port_num, p[0], p[1], p[2], p[3], p[4], p[5]);
  1228. if (dev->features & NETIF_F_SG)
  1229. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1230. if (dev->features & NETIF_F_IP_CSUM)
  1231. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1232. dev->name);
  1233. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1234. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1235. #endif
  1236. #ifdef MV643XX_COAL
  1237. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1238. dev->name);
  1239. #endif
  1240. #ifdef MV643XX_NAPI
  1241. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1242. #endif
  1243. if (mp->tx_sram_size > 0)
  1244. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1245. return 0;
  1246. out:
  1247. free_netdev(dev);
  1248. return err;
  1249. }
  1250. static int mv643xx_eth_remove(struct platform_device *pdev)
  1251. {
  1252. struct net_device *dev = platform_get_drvdata(pdev);
  1253. unregister_netdev(dev);
  1254. flush_scheduled_work();
  1255. free_netdev(dev);
  1256. platform_set_drvdata(pdev, NULL);
  1257. return 0;
  1258. }
  1259. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1260. {
  1261. struct resource *res;
  1262. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1263. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1264. if (res == NULL)
  1265. return -ENODEV;
  1266. mv643xx_eth_shared_base = ioremap(res->start,
  1267. MV643XX_ETH_SHARED_REGS_SIZE);
  1268. if (mv643xx_eth_shared_base == NULL)
  1269. return -ENOMEM;
  1270. return 0;
  1271. }
  1272. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1273. {
  1274. iounmap(mv643xx_eth_shared_base);
  1275. mv643xx_eth_shared_base = NULL;
  1276. return 0;
  1277. }
  1278. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1279. {
  1280. struct net_device *dev = platform_get_drvdata(pdev);
  1281. struct mv643xx_private *mp = netdev_priv(dev);
  1282. unsigned int port_num = mp->port_num;
  1283. /* Mask all interrupts on ethernet port */
  1284. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), 0);
  1285. mv_read (MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1286. eth_port_reset(port_num);
  1287. }
  1288. static struct platform_driver mv643xx_eth_driver = {
  1289. .probe = mv643xx_eth_probe,
  1290. .remove = mv643xx_eth_remove,
  1291. .shutdown = mv643xx_eth_shutdown,
  1292. .driver = {
  1293. .name = MV643XX_ETH_NAME,
  1294. },
  1295. };
  1296. static struct platform_driver mv643xx_eth_shared_driver = {
  1297. .probe = mv643xx_eth_shared_probe,
  1298. .remove = mv643xx_eth_shared_remove,
  1299. .driver = {
  1300. .name = MV643XX_ETH_SHARED_NAME,
  1301. },
  1302. };
  1303. /*
  1304. * mv643xx_init_module
  1305. *
  1306. * Registers the network drivers into the Linux kernel
  1307. *
  1308. * Input : N/A
  1309. *
  1310. * Output : N/A
  1311. */
  1312. static int __init mv643xx_init_module(void)
  1313. {
  1314. int rc;
  1315. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1316. if (!rc) {
  1317. rc = platform_driver_register(&mv643xx_eth_driver);
  1318. if (rc)
  1319. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1320. }
  1321. return rc;
  1322. }
  1323. /*
  1324. * mv643xx_cleanup_module
  1325. *
  1326. * Registers the network drivers into the Linux kernel
  1327. *
  1328. * Input : N/A
  1329. *
  1330. * Output : N/A
  1331. */
  1332. static void __exit mv643xx_cleanup_module(void)
  1333. {
  1334. platform_driver_unregister(&mv643xx_eth_driver);
  1335. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1336. }
  1337. module_init(mv643xx_init_module);
  1338. module_exit(mv643xx_cleanup_module);
  1339. MODULE_LICENSE("GPL");
  1340. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1341. " and Dale Farnsworth");
  1342. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1343. /*
  1344. * The second part is the low level driver of the gigE ethernet ports.
  1345. */
  1346. /*
  1347. * Marvell's Gigabit Ethernet controller low level driver
  1348. *
  1349. * DESCRIPTION:
  1350. * This file introduce low level API to Marvell's Gigabit Ethernet
  1351. * controller. This Gigabit Ethernet Controller driver API controls
  1352. * 1) Operations (i.e. port init, start, reset etc').
  1353. * 2) Data flow (i.e. port send, receive etc').
  1354. * Each Gigabit Ethernet port is controlled via
  1355. * struct mv643xx_private.
  1356. * This struct includes user configuration information as well as
  1357. * driver internal data needed for its operations.
  1358. *
  1359. * Supported Features:
  1360. * - This low level driver is OS independent. Allocating memory for
  1361. * the descriptor rings and buffers are not within the scope of
  1362. * this driver.
  1363. * - The user is free from Rx/Tx queue managing.
  1364. * - This low level driver introduce functionality API that enable
  1365. * the to operate Marvell's Gigabit Ethernet Controller in a
  1366. * convenient way.
  1367. * - Simple Gigabit Ethernet port operation API.
  1368. * - Simple Gigabit Ethernet port data flow API.
  1369. * - Data flow and operation API support per queue functionality.
  1370. * - Support cached descriptors for better performance.
  1371. * - Enable access to all four DRAM banks and internal SRAM memory
  1372. * spaces.
  1373. * - PHY access and control API.
  1374. * - Port control register configuration API.
  1375. * - Full control over Unicast and Multicast MAC configurations.
  1376. *
  1377. * Operation flow:
  1378. *
  1379. * Initialization phase
  1380. * This phase complete the initialization of the the
  1381. * mv643xx_private struct.
  1382. * User information regarding port configuration has to be set
  1383. * prior to calling the port initialization routine.
  1384. *
  1385. * In this phase any port Tx/Rx activity is halted, MIB counters
  1386. * are cleared, PHY address is set according to user parameter and
  1387. * access to DRAM and internal SRAM memory spaces.
  1388. *
  1389. * Driver ring initialization
  1390. * Allocating memory for the descriptor rings and buffers is not
  1391. * within the scope of this driver. Thus, the user is required to
  1392. * allocate memory for the descriptors ring and buffers. Those
  1393. * memory parameters are used by the Rx and Tx ring initialization
  1394. * routines in order to curve the descriptor linked list in a form
  1395. * of a ring.
  1396. * Note: Pay special attention to alignment issues when using
  1397. * cached descriptors/buffers. In this phase the driver store
  1398. * information in the mv643xx_private struct regarding each queue
  1399. * ring.
  1400. *
  1401. * Driver start
  1402. * This phase prepares the Ethernet port for Rx and Tx activity.
  1403. * It uses the information stored in the mv643xx_private struct to
  1404. * initialize the various port registers.
  1405. *
  1406. * Data flow:
  1407. * All packet references to/from the driver are done using
  1408. * struct pkt_info.
  1409. * This struct is a unified struct used with Rx and Tx operations.
  1410. * This way the user is not required to be familiar with neither
  1411. * Tx nor Rx descriptors structures.
  1412. * The driver's descriptors rings are management by indexes.
  1413. * Those indexes controls the ring resources and used to indicate
  1414. * a SW resource error:
  1415. * 'current'
  1416. * This index points to the current available resource for use. For
  1417. * example in Rx process this index will point to the descriptor
  1418. * that will be passed to the user upon calling the receive
  1419. * routine. In Tx process, this index will point to the descriptor
  1420. * that will be assigned with the user packet info and transmitted.
  1421. * 'used'
  1422. * This index points to the descriptor that need to restore its
  1423. * resources. For example in Rx process, using the Rx buffer return
  1424. * API will attach the buffer returned in packet info to the
  1425. * descriptor pointed by 'used'. In Tx process, using the Tx
  1426. * descriptor return will merely return the user packet info with
  1427. * the command status of the transmitted buffer pointed by the
  1428. * 'used' index. Nevertheless, it is essential to use this routine
  1429. * to update the 'used' index.
  1430. * 'first'
  1431. * This index supports Tx Scatter-Gather. It points to the first
  1432. * descriptor of a packet assembled of multiple buffers. For
  1433. * example when in middle of Such packet we have a Tx resource
  1434. * error the 'curr' index get the value of 'first' to indicate
  1435. * that the ring returned to its state before trying to transmit
  1436. * this packet.
  1437. *
  1438. * Receive operation:
  1439. * The eth_port_receive API set the packet information struct,
  1440. * passed by the caller, with received information from the
  1441. * 'current' SDMA descriptor.
  1442. * It is the user responsibility to return this resource back
  1443. * to the Rx descriptor ring to enable the reuse of this source.
  1444. * Return Rx resource is done using the eth_rx_return_buff API.
  1445. *
  1446. * Prior to calling the initialization routine eth_port_init() the user
  1447. * must set the following fields under mv643xx_private struct:
  1448. * port_num User Ethernet port number.
  1449. * port_config User port configuration value.
  1450. * port_config_extend User port config extend value.
  1451. * port_sdma_config User port SDMA config value.
  1452. * port_serial_control User port serial control value.
  1453. *
  1454. * This driver data flow is done using the struct pkt_info which
  1455. * is a unified struct for Rx and Tx operations:
  1456. *
  1457. * byte_cnt Tx/Rx descriptor buffer byte count.
  1458. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1459. * only.
  1460. * cmd_sts Tx/Rx descriptor command status.
  1461. * buf_ptr Tx/Rx descriptor buffer pointer.
  1462. * return_info Tx/Rx user resource return information.
  1463. */
  1464. /* PHY routines */
  1465. static int ethernet_phy_get(unsigned int eth_port_num);
  1466. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1467. /* Ethernet Port routines */
  1468. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1469. /*
  1470. * eth_port_init - Initialize the Ethernet port driver
  1471. *
  1472. * DESCRIPTION:
  1473. * This function prepares the ethernet port to start its activity:
  1474. * 1) Completes the ethernet port driver struct initialization toward port
  1475. * start routine.
  1476. * 2) Resets the device to a quiescent state in case of warm reboot.
  1477. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1478. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1479. * 5) Set PHY address.
  1480. * Note: Call this routine prior to eth_port_start routine and after
  1481. * setting user values in the user fields of Ethernet port control
  1482. * struct.
  1483. *
  1484. * INPUT:
  1485. * struct mv643xx_private *mp Ethernet port control struct
  1486. *
  1487. * OUTPUT:
  1488. * See description.
  1489. *
  1490. * RETURN:
  1491. * None.
  1492. */
  1493. static void eth_port_init(struct mv643xx_private *mp)
  1494. {
  1495. mp->rx_resource_err = 0;
  1496. eth_port_reset(mp->port_num);
  1497. eth_port_init_mac_tables(mp->port_num);
  1498. }
  1499. /*
  1500. * eth_port_start - Start the Ethernet port activity.
  1501. *
  1502. * DESCRIPTION:
  1503. * This routine prepares the Ethernet port for Rx and Tx activity:
  1504. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1505. * has been initialized a descriptor's ring (using
  1506. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1507. * 2. Initialize and enable the Ethernet configuration port by writing to
  1508. * the port's configuration and command registers.
  1509. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1510. * configuration and command registers. After completing these steps,
  1511. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1512. *
  1513. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1514. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1515. * and ether_init_rx_desc_ring for Rx queues).
  1516. *
  1517. * INPUT:
  1518. * dev - a pointer to the required interface
  1519. *
  1520. * OUTPUT:
  1521. * Ethernet port is ready to receive and transmit.
  1522. *
  1523. * RETURN:
  1524. * None.
  1525. */
  1526. static void eth_port_start(struct net_device *dev)
  1527. {
  1528. struct mv643xx_private *mp = netdev_priv(dev);
  1529. unsigned int port_num = mp->port_num;
  1530. int tx_curr_desc, rx_curr_desc;
  1531. u32 pscr;
  1532. struct ethtool_cmd ethtool_cmd;
  1533. /* Assignment of Tx CTRP of given queue */
  1534. tx_curr_desc = mp->tx_curr_desc_q;
  1535. mv_write(MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1536. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1537. /* Assignment of Rx CRDP of given queue */
  1538. rx_curr_desc = mp->rx_curr_desc_q;
  1539. mv_write(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1540. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1541. /* Add the assigned Ethernet address to the port's address table */
  1542. eth_port_uc_addr_set(port_num, dev->dev_addr);
  1543. /* Assign port configuration and command. */
  1544. mv_write(MV643XX_ETH_PORT_CONFIG_REG(port_num),
  1545. MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE);
  1546. mv_write(MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port_num),
  1547. MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  1548. pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  1549. pscr &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE | MV643XX_ETH_FORCE_LINK_PASS);
  1550. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1551. pscr |= MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1552. MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII |
  1553. MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX |
  1554. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  1555. MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED;
  1556. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1557. pscr |= MV643XX_ETH_SERIAL_PORT_ENABLE;
  1558. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1559. /* Assign port SDMA configuration */
  1560. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(port_num),
  1561. MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1562. /* Enable port Rx. */
  1563. mv643xx_eth_port_enable_rx(port_num, ETH_RX_QUEUES_ENABLED);
  1564. /* Disable port bandwidth limits by clearing MTU register */
  1565. mv_write(MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  1566. /* save phy settings across reset */
  1567. mv643xx_get_settings(dev, &ethtool_cmd);
  1568. ethernet_phy_reset(mp->port_num);
  1569. mv643xx_set_settings(dev, &ethtool_cmd);
  1570. }
  1571. /*
  1572. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  1573. */
  1574. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr)
  1575. {
  1576. unsigned int mac_h;
  1577. unsigned int mac_l;
  1578. int table;
  1579. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  1580. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  1581. (p_addr[3] << 0);
  1582. mv_write(MV643XX_ETH_MAC_ADDR_LOW(port_num), mac_l);
  1583. mv_write(MV643XX_ETH_MAC_ADDR_HIGH(port_num), mac_h);
  1584. /* Accept frames with this address */
  1585. table = MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(port_num);
  1586. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  1587. }
  1588. /*
  1589. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  1590. */
  1591. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr)
  1592. {
  1593. unsigned int mac_h;
  1594. unsigned int mac_l;
  1595. mac_h = mv_read(MV643XX_ETH_MAC_ADDR_HIGH(port_num));
  1596. mac_l = mv_read(MV643XX_ETH_MAC_ADDR_LOW(port_num));
  1597. p_addr[0] = (mac_h >> 24) & 0xff;
  1598. p_addr[1] = (mac_h >> 16) & 0xff;
  1599. p_addr[2] = (mac_h >> 8) & 0xff;
  1600. p_addr[3] = mac_h & 0xff;
  1601. p_addr[4] = (mac_l >> 8) & 0xff;
  1602. p_addr[5] = mac_l & 0xff;
  1603. }
  1604. /*
  1605. * The entries in each table are indexed by a hash of a packet's MAC
  1606. * address. One bit in each entry determines whether the packet is
  1607. * accepted. There are 4 entries (each 8 bits wide) in each register
  1608. * of the table. The bits in each entry are defined as follows:
  1609. * 0 Accept=1, Drop=0
  1610. * 3-1 Queue (ETH_Q0=0)
  1611. * 7-4 Reserved = 0;
  1612. */
  1613. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  1614. {
  1615. unsigned int table_reg;
  1616. unsigned int tbl_offset;
  1617. unsigned int reg_offset;
  1618. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  1619. reg_offset = entry % 4; /* Entry offset within the register */
  1620. /* Set "accepts frame bit" at specified table entry */
  1621. table_reg = mv_read(table + tbl_offset);
  1622. table_reg |= 0x01 << (8 * reg_offset);
  1623. mv_write(table + tbl_offset, table_reg);
  1624. }
  1625. /*
  1626. * eth_port_mc_addr - Multicast address settings.
  1627. *
  1628. * The MV device supports multicast using two tables:
  1629. * 1) Special Multicast Table for MAC addresses of the form
  1630. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  1631. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1632. * Table entries in the DA-Filter table.
  1633. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  1634. * is used as an index to the Other Multicast Table entries in the
  1635. * DA-Filter table. This function calculates the CRC-8bit value.
  1636. * In either case, eth_port_set_filter_table_entry() is then called
  1637. * to set to set the actual table entry.
  1638. */
  1639. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  1640. {
  1641. unsigned int mac_h;
  1642. unsigned int mac_l;
  1643. unsigned char crc_result = 0;
  1644. int table;
  1645. int mac_array[48];
  1646. int crc[8];
  1647. int i;
  1648. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  1649. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  1650. table = MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1651. (eth_port_num);
  1652. eth_port_set_filter_table_entry(table, p_addr[5]);
  1653. return;
  1654. }
  1655. /* Calculate CRC-8 out of the given address */
  1656. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  1657. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  1658. (p_addr[4] << 8) | (p_addr[5] << 0);
  1659. for (i = 0; i < 32; i++)
  1660. mac_array[i] = (mac_l >> i) & 0x1;
  1661. for (i = 32; i < 48; i++)
  1662. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1663. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1664. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1665. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1666. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1667. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1668. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1669. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1670. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1671. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1672. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1673. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1674. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1675. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1676. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1677. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1678. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1679. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1680. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1681. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1682. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1683. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1684. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1685. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1686. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1687. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1688. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1689. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1690. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1691. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1692. mac_array[3] ^ mac_array[2];
  1693. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1694. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1695. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1696. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1697. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1698. mac_array[4] ^ mac_array[3];
  1699. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1700. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1701. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1702. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1703. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1704. mac_array[4];
  1705. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1706. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1707. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1708. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1709. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1710. for (i = 0; i < 8; i++)
  1711. crc_result = crc_result | (crc[i] << i);
  1712. table = MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  1713. eth_port_set_filter_table_entry(table, crc_result);
  1714. }
  1715. /*
  1716. * Set the entire multicast list based on dev->mc_list.
  1717. */
  1718. static void eth_port_set_multicast_list(struct net_device *dev)
  1719. {
  1720. struct dev_mc_list *mc_list;
  1721. int i;
  1722. int table_index;
  1723. struct mv643xx_private *mp = netdev_priv(dev);
  1724. unsigned int eth_port_num = mp->port_num;
  1725. /* If the device is in promiscuous mode or in all multicast mode,
  1726. * we will fully populate both multicast tables with accept.
  1727. * This is guaranteed to yield a match on all multicast addresses...
  1728. */
  1729. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1730. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1731. /* Set all entries in DA filter special multicast
  1732. * table (Ex_dFSMT)
  1733. * Set for ETH_Q0 for now
  1734. * Bits
  1735. * 0 Accept=1, Drop=0
  1736. * 3-1 Queue ETH_Q0=0
  1737. * 7-4 Reserved = 0;
  1738. */
  1739. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1740. /* Set all entries in DA filter other multicast
  1741. * table (Ex_dFOMT)
  1742. * Set for ETH_Q0 for now
  1743. * Bits
  1744. * 0 Accept=1, Drop=0
  1745. * 3-1 Queue ETH_Q0=0
  1746. * 7-4 Reserved = 0;
  1747. */
  1748. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1749. }
  1750. return;
  1751. }
  1752. /* We will clear out multicast tables every time we get the list.
  1753. * Then add the entire new list...
  1754. */
  1755. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1756. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1757. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1758. (eth_port_num) + table_index, 0);
  1759. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1760. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1761. (eth_port_num) + table_index, 0);
  1762. }
  1763. /* Get pointer to net_device multicast list and add each one... */
  1764. for (i = 0, mc_list = dev->mc_list;
  1765. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1766. i++, mc_list = mc_list->next)
  1767. if (mc_list->dmi_addrlen == 6)
  1768. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  1769. }
  1770. /*
  1771. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  1772. *
  1773. * DESCRIPTION:
  1774. * Go through all the DA filter tables (Unicast, Special Multicast &
  1775. * Other Multicast) and set each entry to 0.
  1776. *
  1777. * INPUT:
  1778. * unsigned int eth_port_num Ethernet Port number.
  1779. *
  1780. * OUTPUT:
  1781. * Multicast and Unicast packets are rejected.
  1782. *
  1783. * RETURN:
  1784. * None.
  1785. */
  1786. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  1787. {
  1788. int table_index;
  1789. /* Clear DA filter unicast table (Ex_dFUT) */
  1790. for (table_index = 0; table_index <= 0xC; table_index += 4)
  1791. mv_write(MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE
  1792. (eth_port_num) + table_index, 0);
  1793. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1794. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1795. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1796. (eth_port_num) + table_index, 0);
  1797. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1798. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1799. (eth_port_num) + table_index, 0);
  1800. }
  1801. }
  1802. /*
  1803. * eth_clear_mib_counters - Clear all MIB counters
  1804. *
  1805. * DESCRIPTION:
  1806. * This function clears all MIB counters of a specific ethernet port.
  1807. * A read from the MIB counter will reset the counter.
  1808. *
  1809. * INPUT:
  1810. * unsigned int eth_port_num Ethernet Port number.
  1811. *
  1812. * OUTPUT:
  1813. * After reading all MIB counters, the counters resets.
  1814. *
  1815. * RETURN:
  1816. * MIB counter value.
  1817. *
  1818. */
  1819. static void eth_clear_mib_counters(unsigned int eth_port_num)
  1820. {
  1821. int i;
  1822. /* Perform dummy reads from MIB counters */
  1823. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  1824. i += 4)
  1825. mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(eth_port_num) + i);
  1826. }
  1827. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  1828. {
  1829. return mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(mp->port_num) + offset);
  1830. }
  1831. static void eth_update_mib_counters(struct mv643xx_private *mp)
  1832. {
  1833. struct mv643xx_mib_counters *p = &mp->mib_counters;
  1834. int offset;
  1835. p->good_octets_received +=
  1836. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  1837. p->good_octets_received +=
  1838. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  1839. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  1840. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  1841. offset += 4)
  1842. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1843. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  1844. p->good_octets_sent +=
  1845. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  1846. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  1847. offset <= ETH_MIB_LATE_COLLISION;
  1848. offset += 4)
  1849. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1850. }
  1851. /*
  1852. * ethernet_phy_detect - Detect whether a phy is present
  1853. *
  1854. * DESCRIPTION:
  1855. * This function tests whether there is a PHY present on
  1856. * the specified port.
  1857. *
  1858. * INPUT:
  1859. * unsigned int eth_port_num Ethernet Port number.
  1860. *
  1861. * OUTPUT:
  1862. * None
  1863. *
  1864. * RETURN:
  1865. * 0 on success
  1866. * -ENODEV on failure
  1867. *
  1868. */
  1869. static int ethernet_phy_detect(unsigned int port_num)
  1870. {
  1871. unsigned int phy_reg_data0;
  1872. int auto_neg;
  1873. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1874. auto_neg = phy_reg_data0 & 0x1000;
  1875. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1876. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1877. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1878. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1879. return -ENODEV; /* change didn't take */
  1880. phy_reg_data0 ^= 0x1000;
  1881. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1882. return 0;
  1883. }
  1884. /*
  1885. * ethernet_phy_get - Get the ethernet port PHY address.
  1886. *
  1887. * DESCRIPTION:
  1888. * This routine returns the given ethernet port PHY address.
  1889. *
  1890. * INPUT:
  1891. * unsigned int eth_port_num Ethernet Port number.
  1892. *
  1893. * OUTPUT:
  1894. * None.
  1895. *
  1896. * RETURN:
  1897. * PHY address.
  1898. *
  1899. */
  1900. static int ethernet_phy_get(unsigned int eth_port_num)
  1901. {
  1902. unsigned int reg_data;
  1903. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1904. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  1905. }
  1906. /*
  1907. * ethernet_phy_set - Set the ethernet port PHY address.
  1908. *
  1909. * DESCRIPTION:
  1910. * This routine sets the given ethernet port PHY address.
  1911. *
  1912. * INPUT:
  1913. * unsigned int eth_port_num Ethernet Port number.
  1914. * int phy_addr PHY address.
  1915. *
  1916. * OUTPUT:
  1917. * None.
  1918. *
  1919. * RETURN:
  1920. * None.
  1921. *
  1922. */
  1923. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  1924. {
  1925. u32 reg_data;
  1926. int addr_shift = 5 * eth_port_num;
  1927. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1928. reg_data &= ~(0x1f << addr_shift);
  1929. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1930. mv_write(MV643XX_ETH_PHY_ADDR_REG, reg_data);
  1931. }
  1932. /*
  1933. * ethernet_phy_reset - Reset Ethernet port PHY.
  1934. *
  1935. * DESCRIPTION:
  1936. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  1937. *
  1938. * INPUT:
  1939. * unsigned int eth_port_num Ethernet Port number.
  1940. *
  1941. * OUTPUT:
  1942. * The PHY is reset.
  1943. *
  1944. * RETURN:
  1945. * None.
  1946. *
  1947. */
  1948. static void ethernet_phy_reset(unsigned int eth_port_num)
  1949. {
  1950. unsigned int phy_reg_data;
  1951. /* Reset the PHY */
  1952. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1953. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1954. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  1955. /* wait for PHY to come out of reset */
  1956. do {
  1957. udelay(1);
  1958. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1959. } while (phy_reg_data & 0x8000);
  1960. }
  1961. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  1962. unsigned int queues)
  1963. {
  1964. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num), queues);
  1965. }
  1966. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  1967. unsigned int queues)
  1968. {
  1969. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num), queues);
  1970. }
  1971. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  1972. {
  1973. u32 queues;
  1974. /* Stop Tx port activity. Check port Tx activity. */
  1975. queues = mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  1976. & 0xFF;
  1977. if (queues) {
  1978. /* Issue stop command for active queues only */
  1979. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num),
  1980. (queues << 8));
  1981. /* Wait for all Tx activity to terminate. */
  1982. /* Check port cause register that all Tx queues are stopped */
  1983. while (mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  1984. & 0xFF)
  1985. udelay(PHY_WAIT_MICRO_SECONDS);
  1986. /* Wait for Tx FIFO to empty */
  1987. while (mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num)) &
  1988. ETH_PORT_TX_FIFO_EMPTY)
  1989. udelay(PHY_WAIT_MICRO_SECONDS);
  1990. }
  1991. return queues;
  1992. }
  1993. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  1994. {
  1995. u32 queues;
  1996. /* Stop Rx port activity. Check port Rx activity. */
  1997. queues = mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  1998. & 0xFF;
  1999. if (queues) {
  2000. /* Issue stop command for active queues only */
  2001. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num),
  2002. (queues << 8));
  2003. /* Wait for all Rx activity to terminate. */
  2004. /* Check port cause register that all Rx queues are stopped */
  2005. while (mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  2006. & 0xFF)
  2007. udelay(PHY_WAIT_MICRO_SECONDS);
  2008. }
  2009. return queues;
  2010. }
  2011. /*
  2012. * eth_port_reset - Reset Ethernet port
  2013. *
  2014. * DESCRIPTION:
  2015. * This routine resets the chip by aborting any SDMA engine activity and
  2016. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2017. * idle state after this command is performed and the port is disabled.
  2018. *
  2019. * INPUT:
  2020. * unsigned int eth_port_num Ethernet Port number.
  2021. *
  2022. * OUTPUT:
  2023. * Channel activity is halted.
  2024. *
  2025. * RETURN:
  2026. * None.
  2027. *
  2028. */
  2029. static void eth_port_reset(unsigned int port_num)
  2030. {
  2031. unsigned int reg_data;
  2032. mv643xx_eth_port_disable_tx(port_num);
  2033. mv643xx_eth_port_disable_rx(port_num);
  2034. /* Clear all MIB counters */
  2035. eth_clear_mib_counters(port_num);
  2036. /* Reset the Enable bit in the Configuration Register */
  2037. reg_data = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  2038. reg_data &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE |
  2039. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  2040. MV643XX_ETH_FORCE_LINK_PASS);
  2041. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2042. }
  2043. /*
  2044. * eth_port_read_smi_reg - Read PHY registers
  2045. *
  2046. * DESCRIPTION:
  2047. * This routine utilize the SMI interface to interact with the PHY in
  2048. * order to perform PHY register read.
  2049. *
  2050. * INPUT:
  2051. * unsigned int port_num Ethernet Port number.
  2052. * unsigned int phy_reg PHY register address offset.
  2053. * unsigned int *value Register value buffer.
  2054. *
  2055. * OUTPUT:
  2056. * Write the value of a specified PHY register into given buffer.
  2057. *
  2058. * RETURN:
  2059. * false if the PHY is busy or read data is not in valid state.
  2060. * true otherwise.
  2061. *
  2062. */
  2063. static void eth_port_read_smi_reg(unsigned int port_num,
  2064. unsigned int phy_reg, unsigned int *value)
  2065. {
  2066. int phy_addr = ethernet_phy_get(port_num);
  2067. unsigned long flags;
  2068. int i;
  2069. /* the SMI register is a shared resource */
  2070. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2071. /* wait for the SMI register to become available */
  2072. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2073. if (i == PHY_WAIT_ITERATIONS) {
  2074. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2075. goto out;
  2076. }
  2077. udelay(PHY_WAIT_MICRO_SECONDS);
  2078. }
  2079. mv_write(MV643XX_ETH_SMI_REG,
  2080. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2081. /* now wait for the data to be valid */
  2082. for (i = 0; !(mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2083. if (i == PHY_WAIT_ITERATIONS) {
  2084. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2085. goto out;
  2086. }
  2087. udelay(PHY_WAIT_MICRO_SECONDS);
  2088. }
  2089. *value = mv_read(MV643XX_ETH_SMI_REG) & 0xffff;
  2090. out:
  2091. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2092. }
  2093. /*
  2094. * eth_port_write_smi_reg - Write to PHY registers
  2095. *
  2096. * DESCRIPTION:
  2097. * This routine utilize the SMI interface to interact with the PHY in
  2098. * order to perform writes to PHY registers.
  2099. *
  2100. * INPUT:
  2101. * unsigned int eth_port_num Ethernet Port number.
  2102. * unsigned int phy_reg PHY register address offset.
  2103. * unsigned int value Register value.
  2104. *
  2105. * OUTPUT:
  2106. * Write the given value to the specified PHY register.
  2107. *
  2108. * RETURN:
  2109. * false if the PHY is busy.
  2110. * true otherwise.
  2111. *
  2112. */
  2113. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2114. unsigned int phy_reg, unsigned int value)
  2115. {
  2116. int phy_addr;
  2117. int i;
  2118. unsigned long flags;
  2119. phy_addr = ethernet_phy_get(eth_port_num);
  2120. /* the SMI register is a shared resource */
  2121. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2122. /* wait for the SMI register to become available */
  2123. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2124. if (i == PHY_WAIT_ITERATIONS) {
  2125. printk("mv643xx PHY busy timeout, port %d\n",
  2126. eth_port_num);
  2127. goto out;
  2128. }
  2129. udelay(PHY_WAIT_MICRO_SECONDS);
  2130. }
  2131. mv_write(MV643XX_ETH_SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2132. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2133. out:
  2134. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2135. }
  2136. /*
  2137. * Wrappers for MII support library.
  2138. */
  2139. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2140. {
  2141. int val;
  2142. struct mv643xx_private *mp = netdev_priv(dev);
  2143. eth_port_read_smi_reg(mp->port_num, location, &val);
  2144. return val;
  2145. }
  2146. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2147. {
  2148. struct mv643xx_private *mp = netdev_priv(dev);
  2149. eth_port_write_smi_reg(mp->port_num, location, val);
  2150. }
  2151. /*
  2152. * eth_port_receive - Get received information from Rx ring.
  2153. *
  2154. * DESCRIPTION:
  2155. * This routine returns the received data to the caller. There is no
  2156. * data copying during routine operation. All information is returned
  2157. * using pointer to packet information struct passed from the caller.
  2158. * If the routine exhausts Rx ring resources then the resource error flag
  2159. * is set.
  2160. *
  2161. * INPUT:
  2162. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2163. * struct pkt_info *p_pkt_info User packet buffer.
  2164. *
  2165. * OUTPUT:
  2166. * Rx ring current and used indexes are updated.
  2167. *
  2168. * RETURN:
  2169. * ETH_ERROR in case the routine can not access Rx desc ring.
  2170. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2171. * ETH_END_OF_JOB if there is no received data.
  2172. * ETH_OK otherwise.
  2173. */
  2174. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2175. struct pkt_info *p_pkt_info)
  2176. {
  2177. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2178. volatile struct eth_rx_desc *p_rx_desc;
  2179. unsigned int command_status;
  2180. unsigned long flags;
  2181. /* Do not process Rx ring in case of Rx ring resource error */
  2182. if (mp->rx_resource_err)
  2183. return ETH_QUEUE_FULL;
  2184. spin_lock_irqsave(&mp->lock, flags);
  2185. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2186. rx_curr_desc = mp->rx_curr_desc_q;
  2187. rx_used_desc = mp->rx_used_desc_q;
  2188. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2189. /* The following parameters are used to save readings from memory */
  2190. command_status = p_rx_desc->cmd_sts;
  2191. rmb();
  2192. /* Nothing to receive... */
  2193. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2194. spin_unlock_irqrestore(&mp->lock, flags);
  2195. return ETH_END_OF_JOB;
  2196. }
  2197. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2198. p_pkt_info->cmd_sts = command_status;
  2199. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2200. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2201. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2202. /*
  2203. * Clean the return info field to indicate that the
  2204. * packet has been moved to the upper layers
  2205. */
  2206. mp->rx_skb[rx_curr_desc] = NULL;
  2207. /* Update current index in data structure */
  2208. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2209. mp->rx_curr_desc_q = rx_next_curr_desc;
  2210. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2211. if (rx_next_curr_desc == rx_used_desc)
  2212. mp->rx_resource_err = 1;
  2213. spin_unlock_irqrestore(&mp->lock, flags);
  2214. return ETH_OK;
  2215. }
  2216. /*
  2217. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2218. *
  2219. * DESCRIPTION:
  2220. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2221. * next 'used' descriptor and attached the returned buffer to it.
  2222. * In case the Rx ring was in "resource error" condition, where there are
  2223. * no available Rx resources, the function resets the resource error flag.
  2224. *
  2225. * INPUT:
  2226. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2227. * struct pkt_info *p_pkt_info Information on returned buffer.
  2228. *
  2229. * OUTPUT:
  2230. * New available Rx resource in Rx descriptor ring.
  2231. *
  2232. * RETURN:
  2233. * ETH_ERROR in case the routine can not access Rx desc ring.
  2234. * ETH_OK otherwise.
  2235. */
  2236. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2237. struct pkt_info *p_pkt_info)
  2238. {
  2239. int used_rx_desc; /* Where to return Rx resource */
  2240. volatile struct eth_rx_desc *p_used_rx_desc;
  2241. unsigned long flags;
  2242. spin_lock_irqsave(&mp->lock, flags);
  2243. /* Get 'used' Rx descriptor */
  2244. used_rx_desc = mp->rx_used_desc_q;
  2245. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2246. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2247. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2248. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2249. /* Flush the write pipe */
  2250. /* Return the descriptor to DMA ownership */
  2251. wmb();
  2252. p_used_rx_desc->cmd_sts =
  2253. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2254. wmb();
  2255. /* Move the used descriptor pointer to the next descriptor */
  2256. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2257. /* Any Rx return cancels the Rx resource error status */
  2258. mp->rx_resource_err = 0;
  2259. spin_unlock_irqrestore(&mp->lock, flags);
  2260. return ETH_OK;
  2261. }
  2262. /************* Begin ethtool support *************************/
  2263. struct mv643xx_stats {
  2264. char stat_string[ETH_GSTRING_LEN];
  2265. int sizeof_stat;
  2266. int stat_offset;
  2267. };
  2268. #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
  2269. offsetof(struct mv643xx_private, m)
  2270. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2271. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2272. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2273. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2274. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2275. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2276. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2277. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2278. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2279. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2280. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2281. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2282. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2283. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2284. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2285. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2286. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2287. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2288. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2289. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2290. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2291. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2292. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2293. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2294. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2295. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2296. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2297. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2298. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2299. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2300. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2301. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2302. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2303. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2304. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2305. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2306. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2307. { "collision", MV643XX_STAT(mib_counters.collision) },
  2308. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2309. };
  2310. #define MV643XX_STATS_LEN \
  2311. sizeof(mv643xx_gstrings_stats) / sizeof(struct mv643xx_stats)
  2312. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2313. struct ethtool_drvinfo *drvinfo)
  2314. {
  2315. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2316. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2317. strncpy(drvinfo->fw_version, "N/A", 32);
  2318. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2319. drvinfo->n_stats = MV643XX_STATS_LEN;
  2320. }
  2321. static int mv643xx_get_stats_count(struct net_device *netdev)
  2322. {
  2323. return MV643XX_STATS_LEN;
  2324. }
  2325. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2326. struct ethtool_stats *stats, uint64_t *data)
  2327. {
  2328. struct mv643xx_private *mp = netdev->priv;
  2329. int i;
  2330. eth_update_mib_counters(mp);
  2331. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2332. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2333. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2334. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2335. }
  2336. }
  2337. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2338. uint8_t *data)
  2339. {
  2340. int i;
  2341. switch(stringset) {
  2342. case ETH_SS_STATS:
  2343. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2344. memcpy(data + i * ETH_GSTRING_LEN,
  2345. mv643xx_gstrings_stats[i].stat_string,
  2346. ETH_GSTRING_LEN);
  2347. }
  2348. break;
  2349. }
  2350. }
  2351. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2352. {
  2353. struct mv643xx_private *mp = netdev_priv(dev);
  2354. return mii_link_ok(&mp->mii);
  2355. }
  2356. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2357. {
  2358. struct mv643xx_private *mp = netdev_priv(dev);
  2359. return mii_nway_restart(&mp->mii);
  2360. }
  2361. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2362. {
  2363. struct mv643xx_private *mp = netdev_priv(dev);
  2364. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2365. }
  2366. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2367. .get_settings = mv643xx_get_settings,
  2368. .set_settings = mv643xx_set_settings,
  2369. .get_drvinfo = mv643xx_get_drvinfo,
  2370. .get_link = mv643xx_eth_get_link,
  2371. .get_sg = ethtool_op_get_sg,
  2372. .set_sg = ethtool_op_set_sg,
  2373. .get_stats_count = mv643xx_get_stats_count,
  2374. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2375. .get_strings = mv643xx_get_strings,
  2376. .nway_reset = mv643xx_eth_nway_restart,
  2377. };
  2378. /************* End ethtool support *************************/