da830.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239
  1. /*
  2. * TI DA830/OMAP L137 chip specific setup
  3. *
  4. * Author: Mark A. Greer <mgreer@mvista.com>
  5. *
  6. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/clock.h>
  17. #include <mach/psc.h>
  18. #include <mach/mux.h>
  19. #include <mach/irqs.h>
  20. #include <mach/cputype.h>
  21. #include <mach/common.h>
  22. #include <mach/time.h>
  23. #include <mach/da8xx.h>
  24. #include "clock.h"
  25. #include "mux.h"
  26. /* Offsets of the 8 compare registers on the da830 */
  27. #define DA830_CMP12_0 0x60
  28. #define DA830_CMP12_1 0x64
  29. #define DA830_CMP12_2 0x68
  30. #define DA830_CMP12_3 0x6c
  31. #define DA830_CMP12_4 0x70
  32. #define DA830_CMP12_5 0x74
  33. #define DA830_CMP12_6 0x78
  34. #define DA830_CMP12_7 0x7c
  35. #define DA830_REF_FREQ 24000000
  36. static struct pll_data pll0_data = {
  37. .num = 1,
  38. .phys_base = DA8XX_PLL0_BASE,
  39. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  40. };
  41. static struct clk ref_clk = {
  42. .name = "ref_clk",
  43. .rate = DA830_REF_FREQ,
  44. };
  45. static struct clk pll0_clk = {
  46. .name = "pll0",
  47. .parent = &ref_clk,
  48. .pll_data = &pll0_data,
  49. .flags = CLK_PLL,
  50. };
  51. static struct clk pll0_aux_clk = {
  52. .name = "pll0_aux_clk",
  53. .parent = &pll0_clk,
  54. .flags = CLK_PLL | PRE_PLL,
  55. };
  56. static struct clk pll0_sysclk2 = {
  57. .name = "pll0_sysclk2",
  58. .parent = &pll0_clk,
  59. .flags = CLK_PLL,
  60. .div_reg = PLLDIV2,
  61. };
  62. static struct clk pll0_sysclk3 = {
  63. .name = "pll0_sysclk3",
  64. .parent = &pll0_clk,
  65. .flags = CLK_PLL,
  66. .div_reg = PLLDIV3,
  67. };
  68. static struct clk pll0_sysclk4 = {
  69. .name = "pll0_sysclk4",
  70. .parent = &pll0_clk,
  71. .flags = CLK_PLL,
  72. .div_reg = PLLDIV4,
  73. };
  74. static struct clk pll0_sysclk5 = {
  75. .name = "pll0_sysclk5",
  76. .parent = &pll0_clk,
  77. .flags = CLK_PLL,
  78. .div_reg = PLLDIV5,
  79. };
  80. static struct clk pll0_sysclk6 = {
  81. .name = "pll0_sysclk6",
  82. .parent = &pll0_clk,
  83. .flags = CLK_PLL,
  84. .div_reg = PLLDIV6,
  85. };
  86. static struct clk pll0_sysclk7 = {
  87. .name = "pll0_sysclk7",
  88. .parent = &pll0_clk,
  89. .flags = CLK_PLL,
  90. .div_reg = PLLDIV7,
  91. };
  92. static struct clk i2c0_clk = {
  93. .name = "i2c0",
  94. .parent = &pll0_aux_clk,
  95. };
  96. static struct clk timerp64_0_clk = {
  97. .name = "timer0",
  98. .parent = &pll0_aux_clk,
  99. };
  100. static struct clk timerp64_1_clk = {
  101. .name = "timer1",
  102. .parent = &pll0_aux_clk,
  103. };
  104. static struct clk arm_rom_clk = {
  105. .name = "arm_rom",
  106. .parent = &pll0_sysclk2,
  107. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  108. .flags = ALWAYS_ENABLED,
  109. };
  110. static struct clk scr0_ss_clk = {
  111. .name = "scr0_ss",
  112. .parent = &pll0_sysclk2,
  113. .lpsc = DA8XX_LPSC0_SCR0_SS,
  114. .flags = ALWAYS_ENABLED,
  115. };
  116. static struct clk scr1_ss_clk = {
  117. .name = "scr1_ss",
  118. .parent = &pll0_sysclk2,
  119. .lpsc = DA8XX_LPSC0_SCR1_SS,
  120. .flags = ALWAYS_ENABLED,
  121. };
  122. static struct clk scr2_ss_clk = {
  123. .name = "scr2_ss",
  124. .parent = &pll0_sysclk2,
  125. .lpsc = DA8XX_LPSC0_SCR2_SS,
  126. .flags = ALWAYS_ENABLED,
  127. };
  128. static struct clk dmax_clk = {
  129. .name = "dmax",
  130. .parent = &pll0_sysclk2,
  131. .lpsc = DA8XX_LPSC0_DMAX,
  132. .flags = ALWAYS_ENABLED,
  133. };
  134. static struct clk tpcc_clk = {
  135. .name = "tpcc",
  136. .parent = &pll0_sysclk2,
  137. .lpsc = DA8XX_LPSC0_TPCC,
  138. .flags = ALWAYS_ENABLED | CLK_PSC,
  139. };
  140. static struct clk tptc0_clk = {
  141. .name = "tptc0",
  142. .parent = &pll0_sysclk2,
  143. .lpsc = DA8XX_LPSC0_TPTC0,
  144. .flags = ALWAYS_ENABLED,
  145. };
  146. static struct clk tptc1_clk = {
  147. .name = "tptc1",
  148. .parent = &pll0_sysclk2,
  149. .lpsc = DA8XX_LPSC0_TPTC1,
  150. .flags = ALWAYS_ENABLED,
  151. };
  152. static struct clk mmcsd_clk = {
  153. .name = "mmcsd",
  154. .parent = &pll0_sysclk2,
  155. .lpsc = DA8XX_LPSC0_MMC_SD,
  156. };
  157. static struct clk uart0_clk = {
  158. .name = "uart0",
  159. .parent = &pll0_sysclk2,
  160. .lpsc = DA8XX_LPSC0_UART0,
  161. };
  162. static struct clk uart1_clk = {
  163. .name = "uart1",
  164. .parent = &pll0_sysclk2,
  165. .lpsc = DA8XX_LPSC1_UART1,
  166. .psc_ctlr = 1,
  167. };
  168. static struct clk uart2_clk = {
  169. .name = "uart2",
  170. .parent = &pll0_sysclk2,
  171. .lpsc = DA8XX_LPSC1_UART2,
  172. .psc_ctlr = 1,
  173. };
  174. static struct clk spi0_clk = {
  175. .name = "spi0",
  176. .parent = &pll0_sysclk2,
  177. .lpsc = DA8XX_LPSC0_SPI0,
  178. };
  179. static struct clk spi1_clk = {
  180. .name = "spi1",
  181. .parent = &pll0_sysclk2,
  182. .lpsc = DA8XX_LPSC1_SPI1,
  183. .psc_ctlr = 1,
  184. };
  185. static struct clk ecap0_clk = {
  186. .name = "ecap0",
  187. .parent = &pll0_sysclk2,
  188. .lpsc = DA8XX_LPSC1_ECAP,
  189. .psc_ctlr = 1,
  190. };
  191. static struct clk ecap1_clk = {
  192. .name = "ecap1",
  193. .parent = &pll0_sysclk2,
  194. .lpsc = DA8XX_LPSC1_ECAP,
  195. .psc_ctlr = 1,
  196. };
  197. static struct clk ecap2_clk = {
  198. .name = "ecap2",
  199. .parent = &pll0_sysclk2,
  200. .lpsc = DA8XX_LPSC1_ECAP,
  201. .psc_ctlr = 1,
  202. };
  203. static struct clk pwm0_clk = {
  204. .name = "pwm0",
  205. .parent = &pll0_sysclk2,
  206. .lpsc = DA8XX_LPSC1_PWM,
  207. .psc_ctlr = 1,
  208. };
  209. static struct clk pwm1_clk = {
  210. .name = "pwm1",
  211. .parent = &pll0_sysclk2,
  212. .lpsc = DA8XX_LPSC1_PWM,
  213. .psc_ctlr = 1,
  214. };
  215. static struct clk pwm2_clk = {
  216. .name = "pwm2",
  217. .parent = &pll0_sysclk2,
  218. .lpsc = DA8XX_LPSC1_PWM,
  219. .psc_ctlr = 1,
  220. };
  221. static struct clk eqep0_clk = {
  222. .name = "eqep0",
  223. .parent = &pll0_sysclk2,
  224. .lpsc = DA830_LPSC1_EQEP,
  225. .psc_ctlr = 1,
  226. };
  227. static struct clk eqep1_clk = {
  228. .name = "eqep1",
  229. .parent = &pll0_sysclk2,
  230. .lpsc = DA830_LPSC1_EQEP,
  231. .psc_ctlr = 1,
  232. };
  233. static struct clk lcdc_clk = {
  234. .name = "lcdc",
  235. .parent = &pll0_sysclk2,
  236. .lpsc = DA8XX_LPSC1_LCDC,
  237. .psc_ctlr = 1,
  238. };
  239. static struct clk mcasp0_clk = {
  240. .name = "mcasp0",
  241. .parent = &pll0_sysclk2,
  242. .lpsc = DA8XX_LPSC1_McASP0,
  243. .psc_ctlr = 1,
  244. };
  245. static struct clk mcasp1_clk = {
  246. .name = "mcasp1",
  247. .parent = &pll0_sysclk2,
  248. .lpsc = DA830_LPSC1_McASP1,
  249. .psc_ctlr = 1,
  250. };
  251. static struct clk mcasp2_clk = {
  252. .name = "mcasp2",
  253. .parent = &pll0_sysclk2,
  254. .lpsc = DA830_LPSC1_McASP2,
  255. .psc_ctlr = 1,
  256. };
  257. static struct clk usb20_clk = {
  258. .name = "usb20",
  259. .parent = &pll0_sysclk2,
  260. .lpsc = DA8XX_LPSC1_USB20,
  261. .psc_ctlr = 1,
  262. };
  263. static struct clk aemif_clk = {
  264. .name = "aemif",
  265. .parent = &pll0_sysclk3,
  266. .lpsc = DA8XX_LPSC0_EMIF25,
  267. .flags = ALWAYS_ENABLED,
  268. };
  269. static struct clk aintc_clk = {
  270. .name = "aintc",
  271. .parent = &pll0_sysclk4,
  272. .lpsc = DA8XX_LPSC0_AINTC,
  273. .flags = ALWAYS_ENABLED,
  274. };
  275. static struct clk secu_mgr_clk = {
  276. .name = "secu_mgr",
  277. .parent = &pll0_sysclk4,
  278. .lpsc = DA8XX_LPSC0_SECU_MGR,
  279. .flags = ALWAYS_ENABLED,
  280. };
  281. static struct clk emac_clk = {
  282. .name = "emac",
  283. .parent = &pll0_sysclk4,
  284. .lpsc = DA8XX_LPSC1_CPGMAC,
  285. .psc_ctlr = 1,
  286. };
  287. static struct clk gpio_clk = {
  288. .name = "gpio",
  289. .parent = &pll0_sysclk4,
  290. .lpsc = DA8XX_LPSC1_GPIO,
  291. .psc_ctlr = 1,
  292. };
  293. static struct clk i2c1_clk = {
  294. .name = "i2c1",
  295. .parent = &pll0_sysclk4,
  296. .lpsc = DA8XX_LPSC1_I2C,
  297. .psc_ctlr = 1,
  298. };
  299. static struct clk usb11_clk = {
  300. .name = "usb11",
  301. .parent = &pll0_sysclk4,
  302. .lpsc = DA8XX_LPSC1_USB11,
  303. .psc_ctlr = 1,
  304. };
  305. static struct clk emif3_clk = {
  306. .name = "emif3",
  307. .parent = &pll0_sysclk5,
  308. .lpsc = DA8XX_LPSC1_EMIF3C,
  309. .flags = ALWAYS_ENABLED,
  310. .psc_ctlr = 1,
  311. };
  312. static struct clk arm_clk = {
  313. .name = "arm",
  314. .parent = &pll0_sysclk6,
  315. .lpsc = DA8XX_LPSC0_ARM,
  316. .flags = ALWAYS_ENABLED,
  317. };
  318. static struct clk rmii_clk = {
  319. .name = "rmii",
  320. .parent = &pll0_sysclk7,
  321. };
  322. static struct davinci_clk da830_clks[] = {
  323. CLK(NULL, "ref", &ref_clk),
  324. CLK(NULL, "pll0", &pll0_clk),
  325. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  326. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  327. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  328. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  329. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  330. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  331. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  332. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  333. CLK(NULL, "timer0", &timerp64_0_clk),
  334. CLK("watchdog", NULL, &timerp64_1_clk),
  335. CLK(NULL, "arm_rom", &arm_rom_clk),
  336. CLK(NULL, "scr0_ss", &scr0_ss_clk),
  337. CLK(NULL, "scr1_ss", &scr1_ss_clk),
  338. CLK(NULL, "scr2_ss", &scr2_ss_clk),
  339. CLK(NULL, "dmax", &dmax_clk),
  340. CLK(NULL, "tpcc", &tpcc_clk),
  341. CLK(NULL, "tptc0", &tptc0_clk),
  342. CLK(NULL, "tptc1", &tptc1_clk),
  343. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  344. CLK(NULL, "uart0", &uart0_clk),
  345. CLK(NULL, "uart1", &uart1_clk),
  346. CLK(NULL, "uart2", &uart2_clk),
  347. CLK("dm_spi.0", NULL, &spi0_clk),
  348. CLK("dm_spi.1", NULL, &spi1_clk),
  349. CLK(NULL, "ecap0", &ecap0_clk),
  350. CLK(NULL, "ecap1", &ecap1_clk),
  351. CLK(NULL, "ecap2", &ecap2_clk),
  352. CLK(NULL, "pwm0", &pwm0_clk),
  353. CLK(NULL, "pwm1", &pwm1_clk),
  354. CLK(NULL, "pwm2", &pwm2_clk),
  355. CLK("eqep.0", NULL, &eqep0_clk),
  356. CLK("eqep.1", NULL, &eqep1_clk),
  357. CLK("da830_lcdc", NULL, &lcdc_clk),
  358. CLK("soc-audio.0", NULL, &mcasp0_clk),
  359. CLK("soc-audio.1", NULL, &mcasp1_clk),
  360. CLK("soc-audio.2", NULL, &mcasp2_clk),
  361. CLK("musb_hdrc", NULL, &usb20_clk),
  362. CLK(NULL, "aemif", &aemif_clk),
  363. CLK(NULL, "aintc", &aintc_clk),
  364. CLK(NULL, "secu_mgr", &secu_mgr_clk),
  365. CLK("davinci_emac.1", NULL, &emac_clk),
  366. CLK(NULL, "gpio", &gpio_clk),
  367. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  368. CLK(NULL, "usb11", &usb11_clk),
  369. CLK(NULL, "emif3", &emif3_clk),
  370. CLK(NULL, "arm", &arm_clk),
  371. CLK(NULL, "rmii", &rmii_clk),
  372. CLK(NULL, NULL, NULL),
  373. };
  374. #define PINMUX0 0x00
  375. #define PINMUX1 0x04
  376. #define PINMUX2 0x08
  377. #define PINMUX3 0x0c
  378. #define PINMUX4 0x10
  379. #define PINMUX5 0x14
  380. #define PINMUX6 0x18
  381. #define PINMUX7 0x1c
  382. #define PINMUX8 0x20
  383. #define PINMUX9 0x24
  384. #define PINMUX10 0x28
  385. #define PINMUX11 0x2c
  386. #define PINMUX12 0x30
  387. #define PINMUX13 0x34
  388. #define PINMUX14 0x38
  389. #define PINMUX15 0x3c
  390. #define PINMUX16 0x40
  391. #define PINMUX17 0x44
  392. #define PINMUX18 0x48
  393. #define PINMUX19 0x4c
  394. /*
  395. * Device specific mux setup
  396. *
  397. * soc description mux mode mode mux dbg
  398. * reg offset mask mode
  399. */
  400. static const struct mux_config da830_pins[] = {
  401. #ifdef CONFIG_DAVINCI_MUX
  402. MUX_CFG(DA830, GPIO7_14, 0, 0, 0xf, 1, false)
  403. MUX_CFG(DA830, RTCK, 0, 0, 0xf, 8, false)
  404. MUX_CFG(DA830, GPIO7_15, 0, 4, 0xf, 1, false)
  405. MUX_CFG(DA830, EMU_0, 0, 4, 0xf, 8, false)
  406. MUX_CFG(DA830, EMB_SDCKE, 0, 8, 0xf, 1, false)
  407. MUX_CFG(DA830, EMB_CLK_GLUE, 0, 12, 0xf, 1, false)
  408. MUX_CFG(DA830, EMB_CLK, 0, 12, 0xf, 2, false)
  409. MUX_CFG(DA830, NEMB_CS_0, 0, 16, 0xf, 1, false)
  410. MUX_CFG(DA830, NEMB_CAS, 0, 20, 0xf, 1, false)
  411. MUX_CFG(DA830, NEMB_RAS, 0, 24, 0xf, 1, false)
  412. MUX_CFG(DA830, NEMB_WE, 0, 28, 0xf, 1, false)
  413. MUX_CFG(DA830, EMB_BA_1, 1, 0, 0xf, 1, false)
  414. MUX_CFG(DA830, EMB_BA_0, 1, 4, 0xf, 1, false)
  415. MUX_CFG(DA830, EMB_A_0, 1, 8, 0xf, 1, false)
  416. MUX_CFG(DA830, EMB_A_1, 1, 12, 0xf, 1, false)
  417. MUX_CFG(DA830, EMB_A_2, 1, 16, 0xf, 1, false)
  418. MUX_CFG(DA830, EMB_A_3, 1, 20, 0xf, 1, false)
  419. MUX_CFG(DA830, EMB_A_4, 1, 24, 0xf, 1, false)
  420. MUX_CFG(DA830, EMB_A_5, 1, 28, 0xf, 1, false)
  421. MUX_CFG(DA830, GPIO7_0, 1, 0, 0xf, 8, false)
  422. MUX_CFG(DA830, GPIO7_1, 1, 4, 0xf, 8, false)
  423. MUX_CFG(DA830, GPIO7_2, 1, 8, 0xf, 8, false)
  424. MUX_CFG(DA830, GPIO7_3, 1, 12, 0xf, 8, false)
  425. MUX_CFG(DA830, GPIO7_4, 1, 16, 0xf, 8, false)
  426. MUX_CFG(DA830, GPIO7_5, 1, 20, 0xf, 8, false)
  427. MUX_CFG(DA830, GPIO7_6, 1, 24, 0xf, 8, false)
  428. MUX_CFG(DA830, GPIO7_7, 1, 28, 0xf, 8, false)
  429. MUX_CFG(DA830, EMB_A_6, 2, 0, 0xf, 1, false)
  430. MUX_CFG(DA830, EMB_A_7, 2, 4, 0xf, 1, false)
  431. MUX_CFG(DA830, EMB_A_8, 2, 8, 0xf, 1, false)
  432. MUX_CFG(DA830, EMB_A_9, 2, 12, 0xf, 1, false)
  433. MUX_CFG(DA830, EMB_A_10, 2, 16, 0xf, 1, false)
  434. MUX_CFG(DA830, EMB_A_11, 2, 20, 0xf, 1, false)
  435. MUX_CFG(DA830, EMB_A_12, 2, 24, 0xf, 1, false)
  436. MUX_CFG(DA830, EMB_D_31, 2, 28, 0xf, 1, false)
  437. MUX_CFG(DA830, GPIO7_8, 2, 0, 0xf, 8, false)
  438. MUX_CFG(DA830, GPIO7_9, 2, 4, 0xf, 8, false)
  439. MUX_CFG(DA830, GPIO7_10, 2, 8, 0xf, 8, false)
  440. MUX_CFG(DA830, GPIO7_11, 2, 12, 0xf, 8, false)
  441. MUX_CFG(DA830, GPIO7_12, 2, 16, 0xf, 8, false)
  442. MUX_CFG(DA830, GPIO7_13, 2, 20, 0xf, 8, false)
  443. MUX_CFG(DA830, GPIO3_13, 2, 24, 0xf, 8, false)
  444. MUX_CFG(DA830, EMB_D_30, 3, 0, 0xf, 1, false)
  445. MUX_CFG(DA830, EMB_D_29, 3, 4, 0xf, 1, false)
  446. MUX_CFG(DA830, EMB_D_28, 3, 8, 0xf, 1, false)
  447. MUX_CFG(DA830, EMB_D_27, 3, 12, 0xf, 1, false)
  448. MUX_CFG(DA830, EMB_D_26, 3, 16, 0xf, 1, false)
  449. MUX_CFG(DA830, EMB_D_25, 3, 20, 0xf, 1, false)
  450. MUX_CFG(DA830, EMB_D_24, 3, 24, 0xf, 1, false)
  451. MUX_CFG(DA830, EMB_D_23, 3, 28, 0xf, 1, false)
  452. MUX_CFG(DA830, EMB_D_22, 4, 0, 0xf, 1, false)
  453. MUX_CFG(DA830, EMB_D_21, 4, 4, 0xf, 1, false)
  454. MUX_CFG(DA830, EMB_D_20, 4, 8, 0xf, 1, false)
  455. MUX_CFG(DA830, EMB_D_19, 4, 12, 0xf, 1, false)
  456. MUX_CFG(DA830, EMB_D_18, 4, 16, 0xf, 1, false)
  457. MUX_CFG(DA830, EMB_D_17, 4, 20, 0xf, 1, false)
  458. MUX_CFG(DA830, EMB_D_16, 4, 24, 0xf, 1, false)
  459. MUX_CFG(DA830, NEMB_WE_DQM_3, 4, 28, 0xf, 1, false)
  460. MUX_CFG(DA830, NEMB_WE_DQM_2, 5, 0, 0xf, 1, false)
  461. MUX_CFG(DA830, EMB_D_0, 5, 4, 0xf, 1, false)
  462. MUX_CFG(DA830, EMB_D_1, 5, 8, 0xf, 1, false)
  463. MUX_CFG(DA830, EMB_D_2, 5, 12, 0xf, 1, false)
  464. MUX_CFG(DA830, EMB_D_3, 5, 16, 0xf, 1, false)
  465. MUX_CFG(DA830, EMB_D_4, 5, 20, 0xf, 1, false)
  466. MUX_CFG(DA830, EMB_D_5, 5, 24, 0xf, 1, false)
  467. MUX_CFG(DA830, EMB_D_6, 5, 28, 0xf, 1, false)
  468. MUX_CFG(DA830, GPIO6_0, 5, 4, 0xf, 8, false)
  469. MUX_CFG(DA830, GPIO6_1, 5, 8, 0xf, 8, false)
  470. MUX_CFG(DA830, GPIO6_2, 5, 12, 0xf, 8, false)
  471. MUX_CFG(DA830, GPIO6_3, 5, 16, 0xf, 8, false)
  472. MUX_CFG(DA830, GPIO6_4, 5, 20, 0xf, 8, false)
  473. MUX_CFG(DA830, GPIO6_5, 5, 24, 0xf, 8, false)
  474. MUX_CFG(DA830, GPIO6_6, 5, 28, 0xf, 8, false)
  475. MUX_CFG(DA830, EMB_D_7, 6, 0, 0xf, 1, false)
  476. MUX_CFG(DA830, EMB_D_8, 6, 4, 0xf, 1, false)
  477. MUX_CFG(DA830, EMB_D_9, 6, 8, 0xf, 1, false)
  478. MUX_CFG(DA830, EMB_D_10, 6, 12, 0xf, 1, false)
  479. MUX_CFG(DA830, EMB_D_11, 6, 16, 0xf, 1, false)
  480. MUX_CFG(DA830, EMB_D_12, 6, 20, 0xf, 1, false)
  481. MUX_CFG(DA830, EMB_D_13, 6, 24, 0xf, 1, false)
  482. MUX_CFG(DA830, EMB_D_14, 6, 28, 0xf, 1, false)
  483. MUX_CFG(DA830, GPIO6_7, 6, 0, 0xf, 8, false)
  484. MUX_CFG(DA830, GPIO6_8, 6, 4, 0xf, 8, false)
  485. MUX_CFG(DA830, GPIO6_9, 6, 8, 0xf, 8, false)
  486. MUX_CFG(DA830, GPIO6_10, 6, 12, 0xf, 8, false)
  487. MUX_CFG(DA830, GPIO6_11, 6, 16, 0xf, 8, false)
  488. MUX_CFG(DA830, GPIO6_12, 6, 20, 0xf, 8, false)
  489. MUX_CFG(DA830, GPIO6_13, 6, 24, 0xf, 8, false)
  490. MUX_CFG(DA830, GPIO6_14, 6, 28, 0xf, 8, false)
  491. MUX_CFG(DA830, EMB_D_15, 7, 0, 0xf, 1, false)
  492. MUX_CFG(DA830, NEMB_WE_DQM_1, 7, 4, 0xf, 1, false)
  493. MUX_CFG(DA830, NEMB_WE_DQM_0, 7, 8, 0xf, 1, false)
  494. MUX_CFG(DA830, SPI0_SOMI_0, 7, 12, 0xf, 1, false)
  495. MUX_CFG(DA830, SPI0_SIMO_0, 7, 16, 0xf, 1, false)
  496. MUX_CFG(DA830, SPI0_CLK, 7, 20, 0xf, 1, false)
  497. MUX_CFG(DA830, NSPI0_ENA, 7, 24, 0xf, 1, false)
  498. MUX_CFG(DA830, NSPI0_SCS_0, 7, 28, 0xf, 1, false)
  499. MUX_CFG(DA830, EQEP0I, 7, 12, 0xf, 2, false)
  500. MUX_CFG(DA830, EQEP0S, 7, 16, 0xf, 2, false)
  501. MUX_CFG(DA830, EQEP1I, 7, 20, 0xf, 2, false)
  502. MUX_CFG(DA830, NUART0_CTS, 7, 24, 0xf, 2, false)
  503. MUX_CFG(DA830, NUART0_RTS, 7, 28, 0xf, 2, false)
  504. MUX_CFG(DA830, EQEP0A, 7, 24, 0xf, 4, false)
  505. MUX_CFG(DA830, EQEP0B, 7, 28, 0xf, 4, false)
  506. MUX_CFG(DA830, GPIO6_15, 7, 0, 0xf, 8, false)
  507. MUX_CFG(DA830, GPIO5_14, 7, 4, 0xf, 8, false)
  508. MUX_CFG(DA830, GPIO5_15, 7, 8, 0xf, 8, false)
  509. MUX_CFG(DA830, GPIO5_0, 7, 12, 0xf, 8, false)
  510. MUX_CFG(DA830, GPIO5_1, 7, 16, 0xf, 8, false)
  511. MUX_CFG(DA830, GPIO5_2, 7, 20, 0xf, 8, false)
  512. MUX_CFG(DA830, GPIO5_3, 7, 24, 0xf, 8, false)
  513. MUX_CFG(DA830, GPIO5_4, 7, 28, 0xf, 8, false)
  514. MUX_CFG(DA830, SPI1_SOMI_0, 8, 0, 0xf, 1, false)
  515. MUX_CFG(DA830, SPI1_SIMO_0, 8, 4, 0xf, 1, false)
  516. MUX_CFG(DA830, SPI1_CLK, 8, 8, 0xf, 1, false)
  517. MUX_CFG(DA830, UART0_RXD, 8, 12, 0xf, 1, false)
  518. MUX_CFG(DA830, UART0_TXD, 8, 16, 0xf, 1, false)
  519. MUX_CFG(DA830, AXR1_10, 8, 20, 0xf, 1, false)
  520. MUX_CFG(DA830, AXR1_11, 8, 24, 0xf, 1, false)
  521. MUX_CFG(DA830, NSPI1_ENA, 8, 28, 0xf, 1, false)
  522. MUX_CFG(DA830, I2C1_SCL, 8, 0, 0xf, 2, false)
  523. MUX_CFG(DA830, I2C1_SDA, 8, 4, 0xf, 2, false)
  524. MUX_CFG(DA830, EQEP1S, 8, 8, 0xf, 2, false)
  525. MUX_CFG(DA830, I2C0_SDA, 8, 12, 0xf, 2, false)
  526. MUX_CFG(DA830, I2C0_SCL, 8, 16, 0xf, 2, false)
  527. MUX_CFG(DA830, UART2_RXD, 8, 28, 0xf, 2, false)
  528. MUX_CFG(DA830, TM64P0_IN12, 8, 12, 0xf, 4, false)
  529. MUX_CFG(DA830, TM64P0_OUT12, 8, 16, 0xf, 4, false)
  530. MUX_CFG(DA830, GPIO5_5, 8, 0, 0xf, 8, false)
  531. MUX_CFG(DA830, GPIO5_6, 8, 4, 0xf, 8, false)
  532. MUX_CFG(DA830, GPIO5_7, 8, 8, 0xf, 8, false)
  533. MUX_CFG(DA830, GPIO5_8, 8, 12, 0xf, 8, false)
  534. MUX_CFG(DA830, GPIO5_9, 8, 16, 0xf, 8, false)
  535. MUX_CFG(DA830, GPIO5_10, 8, 20, 0xf, 8, false)
  536. MUX_CFG(DA830, GPIO5_11, 8, 24, 0xf, 8, false)
  537. MUX_CFG(DA830, GPIO5_12, 8, 28, 0xf, 8, false)
  538. MUX_CFG(DA830, NSPI1_SCS_0, 9, 0, 0xf, 1, false)
  539. MUX_CFG(DA830, USB0_DRVVBUS, 9, 4, 0xf, 1, false)
  540. MUX_CFG(DA830, AHCLKX0, 9, 8, 0xf, 1, false)
  541. MUX_CFG(DA830, ACLKX0, 9, 12, 0xf, 1, false)
  542. MUX_CFG(DA830, AFSX0, 9, 16, 0xf, 1, false)
  543. MUX_CFG(DA830, AHCLKR0, 9, 20, 0xf, 1, false)
  544. MUX_CFG(DA830, ACLKR0, 9, 24, 0xf, 1, false)
  545. MUX_CFG(DA830, AFSR0, 9, 28, 0xf, 1, false)
  546. MUX_CFG(DA830, UART2_TXD, 9, 0, 0xf, 2, false)
  547. MUX_CFG(DA830, AHCLKX2, 9, 8, 0xf, 2, false)
  548. MUX_CFG(DA830, ECAP0_APWM0, 9, 12, 0xf, 2, false)
  549. MUX_CFG(DA830, RMII_MHZ_50_CLK, 9, 20, 0xf, 2, false)
  550. MUX_CFG(DA830, ECAP1_APWM1, 9, 24, 0xf, 2, false)
  551. MUX_CFG(DA830, USB_REFCLKIN, 9, 8, 0xf, 4, false)
  552. MUX_CFG(DA830, GPIO5_13, 9, 0, 0xf, 8, false)
  553. MUX_CFG(DA830, GPIO4_15, 9, 4, 0xf, 8, false)
  554. MUX_CFG(DA830, GPIO2_11, 9, 8, 0xf, 8, false)
  555. MUX_CFG(DA830, GPIO2_12, 9, 12, 0xf, 8, false)
  556. MUX_CFG(DA830, GPIO2_13, 9, 16, 0xf, 8, false)
  557. MUX_CFG(DA830, GPIO2_14, 9, 20, 0xf, 8, false)
  558. MUX_CFG(DA830, GPIO2_15, 9, 24, 0xf, 8, false)
  559. MUX_CFG(DA830, GPIO3_12, 9, 28, 0xf, 8, false)
  560. MUX_CFG(DA830, AMUTE0, 10, 0, 0xf, 1, false)
  561. MUX_CFG(DA830, AXR0_0, 10, 4, 0xf, 1, false)
  562. MUX_CFG(DA830, AXR0_1, 10, 8, 0xf, 1, false)
  563. MUX_CFG(DA830, AXR0_2, 10, 12, 0xf, 1, false)
  564. MUX_CFG(DA830, AXR0_3, 10, 16, 0xf, 1, false)
  565. MUX_CFG(DA830, AXR0_4, 10, 20, 0xf, 1, false)
  566. MUX_CFG(DA830, AXR0_5, 10, 24, 0xf, 1, false)
  567. MUX_CFG(DA830, AXR0_6, 10, 28, 0xf, 1, false)
  568. MUX_CFG(DA830, RMII_TXD_0, 10, 4, 0xf, 2, false)
  569. MUX_CFG(DA830, RMII_TXD_1, 10, 8, 0xf, 2, false)
  570. MUX_CFG(DA830, RMII_TXEN, 10, 12, 0xf, 2, false)
  571. MUX_CFG(DA830, RMII_CRS_DV, 10, 16, 0xf, 2, false)
  572. MUX_CFG(DA830, RMII_RXD_0, 10, 20, 0xf, 2, false)
  573. MUX_CFG(DA830, RMII_RXD_1, 10, 24, 0xf, 2, false)
  574. MUX_CFG(DA830, RMII_RXER, 10, 28, 0xf, 2, false)
  575. MUX_CFG(DA830, AFSR2, 10, 4, 0xf, 4, false)
  576. MUX_CFG(DA830, ACLKX2, 10, 8, 0xf, 4, false)
  577. MUX_CFG(DA830, AXR2_3, 10, 12, 0xf, 4, false)
  578. MUX_CFG(DA830, AXR2_2, 10, 16, 0xf, 4, false)
  579. MUX_CFG(DA830, AXR2_1, 10, 20, 0xf, 4, false)
  580. MUX_CFG(DA830, AFSX2, 10, 24, 0xf, 4, false)
  581. MUX_CFG(DA830, ACLKR2, 10, 28, 0xf, 4, false)
  582. MUX_CFG(DA830, NRESETOUT, 10, 0, 0xf, 8, false)
  583. MUX_CFG(DA830, GPIO3_0, 10, 4, 0xf, 8, false)
  584. MUX_CFG(DA830, GPIO3_1, 10, 8, 0xf, 8, false)
  585. MUX_CFG(DA830, GPIO3_2, 10, 12, 0xf, 8, false)
  586. MUX_CFG(DA830, GPIO3_3, 10, 16, 0xf, 8, false)
  587. MUX_CFG(DA830, GPIO3_4, 10, 20, 0xf, 8, false)
  588. MUX_CFG(DA830, GPIO3_5, 10, 24, 0xf, 8, false)
  589. MUX_CFG(DA830, GPIO3_6, 10, 28, 0xf, 8, false)
  590. MUX_CFG(DA830, AXR0_7, 11, 0, 0xf, 1, false)
  591. MUX_CFG(DA830, AXR0_8, 11, 4, 0xf, 1, false)
  592. MUX_CFG(DA830, UART1_RXD, 11, 8, 0xf, 1, false)
  593. MUX_CFG(DA830, UART1_TXD, 11, 12, 0xf, 1, false)
  594. MUX_CFG(DA830, AXR0_11, 11, 16, 0xf, 1, false)
  595. MUX_CFG(DA830, AHCLKX1, 11, 20, 0xf, 1, false)
  596. MUX_CFG(DA830, ACLKX1, 11, 24, 0xf, 1, false)
  597. MUX_CFG(DA830, AFSX1, 11, 28, 0xf, 1, false)
  598. MUX_CFG(DA830, MDIO_CLK, 11, 0, 0xf, 2, false)
  599. MUX_CFG(DA830, MDIO_D, 11, 4, 0xf, 2, false)
  600. MUX_CFG(DA830, AXR0_9, 11, 8, 0xf, 2, false)
  601. MUX_CFG(DA830, AXR0_10, 11, 12, 0xf, 2, false)
  602. MUX_CFG(DA830, EPWM0B, 11, 20, 0xf, 2, false)
  603. MUX_CFG(DA830, EPWM0A, 11, 24, 0xf, 2, false)
  604. MUX_CFG(DA830, EPWMSYNCI, 11, 28, 0xf, 2, false)
  605. MUX_CFG(DA830, AXR2_0, 11, 16, 0xf, 4, false)
  606. MUX_CFG(DA830, EPWMSYNC0, 11, 28, 0xf, 4, false)
  607. MUX_CFG(DA830, GPIO3_7, 11, 0, 0xf, 8, false)
  608. MUX_CFG(DA830, GPIO3_8, 11, 4, 0xf, 8, false)
  609. MUX_CFG(DA830, GPIO3_9, 11, 8, 0xf, 8, false)
  610. MUX_CFG(DA830, GPIO3_10, 11, 12, 0xf, 8, false)
  611. MUX_CFG(DA830, GPIO3_11, 11, 16, 0xf, 8, false)
  612. MUX_CFG(DA830, GPIO3_14, 11, 20, 0xf, 8, false)
  613. MUX_CFG(DA830, GPIO3_15, 11, 24, 0xf, 8, false)
  614. MUX_CFG(DA830, GPIO4_10, 11, 28, 0xf, 8, false)
  615. MUX_CFG(DA830, AHCLKR1, 12, 0, 0xf, 1, false)
  616. MUX_CFG(DA830, ACLKR1, 12, 4, 0xf, 1, false)
  617. MUX_CFG(DA830, AFSR1, 12, 8, 0xf, 1, false)
  618. MUX_CFG(DA830, AMUTE1, 12, 12, 0xf, 1, false)
  619. MUX_CFG(DA830, AXR1_0, 12, 16, 0xf, 1, false)
  620. MUX_CFG(DA830, AXR1_1, 12, 20, 0xf, 1, false)
  621. MUX_CFG(DA830, AXR1_2, 12, 24, 0xf, 1, false)
  622. MUX_CFG(DA830, AXR1_3, 12, 28, 0xf, 1, false)
  623. MUX_CFG(DA830, ECAP2_APWM2, 12, 4, 0xf, 2, false)
  624. MUX_CFG(DA830, EHRPWMGLUETZ, 12, 12, 0xf, 2, false)
  625. MUX_CFG(DA830, EQEP1A, 12, 28, 0xf, 2, false)
  626. MUX_CFG(DA830, GPIO4_11, 12, 0, 0xf, 8, false)
  627. MUX_CFG(DA830, GPIO4_12, 12, 4, 0xf, 8, false)
  628. MUX_CFG(DA830, GPIO4_13, 12, 8, 0xf, 8, false)
  629. MUX_CFG(DA830, GPIO4_14, 12, 12, 0xf, 8, false)
  630. MUX_CFG(DA830, GPIO4_0, 12, 16, 0xf, 8, false)
  631. MUX_CFG(DA830, GPIO4_1, 12, 20, 0xf, 8, false)
  632. MUX_CFG(DA830, GPIO4_2, 12, 24, 0xf, 8, false)
  633. MUX_CFG(DA830, GPIO4_3, 12, 28, 0xf, 8, false)
  634. MUX_CFG(DA830, AXR1_4, 13, 0, 0xf, 1, false)
  635. MUX_CFG(DA830, AXR1_5, 13, 4, 0xf, 1, false)
  636. MUX_CFG(DA830, AXR1_6, 13, 8, 0xf, 1, false)
  637. MUX_CFG(DA830, AXR1_7, 13, 12, 0xf, 1, false)
  638. MUX_CFG(DA830, AXR1_8, 13, 16, 0xf, 1, false)
  639. MUX_CFG(DA830, AXR1_9, 13, 20, 0xf, 1, false)
  640. MUX_CFG(DA830, EMA_D_0, 13, 24, 0xf, 1, false)
  641. MUX_CFG(DA830, EMA_D_1, 13, 28, 0xf, 1, false)
  642. MUX_CFG(DA830, EQEP1B, 13, 0, 0xf, 2, false)
  643. MUX_CFG(DA830, EPWM2B, 13, 4, 0xf, 2, false)
  644. MUX_CFG(DA830, EPWM2A, 13, 8, 0xf, 2, false)
  645. MUX_CFG(DA830, EPWM1B, 13, 12, 0xf, 2, false)
  646. MUX_CFG(DA830, EPWM1A, 13, 16, 0xf, 2, false)
  647. MUX_CFG(DA830, MMCSD_DAT_0, 13, 24, 0xf, 2, false)
  648. MUX_CFG(DA830, MMCSD_DAT_1, 13, 28, 0xf, 2, false)
  649. MUX_CFG(DA830, UHPI_HD_0, 13, 24, 0xf, 4, false)
  650. MUX_CFG(DA830, UHPI_HD_1, 13, 28, 0xf, 4, false)
  651. MUX_CFG(DA830, GPIO4_4, 13, 0, 0xf, 8, false)
  652. MUX_CFG(DA830, GPIO4_5, 13, 4, 0xf, 8, false)
  653. MUX_CFG(DA830, GPIO4_6, 13, 8, 0xf, 8, false)
  654. MUX_CFG(DA830, GPIO4_7, 13, 12, 0xf, 8, false)
  655. MUX_CFG(DA830, GPIO4_8, 13, 16, 0xf, 8, false)
  656. MUX_CFG(DA830, GPIO4_9, 13, 20, 0xf, 8, false)
  657. MUX_CFG(DA830, GPIO0_0, 13, 24, 0xf, 8, false)
  658. MUX_CFG(DA830, GPIO0_1, 13, 28, 0xf, 8, false)
  659. MUX_CFG(DA830, EMA_D_2, 14, 0, 0xf, 1, false)
  660. MUX_CFG(DA830, EMA_D_3, 14, 4, 0xf, 1, false)
  661. MUX_CFG(DA830, EMA_D_4, 14, 8, 0xf, 1, false)
  662. MUX_CFG(DA830, EMA_D_5, 14, 12, 0xf, 1, false)
  663. MUX_CFG(DA830, EMA_D_6, 14, 16, 0xf, 1, false)
  664. MUX_CFG(DA830, EMA_D_7, 14, 20, 0xf, 1, false)
  665. MUX_CFG(DA830, EMA_D_8, 14, 24, 0xf, 1, false)
  666. MUX_CFG(DA830, EMA_D_9, 14, 28, 0xf, 1, false)
  667. MUX_CFG(DA830, MMCSD_DAT_2, 14, 0, 0xf, 2, false)
  668. MUX_CFG(DA830, MMCSD_DAT_3, 14, 4, 0xf, 2, false)
  669. MUX_CFG(DA830, MMCSD_DAT_4, 14, 8, 0xf, 2, false)
  670. MUX_CFG(DA830, MMCSD_DAT_5, 14, 12, 0xf, 2, false)
  671. MUX_CFG(DA830, MMCSD_DAT_6, 14, 16, 0xf, 2, false)
  672. MUX_CFG(DA830, MMCSD_DAT_7, 14, 20, 0xf, 2, false)
  673. MUX_CFG(DA830, UHPI_HD_8, 14, 24, 0xf, 2, false)
  674. MUX_CFG(DA830, UHPI_HD_9, 14, 28, 0xf, 2, false)
  675. MUX_CFG(DA830, UHPI_HD_2, 14, 0, 0xf, 4, false)
  676. MUX_CFG(DA830, UHPI_HD_3, 14, 4, 0xf, 4, false)
  677. MUX_CFG(DA830, UHPI_HD_4, 14, 8, 0xf, 4, false)
  678. MUX_CFG(DA830, UHPI_HD_5, 14, 12, 0xf, 4, false)
  679. MUX_CFG(DA830, UHPI_HD_6, 14, 16, 0xf, 4, false)
  680. MUX_CFG(DA830, UHPI_HD_7, 14, 20, 0xf, 4, false)
  681. MUX_CFG(DA830, LCD_D_8, 14, 24, 0xf, 4, false)
  682. MUX_CFG(DA830, LCD_D_9, 14, 28, 0xf, 4, false)
  683. MUX_CFG(DA830, GPIO0_2, 14, 0, 0xf, 8, false)
  684. MUX_CFG(DA830, GPIO0_3, 14, 4, 0xf, 8, false)
  685. MUX_CFG(DA830, GPIO0_4, 14, 8, 0xf, 8, false)
  686. MUX_CFG(DA830, GPIO0_5, 14, 12, 0xf, 8, false)
  687. MUX_CFG(DA830, GPIO0_6, 14, 16, 0xf, 8, false)
  688. MUX_CFG(DA830, GPIO0_7, 14, 20, 0xf, 8, false)
  689. MUX_CFG(DA830, GPIO0_8, 14, 24, 0xf, 8, false)
  690. MUX_CFG(DA830, GPIO0_9, 14, 28, 0xf, 8, false)
  691. MUX_CFG(DA830, EMA_D_10, 15, 0, 0xf, 1, false)
  692. MUX_CFG(DA830, EMA_D_11, 15, 4, 0xf, 1, false)
  693. MUX_CFG(DA830, EMA_D_12, 15, 8, 0xf, 1, false)
  694. MUX_CFG(DA830, EMA_D_13, 15, 12, 0xf, 1, false)
  695. MUX_CFG(DA830, EMA_D_14, 15, 16, 0xf, 1, false)
  696. MUX_CFG(DA830, EMA_D_15, 15, 20, 0xf, 1, false)
  697. MUX_CFG(DA830, EMA_A_0, 15, 24, 0xf, 1, false)
  698. MUX_CFG(DA830, EMA_A_1, 15, 28, 0xf, 1, false)
  699. MUX_CFG(DA830, UHPI_HD_10, 15, 0, 0xf, 2, false)
  700. MUX_CFG(DA830, UHPI_HD_11, 15, 4, 0xf, 2, false)
  701. MUX_CFG(DA830, UHPI_HD_12, 15, 8, 0xf, 2, false)
  702. MUX_CFG(DA830, UHPI_HD_13, 15, 12, 0xf, 2, false)
  703. MUX_CFG(DA830, UHPI_HD_14, 15, 16, 0xf, 2, false)
  704. MUX_CFG(DA830, UHPI_HD_15, 15, 20, 0xf, 2, false)
  705. MUX_CFG(DA830, LCD_D_7, 15, 24, 0xf, 2, false)
  706. MUX_CFG(DA830, MMCSD_CLK, 15, 28, 0xf, 2, false)
  707. MUX_CFG(DA830, LCD_D_10, 15, 0, 0xf, 4, false)
  708. MUX_CFG(DA830, LCD_D_11, 15, 4, 0xf, 4, false)
  709. MUX_CFG(DA830, LCD_D_12, 15, 8, 0xf, 4, false)
  710. MUX_CFG(DA830, LCD_D_13, 15, 12, 0xf, 4, false)
  711. MUX_CFG(DA830, LCD_D_14, 15, 16, 0xf, 4, false)
  712. MUX_CFG(DA830, LCD_D_15, 15, 20, 0xf, 4, false)
  713. MUX_CFG(DA830, UHPI_HCNTL0, 15, 28, 0xf, 4, false)
  714. MUX_CFG(DA830, GPIO0_10, 15, 0, 0xf, 8, false)
  715. MUX_CFG(DA830, GPIO0_11, 15, 4, 0xf, 8, false)
  716. MUX_CFG(DA830, GPIO0_12, 15, 8, 0xf, 8, false)
  717. MUX_CFG(DA830, GPIO0_13, 15, 12, 0xf, 8, false)
  718. MUX_CFG(DA830, GPIO0_14, 15, 16, 0xf, 8, false)
  719. MUX_CFG(DA830, GPIO0_15, 15, 20, 0xf, 8, false)
  720. MUX_CFG(DA830, GPIO1_0, 15, 24, 0xf, 8, false)
  721. MUX_CFG(DA830, GPIO1_1, 15, 28, 0xf, 8, false)
  722. MUX_CFG(DA830, EMA_A_2, 16, 0, 0xf, 1, false)
  723. MUX_CFG(DA830, EMA_A_3, 16, 4, 0xf, 1, false)
  724. MUX_CFG(DA830, EMA_A_4, 16, 8, 0xf, 1, false)
  725. MUX_CFG(DA830, EMA_A_5, 16, 12, 0xf, 1, false)
  726. MUX_CFG(DA830, EMA_A_6, 16, 16, 0xf, 1, false)
  727. MUX_CFG(DA830, EMA_A_7, 16, 20, 0xf, 1, false)
  728. MUX_CFG(DA830, EMA_A_8, 16, 24, 0xf, 1, false)
  729. MUX_CFG(DA830, EMA_A_9, 16, 28, 0xf, 1, false)
  730. MUX_CFG(DA830, MMCSD_CMD, 16, 0, 0xf, 2, false)
  731. MUX_CFG(DA830, LCD_D_6, 16, 4, 0xf, 2, false)
  732. MUX_CFG(DA830, LCD_D_3, 16, 8, 0xf, 2, false)
  733. MUX_CFG(DA830, LCD_D_2, 16, 12, 0xf, 2, false)
  734. MUX_CFG(DA830, LCD_D_1, 16, 16, 0xf, 2, false)
  735. MUX_CFG(DA830, LCD_D_0, 16, 20, 0xf, 2, false)
  736. MUX_CFG(DA830, LCD_PCLK, 16, 24, 0xf, 2, false)
  737. MUX_CFG(DA830, LCD_HSYNC, 16, 28, 0xf, 2, false)
  738. MUX_CFG(DA830, UHPI_HCNTL1, 16, 0, 0xf, 4, false)
  739. MUX_CFG(DA830, GPIO1_2, 16, 0, 0xf, 8, false)
  740. MUX_CFG(DA830, GPIO1_3, 16, 4, 0xf, 8, false)
  741. MUX_CFG(DA830, GPIO1_4, 16, 8, 0xf, 8, false)
  742. MUX_CFG(DA830, GPIO1_5, 16, 12, 0xf, 8, false)
  743. MUX_CFG(DA830, GPIO1_6, 16, 16, 0xf, 8, false)
  744. MUX_CFG(DA830, GPIO1_7, 16, 20, 0xf, 8, false)
  745. MUX_CFG(DA830, GPIO1_8, 16, 24, 0xf, 8, false)
  746. MUX_CFG(DA830, GPIO1_9, 16, 28, 0xf, 8, false)
  747. MUX_CFG(DA830, EMA_A_10, 17, 0, 0xf, 1, false)
  748. MUX_CFG(DA830, EMA_A_11, 17, 4, 0xf, 1, false)
  749. MUX_CFG(DA830, EMA_A_12, 17, 8, 0xf, 1, false)
  750. MUX_CFG(DA830, EMA_BA_1, 17, 12, 0xf, 1, false)
  751. MUX_CFG(DA830, EMA_BA_0, 17, 16, 0xf, 1, false)
  752. MUX_CFG(DA830, EMA_CLK, 17, 20, 0xf, 1, false)
  753. MUX_CFG(DA830, EMA_SDCKE, 17, 24, 0xf, 1, false)
  754. MUX_CFG(DA830, NEMA_CAS, 17, 28, 0xf, 1, false)
  755. MUX_CFG(DA830, LCD_VSYNC, 17, 0, 0xf, 2, false)
  756. MUX_CFG(DA830, NLCD_AC_ENB_CS, 17, 4, 0xf, 2, false)
  757. MUX_CFG(DA830, LCD_MCLK, 17, 8, 0xf, 2, false)
  758. MUX_CFG(DA830, LCD_D_5, 17, 12, 0xf, 2, false)
  759. MUX_CFG(DA830, LCD_D_4, 17, 16, 0xf, 2, false)
  760. MUX_CFG(DA830, OBSCLK, 17, 20, 0xf, 2, false)
  761. MUX_CFG(DA830, NEMA_CS_4, 17, 28, 0xf, 2, false)
  762. MUX_CFG(DA830, UHPI_HHWIL, 17, 12, 0xf, 4, false)
  763. MUX_CFG(DA830, AHCLKR2, 17, 20, 0xf, 4, false)
  764. MUX_CFG(DA830, GPIO1_10, 17, 0, 0xf, 8, false)
  765. MUX_CFG(DA830, GPIO1_11, 17, 4, 0xf, 8, false)
  766. MUX_CFG(DA830, GPIO1_12, 17, 8, 0xf, 8, false)
  767. MUX_CFG(DA830, GPIO1_13, 17, 12, 0xf, 8, false)
  768. MUX_CFG(DA830, GPIO1_14, 17, 16, 0xf, 8, false)
  769. MUX_CFG(DA830, GPIO1_15, 17, 20, 0xf, 8, false)
  770. MUX_CFG(DA830, GPIO2_0, 17, 24, 0xf, 8, false)
  771. MUX_CFG(DA830, GPIO2_1, 17, 28, 0xf, 8, false)
  772. MUX_CFG(DA830, NEMA_RAS, 18, 0, 0xf, 1, false)
  773. MUX_CFG(DA830, NEMA_WE, 18, 4, 0xf, 1, false)
  774. MUX_CFG(DA830, NEMA_CS_0, 18, 8, 0xf, 1, false)
  775. MUX_CFG(DA830, NEMA_CS_2, 18, 12, 0xf, 1, false)
  776. MUX_CFG(DA830, NEMA_CS_3, 18, 16, 0xf, 1, false)
  777. MUX_CFG(DA830, NEMA_OE, 18, 20, 0xf, 1, false)
  778. MUX_CFG(DA830, NEMA_WE_DQM_1, 18, 24, 0xf, 1, false)
  779. MUX_CFG(DA830, NEMA_WE_DQM_0, 18, 28, 0xf, 1, false)
  780. MUX_CFG(DA830, NEMA_CS_5, 18, 0, 0xf, 2, false)
  781. MUX_CFG(DA830, UHPI_HRNW, 18, 4, 0xf, 2, false)
  782. MUX_CFG(DA830, NUHPI_HAS, 18, 8, 0xf, 2, false)
  783. MUX_CFG(DA830, NUHPI_HCS, 18, 12, 0xf, 2, false)
  784. MUX_CFG(DA830, NUHPI_HDS1, 18, 20, 0xf, 2, false)
  785. MUX_CFG(DA830, NUHPI_HDS2, 18, 24, 0xf, 2, false)
  786. MUX_CFG(DA830, NUHPI_HINT, 18, 28, 0xf, 2, false)
  787. MUX_CFG(DA830, AXR0_12, 18, 4, 0xf, 4, false)
  788. MUX_CFG(DA830, AMUTE2, 18, 16, 0xf, 4, false)
  789. MUX_CFG(DA830, AXR0_13, 18, 20, 0xf, 4, false)
  790. MUX_CFG(DA830, AXR0_14, 18, 24, 0xf, 4, false)
  791. MUX_CFG(DA830, AXR0_15, 18, 28, 0xf, 4, false)
  792. MUX_CFG(DA830, GPIO2_2, 18, 0, 0xf, 8, false)
  793. MUX_CFG(DA830, GPIO2_3, 18, 4, 0xf, 8, false)
  794. MUX_CFG(DA830, GPIO2_4, 18, 8, 0xf, 8, false)
  795. MUX_CFG(DA830, GPIO2_5, 18, 12, 0xf, 8, false)
  796. MUX_CFG(DA830, GPIO2_6, 18, 16, 0xf, 8, false)
  797. MUX_CFG(DA830, GPIO2_7, 18, 20, 0xf, 8, false)
  798. MUX_CFG(DA830, GPIO2_8, 18, 24, 0xf, 8, false)
  799. MUX_CFG(DA830, GPIO2_9, 18, 28, 0xf, 8, false)
  800. MUX_CFG(DA830, EMA_WAIT_0, 19, 0, 0xf, 1, false)
  801. MUX_CFG(DA830, NUHPI_HRDY, 19, 0, 0xf, 2, false)
  802. MUX_CFG(DA830, GPIO2_10, 19, 0, 0xf, 8, false)
  803. #endif
  804. };
  805. const short da830_emif25_pins[] __initdata = {
  806. DA830_EMA_D_0, DA830_EMA_D_1, DA830_EMA_D_2, DA830_EMA_D_3,
  807. DA830_EMA_D_4, DA830_EMA_D_5, DA830_EMA_D_6, DA830_EMA_D_7,
  808. DA830_EMA_D_8, DA830_EMA_D_9, DA830_EMA_D_10, DA830_EMA_D_11,
  809. DA830_EMA_D_12, DA830_EMA_D_13, DA830_EMA_D_14, DA830_EMA_D_15,
  810. DA830_EMA_A_0, DA830_EMA_A_1, DA830_EMA_A_2, DA830_EMA_A_3,
  811. DA830_EMA_A_4, DA830_EMA_A_5, DA830_EMA_A_6, DA830_EMA_A_7,
  812. DA830_EMA_A_8, DA830_EMA_A_9, DA830_EMA_A_10, DA830_EMA_A_11,
  813. DA830_EMA_A_12, DA830_EMA_BA_0, DA830_EMA_BA_1, DA830_EMA_CLK,
  814. DA830_EMA_SDCKE, DA830_NEMA_CS_4, DA830_NEMA_CS_5, DA830_NEMA_WE,
  815. DA830_NEMA_CS_0, DA830_NEMA_CS_2, DA830_NEMA_CS_3, DA830_NEMA_OE,
  816. DA830_NEMA_WE_DQM_1, DA830_NEMA_WE_DQM_0, DA830_EMA_WAIT_0,
  817. -1
  818. };
  819. const short da830_spi0_pins[] __initdata = {
  820. DA830_SPI0_SOMI_0, DA830_SPI0_SIMO_0, DA830_SPI0_CLK, DA830_NSPI0_ENA,
  821. DA830_NSPI0_SCS_0,
  822. -1
  823. };
  824. const short da830_spi1_pins[] __initdata = {
  825. DA830_SPI1_SOMI_0, DA830_SPI1_SIMO_0, DA830_SPI1_CLK, DA830_NSPI1_ENA,
  826. DA830_NSPI1_SCS_0,
  827. -1
  828. };
  829. const short da830_mmc_sd_pins[] __initdata = {
  830. DA830_MMCSD_DAT_0, DA830_MMCSD_DAT_1, DA830_MMCSD_DAT_2,
  831. DA830_MMCSD_DAT_3, DA830_MMCSD_DAT_4, DA830_MMCSD_DAT_5,
  832. DA830_MMCSD_DAT_6, DA830_MMCSD_DAT_7, DA830_MMCSD_CLK,
  833. DA830_MMCSD_CMD,
  834. -1
  835. };
  836. const short da830_uart0_pins[] __initdata = {
  837. DA830_NUART0_CTS, DA830_NUART0_RTS, DA830_UART0_RXD, DA830_UART0_TXD,
  838. -1
  839. };
  840. const short da830_uart1_pins[] __initdata = {
  841. DA830_UART1_RXD, DA830_UART1_TXD,
  842. -1
  843. };
  844. const short da830_uart2_pins[] __initdata = {
  845. DA830_UART2_RXD, DA830_UART2_TXD,
  846. -1
  847. };
  848. const short da830_usb20_pins[] __initdata = {
  849. DA830_USB0_DRVVBUS, DA830_USB_REFCLKIN,
  850. -1
  851. };
  852. const short da830_usb11_pins[] __initdata = {
  853. DA830_USB_REFCLKIN,
  854. -1
  855. };
  856. const short da830_uhpi_pins[] __initdata = {
  857. DA830_UHPI_HD_0, DA830_UHPI_HD_1, DA830_UHPI_HD_2, DA830_UHPI_HD_3,
  858. DA830_UHPI_HD_4, DA830_UHPI_HD_5, DA830_UHPI_HD_6, DA830_UHPI_HD_7,
  859. DA830_UHPI_HD_8, DA830_UHPI_HD_9, DA830_UHPI_HD_10, DA830_UHPI_HD_11,
  860. DA830_UHPI_HD_12, DA830_UHPI_HD_13, DA830_UHPI_HD_14, DA830_UHPI_HD_15,
  861. DA830_UHPI_HCNTL0, DA830_UHPI_HCNTL1, DA830_UHPI_HHWIL, DA830_UHPI_HRNW,
  862. DA830_NUHPI_HAS, DA830_NUHPI_HCS, DA830_NUHPI_HDS1, DA830_NUHPI_HDS2,
  863. DA830_NUHPI_HINT, DA830_NUHPI_HRDY,
  864. -1
  865. };
  866. const short da830_cpgmac_pins[] __initdata = {
  867. DA830_RMII_TXD_0, DA830_RMII_TXD_1, DA830_RMII_TXEN, DA830_RMII_CRS_DV,
  868. DA830_RMII_RXD_0, DA830_RMII_RXD_1, DA830_RMII_RXER, DA830_MDIO_CLK,
  869. DA830_MDIO_D,
  870. -1
  871. };
  872. const short da830_emif3c_pins[] __initdata = {
  873. DA830_EMB_SDCKE, DA830_EMB_CLK_GLUE, DA830_EMB_CLK, DA830_NEMB_CS_0,
  874. DA830_NEMB_CAS, DA830_NEMB_RAS, DA830_NEMB_WE, DA830_EMB_BA_1,
  875. DA830_EMB_BA_0, DA830_EMB_A_0, DA830_EMB_A_1, DA830_EMB_A_2,
  876. DA830_EMB_A_3, DA830_EMB_A_4, DA830_EMB_A_5, DA830_EMB_A_6,
  877. DA830_EMB_A_7, DA830_EMB_A_8, DA830_EMB_A_9, DA830_EMB_A_10,
  878. DA830_EMB_A_11, DA830_EMB_A_12, DA830_NEMB_WE_DQM_3,
  879. DA830_NEMB_WE_DQM_2, DA830_EMB_D_0, DA830_EMB_D_1, DA830_EMB_D_2,
  880. DA830_EMB_D_3, DA830_EMB_D_4, DA830_EMB_D_5, DA830_EMB_D_6,
  881. DA830_EMB_D_7, DA830_EMB_D_8, DA830_EMB_D_9, DA830_EMB_D_10,
  882. DA830_EMB_D_11, DA830_EMB_D_12, DA830_EMB_D_13, DA830_EMB_D_14,
  883. DA830_EMB_D_15, DA830_EMB_D_16, DA830_EMB_D_17, DA830_EMB_D_18,
  884. DA830_EMB_D_19, DA830_EMB_D_20, DA830_EMB_D_21, DA830_EMB_D_22,
  885. DA830_EMB_D_23, DA830_EMB_D_24, DA830_EMB_D_25, DA830_EMB_D_26,
  886. DA830_EMB_D_27, DA830_EMB_D_28, DA830_EMB_D_29, DA830_EMB_D_30,
  887. DA830_EMB_D_31, DA830_NEMB_WE_DQM_1, DA830_NEMB_WE_DQM_0,
  888. -1
  889. };
  890. const short da830_mcasp0_pins[] __initdata = {
  891. DA830_AHCLKX0, DA830_ACLKX0, DA830_AFSX0,
  892. DA830_AHCLKR0, DA830_ACLKR0, DA830_AFSR0, DA830_AMUTE0,
  893. DA830_AXR0_0, DA830_AXR0_1, DA830_AXR0_2, DA830_AXR0_3,
  894. DA830_AXR0_4, DA830_AXR0_5, DA830_AXR0_6, DA830_AXR0_7,
  895. DA830_AXR0_8, DA830_AXR0_9, DA830_AXR0_10, DA830_AXR0_11,
  896. DA830_AXR0_12, DA830_AXR0_13, DA830_AXR0_14, DA830_AXR0_15,
  897. -1
  898. };
  899. const short da830_mcasp1_pins[] __initdata = {
  900. DA830_AHCLKX1, DA830_ACLKX1, DA830_AFSX1,
  901. DA830_AHCLKR1, DA830_ACLKR1, DA830_AFSR1, DA830_AMUTE1,
  902. DA830_AXR1_0, DA830_AXR1_1, DA830_AXR1_2, DA830_AXR1_3,
  903. DA830_AXR1_4, DA830_AXR1_5, DA830_AXR1_6, DA830_AXR1_7,
  904. DA830_AXR1_8, DA830_AXR1_9, DA830_AXR1_10, DA830_AXR1_11,
  905. -1
  906. };
  907. const short da830_mcasp2_pins[] __initdata = {
  908. DA830_AHCLKX2, DA830_ACLKX2, DA830_AFSX2,
  909. DA830_AHCLKR2, DA830_ACLKR2, DA830_AFSR2, DA830_AMUTE2,
  910. DA830_AXR2_0, DA830_AXR2_1, DA830_AXR2_2, DA830_AXR2_3,
  911. -1
  912. };
  913. const short da830_i2c0_pins[] __initdata = {
  914. DA830_I2C0_SDA, DA830_I2C0_SCL,
  915. -1
  916. };
  917. const short da830_i2c1_pins[] __initdata = {
  918. DA830_I2C1_SCL, DA830_I2C1_SDA,
  919. -1
  920. };
  921. const short da830_lcdcntl_pins[] __initdata = {
  922. DA830_LCD_D_0, DA830_LCD_D_1, DA830_LCD_D_2, DA830_LCD_D_3,
  923. DA830_LCD_D_4, DA830_LCD_D_5, DA830_LCD_D_6, DA830_LCD_D_7,
  924. DA830_LCD_D_8, DA830_LCD_D_9, DA830_LCD_D_10, DA830_LCD_D_11,
  925. DA830_LCD_D_12, DA830_LCD_D_13, DA830_LCD_D_14, DA830_LCD_D_15,
  926. DA830_LCD_PCLK, DA830_LCD_HSYNC, DA830_LCD_VSYNC, DA830_NLCD_AC_ENB_CS,
  927. DA830_LCD_MCLK,
  928. -1
  929. };
  930. const short da830_pwm_pins[] __initdata = {
  931. DA830_ECAP0_APWM0, DA830_ECAP1_APWM1, DA830_EPWM0B, DA830_EPWM0A,
  932. DA830_EPWMSYNCI, DA830_EPWMSYNC0, DA830_ECAP2_APWM2, DA830_EHRPWMGLUETZ,
  933. DA830_EPWM2B, DA830_EPWM2A, DA830_EPWM1B, DA830_EPWM1A,
  934. -1
  935. };
  936. const short da830_ecap0_pins[] __initdata = {
  937. DA830_ECAP0_APWM0,
  938. -1
  939. };
  940. const short da830_ecap1_pins[] __initdata = {
  941. DA830_ECAP1_APWM1,
  942. -1
  943. };
  944. const short da830_ecap2_pins[] __initdata = {
  945. DA830_ECAP2_APWM2,
  946. -1
  947. };
  948. const short da830_eqep0_pins[] __initdata = {
  949. DA830_EQEP0I, DA830_EQEP0S, DA830_EQEP0A, DA830_EQEP0B,
  950. -1
  951. };
  952. const short da830_eqep1_pins[] __initdata = {
  953. DA830_EQEP1I, DA830_EQEP1S, DA830_EQEP1A, DA830_EQEP1B,
  954. -1
  955. };
  956. int da830_pinmux_setup(const short pins[])
  957. {
  958. int i, error = -EINVAL;
  959. if (pins)
  960. for (i = 0; pins[i] >= 0; i++) {
  961. error = davinci_cfg_reg(pins[i]);
  962. if (error)
  963. break;
  964. }
  965. return error;
  966. }
  967. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  968. static u8 da830_default_priorities[DA830_N_CP_INTC_IRQ] = {
  969. [IRQ_DA8XX_COMMTX] = 7,
  970. [IRQ_DA8XX_COMMRX] = 7,
  971. [IRQ_DA8XX_NINT] = 7,
  972. [IRQ_DA8XX_EVTOUT0] = 7,
  973. [IRQ_DA8XX_EVTOUT1] = 7,
  974. [IRQ_DA8XX_EVTOUT2] = 7,
  975. [IRQ_DA8XX_EVTOUT3] = 7,
  976. [IRQ_DA8XX_EVTOUT4] = 7,
  977. [IRQ_DA8XX_EVTOUT5] = 7,
  978. [IRQ_DA8XX_EVTOUT6] = 7,
  979. [IRQ_DA8XX_EVTOUT6] = 7,
  980. [IRQ_DA8XX_EVTOUT7] = 7,
  981. [IRQ_DA8XX_CCINT0] = 7,
  982. [IRQ_DA8XX_CCERRINT] = 7,
  983. [IRQ_DA8XX_TCERRINT0] = 7,
  984. [IRQ_DA8XX_AEMIFINT] = 7,
  985. [IRQ_DA8XX_I2CINT0] = 7,
  986. [IRQ_DA8XX_MMCSDINT0] = 7,
  987. [IRQ_DA8XX_MMCSDINT1] = 7,
  988. [IRQ_DA8XX_ALLINT0] = 7,
  989. [IRQ_DA8XX_RTC] = 7,
  990. [IRQ_DA8XX_SPINT0] = 7,
  991. [IRQ_DA8XX_TINT12_0] = 7,
  992. [IRQ_DA8XX_TINT34_0] = 7,
  993. [IRQ_DA8XX_TINT12_1] = 7,
  994. [IRQ_DA8XX_TINT34_1] = 7,
  995. [IRQ_DA8XX_UARTINT0] = 7,
  996. [IRQ_DA8XX_KEYMGRINT] = 7,
  997. [IRQ_DA8XX_SECINT] = 7,
  998. [IRQ_DA8XX_SECKEYERR] = 7,
  999. [IRQ_DA830_MPUERR] = 7,
  1000. [IRQ_DA830_IOPUERR] = 7,
  1001. [IRQ_DA830_BOOTCFGERR] = 7,
  1002. [IRQ_DA8XX_CHIPINT0] = 7,
  1003. [IRQ_DA8XX_CHIPINT1] = 7,
  1004. [IRQ_DA8XX_CHIPINT2] = 7,
  1005. [IRQ_DA8XX_CHIPINT3] = 7,
  1006. [IRQ_DA8XX_TCERRINT1] = 7,
  1007. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  1008. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  1009. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  1010. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  1011. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  1012. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  1013. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  1014. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  1015. [IRQ_DA8XX_MEMERR] = 7,
  1016. [IRQ_DA8XX_GPIO0] = 7,
  1017. [IRQ_DA8XX_GPIO1] = 7,
  1018. [IRQ_DA8XX_GPIO2] = 7,
  1019. [IRQ_DA8XX_GPIO3] = 7,
  1020. [IRQ_DA8XX_GPIO4] = 7,
  1021. [IRQ_DA8XX_GPIO5] = 7,
  1022. [IRQ_DA8XX_GPIO6] = 7,
  1023. [IRQ_DA8XX_GPIO7] = 7,
  1024. [IRQ_DA8XX_GPIO8] = 7,
  1025. [IRQ_DA8XX_I2CINT1] = 7,
  1026. [IRQ_DA8XX_LCDINT] = 7,
  1027. [IRQ_DA8XX_UARTINT1] = 7,
  1028. [IRQ_DA8XX_MCASPINT] = 7,
  1029. [IRQ_DA8XX_ALLINT1] = 7,
  1030. [IRQ_DA8XX_SPINT1] = 7,
  1031. [IRQ_DA8XX_UHPI_INT1] = 7,
  1032. [IRQ_DA8XX_USB_INT] = 7,
  1033. [IRQ_DA8XX_IRQN] = 7,
  1034. [IRQ_DA8XX_RWAKEUP] = 7,
  1035. [IRQ_DA8XX_UARTINT2] = 7,
  1036. [IRQ_DA8XX_DFTSSINT] = 7,
  1037. [IRQ_DA8XX_EHRPWM0] = 7,
  1038. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  1039. [IRQ_DA8XX_EHRPWM1] = 7,
  1040. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  1041. [IRQ_DA830_EHRPWM2] = 7,
  1042. [IRQ_DA830_EHRPWM2TZ] = 7,
  1043. [IRQ_DA8XX_ECAP0] = 7,
  1044. [IRQ_DA8XX_ECAP1] = 7,
  1045. [IRQ_DA8XX_ECAP2] = 7,
  1046. [IRQ_DA830_EQEP0] = 7,
  1047. [IRQ_DA830_EQEP1] = 7,
  1048. [IRQ_DA830_T12CMPINT0_0] = 7,
  1049. [IRQ_DA830_T12CMPINT1_0] = 7,
  1050. [IRQ_DA830_T12CMPINT2_0] = 7,
  1051. [IRQ_DA830_T12CMPINT3_0] = 7,
  1052. [IRQ_DA830_T12CMPINT4_0] = 7,
  1053. [IRQ_DA830_T12CMPINT5_0] = 7,
  1054. [IRQ_DA830_T12CMPINT6_0] = 7,
  1055. [IRQ_DA830_T12CMPINT7_0] = 7,
  1056. [IRQ_DA830_T12CMPINT0_1] = 7,
  1057. [IRQ_DA830_T12CMPINT1_1] = 7,
  1058. [IRQ_DA830_T12CMPINT2_1] = 7,
  1059. [IRQ_DA830_T12CMPINT3_1] = 7,
  1060. [IRQ_DA830_T12CMPINT4_1] = 7,
  1061. [IRQ_DA830_T12CMPINT5_1] = 7,
  1062. [IRQ_DA830_T12CMPINT6_1] = 7,
  1063. [IRQ_DA830_T12CMPINT7_1] = 7,
  1064. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  1065. };
  1066. static struct map_desc da830_io_desc[] = {
  1067. {
  1068. .virtual = IO_VIRT,
  1069. .pfn = __phys_to_pfn(IO_PHYS),
  1070. .length = IO_SIZE,
  1071. .type = MT_DEVICE
  1072. },
  1073. {
  1074. .virtual = DA8XX_CP_INTC_VIRT,
  1075. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  1076. .length = DA8XX_CP_INTC_SIZE,
  1077. .type = MT_DEVICE
  1078. },
  1079. };
  1080. static void __iomem *da830_psc_bases[] = {
  1081. IO_ADDRESS(DA8XX_PSC0_BASE),
  1082. IO_ADDRESS(DA8XX_PSC1_BASE),
  1083. };
  1084. /* Contents of JTAG ID register used to identify exact cpu type */
  1085. static struct davinci_id da830_ids[] = {
  1086. {
  1087. .variant = 0x0,
  1088. .part_no = 0xb7df,
  1089. .manufacturer = 0x017, /* 0x02f >> 1 */
  1090. .cpu_id = DAVINCI_CPU_ID_DA830,
  1091. .name = "da830/omap l137",
  1092. },
  1093. };
  1094. static struct davinci_timer_instance da830_timer_instance[2] = {
  1095. {
  1096. .base = IO_ADDRESS(DA8XX_TIMER64P0_BASE),
  1097. .bottom_irq = IRQ_DA8XX_TINT12_0,
  1098. .top_irq = IRQ_DA8XX_TINT34_0,
  1099. .cmp_off = DA830_CMP12_0,
  1100. .cmp_irq = IRQ_DA830_T12CMPINT0_0,
  1101. },
  1102. {
  1103. .base = IO_ADDRESS(DA8XX_TIMER64P1_BASE),
  1104. .bottom_irq = IRQ_DA8XX_TINT12_1,
  1105. .top_irq = IRQ_DA8XX_TINT34_1,
  1106. .cmp_off = DA830_CMP12_0,
  1107. .cmp_irq = IRQ_DA830_T12CMPINT0_1,
  1108. },
  1109. };
  1110. /*
  1111. * T0_BOT: Timer 0, bottom : Used for clock_event & clocksource
  1112. * T0_TOP: Timer 0, top : Used by DSP
  1113. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  1114. */
  1115. static struct davinci_timer_info da830_timer_info = {
  1116. .timers = da830_timer_instance,
  1117. .clockevent_id = T0_BOT,
  1118. .clocksource_id = T0_BOT,
  1119. };
  1120. static struct davinci_soc_info davinci_soc_info_da830 = {
  1121. .io_desc = da830_io_desc,
  1122. .io_desc_num = ARRAY_SIZE(da830_io_desc),
  1123. .jtag_id_base = IO_ADDRESS(DA8XX_JTAG_ID_REG),
  1124. .ids = da830_ids,
  1125. .ids_num = ARRAY_SIZE(da830_ids),
  1126. .cpu_clks = da830_clks,
  1127. .psc_bases = da830_psc_bases,
  1128. .psc_bases_num = ARRAY_SIZE(da830_psc_bases),
  1129. .pinmux_base = IO_ADDRESS(DA8XX_BOOT_CFG_BASE + 0x120),
  1130. .pinmux_pins = da830_pins,
  1131. .pinmux_pins_num = ARRAY_SIZE(da830_pins),
  1132. .intc_base = (void __iomem *)DA8XX_CP_INTC_VIRT,
  1133. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  1134. .intc_irq_prios = da830_default_priorities,
  1135. .intc_irq_num = DA830_N_CP_INTC_IRQ,
  1136. .timer_info = &da830_timer_info,
  1137. .gpio_base = IO_ADDRESS(DA8XX_GPIO_BASE),
  1138. .gpio_num = 128,
  1139. .gpio_irq = IRQ_DA8XX_GPIO0,
  1140. .serial_dev = &da8xx_serial_device,
  1141. .emac_pdata = &da8xx_emac_pdata,
  1142. };
  1143. void __init da830_init(void)
  1144. {
  1145. davinci_common_init(&davinci_soc_info_da830);
  1146. }