intel_sdvo.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/delay.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "drm_crtc.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "intel_sdvo_regs.h"
  37. #undef SDVO_DEBUG
  38. #define I915_SDVO "i915_sdvo"
  39. struct intel_sdvo_priv {
  40. u8 slave_addr;
  41. /* Register for the SDVO device: SDVOB or SDVOC */
  42. int output_device;
  43. /* Active outputs controlled by this SDVO output */
  44. uint16_t controlled_output;
  45. /*
  46. * Capabilities of the SDVO device returned by
  47. * i830_sdvo_get_capabilities()
  48. */
  49. struct intel_sdvo_caps caps;
  50. /* Pixel clock limitations reported by the SDVO device, in kHz */
  51. int pixel_clock_min, pixel_clock_max;
  52. /**
  53. * This is set if we're going to treat the device as TV-out.
  54. *
  55. * While we have these nice friendly flags for output types that ought
  56. * to decide this for us, the S-Video output on our HDMI+S-Video card
  57. * shows up as RGB1 (VGA).
  58. */
  59. bool is_tv;
  60. /**
  61. * This is set if we treat the device as HDMI, instead of DVI.
  62. */
  63. bool is_hdmi;
  64. /**
  65. * This is set if we detect output of sdvo device as LVDS.
  66. */
  67. bool is_lvds;
  68. /**
  69. * Returned SDTV resolutions allowed for the current format, if the
  70. * device reported it.
  71. */
  72. struct intel_sdvo_sdtv_resolution_reply sdtv_resolutions;
  73. /**
  74. * Current selected TV format.
  75. *
  76. * This is stored in the same structure that's passed to the device, for
  77. * convenience.
  78. */
  79. struct intel_sdvo_tv_format tv_format;
  80. /*
  81. * supported encoding mode, used to determine whether HDMI is
  82. * supported
  83. */
  84. struct intel_sdvo_encode encode;
  85. /* DDC bus used by this SDVO output */
  86. uint8_t ddc_bus;
  87. int save_sdvo_mult;
  88. u16 save_active_outputs;
  89. struct intel_sdvo_dtd save_input_dtd_1, save_input_dtd_2;
  90. struct intel_sdvo_dtd save_output_dtd[16];
  91. u32 save_SDVOX;
  92. };
  93. /**
  94. * Writes the SDVOB or SDVOC with the given value, but always writes both
  95. * SDVOB and SDVOC to work around apparent hardware issues (according to
  96. * comments in the BIOS).
  97. */
  98. static void intel_sdvo_write_sdvox(struct intel_output *intel_output, u32 val)
  99. {
  100. struct drm_device *dev = intel_output->base.dev;
  101. struct drm_i915_private *dev_priv = dev->dev_private;
  102. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  103. u32 bval = val, cval = val;
  104. int i;
  105. if (sdvo_priv->output_device == SDVOB) {
  106. cval = I915_READ(SDVOC);
  107. } else {
  108. bval = I915_READ(SDVOB);
  109. }
  110. /*
  111. * Write the registers twice for luck. Sometimes,
  112. * writing them only once doesn't appear to 'stick'.
  113. * The BIOS does this too. Yay, magic
  114. */
  115. for (i = 0; i < 2; i++)
  116. {
  117. I915_WRITE(SDVOB, bval);
  118. I915_READ(SDVOB);
  119. I915_WRITE(SDVOC, cval);
  120. I915_READ(SDVOC);
  121. }
  122. }
  123. static bool intel_sdvo_read_byte(struct intel_output *intel_output, u8 addr,
  124. u8 *ch)
  125. {
  126. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  127. u8 out_buf[2];
  128. u8 buf[2];
  129. int ret;
  130. struct i2c_msg msgs[] = {
  131. {
  132. .addr = sdvo_priv->slave_addr >> 1,
  133. .flags = 0,
  134. .len = 1,
  135. .buf = out_buf,
  136. },
  137. {
  138. .addr = sdvo_priv->slave_addr >> 1,
  139. .flags = I2C_M_RD,
  140. .len = 1,
  141. .buf = buf,
  142. }
  143. };
  144. out_buf[0] = addr;
  145. out_buf[1] = 0;
  146. if ((ret = i2c_transfer(intel_output->i2c_bus, msgs, 2)) == 2)
  147. {
  148. *ch = buf[0];
  149. return true;
  150. }
  151. DRM_DEBUG("i2c transfer returned %d\n", ret);
  152. return false;
  153. }
  154. static bool intel_sdvo_write_byte(struct intel_output *intel_output, int addr,
  155. u8 ch)
  156. {
  157. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  158. u8 out_buf[2];
  159. struct i2c_msg msgs[] = {
  160. {
  161. .addr = sdvo_priv->slave_addr >> 1,
  162. .flags = 0,
  163. .len = 2,
  164. .buf = out_buf,
  165. }
  166. };
  167. out_buf[0] = addr;
  168. out_buf[1] = ch;
  169. if (i2c_transfer(intel_output->i2c_bus, msgs, 1) == 1)
  170. {
  171. return true;
  172. }
  173. return false;
  174. }
  175. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  176. /** Mapping of command numbers to names, for debug output */
  177. static const struct _sdvo_cmd_name {
  178. u8 cmd;
  179. char *name;
  180. } sdvo_cmd_names[] = {
  181. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  182. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  183. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  184. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  185. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  186. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  187. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  188. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  189. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  190. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  191. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  192. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  193. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  194. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  195. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  196. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  197. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  198. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  199. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  200. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  201. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  202. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  203. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  204. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  205. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  206. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  207. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  208. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  209. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  210. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  211. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  212. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  213. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  214. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  215. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  216. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  217. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  218. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  219. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  220. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  221. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  222. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  223. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  224. /* HDMI op code */
  225. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  226. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  227. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  228. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  229. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  230. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  231. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  232. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  233. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  234. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  235. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  236. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  237. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  238. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  239. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  240. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  241. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  242. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  245. };
  246. #define SDVO_NAME(dev_priv) ((dev_priv)->output_device == SDVOB ? "SDVOB" : "SDVOC")
  247. #define SDVO_PRIV(output) ((struct intel_sdvo_priv *) (output)->dev_priv)
  248. #ifdef SDVO_DEBUG
  249. static void intel_sdvo_debug_write(struct intel_output *intel_output, u8 cmd,
  250. void *args, int args_len)
  251. {
  252. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  253. int i;
  254. DRM_DEBUG_KMS(I915_SDVO, "%s: W: %02X ",
  255. SDVO_NAME(sdvo_priv), cmd);
  256. for (i = 0; i < args_len; i++)
  257. DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
  258. for (; i < 8; i++)
  259. DRM_LOG_KMS(" ");
  260. for (i = 0; i < sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]); i++) {
  261. if (cmd == sdvo_cmd_names[i].cmd) {
  262. DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
  263. break;
  264. }
  265. }
  266. if (i == sizeof(sdvo_cmd_names)/ sizeof(sdvo_cmd_names[0]))
  267. DRM_LOG_KMS("(%02X)", cmd);
  268. DRM_LOG_KMS("\n");
  269. }
  270. #else
  271. #define intel_sdvo_debug_write(o, c, a, l)
  272. #endif
  273. static void intel_sdvo_write_cmd(struct intel_output *intel_output, u8 cmd,
  274. void *args, int args_len)
  275. {
  276. int i;
  277. intel_sdvo_debug_write(intel_output, cmd, args, args_len);
  278. for (i = 0; i < args_len; i++) {
  279. intel_sdvo_write_byte(intel_output, SDVO_I2C_ARG_0 - i,
  280. ((u8*)args)[i]);
  281. }
  282. intel_sdvo_write_byte(intel_output, SDVO_I2C_OPCODE, cmd);
  283. }
  284. #ifdef SDVO_DEBUG
  285. static const char *cmd_status_names[] = {
  286. "Power on",
  287. "Success",
  288. "Not supported",
  289. "Invalid arg",
  290. "Pending",
  291. "Target not specified",
  292. "Scaling not supported"
  293. };
  294. static void intel_sdvo_debug_response(struct intel_output *intel_output,
  295. void *response, int response_len,
  296. u8 status)
  297. {
  298. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  299. int i;
  300. DRM_DEBUG_KMS(I915_SDVO, "%s: R: ", SDVO_NAME(sdvo_priv));
  301. for (i = 0; i < response_len; i++)
  302. DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
  303. for (; i < 8; i++)
  304. DRM_LOG_KMS(" ");
  305. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  306. DRM_LOG_KMS("(%s)", cmd_status_names[status]);
  307. else
  308. DRM_LOG_KMS("(??? %d)", status);
  309. DRM_LOG_KMS("\n");
  310. }
  311. #else
  312. #define intel_sdvo_debug_response(o, r, l, s)
  313. #endif
  314. static u8 intel_sdvo_read_response(struct intel_output *intel_output,
  315. void *response, int response_len)
  316. {
  317. int i;
  318. u8 status;
  319. u8 retry = 50;
  320. while (retry--) {
  321. /* Read the command response */
  322. for (i = 0; i < response_len; i++) {
  323. intel_sdvo_read_byte(intel_output,
  324. SDVO_I2C_RETURN_0 + i,
  325. &((u8 *)response)[i]);
  326. }
  327. /* read the return status */
  328. intel_sdvo_read_byte(intel_output, SDVO_I2C_CMD_STATUS,
  329. &status);
  330. intel_sdvo_debug_response(intel_output, response, response_len,
  331. status);
  332. if (status != SDVO_CMD_STATUS_PENDING)
  333. return status;
  334. mdelay(50);
  335. }
  336. return status;
  337. }
  338. static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  339. {
  340. if (mode->clock >= 100000)
  341. return 1;
  342. else if (mode->clock >= 50000)
  343. return 2;
  344. else
  345. return 4;
  346. }
  347. /**
  348. * Don't check status code from this as it switches the bus back to the
  349. * SDVO chips which defeats the purpose of doing a bus switch in the first
  350. * place.
  351. */
  352. static void intel_sdvo_set_control_bus_switch(struct intel_output *intel_output,
  353. u8 target)
  354. {
  355. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_CONTROL_BUS_SWITCH, &target, 1);
  356. }
  357. static bool intel_sdvo_set_target_input(struct intel_output *intel_output, bool target_0, bool target_1)
  358. {
  359. struct intel_sdvo_set_target_input_args targets = {0};
  360. u8 status;
  361. if (target_0 && target_1)
  362. return SDVO_CMD_STATUS_NOTSUPP;
  363. if (target_1)
  364. targets.target_1 = 1;
  365. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_TARGET_INPUT, &targets,
  366. sizeof(targets));
  367. status = intel_sdvo_read_response(intel_output, NULL, 0);
  368. return (status == SDVO_CMD_STATUS_SUCCESS);
  369. }
  370. /**
  371. * Return whether each input is trained.
  372. *
  373. * This function is making an assumption about the layout of the response,
  374. * which should be checked against the docs.
  375. */
  376. static bool intel_sdvo_get_trained_inputs(struct intel_output *intel_output, bool *input_1, bool *input_2)
  377. {
  378. struct intel_sdvo_get_trained_inputs_response response;
  379. u8 status;
  380. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_TRAINED_INPUTS, NULL, 0);
  381. status = intel_sdvo_read_response(intel_output, &response, sizeof(response));
  382. if (status != SDVO_CMD_STATUS_SUCCESS)
  383. return false;
  384. *input_1 = response.input0_trained;
  385. *input_2 = response.input1_trained;
  386. return true;
  387. }
  388. static bool intel_sdvo_get_active_outputs(struct intel_output *intel_output,
  389. u16 *outputs)
  390. {
  391. u8 status;
  392. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_OUTPUTS, NULL, 0);
  393. status = intel_sdvo_read_response(intel_output, outputs, sizeof(*outputs));
  394. return (status == SDVO_CMD_STATUS_SUCCESS);
  395. }
  396. static bool intel_sdvo_set_active_outputs(struct intel_output *intel_output,
  397. u16 outputs)
  398. {
  399. u8 status;
  400. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_OUTPUTS, &outputs,
  401. sizeof(outputs));
  402. status = intel_sdvo_read_response(intel_output, NULL, 0);
  403. return (status == SDVO_CMD_STATUS_SUCCESS);
  404. }
  405. static bool intel_sdvo_set_encoder_power_state(struct intel_output *intel_output,
  406. int mode)
  407. {
  408. u8 status, state = SDVO_ENCODER_STATE_ON;
  409. switch (mode) {
  410. case DRM_MODE_DPMS_ON:
  411. state = SDVO_ENCODER_STATE_ON;
  412. break;
  413. case DRM_MODE_DPMS_STANDBY:
  414. state = SDVO_ENCODER_STATE_STANDBY;
  415. break;
  416. case DRM_MODE_DPMS_SUSPEND:
  417. state = SDVO_ENCODER_STATE_SUSPEND;
  418. break;
  419. case DRM_MODE_DPMS_OFF:
  420. state = SDVO_ENCODER_STATE_OFF;
  421. break;
  422. }
  423. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  424. sizeof(state));
  425. status = intel_sdvo_read_response(intel_output, NULL, 0);
  426. return (status == SDVO_CMD_STATUS_SUCCESS);
  427. }
  428. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_output *intel_output,
  429. int *clock_min,
  430. int *clock_max)
  431. {
  432. struct intel_sdvo_pixel_clock_range clocks;
  433. u8 status;
  434. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  435. NULL, 0);
  436. status = intel_sdvo_read_response(intel_output, &clocks, sizeof(clocks));
  437. if (status != SDVO_CMD_STATUS_SUCCESS)
  438. return false;
  439. /* Convert the values from units of 10 kHz to kHz. */
  440. *clock_min = clocks.min * 10;
  441. *clock_max = clocks.max * 10;
  442. return true;
  443. }
  444. static bool intel_sdvo_set_target_output(struct intel_output *intel_output,
  445. u16 outputs)
  446. {
  447. u8 status;
  448. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_TARGET_OUTPUT, &outputs,
  449. sizeof(outputs));
  450. status = intel_sdvo_read_response(intel_output, NULL, 0);
  451. return (status == SDVO_CMD_STATUS_SUCCESS);
  452. }
  453. static bool intel_sdvo_get_timing(struct intel_output *intel_output, u8 cmd,
  454. struct intel_sdvo_dtd *dtd)
  455. {
  456. u8 status;
  457. intel_sdvo_write_cmd(intel_output, cmd, NULL, 0);
  458. status = intel_sdvo_read_response(intel_output, &dtd->part1,
  459. sizeof(dtd->part1));
  460. if (status != SDVO_CMD_STATUS_SUCCESS)
  461. return false;
  462. intel_sdvo_write_cmd(intel_output, cmd + 1, NULL, 0);
  463. status = intel_sdvo_read_response(intel_output, &dtd->part2,
  464. sizeof(dtd->part2));
  465. if (status != SDVO_CMD_STATUS_SUCCESS)
  466. return false;
  467. return true;
  468. }
  469. static bool intel_sdvo_get_input_timing(struct intel_output *intel_output,
  470. struct intel_sdvo_dtd *dtd)
  471. {
  472. return intel_sdvo_get_timing(intel_output,
  473. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  474. }
  475. static bool intel_sdvo_get_output_timing(struct intel_output *intel_output,
  476. struct intel_sdvo_dtd *dtd)
  477. {
  478. return intel_sdvo_get_timing(intel_output,
  479. SDVO_CMD_GET_OUTPUT_TIMINGS_PART1, dtd);
  480. }
  481. static bool intel_sdvo_set_timing(struct intel_output *intel_output, u8 cmd,
  482. struct intel_sdvo_dtd *dtd)
  483. {
  484. u8 status;
  485. intel_sdvo_write_cmd(intel_output, cmd, &dtd->part1, sizeof(dtd->part1));
  486. status = intel_sdvo_read_response(intel_output, NULL, 0);
  487. if (status != SDVO_CMD_STATUS_SUCCESS)
  488. return false;
  489. intel_sdvo_write_cmd(intel_output, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  490. status = intel_sdvo_read_response(intel_output, NULL, 0);
  491. if (status != SDVO_CMD_STATUS_SUCCESS)
  492. return false;
  493. return true;
  494. }
  495. static bool intel_sdvo_set_input_timing(struct intel_output *intel_output,
  496. struct intel_sdvo_dtd *dtd)
  497. {
  498. return intel_sdvo_set_timing(intel_output,
  499. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  500. }
  501. static bool intel_sdvo_set_output_timing(struct intel_output *intel_output,
  502. struct intel_sdvo_dtd *dtd)
  503. {
  504. return intel_sdvo_set_timing(intel_output,
  505. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  506. }
  507. static bool
  508. intel_sdvo_create_preferred_input_timing(struct intel_output *output,
  509. uint16_t clock,
  510. uint16_t width,
  511. uint16_t height)
  512. {
  513. struct intel_sdvo_preferred_input_timing_args args;
  514. uint8_t status;
  515. memset(&args, 0, sizeof(args));
  516. args.clock = clock;
  517. args.width = width;
  518. args.height = height;
  519. args.interlace = 0;
  520. args.scaled = 0;
  521. intel_sdvo_write_cmd(output, SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  522. &args, sizeof(args));
  523. status = intel_sdvo_read_response(output, NULL, 0);
  524. if (status != SDVO_CMD_STATUS_SUCCESS)
  525. return false;
  526. return true;
  527. }
  528. static bool intel_sdvo_get_preferred_input_timing(struct intel_output *output,
  529. struct intel_sdvo_dtd *dtd)
  530. {
  531. bool status;
  532. intel_sdvo_write_cmd(output, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  533. NULL, 0);
  534. status = intel_sdvo_read_response(output, &dtd->part1,
  535. sizeof(dtd->part1));
  536. if (status != SDVO_CMD_STATUS_SUCCESS)
  537. return false;
  538. intel_sdvo_write_cmd(output, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  539. NULL, 0);
  540. status = intel_sdvo_read_response(output, &dtd->part2,
  541. sizeof(dtd->part2));
  542. if (status != SDVO_CMD_STATUS_SUCCESS)
  543. return false;
  544. return false;
  545. }
  546. static int intel_sdvo_get_clock_rate_mult(struct intel_output *intel_output)
  547. {
  548. u8 response, status;
  549. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_CLOCK_RATE_MULT, NULL, 0);
  550. status = intel_sdvo_read_response(intel_output, &response, 1);
  551. if (status != SDVO_CMD_STATUS_SUCCESS) {
  552. DRM_DEBUG("Couldn't get SDVO clock rate multiplier\n");
  553. return SDVO_CLOCK_RATE_MULT_1X;
  554. } else {
  555. DRM_DEBUG("Current clock rate multiplier: %d\n", response);
  556. }
  557. return response;
  558. }
  559. static bool intel_sdvo_set_clock_rate_mult(struct intel_output *intel_output, u8 val)
  560. {
  561. u8 status;
  562. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  563. status = intel_sdvo_read_response(intel_output, NULL, 0);
  564. if (status != SDVO_CMD_STATUS_SUCCESS)
  565. return false;
  566. return true;
  567. }
  568. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  569. struct drm_display_mode *mode)
  570. {
  571. uint16_t width, height;
  572. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  573. uint16_t h_sync_offset, v_sync_offset;
  574. width = mode->crtc_hdisplay;
  575. height = mode->crtc_vdisplay;
  576. /* do some mode translations */
  577. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  578. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  579. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  580. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  581. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  582. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  583. dtd->part1.clock = mode->clock / 10;
  584. dtd->part1.h_active = width & 0xff;
  585. dtd->part1.h_blank = h_blank_len & 0xff;
  586. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  587. ((h_blank_len >> 8) & 0xf);
  588. dtd->part1.v_active = height & 0xff;
  589. dtd->part1.v_blank = v_blank_len & 0xff;
  590. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  591. ((v_blank_len >> 8) & 0xf);
  592. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  593. dtd->part2.h_sync_width = h_sync_len & 0xff;
  594. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  595. (v_sync_len & 0xf);
  596. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  597. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  598. ((v_sync_len & 0x30) >> 4);
  599. dtd->part2.dtd_flags = 0x18;
  600. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  601. dtd->part2.dtd_flags |= 0x2;
  602. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  603. dtd->part2.dtd_flags |= 0x4;
  604. dtd->part2.sdvo_flags = 0;
  605. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  606. dtd->part2.reserved = 0;
  607. }
  608. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  609. struct intel_sdvo_dtd *dtd)
  610. {
  611. mode->hdisplay = dtd->part1.h_active;
  612. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  613. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  614. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  615. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  616. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  617. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  618. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  619. mode->vdisplay = dtd->part1.v_active;
  620. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  621. mode->vsync_start = mode->vdisplay;
  622. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  623. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  624. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  625. mode->vsync_end = mode->vsync_start +
  626. (dtd->part2.v_sync_off_width & 0xf);
  627. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  628. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  629. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  630. mode->clock = dtd->part1.clock * 10;
  631. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  632. if (dtd->part2.dtd_flags & 0x2)
  633. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  634. if (dtd->part2.dtd_flags & 0x4)
  635. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  636. }
  637. static bool intel_sdvo_get_supp_encode(struct intel_output *output,
  638. struct intel_sdvo_encode *encode)
  639. {
  640. uint8_t status;
  641. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SUPP_ENCODE, NULL, 0);
  642. status = intel_sdvo_read_response(output, encode, sizeof(*encode));
  643. if (status != SDVO_CMD_STATUS_SUCCESS) { /* non-support means DVI */
  644. memset(encode, 0, sizeof(*encode));
  645. return false;
  646. }
  647. return true;
  648. }
  649. static bool intel_sdvo_set_encode(struct intel_output *output, uint8_t mode)
  650. {
  651. uint8_t status;
  652. intel_sdvo_write_cmd(output, SDVO_CMD_SET_ENCODE, &mode, 1);
  653. status = intel_sdvo_read_response(output, NULL, 0);
  654. return (status == SDVO_CMD_STATUS_SUCCESS);
  655. }
  656. static bool intel_sdvo_set_colorimetry(struct intel_output *output,
  657. uint8_t mode)
  658. {
  659. uint8_t status;
  660. intel_sdvo_write_cmd(output, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  661. status = intel_sdvo_read_response(output, NULL, 0);
  662. return (status == SDVO_CMD_STATUS_SUCCESS);
  663. }
  664. #if 0
  665. static void intel_sdvo_dump_hdmi_buf(struct intel_output *output)
  666. {
  667. int i, j;
  668. uint8_t set_buf_index[2];
  669. uint8_t av_split;
  670. uint8_t buf_size;
  671. uint8_t buf[48];
  672. uint8_t *pos;
  673. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_AV_SPLIT, NULL, 0);
  674. intel_sdvo_read_response(output, &av_split, 1);
  675. for (i = 0; i <= av_split; i++) {
  676. set_buf_index[0] = i; set_buf_index[1] = 0;
  677. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_INDEX,
  678. set_buf_index, 2);
  679. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  680. intel_sdvo_read_response(output, &buf_size, 1);
  681. pos = buf;
  682. for (j = 0; j <= buf_size; j += 8) {
  683. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_DATA,
  684. NULL, 0);
  685. intel_sdvo_read_response(output, pos, 8);
  686. pos += 8;
  687. }
  688. }
  689. }
  690. #endif
  691. static void intel_sdvo_set_hdmi_buf(struct intel_output *output, int index,
  692. uint8_t *data, int8_t size, uint8_t tx_rate)
  693. {
  694. uint8_t set_buf_index[2];
  695. set_buf_index[0] = index;
  696. set_buf_index[1] = 0;
  697. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_INDEX, set_buf_index, 2);
  698. for (; size > 0; size -= 8) {
  699. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_DATA, data, 8);
  700. data += 8;
  701. }
  702. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
  703. }
  704. static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
  705. {
  706. uint8_t csum = 0;
  707. int i;
  708. for (i = 0; i < size; i++)
  709. csum += data[i];
  710. return 0x100 - csum;
  711. }
  712. #define DIP_TYPE_AVI 0x82
  713. #define DIP_VERSION_AVI 0x2
  714. #define DIP_LEN_AVI 13
  715. struct dip_infoframe {
  716. uint8_t type;
  717. uint8_t version;
  718. uint8_t len;
  719. uint8_t checksum;
  720. union {
  721. struct {
  722. /* Packet Byte #1 */
  723. uint8_t S:2;
  724. uint8_t B:2;
  725. uint8_t A:1;
  726. uint8_t Y:2;
  727. uint8_t rsvd1:1;
  728. /* Packet Byte #2 */
  729. uint8_t R:4;
  730. uint8_t M:2;
  731. uint8_t C:2;
  732. /* Packet Byte #3 */
  733. uint8_t SC:2;
  734. uint8_t Q:2;
  735. uint8_t EC:3;
  736. uint8_t ITC:1;
  737. /* Packet Byte #4 */
  738. uint8_t VIC:7;
  739. uint8_t rsvd2:1;
  740. /* Packet Byte #5 */
  741. uint8_t PR:4;
  742. uint8_t rsvd3:4;
  743. /* Packet Byte #6~13 */
  744. uint16_t top_bar_end;
  745. uint16_t bottom_bar_start;
  746. uint16_t left_bar_end;
  747. uint16_t right_bar_start;
  748. } avi;
  749. struct {
  750. /* Packet Byte #1 */
  751. uint8_t channel_count:3;
  752. uint8_t rsvd1:1;
  753. uint8_t coding_type:4;
  754. /* Packet Byte #2 */
  755. uint8_t sample_size:2; /* SS0, SS1 */
  756. uint8_t sample_frequency:3;
  757. uint8_t rsvd2:3;
  758. /* Packet Byte #3 */
  759. uint8_t coding_type_private:5;
  760. uint8_t rsvd3:3;
  761. /* Packet Byte #4 */
  762. uint8_t channel_allocation;
  763. /* Packet Byte #5 */
  764. uint8_t rsvd4:3;
  765. uint8_t level_shift:4;
  766. uint8_t downmix_inhibit:1;
  767. } audio;
  768. uint8_t payload[28];
  769. } __attribute__ ((packed)) u;
  770. } __attribute__((packed));
  771. static void intel_sdvo_set_avi_infoframe(struct intel_output *output,
  772. struct drm_display_mode * mode)
  773. {
  774. struct dip_infoframe avi_if = {
  775. .type = DIP_TYPE_AVI,
  776. .version = DIP_VERSION_AVI,
  777. .len = DIP_LEN_AVI,
  778. };
  779. avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
  780. 4 + avi_if.len);
  781. intel_sdvo_set_hdmi_buf(output, 1, (uint8_t *)&avi_if, 4 + avi_if.len,
  782. SDVO_HBUF_TX_VSYNC);
  783. }
  784. static void intel_sdvo_set_tv_format(struct intel_output *output)
  785. {
  786. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  787. struct intel_sdvo_tv_format *format, unset;
  788. u8 status;
  789. format = &sdvo_priv->tv_format;
  790. memset(&unset, 0, sizeof(unset));
  791. if (memcmp(format, &unset, sizeof(*format))) {
  792. DRM_DEBUG("%s: Choosing default TV format of NTSC-M\n",
  793. SDVO_NAME(sdvo_priv));
  794. format->ntsc_m = 1;
  795. intel_sdvo_write_cmd(output, SDVO_CMD_SET_TV_FORMAT, format,
  796. sizeof(*format));
  797. status = intel_sdvo_read_response(output, NULL, 0);
  798. if (status != SDVO_CMD_STATUS_SUCCESS)
  799. DRM_DEBUG("%s: Failed to set TV format\n",
  800. SDVO_NAME(sdvo_priv));
  801. }
  802. }
  803. static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  804. struct drm_display_mode *mode,
  805. struct drm_display_mode *adjusted_mode)
  806. {
  807. struct intel_output *output = enc_to_intel_output(encoder);
  808. struct intel_sdvo_priv *dev_priv = output->dev_priv;
  809. if (!dev_priv->is_tv) {
  810. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  811. * SDVO device will be told of the multiplier during mode_set.
  812. */
  813. adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
  814. } else {
  815. struct intel_sdvo_dtd output_dtd;
  816. bool success;
  817. /* We need to construct preferred input timings based on our
  818. * output timings. To do that, we have to set the output
  819. * timings, even though this isn't really the right place in
  820. * the sequence to do it. Oh well.
  821. */
  822. /* Set output timings */
  823. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  824. intel_sdvo_set_target_output(output,
  825. dev_priv->controlled_output);
  826. intel_sdvo_set_output_timing(output, &output_dtd);
  827. /* Set the input timing to the screen. Assume always input 0. */
  828. intel_sdvo_set_target_input(output, true, false);
  829. success = intel_sdvo_create_preferred_input_timing(output,
  830. mode->clock / 10,
  831. mode->hdisplay,
  832. mode->vdisplay);
  833. if (success) {
  834. struct intel_sdvo_dtd input_dtd;
  835. intel_sdvo_get_preferred_input_timing(output,
  836. &input_dtd);
  837. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  838. drm_mode_set_crtcinfo(adjusted_mode, 0);
  839. mode->clock = adjusted_mode->clock;
  840. adjusted_mode->clock *=
  841. intel_sdvo_get_pixel_multiplier(mode);
  842. } else {
  843. return false;
  844. }
  845. }
  846. return true;
  847. }
  848. static void intel_sdvo_mode_set(struct drm_encoder *encoder,
  849. struct drm_display_mode *mode,
  850. struct drm_display_mode *adjusted_mode)
  851. {
  852. struct drm_device *dev = encoder->dev;
  853. struct drm_i915_private *dev_priv = dev->dev_private;
  854. struct drm_crtc *crtc = encoder->crtc;
  855. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  856. struct intel_output *output = enc_to_intel_output(encoder);
  857. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  858. u32 sdvox = 0;
  859. int sdvo_pixel_multiply;
  860. struct intel_sdvo_in_out_map in_out;
  861. struct intel_sdvo_dtd input_dtd;
  862. u8 status;
  863. if (!mode)
  864. return;
  865. /* First, set the input mapping for the first input to our controlled
  866. * output. This is only correct if we're a single-input device, in
  867. * which case the first input is the output from the appropriate SDVO
  868. * channel on the motherboard. In a two-input device, the first input
  869. * will be SDVOB and the second SDVOC.
  870. */
  871. in_out.in0 = sdvo_priv->controlled_output;
  872. in_out.in1 = 0;
  873. intel_sdvo_write_cmd(output, SDVO_CMD_SET_IN_OUT_MAP,
  874. &in_out, sizeof(in_out));
  875. status = intel_sdvo_read_response(output, NULL, 0);
  876. if (sdvo_priv->is_hdmi) {
  877. intel_sdvo_set_avi_infoframe(output, mode);
  878. sdvox |= SDVO_AUDIO_ENABLE;
  879. }
  880. /* We have tried to get input timing in mode_fixup, and filled into
  881. adjusted_mode */
  882. if (sdvo_priv->is_tv)
  883. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  884. else
  885. intel_sdvo_get_dtd_from_mode(&input_dtd, mode);
  886. /* If it's a TV, we already set the output timing in mode_fixup.
  887. * Otherwise, the output timing is equal to the input timing.
  888. */
  889. if (!sdvo_priv->is_tv) {
  890. /* Set the output timing to the screen */
  891. intel_sdvo_set_target_output(output,
  892. sdvo_priv->controlled_output);
  893. intel_sdvo_set_output_timing(output, &input_dtd);
  894. }
  895. /* Set the input timing to the screen. Assume always input 0. */
  896. intel_sdvo_set_target_input(output, true, false);
  897. if (sdvo_priv->is_tv)
  898. intel_sdvo_set_tv_format(output);
  899. /* We would like to use intel_sdvo_create_preferred_input_timing() to
  900. * provide the device with a timing it can support, if it supports that
  901. * feature. However, presumably we would need to adjust the CRTC to
  902. * output the preferred timing, and we don't support that currently.
  903. */
  904. #if 0
  905. success = intel_sdvo_create_preferred_input_timing(output, clock,
  906. width, height);
  907. if (success) {
  908. struct intel_sdvo_dtd *input_dtd;
  909. intel_sdvo_get_preferred_input_timing(output, &input_dtd);
  910. intel_sdvo_set_input_timing(output, &input_dtd);
  911. }
  912. #else
  913. intel_sdvo_set_input_timing(output, &input_dtd);
  914. #endif
  915. switch (intel_sdvo_get_pixel_multiplier(mode)) {
  916. case 1:
  917. intel_sdvo_set_clock_rate_mult(output,
  918. SDVO_CLOCK_RATE_MULT_1X);
  919. break;
  920. case 2:
  921. intel_sdvo_set_clock_rate_mult(output,
  922. SDVO_CLOCK_RATE_MULT_2X);
  923. break;
  924. case 4:
  925. intel_sdvo_set_clock_rate_mult(output,
  926. SDVO_CLOCK_RATE_MULT_4X);
  927. break;
  928. }
  929. /* Set the SDVO control regs. */
  930. if (IS_I965G(dev)) {
  931. sdvox |= SDVO_BORDER_ENABLE |
  932. SDVO_VSYNC_ACTIVE_HIGH |
  933. SDVO_HSYNC_ACTIVE_HIGH;
  934. } else {
  935. sdvox |= I915_READ(sdvo_priv->output_device);
  936. switch (sdvo_priv->output_device) {
  937. case SDVOB:
  938. sdvox &= SDVOB_PRESERVE_MASK;
  939. break;
  940. case SDVOC:
  941. sdvox &= SDVOC_PRESERVE_MASK;
  942. break;
  943. }
  944. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  945. }
  946. if (intel_crtc->pipe == 1)
  947. sdvox |= SDVO_PIPE_B_SELECT;
  948. sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
  949. if (IS_I965G(dev)) {
  950. /* done in crtc_mode_set as the dpll_md reg must be written early */
  951. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  952. /* done in crtc_mode_set as it lives inside the dpll register */
  953. } else {
  954. sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  955. }
  956. intel_sdvo_write_sdvox(output, sdvox);
  957. }
  958. static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  959. {
  960. struct drm_device *dev = encoder->dev;
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. struct intel_output *intel_output = enc_to_intel_output(encoder);
  963. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  964. u32 temp;
  965. if (mode != DRM_MODE_DPMS_ON) {
  966. intel_sdvo_set_active_outputs(intel_output, 0);
  967. if (0)
  968. intel_sdvo_set_encoder_power_state(intel_output, mode);
  969. if (mode == DRM_MODE_DPMS_OFF) {
  970. temp = I915_READ(sdvo_priv->output_device);
  971. if ((temp & SDVO_ENABLE) != 0) {
  972. intel_sdvo_write_sdvox(intel_output, temp & ~SDVO_ENABLE);
  973. }
  974. }
  975. } else {
  976. bool input1, input2;
  977. int i;
  978. u8 status;
  979. temp = I915_READ(sdvo_priv->output_device);
  980. if ((temp & SDVO_ENABLE) == 0)
  981. intel_sdvo_write_sdvox(intel_output, temp | SDVO_ENABLE);
  982. for (i = 0; i < 2; i++)
  983. intel_wait_for_vblank(dev);
  984. status = intel_sdvo_get_trained_inputs(intel_output, &input1,
  985. &input2);
  986. /* Warn if the device reported failure to sync.
  987. * A lot of SDVO devices fail to notify of sync, but it's
  988. * a given it the status is a success, we succeeded.
  989. */
  990. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  991. DRM_DEBUG("First %s output reported failure to sync\n",
  992. SDVO_NAME(sdvo_priv));
  993. }
  994. if (0)
  995. intel_sdvo_set_encoder_power_state(intel_output, mode);
  996. intel_sdvo_set_active_outputs(intel_output, sdvo_priv->controlled_output);
  997. }
  998. return;
  999. }
  1000. static void intel_sdvo_save(struct drm_connector *connector)
  1001. {
  1002. struct drm_device *dev = connector->dev;
  1003. struct drm_i915_private *dev_priv = dev->dev_private;
  1004. struct intel_output *intel_output = to_intel_output(connector);
  1005. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1006. int o;
  1007. sdvo_priv->save_sdvo_mult = intel_sdvo_get_clock_rate_mult(intel_output);
  1008. intel_sdvo_get_active_outputs(intel_output, &sdvo_priv->save_active_outputs);
  1009. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1010. intel_sdvo_set_target_input(intel_output, true, false);
  1011. intel_sdvo_get_input_timing(intel_output,
  1012. &sdvo_priv->save_input_dtd_1);
  1013. }
  1014. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1015. intel_sdvo_set_target_input(intel_output, false, true);
  1016. intel_sdvo_get_input_timing(intel_output,
  1017. &sdvo_priv->save_input_dtd_2);
  1018. }
  1019. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1020. {
  1021. u16 this_output = (1 << o);
  1022. if (sdvo_priv->caps.output_flags & this_output)
  1023. {
  1024. intel_sdvo_set_target_output(intel_output, this_output);
  1025. intel_sdvo_get_output_timing(intel_output,
  1026. &sdvo_priv->save_output_dtd[o]);
  1027. }
  1028. }
  1029. if (sdvo_priv->is_tv) {
  1030. /* XXX: Save TV format/enhancements. */
  1031. }
  1032. sdvo_priv->save_SDVOX = I915_READ(sdvo_priv->output_device);
  1033. }
  1034. static void intel_sdvo_restore(struct drm_connector *connector)
  1035. {
  1036. struct drm_device *dev = connector->dev;
  1037. struct intel_output *intel_output = to_intel_output(connector);
  1038. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1039. int o;
  1040. int i;
  1041. bool input1, input2;
  1042. u8 status;
  1043. intel_sdvo_set_active_outputs(intel_output, 0);
  1044. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1045. {
  1046. u16 this_output = (1 << o);
  1047. if (sdvo_priv->caps.output_flags & this_output) {
  1048. intel_sdvo_set_target_output(intel_output, this_output);
  1049. intel_sdvo_set_output_timing(intel_output, &sdvo_priv->save_output_dtd[o]);
  1050. }
  1051. }
  1052. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1053. intel_sdvo_set_target_input(intel_output, true, false);
  1054. intel_sdvo_set_input_timing(intel_output, &sdvo_priv->save_input_dtd_1);
  1055. }
  1056. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1057. intel_sdvo_set_target_input(intel_output, false, true);
  1058. intel_sdvo_set_input_timing(intel_output, &sdvo_priv->save_input_dtd_2);
  1059. }
  1060. intel_sdvo_set_clock_rate_mult(intel_output, sdvo_priv->save_sdvo_mult);
  1061. if (sdvo_priv->is_tv) {
  1062. /* XXX: Restore TV format/enhancements. */
  1063. }
  1064. intel_sdvo_write_sdvox(intel_output, sdvo_priv->save_SDVOX);
  1065. if (sdvo_priv->save_SDVOX & SDVO_ENABLE)
  1066. {
  1067. for (i = 0; i < 2; i++)
  1068. intel_wait_for_vblank(dev);
  1069. status = intel_sdvo_get_trained_inputs(intel_output, &input1, &input2);
  1070. if (status == SDVO_CMD_STATUS_SUCCESS && !input1)
  1071. DRM_DEBUG("First %s output reported failure to sync\n",
  1072. SDVO_NAME(sdvo_priv));
  1073. }
  1074. intel_sdvo_set_active_outputs(intel_output, sdvo_priv->save_active_outputs);
  1075. }
  1076. static int intel_sdvo_mode_valid(struct drm_connector *connector,
  1077. struct drm_display_mode *mode)
  1078. {
  1079. struct intel_output *intel_output = to_intel_output(connector);
  1080. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1081. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1082. return MODE_NO_DBLESCAN;
  1083. if (sdvo_priv->pixel_clock_min > mode->clock)
  1084. return MODE_CLOCK_LOW;
  1085. if (sdvo_priv->pixel_clock_max < mode->clock)
  1086. return MODE_CLOCK_HIGH;
  1087. return MODE_OK;
  1088. }
  1089. static bool intel_sdvo_get_capabilities(struct intel_output *intel_output, struct intel_sdvo_caps *caps)
  1090. {
  1091. u8 status;
  1092. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_DEVICE_CAPS, NULL, 0);
  1093. status = intel_sdvo_read_response(intel_output, caps, sizeof(*caps));
  1094. if (status != SDVO_CMD_STATUS_SUCCESS)
  1095. return false;
  1096. return true;
  1097. }
  1098. struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1099. {
  1100. struct drm_connector *connector = NULL;
  1101. struct intel_output *iout = NULL;
  1102. struct intel_sdvo_priv *sdvo;
  1103. /* find the sdvo connector */
  1104. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1105. iout = to_intel_output(connector);
  1106. if (iout->type != INTEL_OUTPUT_SDVO)
  1107. continue;
  1108. sdvo = iout->dev_priv;
  1109. if (sdvo->output_device == SDVOB && sdvoB)
  1110. return connector;
  1111. if (sdvo->output_device == SDVOC && !sdvoB)
  1112. return connector;
  1113. }
  1114. return NULL;
  1115. }
  1116. int intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1117. {
  1118. u8 response[2];
  1119. u8 status;
  1120. struct intel_output *intel_output;
  1121. DRM_DEBUG("\n");
  1122. if (!connector)
  1123. return 0;
  1124. intel_output = to_intel_output(connector);
  1125. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1126. status = intel_sdvo_read_response(intel_output, &response, 2);
  1127. if (response[0] !=0)
  1128. return 1;
  1129. return 0;
  1130. }
  1131. void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1132. {
  1133. u8 response[2];
  1134. u8 status;
  1135. struct intel_output *intel_output = to_intel_output(connector);
  1136. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1137. intel_sdvo_read_response(intel_output, &response, 2);
  1138. if (on) {
  1139. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1140. status = intel_sdvo_read_response(intel_output, &response, 2);
  1141. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1142. } else {
  1143. response[0] = 0;
  1144. response[1] = 0;
  1145. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1146. }
  1147. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1148. intel_sdvo_read_response(intel_output, &response, 2);
  1149. }
  1150. static void
  1151. intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
  1152. {
  1153. struct intel_output *intel_output = to_intel_output(connector);
  1154. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1155. struct edid *edid = NULL;
  1156. edid = drm_get_edid(&intel_output->base,
  1157. intel_output->ddc_bus);
  1158. if (edid != NULL) {
  1159. sdvo_priv->is_hdmi = drm_detect_hdmi_monitor(edid);
  1160. kfree(edid);
  1161. intel_output->base.display_info.raw_edid = NULL;
  1162. }
  1163. }
  1164. static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
  1165. {
  1166. u8 response[2];
  1167. u8 status;
  1168. struct intel_output *intel_output = to_intel_output(connector);
  1169. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0);
  1170. status = intel_sdvo_read_response(intel_output, &response, 2);
  1171. DRM_DEBUG("SDVO response %d %d\n", response[0], response[1]);
  1172. if (status != SDVO_CMD_STATUS_SUCCESS)
  1173. return connector_status_unknown;
  1174. if ((response[0] != 0) || (response[1] != 0)) {
  1175. intel_sdvo_hdmi_sink_detect(connector);
  1176. return connector_status_connected;
  1177. } else
  1178. return connector_status_disconnected;
  1179. }
  1180. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1181. {
  1182. struct intel_output *intel_output = to_intel_output(connector);
  1183. /* set the bus switch and get the modes */
  1184. intel_ddc_get_modes(intel_output);
  1185. #if 0
  1186. struct drm_device *dev = encoder->dev;
  1187. struct drm_i915_private *dev_priv = dev->dev_private;
  1188. /* Mac mini hack. On this device, I get DDC through the analog, which
  1189. * load-detects as disconnected. I fail to DDC through the SDVO DDC,
  1190. * but it does load-detect as connected. So, just steal the DDC bits
  1191. * from analog when we fail at finding it the right way.
  1192. */
  1193. crt = xf86_config->output[0];
  1194. intel_output = crt->driver_private;
  1195. if (intel_output->type == I830_OUTPUT_ANALOG &&
  1196. crt->funcs->detect(crt) == XF86OutputStatusDisconnected) {
  1197. I830I2CInit(pScrn, &intel_output->pDDCBus, GPIOA, "CRTDDC_A");
  1198. edid_mon = xf86OutputGetEDID(crt, intel_output->pDDCBus);
  1199. xf86DestroyI2CBusRec(intel_output->pDDCBus, true, true);
  1200. }
  1201. if (edid_mon) {
  1202. xf86OutputSetEDID(output, edid_mon);
  1203. modes = xf86OutputGetEDIDModes(output);
  1204. }
  1205. #endif
  1206. }
  1207. /**
  1208. * This function checks the current TV format, and chooses a default if
  1209. * it hasn't been set.
  1210. */
  1211. static void
  1212. intel_sdvo_check_tv_format(struct intel_output *output)
  1213. {
  1214. struct intel_sdvo_priv *dev_priv = output->dev_priv;
  1215. struct intel_sdvo_tv_format format;
  1216. uint8_t status;
  1217. intel_sdvo_write_cmd(output, SDVO_CMD_GET_TV_FORMAT, NULL, 0);
  1218. status = intel_sdvo_read_response(output, &format, sizeof(format));
  1219. if (status != SDVO_CMD_STATUS_SUCCESS)
  1220. return;
  1221. memcpy(&dev_priv->tv_format, &format, sizeof(format));
  1222. }
  1223. /*
  1224. * Set of SDVO TV modes.
  1225. * Note! This is in reply order (see loop in get_tv_modes).
  1226. * XXX: all 60Hz refresh?
  1227. */
  1228. struct drm_display_mode sdvo_tv_modes[] = {
  1229. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1230. 416, 0, 200, 201, 232, 233, 0,
  1231. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1232. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1233. 416, 0, 240, 241, 272, 273, 0,
  1234. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1235. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1236. 496, 0, 300, 301, 332, 333, 0,
  1237. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1238. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1239. 736, 0, 350, 351, 382, 383, 0,
  1240. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1241. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1242. 736, 0, 400, 401, 432, 433, 0,
  1243. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1244. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1245. 736, 0, 480, 481, 512, 513, 0,
  1246. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1247. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1248. 800, 0, 480, 481, 512, 513, 0,
  1249. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1250. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1251. 800, 0, 576, 577, 608, 609, 0,
  1252. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1253. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1254. 816, 0, 350, 351, 382, 383, 0,
  1255. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1256. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1257. 816, 0, 400, 401, 432, 433, 0,
  1258. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1259. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1260. 816, 0, 480, 481, 512, 513, 0,
  1261. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1262. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1263. 816, 0, 540, 541, 572, 573, 0,
  1264. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1265. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1266. 816, 0, 576, 577, 608, 609, 0,
  1267. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1268. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1269. 864, 0, 576, 577, 608, 609, 0,
  1270. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1271. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1272. 896, 0, 600, 601, 632, 633, 0,
  1273. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1274. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1275. 928, 0, 624, 625, 656, 657, 0,
  1276. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1277. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1278. 1016, 0, 766, 767, 798, 799, 0,
  1279. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1280. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1281. 1120, 0, 768, 769, 800, 801, 0,
  1282. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1283. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1284. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1285. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1286. };
  1287. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1288. {
  1289. struct intel_output *output = to_intel_output(connector);
  1290. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1291. struct intel_sdvo_sdtv_resolution_request tv_res;
  1292. uint32_t reply = 0;
  1293. uint8_t status;
  1294. int i = 0;
  1295. intel_sdvo_check_tv_format(output);
  1296. /* Read the list of supported input resolutions for the selected TV
  1297. * format.
  1298. */
  1299. memset(&tv_res, 0, sizeof(tv_res));
  1300. memcpy(&tv_res, &sdvo_priv->tv_format, sizeof(tv_res));
  1301. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1302. &tv_res, sizeof(tv_res));
  1303. status = intel_sdvo_read_response(output, &reply, 3);
  1304. if (status != SDVO_CMD_STATUS_SUCCESS)
  1305. return;
  1306. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1307. if (reply & (1 << i)) {
  1308. struct drm_display_mode *nmode;
  1309. nmode = drm_mode_duplicate(connector->dev,
  1310. &sdvo_tv_modes[i]);
  1311. if (nmode)
  1312. drm_mode_probed_add(connector, nmode);
  1313. }
  1314. }
  1315. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1316. {
  1317. struct intel_output *intel_output = to_intel_output(connector);
  1318. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1319. /*
  1320. * Attempt to get the mode list from DDC.
  1321. * Assume that the preferred modes are
  1322. * arranged in priority order.
  1323. */
  1324. intel_ddc_get_modes(intel_output);
  1325. if (list_empty(&connector->probed_modes) == false)
  1326. return;
  1327. /* Fetch modes from VBT */
  1328. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1329. struct drm_display_mode *newmode;
  1330. newmode = drm_mode_duplicate(connector->dev,
  1331. dev_priv->sdvo_lvds_vbt_mode);
  1332. if (newmode != NULL) {
  1333. /* Guarantee the mode is preferred */
  1334. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1335. DRM_MODE_TYPE_DRIVER);
  1336. drm_mode_probed_add(connector, newmode);
  1337. }
  1338. }
  1339. }
  1340. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1341. {
  1342. struct intel_output *output = to_intel_output(connector);
  1343. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1344. if (sdvo_priv->is_tv)
  1345. intel_sdvo_get_tv_modes(connector);
  1346. else if (sdvo_priv->is_lvds == true)
  1347. intel_sdvo_get_lvds_modes(connector);
  1348. else
  1349. intel_sdvo_get_ddc_modes(connector);
  1350. if (list_empty(&connector->probed_modes))
  1351. return 0;
  1352. return 1;
  1353. }
  1354. static void intel_sdvo_destroy(struct drm_connector *connector)
  1355. {
  1356. struct intel_output *intel_output = to_intel_output(connector);
  1357. if (intel_output->i2c_bus)
  1358. intel_i2c_destroy(intel_output->i2c_bus);
  1359. if (intel_output->ddc_bus)
  1360. intel_i2c_destroy(intel_output->ddc_bus);
  1361. drm_sysfs_connector_remove(connector);
  1362. drm_connector_cleanup(connector);
  1363. kfree(intel_output);
  1364. }
  1365. static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
  1366. .dpms = intel_sdvo_dpms,
  1367. .mode_fixup = intel_sdvo_mode_fixup,
  1368. .prepare = intel_encoder_prepare,
  1369. .mode_set = intel_sdvo_mode_set,
  1370. .commit = intel_encoder_commit,
  1371. };
  1372. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1373. .dpms = drm_helper_connector_dpms,
  1374. .save = intel_sdvo_save,
  1375. .restore = intel_sdvo_restore,
  1376. .detect = intel_sdvo_detect,
  1377. .fill_modes = drm_helper_probe_single_connector_modes,
  1378. .destroy = intel_sdvo_destroy,
  1379. };
  1380. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1381. .get_modes = intel_sdvo_get_modes,
  1382. .mode_valid = intel_sdvo_mode_valid,
  1383. .best_encoder = intel_best_encoder,
  1384. };
  1385. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1386. {
  1387. drm_encoder_cleanup(encoder);
  1388. }
  1389. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1390. .destroy = intel_sdvo_enc_destroy,
  1391. };
  1392. /**
  1393. * Choose the appropriate DDC bus for control bus switch command for this
  1394. * SDVO output based on the controlled output.
  1395. *
  1396. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1397. * outputs, then LVDS outputs.
  1398. */
  1399. static void
  1400. intel_sdvo_select_ddc_bus(struct intel_sdvo_priv *dev_priv)
  1401. {
  1402. uint16_t mask = 0;
  1403. unsigned int num_bits;
  1404. /* Make a mask of outputs less than or equal to our own priority in the
  1405. * list.
  1406. */
  1407. switch (dev_priv->controlled_output) {
  1408. case SDVO_OUTPUT_LVDS1:
  1409. mask |= SDVO_OUTPUT_LVDS1;
  1410. case SDVO_OUTPUT_LVDS0:
  1411. mask |= SDVO_OUTPUT_LVDS0;
  1412. case SDVO_OUTPUT_TMDS1:
  1413. mask |= SDVO_OUTPUT_TMDS1;
  1414. case SDVO_OUTPUT_TMDS0:
  1415. mask |= SDVO_OUTPUT_TMDS0;
  1416. case SDVO_OUTPUT_RGB1:
  1417. mask |= SDVO_OUTPUT_RGB1;
  1418. case SDVO_OUTPUT_RGB0:
  1419. mask |= SDVO_OUTPUT_RGB0;
  1420. break;
  1421. }
  1422. /* Count bits to find what number we are in the priority list. */
  1423. mask &= dev_priv->caps.output_flags;
  1424. num_bits = hweight16(mask);
  1425. if (num_bits > 3) {
  1426. /* if more than 3 outputs, default to DDC bus 3 for now */
  1427. num_bits = 3;
  1428. }
  1429. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1430. dev_priv->ddc_bus = 1 << num_bits;
  1431. }
  1432. static bool
  1433. intel_sdvo_get_digital_encoding_mode(struct intel_output *output)
  1434. {
  1435. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1436. uint8_t status;
  1437. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1438. intel_sdvo_write_cmd(output, SDVO_CMD_GET_ENCODE, NULL, 0);
  1439. status = intel_sdvo_read_response(output, &sdvo_priv->is_hdmi, 1);
  1440. if (status != SDVO_CMD_STATUS_SUCCESS)
  1441. return false;
  1442. return true;
  1443. }
  1444. static struct intel_output *
  1445. intel_sdvo_chan_to_intel_output(struct intel_i2c_chan *chan)
  1446. {
  1447. struct drm_device *dev = chan->drm_dev;
  1448. struct drm_connector *connector;
  1449. struct intel_output *intel_output = NULL;
  1450. list_for_each_entry(connector,
  1451. &dev->mode_config.connector_list, head) {
  1452. if (to_intel_output(connector)->ddc_bus == &chan->adapter) {
  1453. intel_output = to_intel_output(connector);
  1454. break;
  1455. }
  1456. }
  1457. return intel_output;
  1458. }
  1459. static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
  1460. struct i2c_msg msgs[], int num)
  1461. {
  1462. struct intel_output *intel_output;
  1463. struct intel_sdvo_priv *sdvo_priv;
  1464. struct i2c_algo_bit_data *algo_data;
  1465. const struct i2c_algorithm *algo;
  1466. algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
  1467. intel_output =
  1468. intel_sdvo_chan_to_intel_output(
  1469. (struct intel_i2c_chan *)(algo_data->data));
  1470. if (intel_output == NULL)
  1471. return -EINVAL;
  1472. sdvo_priv = intel_output->dev_priv;
  1473. algo = intel_output->i2c_bus->algo;
  1474. intel_sdvo_set_control_bus_switch(intel_output, sdvo_priv->ddc_bus);
  1475. return algo->master_xfer(i2c_adap, msgs, num);
  1476. }
  1477. static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
  1478. .master_xfer = intel_sdvo_master_xfer,
  1479. };
  1480. static u8
  1481. intel_sdvo_get_slave_addr(struct drm_device *dev, int output_device)
  1482. {
  1483. struct drm_i915_private *dev_priv = dev->dev_private;
  1484. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1485. if (output_device == SDVOB) {
  1486. my_mapping = &dev_priv->sdvo_mappings[0];
  1487. other_mapping = &dev_priv->sdvo_mappings[1];
  1488. } else {
  1489. my_mapping = &dev_priv->sdvo_mappings[1];
  1490. other_mapping = &dev_priv->sdvo_mappings[0];
  1491. }
  1492. /* If the BIOS described our SDVO device, take advantage of it. */
  1493. if (my_mapping->slave_addr)
  1494. return my_mapping->slave_addr;
  1495. /* If the BIOS only described a different SDVO device, use the
  1496. * address that it isn't using.
  1497. */
  1498. if (other_mapping->slave_addr) {
  1499. if (other_mapping->slave_addr == 0x70)
  1500. return 0x72;
  1501. else
  1502. return 0x70;
  1503. }
  1504. /* No SDVO device info is found for another DVO port,
  1505. * so use mapping assumption we had before BIOS parsing.
  1506. */
  1507. if (output_device == SDVOB)
  1508. return 0x70;
  1509. else
  1510. return 0x72;
  1511. }
  1512. bool intel_sdvo_init(struct drm_device *dev, int output_device)
  1513. {
  1514. struct drm_connector *connector;
  1515. struct intel_output *intel_output;
  1516. struct intel_sdvo_priv *sdvo_priv;
  1517. int connector_type;
  1518. u8 ch[0x40];
  1519. int i;
  1520. int encoder_type;
  1521. intel_output = kcalloc(sizeof(struct intel_output)+sizeof(struct intel_sdvo_priv), 1, GFP_KERNEL);
  1522. if (!intel_output) {
  1523. return false;
  1524. }
  1525. sdvo_priv = (struct intel_sdvo_priv *)(intel_output + 1);
  1526. sdvo_priv->output_device = output_device;
  1527. intel_output->dev_priv = sdvo_priv;
  1528. intel_output->type = INTEL_OUTPUT_SDVO;
  1529. /* setup the DDC bus. */
  1530. if (output_device == SDVOB)
  1531. intel_output->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOB");
  1532. else
  1533. intel_output->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOC");
  1534. if (!intel_output->i2c_bus)
  1535. goto err_inteloutput;
  1536. sdvo_priv->slave_addr = intel_sdvo_get_slave_addr(dev, output_device);
  1537. /* Save the bit-banging i2c functionality for use by the DDC wrapper */
  1538. intel_sdvo_i2c_bit_algo.functionality = intel_output->i2c_bus->algo->functionality;
  1539. /* Read the regs to test if we can talk to the device */
  1540. for (i = 0; i < 0x40; i++) {
  1541. if (!intel_sdvo_read_byte(intel_output, i, &ch[i])) {
  1542. DRM_DEBUG_KMS(I915_SDVO,
  1543. "No SDVO device found on SDVO%c\n",
  1544. output_device == SDVOB ? 'B' : 'C');
  1545. goto err_i2c;
  1546. }
  1547. }
  1548. /* setup the DDC bus. */
  1549. if (output_device == SDVOB)
  1550. intel_output->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOB DDC BUS");
  1551. else
  1552. intel_output->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOC DDC BUS");
  1553. if (intel_output->ddc_bus == NULL)
  1554. goto err_i2c;
  1555. /* Wrap with our custom algo which switches to DDC mode */
  1556. intel_output->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
  1557. /* In defaut case sdvo lvds is false */
  1558. sdvo_priv->is_lvds = false;
  1559. intel_sdvo_get_capabilities(intel_output, &sdvo_priv->caps);
  1560. if (sdvo_priv->caps.output_flags &
  1561. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1562. if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS0)
  1563. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS0;
  1564. else
  1565. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS1;
  1566. encoder_type = DRM_MODE_ENCODER_TMDS;
  1567. connector_type = DRM_MODE_CONNECTOR_DVID;
  1568. if (intel_sdvo_get_supp_encode(intel_output,
  1569. &sdvo_priv->encode) &&
  1570. intel_sdvo_get_digital_encoding_mode(intel_output) &&
  1571. sdvo_priv->is_hdmi) {
  1572. /* enable hdmi encoding mode if supported */
  1573. intel_sdvo_set_encode(intel_output, SDVO_ENCODE_HDMI);
  1574. intel_sdvo_set_colorimetry(intel_output,
  1575. SDVO_COLORIMETRY_RGB256);
  1576. connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1577. }
  1578. }
  1579. else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_SVID0)
  1580. {
  1581. sdvo_priv->controlled_output = SDVO_OUTPUT_SVID0;
  1582. encoder_type = DRM_MODE_ENCODER_TVDAC;
  1583. connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1584. sdvo_priv->is_tv = true;
  1585. intel_output->needs_tv_clock = true;
  1586. }
  1587. else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_RGB0)
  1588. {
  1589. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB0;
  1590. encoder_type = DRM_MODE_ENCODER_DAC;
  1591. connector_type = DRM_MODE_CONNECTOR_VGA;
  1592. }
  1593. else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_RGB1)
  1594. {
  1595. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB1;
  1596. encoder_type = DRM_MODE_ENCODER_DAC;
  1597. connector_type = DRM_MODE_CONNECTOR_VGA;
  1598. }
  1599. else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_LVDS0)
  1600. {
  1601. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS0;
  1602. encoder_type = DRM_MODE_ENCODER_LVDS;
  1603. connector_type = DRM_MODE_CONNECTOR_LVDS;
  1604. sdvo_priv->is_lvds = true;
  1605. }
  1606. else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_LVDS1)
  1607. {
  1608. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS1;
  1609. encoder_type = DRM_MODE_ENCODER_LVDS;
  1610. connector_type = DRM_MODE_CONNECTOR_LVDS;
  1611. sdvo_priv->is_lvds = true;
  1612. }
  1613. else
  1614. {
  1615. unsigned char bytes[2];
  1616. sdvo_priv->controlled_output = 0;
  1617. memcpy (bytes, &sdvo_priv->caps.output_flags, 2);
  1618. DRM_DEBUG_KMS(I915_SDVO,
  1619. "%s: Unknown SDVO output type (0x%02x%02x)\n",
  1620. SDVO_NAME(sdvo_priv),
  1621. bytes[0], bytes[1]);
  1622. encoder_type = DRM_MODE_ENCODER_NONE;
  1623. connector_type = DRM_MODE_CONNECTOR_Unknown;
  1624. goto err_i2c;
  1625. }
  1626. connector = &intel_output->base;
  1627. drm_connector_init(dev, connector, &intel_sdvo_connector_funcs,
  1628. connector_type);
  1629. drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
  1630. connector->interlace_allowed = 0;
  1631. connector->doublescan_allowed = 0;
  1632. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  1633. drm_encoder_init(dev, &intel_output->enc, &intel_sdvo_enc_funcs, encoder_type);
  1634. drm_encoder_helper_add(&intel_output->enc, &intel_sdvo_helper_funcs);
  1635. drm_mode_connector_attach_encoder(&intel_output->base, &intel_output->enc);
  1636. drm_sysfs_connector_add(connector);
  1637. intel_sdvo_select_ddc_bus(sdvo_priv);
  1638. /* Set the input timing to the screen. Assume always input 0. */
  1639. intel_sdvo_set_target_input(intel_output, true, false);
  1640. intel_sdvo_get_input_pixel_clock_range(intel_output,
  1641. &sdvo_priv->pixel_clock_min,
  1642. &sdvo_priv->pixel_clock_max);
  1643. DRM_DEBUG_KMS(I915_SDVO, "%s device VID/DID: %02X:%02X.%02X, "
  1644. "clock range %dMHz - %dMHz, "
  1645. "input 1: %c, input 2: %c, "
  1646. "output 1: %c, output 2: %c\n",
  1647. SDVO_NAME(sdvo_priv),
  1648. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  1649. sdvo_priv->caps.device_rev_id,
  1650. sdvo_priv->pixel_clock_min / 1000,
  1651. sdvo_priv->pixel_clock_max / 1000,
  1652. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  1653. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  1654. /* check currently supported outputs */
  1655. sdvo_priv->caps.output_flags &
  1656. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  1657. sdvo_priv->caps.output_flags &
  1658. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  1659. return true;
  1660. err_i2c:
  1661. if (intel_output->ddc_bus != NULL)
  1662. intel_i2c_destroy(intel_output->ddc_bus);
  1663. if (intel_output->i2c_bus != NULL)
  1664. intel_i2c_destroy(intel_output->i2c_bus);
  1665. err_inteloutput:
  1666. kfree(intel_output);
  1667. return false;
  1668. }