mpparse_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. #include <asm/bios_ebda.h>
  31. #include <mach_apic.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. /*
  35. * Various Linux-internal data structures created from the
  36. * MP-table.
  37. */
  38. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  39. int mp_bus_id_to_pci_bus[MAX_MP_BUSSES] = {[0 ... MAX_MP_BUSSES - 1] = -1 };
  40. static int mp_current_pci_id = 0;
  41. /* I/O APIC entries */
  42. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  43. /* # of MP IRQ source entries */
  44. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  45. /* MP IRQ source entries */
  46. int mp_irq_entries;
  47. int nr_ioapics;
  48. #ifdef CONFIG_SMP
  49. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  50. = {[0 ... NR_CPUS - 1] = BAD_APICID };
  51. void *x86_bios_cpu_apicid_early_ptr;
  52. #endif
  53. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  54. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  55. /*
  56. * Intel MP BIOS table parsing routines:
  57. */
  58. /*
  59. * Checksum an MP configuration block.
  60. */
  61. static int __init mpf_checksum(unsigned char *mp, int len)
  62. {
  63. int sum = 0;
  64. while (len--)
  65. sum += *mp++;
  66. return sum & 0xFF;
  67. }
  68. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  69. {
  70. char *bootup_cpu = "";
  71. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  72. disabled_cpus++;
  73. return;
  74. }
  75. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  76. bootup_cpu = " (Bootup-CPU)";
  77. boot_cpu_physical_apicid = m->mpc_apicid;
  78. }
  79. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  80. generic_processor_info(m->mpc_apicid, 0);
  81. }
  82. static void __init MP_bus_info(struct mpc_config_bus *m)
  83. {
  84. char str[7];
  85. memcpy(str, m->mpc_bustype, 6);
  86. str[6] = 0;
  87. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  88. if (strncmp(str, "ISA", 3) == 0) {
  89. set_bit(m->mpc_busid, mp_bus_not_pci);
  90. } else if (strncmp(str, "PCI", 3) == 0) {
  91. clear_bit(m->mpc_busid, mp_bus_not_pci);
  92. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  93. mp_current_pci_id++;
  94. } else {
  95. printk(KERN_ERR "Unknown bustype %s\n", str);
  96. }
  97. }
  98. static int bad_ioapic(unsigned long address)
  99. {
  100. if (nr_ioapics >= MAX_IO_APICS) {
  101. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  102. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  103. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  104. }
  105. if (!address) {
  106. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  107. " found in table, skipping!\n");
  108. return 1;
  109. }
  110. return 0;
  111. }
  112. static void __init MP_ioapic_info(struct mpc_config_ioapic *m)
  113. {
  114. if (!(m->mpc_flags & MPC_APIC_USABLE))
  115. return;
  116. printk(KERN_INFO "I/O APIC #%d at 0x%X.\n", m->mpc_apicid,
  117. m->mpc_apicaddr);
  118. if (bad_ioapic(m->mpc_apicaddr))
  119. return;
  120. mp_ioapics[nr_ioapics] = *m;
  121. nr_ioapics++;
  122. }
  123. static void __init MP_intsrc_info(struct mpc_config_intsrc *m)
  124. {
  125. mp_irqs[mp_irq_entries] = *m;
  126. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  127. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  128. m->mpc_irqtype, m->mpc_irqflag & 3,
  129. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  130. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  131. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  132. panic("Max # of irq sources exceeded!!\n");
  133. }
  134. static void __init MP_lintsrc_info(struct mpc_config_lintsrc *m)
  135. {
  136. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  137. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  138. m->mpc_irqtype, m->mpc_irqflag & 3,
  139. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbusid,
  140. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  141. }
  142. /*
  143. * Read/parse the MPC
  144. */
  145. static int __init smp_read_mpc(struct mp_config_table *mpc, unsigned early)
  146. {
  147. char str[16];
  148. int count = sizeof(*mpc);
  149. unsigned char *mpt = ((unsigned char *)mpc) + count;
  150. if (memcmp(mpc->mpc_signature, MPC_SIGNATURE, 4)) {
  151. printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
  152. mpc->mpc_signature[0],
  153. mpc->mpc_signature[1],
  154. mpc->mpc_signature[2], mpc->mpc_signature[3]);
  155. return 0;
  156. }
  157. if (mpf_checksum((unsigned char *)mpc, mpc->mpc_length)) {
  158. printk(KERN_ERR "MPTABLE: checksum error!\n");
  159. return 0;
  160. }
  161. if (mpc->mpc_spec != 0x01 && mpc->mpc_spec != 0x04) {
  162. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  163. mpc->mpc_spec);
  164. return 0;
  165. }
  166. if (!mpc->mpc_lapic) {
  167. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  168. return 0;
  169. }
  170. memcpy(str, mpc->mpc_oem, 8);
  171. str[8] = 0;
  172. printk(KERN_INFO "MPTABLE: OEM ID: %s ", str);
  173. memcpy(str, mpc->mpc_productid, 12);
  174. str[12] = 0;
  175. printk(KERN_INFO "MPTABLE: Product ID: %s ", str);
  176. printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->mpc_lapic);
  177. /* save the local APIC address, it might be non-default */
  178. if (!acpi_lapic)
  179. mp_lapic_addr = mpc->mpc_lapic;
  180. if (early)
  181. return 1;
  182. /*
  183. * Now process the configuration blocks.
  184. */
  185. while (count < mpc->mpc_length) {
  186. switch (*mpt) {
  187. case MP_PROCESSOR:
  188. {
  189. struct mpc_config_processor *m =
  190. (struct mpc_config_processor *)mpt;
  191. if (!acpi_lapic)
  192. MP_processor_info(m);
  193. mpt += sizeof(*m);
  194. count += sizeof(*m);
  195. break;
  196. }
  197. case MP_BUS:
  198. {
  199. struct mpc_config_bus *m =
  200. (struct mpc_config_bus *)mpt;
  201. MP_bus_info(m);
  202. mpt += sizeof(*m);
  203. count += sizeof(*m);
  204. break;
  205. }
  206. case MP_IOAPIC:
  207. {
  208. struct mpc_config_ioapic *m =
  209. (struct mpc_config_ioapic *)mpt;
  210. MP_ioapic_info(m);
  211. mpt += sizeof(*m);
  212. count += sizeof(*m);
  213. break;
  214. }
  215. case MP_INTSRC:
  216. {
  217. struct mpc_config_intsrc *m =
  218. (struct mpc_config_intsrc *)mpt;
  219. MP_intsrc_info(m);
  220. mpt += sizeof(*m);
  221. count += sizeof(*m);
  222. break;
  223. }
  224. case MP_LINTSRC:
  225. {
  226. struct mpc_config_lintsrc *m =
  227. (struct mpc_config_lintsrc *)mpt;
  228. MP_lintsrc_info(m);
  229. mpt += sizeof(*m);
  230. count += sizeof(*m);
  231. break;
  232. }
  233. }
  234. }
  235. setup_apic_routing();
  236. if (!num_processors)
  237. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  238. return num_processors;
  239. }
  240. static int __init ELCR_trigger(unsigned int irq)
  241. {
  242. unsigned int port;
  243. port = 0x4d0 + (irq >> 3);
  244. return (inb(port) >> (irq & 7)) & 1;
  245. }
  246. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  247. {
  248. struct mpc_config_intsrc intsrc;
  249. int i;
  250. int ELCR_fallback = 0;
  251. intsrc.mpc_type = MP_INTSRC;
  252. intsrc.mpc_irqflag = 0; /* conforming */
  253. intsrc.mpc_srcbus = 0;
  254. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  255. intsrc.mpc_irqtype = mp_INT;
  256. /*
  257. * If true, we have an ISA/PCI system with no IRQ entries
  258. * in the MP table. To prevent the PCI interrupts from being set up
  259. * incorrectly, we try to use the ELCR. The sanity check to see if
  260. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  261. * never be level sensitive, so we simply see if the ELCR agrees.
  262. * If it does, we assume it's valid.
  263. */
  264. if (mpc_default_type == 5) {
  265. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
  266. "falling back to ELCR\n");
  267. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
  268. ELCR_trigger(13))
  269. printk(KERN_ERR "ELCR contains invalid data... "
  270. "not using ELCR\n");
  271. else {
  272. printk(KERN_INFO
  273. "Using ELCR to identify PCI interrupts\n");
  274. ELCR_fallback = 1;
  275. }
  276. }
  277. for (i = 0; i < 16; i++) {
  278. switch (mpc_default_type) {
  279. case 2:
  280. if (i == 0 || i == 13)
  281. continue; /* IRQ0 & IRQ13 not connected */
  282. /* fall through */
  283. default:
  284. if (i == 2)
  285. continue; /* IRQ2 is never connected */
  286. }
  287. if (ELCR_fallback) {
  288. /*
  289. * If the ELCR indicates a level-sensitive interrupt, we
  290. * copy that information over to the MP table in the
  291. * irqflag field (level sensitive, active high polarity).
  292. */
  293. if (ELCR_trigger(i))
  294. intsrc.mpc_irqflag = 13;
  295. else
  296. intsrc.mpc_irqflag = 0;
  297. }
  298. intsrc.mpc_srcbusirq = i;
  299. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  300. MP_intsrc_info(&intsrc);
  301. }
  302. intsrc.mpc_irqtype = mp_ExtINT;
  303. intsrc.mpc_srcbusirq = 0;
  304. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  305. MP_intsrc_info(&intsrc);
  306. }
  307. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  308. {
  309. struct mpc_config_processor processor;
  310. struct mpc_config_bus bus;
  311. struct mpc_config_ioapic ioapic;
  312. struct mpc_config_lintsrc lintsrc;
  313. int linttypes[2] = { mp_ExtINT, mp_NMI };
  314. int i;
  315. /*
  316. * local APIC has default address
  317. */
  318. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  319. /*
  320. * 2 CPUs, numbered 0 & 1.
  321. */
  322. processor.mpc_type = MP_PROCESSOR;
  323. processor.mpc_apicver = 0;
  324. processor.mpc_cpuflag = CPU_ENABLED;
  325. processor.mpc_cpufeature = 0;
  326. processor.mpc_featureflag = 0;
  327. processor.mpc_reserved[0] = 0;
  328. processor.mpc_reserved[1] = 0;
  329. for (i = 0; i < 2; i++) {
  330. processor.mpc_apicid = i;
  331. MP_processor_info(&processor);
  332. }
  333. bus.mpc_type = MP_BUS;
  334. bus.mpc_busid = 0;
  335. switch (mpc_default_type) {
  336. default:
  337. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  338. mpc_default_type);
  339. /* fall through */
  340. case 1:
  341. case 5:
  342. memcpy(bus.mpc_bustype, "ISA ", 6);
  343. break;
  344. }
  345. MP_bus_info(&bus);
  346. if (mpc_default_type > 4) {
  347. bus.mpc_busid = 1;
  348. memcpy(bus.mpc_bustype, "PCI ", 6);
  349. MP_bus_info(&bus);
  350. }
  351. ioapic.mpc_type = MP_IOAPIC;
  352. ioapic.mpc_apicid = 2;
  353. ioapic.mpc_apicver = 0;
  354. ioapic.mpc_flags = MPC_APIC_USABLE;
  355. ioapic.mpc_apicaddr = 0xFEC00000;
  356. MP_ioapic_info(&ioapic);
  357. /*
  358. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  359. */
  360. construct_default_ioirq_mptable(mpc_default_type);
  361. lintsrc.mpc_type = MP_LINTSRC;
  362. lintsrc.mpc_irqflag = 0; /* conforming */
  363. lintsrc.mpc_srcbusid = 0;
  364. lintsrc.mpc_srcbusirq = 0;
  365. lintsrc.mpc_destapic = MP_APIC_ALL;
  366. for (i = 0; i < 2; i++) {
  367. lintsrc.mpc_irqtype = linttypes[i];
  368. lintsrc.mpc_destapiclint = i;
  369. MP_lintsrc_info(&lintsrc);
  370. }
  371. }
  372. static struct intel_mp_floating *mpf_found;
  373. /*
  374. * Scan the memory blocks for an SMP configuration block.
  375. */
  376. static void __init __get_smp_config(unsigned early)
  377. {
  378. struct intel_mp_floating *mpf = mpf_found;
  379. if (acpi_lapic && early)
  380. return;
  381. /*
  382. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  383. * processors, where MPS only supports physical.
  384. */
  385. if (acpi_lapic && acpi_ioapic) {
  386. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration "
  387. "information\n");
  388. return;
  389. } else if (acpi_lapic)
  390. printk(KERN_INFO "Using ACPI for processor (LAPIC) "
  391. "configuration information\n");
  392. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
  393. mpf->mpf_specification);
  394. /*
  395. * Now see if we need to read further.
  396. */
  397. if (mpf->mpf_feature1 != 0) {
  398. if (early) {
  399. /*
  400. * local APIC has default address
  401. */
  402. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  403. return;
  404. }
  405. printk(KERN_INFO "Default MP configuration #%d\n",
  406. mpf->mpf_feature1);
  407. construct_default_ISA_mptable(mpf->mpf_feature1);
  408. } else if (mpf->mpf_physptr) {
  409. /*
  410. * Read the physical hardware table. Anything here will
  411. * override the defaults.
  412. */
  413. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr), early)) {
  414. smp_found_config = 0;
  415. printk(KERN_ERR
  416. "BIOS bug, MP table errors detected!...\n");
  417. printk(KERN_ERR "... disabling SMP support. "
  418. "(tell your hw vendor)\n");
  419. return;
  420. }
  421. if (early)
  422. return;
  423. /*
  424. * If there are no explicit MP IRQ entries, then we are
  425. * broken. We set up most of the low 16 IO-APIC pins to
  426. * ISA defaults and hope it will work.
  427. */
  428. if (!mp_irq_entries) {
  429. struct mpc_config_bus bus;
  430. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
  431. "using default mptable. "
  432. "(tell your hw vendor)\n");
  433. bus.mpc_type = MP_BUS;
  434. bus.mpc_busid = 0;
  435. memcpy(bus.mpc_bustype, "ISA ", 6);
  436. MP_bus_info(&bus);
  437. construct_default_ioirq_mptable(0);
  438. }
  439. } else
  440. BUG();
  441. if (!early)
  442. printk(KERN_INFO "Processors: %d\n", num_processors);
  443. /*
  444. * Only use the first configuration found.
  445. */
  446. }
  447. void __init early_get_smp_config(void)
  448. {
  449. __get_smp_config(1);
  450. }
  451. void __init get_smp_config(void)
  452. {
  453. __get_smp_config(0);
  454. }
  455. static int __init smp_scan_config(unsigned long base, unsigned long length,
  456. unsigned reserve)
  457. {
  458. extern void __bad_mpf_size(void);
  459. unsigned int *bp = phys_to_virt(base);
  460. struct intel_mp_floating *mpf;
  461. Dprintk("Scan SMP from %p for %ld bytes.\n", bp, length);
  462. if (sizeof(*mpf) != 16)
  463. __bad_mpf_size();
  464. while (length > 0) {
  465. mpf = (struct intel_mp_floating *)bp;
  466. if ((*bp == SMP_MAGIC_IDENT) &&
  467. (mpf->mpf_length == 1) &&
  468. !mpf_checksum((unsigned char *)bp, 16) &&
  469. ((mpf->mpf_specification == 1)
  470. || (mpf->mpf_specification == 4))) {
  471. smp_found_config = 1;
  472. mpf_found = mpf;
  473. if (!reserve)
  474. return 1;
  475. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  476. if (mpf->mpf_physptr)
  477. reserve_bootmem_generic(mpf->mpf_physptr,
  478. PAGE_SIZE);
  479. return 1;
  480. }
  481. bp += 4;
  482. length -= 16;
  483. }
  484. return 0;
  485. }
  486. static void __init __find_smp_config(unsigned reserve)
  487. {
  488. unsigned int address;
  489. /*
  490. * FIXME: Linux assumes you have 640K of base ram..
  491. * this continues the error...
  492. *
  493. * 1) Scan the bottom 1K for a signature
  494. * 2) Scan the top 1K of base RAM
  495. * 3) Scan the 64K of bios
  496. */
  497. if (smp_scan_config(0x0, 0x400, reserve) ||
  498. smp_scan_config(639 * 0x400, 0x400, reserve) ||
  499. smp_scan_config(0xF0000, 0x10000, reserve))
  500. return;
  501. /*
  502. * If it is an SMP machine we should know now.
  503. *
  504. * there is a real-mode segmented pointer pointing to the
  505. * 4K EBDA area at 0x40E, calculate and scan it here.
  506. *
  507. * NOTE! There are Linux loaders that will corrupt the EBDA
  508. * area, and as such this kind of SMP config may be less
  509. * trustworthy, simply because the SMP table may have been
  510. * stomped on during early boot. These loaders are buggy and
  511. * should be fixed.
  512. *
  513. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  514. */
  515. address = get_bios_ebda();
  516. if (address)
  517. smp_scan_config(address, 0x400, reserve);
  518. }
  519. void __init early_find_smp_config(void)
  520. {
  521. __find_smp_config(0);
  522. }
  523. void __init find_smp_config(void)
  524. {
  525. __find_smp_config(1);
  526. }
  527. /* --------------------------------------------------------------------------
  528. ACPI-based MP Configuration
  529. -------------------------------------------------------------------------- */
  530. #ifdef CONFIG_ACPI
  531. void __init mp_register_lapic_address(u64 address)
  532. {
  533. mp_lapic_addr = (unsigned long)address;
  534. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  535. if (boot_cpu_physical_apicid == -1U)
  536. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  537. }
  538. void __cpuinit mp_register_lapic(u8 id, u8 enabled)
  539. {
  540. if (!enabled) {
  541. ++disabled_cpus;
  542. return;
  543. }
  544. generic_processor_info(id, 0);
  545. }
  546. #define MP_ISA_BUS 0
  547. #define MP_MAX_IOAPIC_PIN 127
  548. static struct mp_ioapic_routing {
  549. int apic_id;
  550. int gsi_base;
  551. int gsi_end;
  552. u32 pin_programmed[4];
  553. } mp_ioapic_routing[MAX_IO_APICS];
  554. static int mp_find_ioapic(int gsi)
  555. {
  556. int i = 0;
  557. /* Find the IOAPIC that manages this GSI. */
  558. for (i = 0; i < nr_ioapics; i++) {
  559. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  560. && (gsi <= mp_ioapic_routing[i].gsi_end))
  561. return i;
  562. }
  563. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  564. return -1;
  565. }
  566. static u8 uniq_ioapic_id(u8 id)
  567. {
  568. int i;
  569. DECLARE_BITMAP(used, 256);
  570. bitmap_zero(used, 256);
  571. for (i = 0; i < nr_ioapics; i++) {
  572. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  573. __set_bit(ia->mpc_apicid, used);
  574. }
  575. if (!test_bit(id, used))
  576. return id;
  577. return find_first_zero_bit(used, 256);
  578. }
  579. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  580. {
  581. int idx = 0;
  582. if (bad_ioapic(address))
  583. return;
  584. idx = nr_ioapics;
  585. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  586. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  587. mp_ioapics[idx].mpc_apicaddr = address;
  588. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  589. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  590. mp_ioapics[idx].mpc_apicver = 0;
  591. /*
  592. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  593. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  594. */
  595. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  596. mp_ioapic_routing[idx].gsi_base = gsi_base;
  597. mp_ioapic_routing[idx].gsi_end = gsi_base +
  598. io_apic_get_redir_entries(idx);
  599. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  600. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  601. mp_ioapics[idx].mpc_apicaddr,
  602. mp_ioapic_routing[idx].gsi_base,
  603. mp_ioapic_routing[idx].gsi_end);
  604. nr_ioapics++;
  605. }
  606. void __init mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  607. {
  608. struct mpc_config_intsrc intsrc;
  609. int ioapic = -1;
  610. int pin = -1;
  611. /*
  612. * Convert 'gsi' to 'ioapic.pin'.
  613. */
  614. ioapic = mp_find_ioapic(gsi);
  615. if (ioapic < 0)
  616. return;
  617. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  618. /*
  619. * TBD: This check is for faulty timer entries, where the override
  620. * erroneously sets the trigger to level, resulting in a HUGE
  621. * increase of timer interrupts!
  622. */
  623. if ((bus_irq == 0) && (trigger == 3))
  624. trigger = 1;
  625. intsrc.mpc_type = MP_INTSRC;
  626. intsrc.mpc_irqtype = mp_INT;
  627. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  628. intsrc.mpc_srcbus = MP_ISA_BUS;
  629. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  630. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  631. intsrc.mpc_dstirq = pin; /* INTIN# */
  632. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  633. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  634. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  635. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  636. mp_irqs[mp_irq_entries] = intsrc;
  637. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  638. panic("Max # of irq sources exceeded!\n");
  639. }
  640. void __init mp_config_acpi_legacy_irqs(void)
  641. {
  642. struct mpc_config_intsrc intsrc;
  643. int i = 0;
  644. int ioapic = -1;
  645. /*
  646. * Fabricate the legacy ISA bus (bus #31).
  647. */
  648. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  649. /*
  650. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  651. */
  652. ioapic = mp_find_ioapic(0);
  653. if (ioapic < 0)
  654. return;
  655. intsrc.mpc_type = MP_INTSRC;
  656. intsrc.mpc_irqflag = 0; /* Conforming */
  657. intsrc.mpc_srcbus = MP_ISA_BUS;
  658. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  659. /*
  660. * Use the default configuration for the IRQs 0-15. Unless
  661. * overridden by (MADT) interrupt source override entries.
  662. */
  663. for (i = 0; i < 16; i++) {
  664. int idx;
  665. for (idx = 0; idx < mp_irq_entries; idx++) {
  666. struct mpc_config_intsrc *irq = mp_irqs + idx;
  667. /* Do we already have a mapping for this ISA IRQ? */
  668. if (irq->mpc_srcbus == MP_ISA_BUS
  669. && irq->mpc_srcbusirq == i)
  670. break;
  671. /* Do we already have a mapping for this IOAPIC pin */
  672. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  673. (irq->mpc_dstirq == i))
  674. break;
  675. }
  676. if (idx != mp_irq_entries) {
  677. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  678. continue; /* IRQ already used */
  679. }
  680. intsrc.mpc_irqtype = mp_INT;
  681. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  682. intsrc.mpc_dstirq = i;
  683. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  684. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  685. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  686. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  687. intsrc.mpc_dstirq);
  688. mp_irqs[mp_irq_entries] = intsrc;
  689. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  690. panic("Max # of irq sources exceeded!\n");
  691. }
  692. }
  693. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  694. {
  695. int ioapic = -1;
  696. int ioapic_pin = 0;
  697. int idx, bit = 0;
  698. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  699. return gsi;
  700. /* Don't set up the ACPI SCI because it's already set up */
  701. if (acpi_gbl_FADT.sci_interrupt == gsi)
  702. return gsi;
  703. ioapic = mp_find_ioapic(gsi);
  704. if (ioapic < 0) {
  705. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  706. return gsi;
  707. }
  708. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  709. /*
  710. * Avoid pin reprogramming. PRTs typically include entries
  711. * with redundant pin->gsi mappings (but unique PCI devices);
  712. * we only program the IOAPIC on the first.
  713. */
  714. bit = ioapic_pin % 32;
  715. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  716. if (idx > 3) {
  717. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  718. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  719. ioapic_pin);
  720. return gsi;
  721. }
  722. if ((1 << bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  723. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  724. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  725. return gsi;
  726. }
  727. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1 << bit);
  728. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  729. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  730. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  731. return gsi;
  732. }
  733. #endif /* CONFIG_ACPI */