mpi2.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133
  1. /*
  2. * Copyright (c) 2000-2010 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.16
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * --------------------------------------------------------------------------
  67. */
  68. #ifndef MPI2_H
  69. #define MPI2_H
  70. /*****************************************************************************
  71. *
  72. * MPI Version Definitions
  73. *
  74. *****************************************************************************/
  75. #define MPI2_VERSION_MAJOR (0x02)
  76. #define MPI2_VERSION_MINOR (0x00)
  77. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  78. #define MPI2_VERSION_MAJOR_SHIFT (8)
  79. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  80. #define MPI2_VERSION_MINOR_SHIFT (0)
  81. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  82. MPI2_VERSION_MINOR)
  83. #define MPI2_VERSION_02_00 (0x0200)
  84. /* versioning for this MPI header set */
  85. #define MPI2_HEADER_VERSION_UNIT (0x10)
  86. #define MPI2_HEADER_VERSION_DEV (0x00)
  87. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  88. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  89. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  90. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  91. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  92. /*****************************************************************************
  93. *
  94. * IOC State Definitions
  95. *
  96. *****************************************************************************/
  97. #define MPI2_IOC_STATE_RESET (0x00000000)
  98. #define MPI2_IOC_STATE_READY (0x10000000)
  99. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  100. #define MPI2_IOC_STATE_FAULT (0x40000000)
  101. #define MPI2_IOC_STATE_MASK (0xF0000000)
  102. #define MPI2_IOC_STATE_SHIFT (28)
  103. /* Fault state range for prodcut specific codes */
  104. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  105. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  106. /*****************************************************************************
  107. *
  108. * System Interface Register Definitions
  109. *
  110. *****************************************************************************/
  111. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  112. {
  113. U32 Doorbell; /* 0x00 */
  114. U32 WriteSequence; /* 0x04 */
  115. U32 HostDiagnostic; /* 0x08 */
  116. U32 Reserved1; /* 0x0C */
  117. U32 DiagRWData; /* 0x10 */
  118. U32 DiagRWAddressLow; /* 0x14 */
  119. U32 DiagRWAddressHigh; /* 0x18 */
  120. U32 Reserved2[5]; /* 0x1C */
  121. U32 HostInterruptStatus; /* 0x30 */
  122. U32 HostInterruptMask; /* 0x34 */
  123. U32 DCRData; /* 0x38 */
  124. U32 DCRAddress; /* 0x3C */
  125. U32 Reserved3[2]; /* 0x40 */
  126. U32 ReplyFreeHostIndex; /* 0x48 */
  127. U32 Reserved4[8]; /* 0x4C */
  128. U32 ReplyPostHostIndex; /* 0x6C */
  129. U32 Reserved5; /* 0x70 */
  130. U32 HCBSize; /* 0x74 */
  131. U32 HCBAddressLow; /* 0x78 */
  132. U32 HCBAddressHigh; /* 0x7C */
  133. U32 Reserved6[16]; /* 0x80 */
  134. U32 RequestDescriptorPostLow; /* 0xC0 */
  135. U32 RequestDescriptorPostHigh; /* 0xC4 */
  136. U32 Reserved7[14]; /* 0xC8 */
  137. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  138. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  139. /*
  140. * Defines for working with the Doorbell register.
  141. */
  142. #define MPI2_DOORBELL_OFFSET (0x00000000)
  143. /* IOC --> System values */
  144. #define MPI2_DOORBELL_USED (0x08000000)
  145. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  146. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  147. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  148. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  149. /* System --> IOC values */
  150. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  151. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  152. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  153. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  154. /*
  155. * Defines for the WriteSequence register
  156. */
  157. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  158. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  159. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  160. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  161. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  162. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  163. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  164. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  165. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  166. /*
  167. * Defines for the HostDiagnostic register
  168. */
  169. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  170. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  171. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  172. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  173. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  174. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  175. #define MPI2_DIAG_HCB_MODE (0x00000100)
  176. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  177. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  178. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  179. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  180. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  181. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  182. /*
  183. * Offsets for DiagRWData and address
  184. */
  185. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  186. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  187. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  188. /*
  189. * Defines for the HostInterruptStatus register
  190. */
  191. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  192. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  193. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  194. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  195. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  196. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  197. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  198. /*
  199. * Defines for the HostInterruptMask register
  200. */
  201. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  202. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  203. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  204. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  205. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  206. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  207. /*
  208. * Offsets for DCRData and address
  209. */
  210. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  211. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  212. /*
  213. * Offset for the Reply Free Queue
  214. */
  215. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  216. /*
  217. * Defines for the Reply Descriptor Post Queue
  218. */
  219. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  220. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  221. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  222. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  223. /*
  224. * Defines for the HCBSize and address
  225. */
  226. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  227. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  228. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  229. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  230. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  231. /*
  232. * Offsets for the Request Queue
  233. */
  234. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  235. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  236. /*****************************************************************************
  237. *
  238. * Message Descriptors
  239. *
  240. *****************************************************************************/
  241. /* Request Descriptors */
  242. /* Default Request Descriptor */
  243. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  244. {
  245. U8 RequestFlags; /* 0x00 */
  246. U8 MSIxIndex; /* 0x01 */
  247. U16 SMID; /* 0x02 */
  248. U16 LMID; /* 0x04 */
  249. U16 DescriptorTypeDependent; /* 0x06 */
  250. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  251. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  252. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  253. /* defines for the RequestFlags field */
  254. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  255. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  256. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  257. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  258. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  259. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  260. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  261. /* High Priority Request Descriptor */
  262. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  263. {
  264. U8 RequestFlags; /* 0x00 */
  265. U8 MSIxIndex; /* 0x01 */
  266. U16 SMID; /* 0x02 */
  267. U16 LMID; /* 0x04 */
  268. U16 Reserved1; /* 0x06 */
  269. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  270. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  271. Mpi2HighPriorityRequestDescriptor_t,
  272. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  273. /* SCSI IO Request Descriptor */
  274. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  275. {
  276. U8 RequestFlags; /* 0x00 */
  277. U8 MSIxIndex; /* 0x01 */
  278. U16 SMID; /* 0x02 */
  279. U16 LMID; /* 0x04 */
  280. U16 DevHandle; /* 0x06 */
  281. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  282. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  283. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  284. /* SCSI Target Request Descriptor */
  285. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  286. {
  287. U8 RequestFlags; /* 0x00 */
  288. U8 MSIxIndex; /* 0x01 */
  289. U16 SMID; /* 0x02 */
  290. U16 LMID; /* 0x04 */
  291. U16 IoIndex; /* 0x06 */
  292. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  293. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  294. Mpi2SCSITargetRequestDescriptor_t,
  295. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  296. /* RAID Accelerator Request Descriptor */
  297. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  298. U8 RequestFlags; /* 0x00 */
  299. U8 MSIxIndex; /* 0x01 */
  300. U16 SMID; /* 0x02 */
  301. U16 LMID; /* 0x04 */
  302. U16 Reserved; /* 0x06 */
  303. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  304. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  305. Mpi2RAIDAcceleratorRequestDescriptor_t,
  306. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  307. /* union of Request Descriptors */
  308. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  309. {
  310. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  311. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  312. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  313. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  314. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  315. U64 Words;
  316. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  317. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  318. /* Reply Descriptors */
  319. /* Default Reply Descriptor */
  320. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  321. {
  322. U8 ReplyFlags; /* 0x00 */
  323. U8 MSIxIndex; /* 0x01 */
  324. U16 DescriptorTypeDependent1; /* 0x02 */
  325. U32 DescriptorTypeDependent2; /* 0x04 */
  326. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  327. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  328. /* defines for the ReplyFlags field */
  329. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  330. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  331. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  332. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  333. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  334. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  335. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  336. /* values for marking a reply descriptor as unused */
  337. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  338. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  339. /* Address Reply Descriptor */
  340. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  341. {
  342. U8 ReplyFlags; /* 0x00 */
  343. U8 MSIxIndex; /* 0x01 */
  344. U16 SMID; /* 0x02 */
  345. U32 ReplyFrameAddress; /* 0x04 */
  346. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  347. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  348. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  349. /* SCSI IO Success Reply Descriptor */
  350. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  351. {
  352. U8 ReplyFlags; /* 0x00 */
  353. U8 MSIxIndex; /* 0x01 */
  354. U16 SMID; /* 0x02 */
  355. U16 TaskTag; /* 0x04 */
  356. U16 Reserved1; /* 0x06 */
  357. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  358. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  359. Mpi2SCSIIOSuccessReplyDescriptor_t,
  360. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  361. /* TargetAssist Success Reply Descriptor */
  362. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  363. {
  364. U8 ReplyFlags; /* 0x00 */
  365. U8 MSIxIndex; /* 0x01 */
  366. U16 SMID; /* 0x02 */
  367. U8 SequenceNumber; /* 0x04 */
  368. U8 Reserved1; /* 0x05 */
  369. U16 IoIndex; /* 0x06 */
  370. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  371. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  372. Mpi2TargetAssistSuccessReplyDescriptor_t,
  373. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  374. /* Target Command Buffer Reply Descriptor */
  375. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  376. {
  377. U8 ReplyFlags; /* 0x00 */
  378. U8 MSIxIndex; /* 0x01 */
  379. U8 VP_ID; /* 0x02 */
  380. U8 Flags; /* 0x03 */
  381. U16 InitiatorDevHandle; /* 0x04 */
  382. U16 IoIndex; /* 0x06 */
  383. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  384. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  385. Mpi2TargetCommandBufferReplyDescriptor_t,
  386. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  387. /* defines for Flags field */
  388. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  389. /* RAID Accelerator Success Reply Descriptor */
  390. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  391. U8 ReplyFlags; /* 0x00 */
  392. U8 MSIxIndex; /* 0x01 */
  393. U16 SMID; /* 0x02 */
  394. U32 Reserved; /* 0x04 */
  395. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  396. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  397. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  398. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  399. /* union of Reply Descriptors */
  400. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  401. {
  402. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  403. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  404. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  405. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  406. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  407. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  408. U64 Words;
  409. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  410. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  411. /*****************************************************************************
  412. *
  413. * Message Functions
  414. *
  415. *****************************************************************************/
  416. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  417. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  418. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  419. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  420. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  421. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  422. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  423. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  424. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  425. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  426. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  427. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  428. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  429. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  430. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  431. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  432. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  433. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  434. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  435. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  436. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  437. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  438. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  439. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  440. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  441. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  442. /* Host Based Discovery Action */
  443. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  444. /* Power Management Control */
  445. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  446. /* beginning of product-specific range */
  447. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  448. /* end of product-specific range */
  449. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  450. /* Doorbell functions */
  451. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  452. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  453. /*****************************************************************************
  454. *
  455. * IOC Status Values
  456. *
  457. *****************************************************************************/
  458. /* mask for IOCStatus status value */
  459. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  460. /****************************************************************************
  461. * Common IOCStatus values for all replies
  462. ****************************************************************************/
  463. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  464. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  465. #define MPI2_IOCSTATUS_BUSY (0x0002)
  466. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  467. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  468. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  469. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  470. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  471. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  472. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  473. /****************************************************************************
  474. * Config IOCStatus values
  475. ****************************************************************************/
  476. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  477. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  478. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  479. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  480. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  481. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  482. /****************************************************************************
  483. * SCSI IO Reply
  484. ****************************************************************************/
  485. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  486. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  487. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  488. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  489. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  490. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  491. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  492. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  493. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  494. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  495. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  496. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  497. /****************************************************************************
  498. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  499. ****************************************************************************/
  500. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  501. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  502. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  503. /****************************************************************************
  504. * SCSI Target values
  505. ****************************************************************************/
  506. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  507. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  508. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  509. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  510. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  511. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  512. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  513. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  514. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  515. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  516. /****************************************************************************
  517. * Serial Attached SCSI values
  518. ****************************************************************************/
  519. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  520. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  521. /****************************************************************************
  522. * Diagnostic Buffer Post / Diagnostic Release values
  523. ****************************************************************************/
  524. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  525. /****************************************************************************
  526. * RAID Accelerator values
  527. ****************************************************************************/
  528. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  529. /****************************************************************************
  530. * IOCStatus flag to indicate that log info is available
  531. ****************************************************************************/
  532. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  533. /****************************************************************************
  534. * IOCLogInfo Types
  535. ****************************************************************************/
  536. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  537. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  538. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  539. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  540. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  541. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  542. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  543. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  544. /*****************************************************************************
  545. *
  546. * Standard Message Structures
  547. *
  548. *****************************************************************************/
  549. /****************************************************************************
  550. * Request Message Header for all request messages
  551. ****************************************************************************/
  552. typedef struct _MPI2_REQUEST_HEADER
  553. {
  554. U16 FunctionDependent1; /* 0x00 */
  555. U8 ChainOffset; /* 0x02 */
  556. U8 Function; /* 0x03 */
  557. U16 FunctionDependent2; /* 0x04 */
  558. U8 FunctionDependent3; /* 0x06 */
  559. U8 MsgFlags; /* 0x07 */
  560. U8 VP_ID; /* 0x08 */
  561. U8 VF_ID; /* 0x09 */
  562. U16 Reserved1; /* 0x0A */
  563. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  564. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  565. /****************************************************************************
  566. * Default Reply
  567. ****************************************************************************/
  568. typedef struct _MPI2_DEFAULT_REPLY
  569. {
  570. U16 FunctionDependent1; /* 0x00 */
  571. U8 MsgLength; /* 0x02 */
  572. U8 Function; /* 0x03 */
  573. U16 FunctionDependent2; /* 0x04 */
  574. U8 FunctionDependent3; /* 0x06 */
  575. U8 MsgFlags; /* 0x07 */
  576. U8 VP_ID; /* 0x08 */
  577. U8 VF_ID; /* 0x09 */
  578. U16 Reserved1; /* 0x0A */
  579. U16 FunctionDependent5; /* 0x0C */
  580. U16 IOCStatus; /* 0x0E */
  581. U32 IOCLogInfo; /* 0x10 */
  582. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  583. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  584. /* common version structure/union used in messages and configuration pages */
  585. typedef struct _MPI2_VERSION_STRUCT
  586. {
  587. U8 Dev; /* 0x00 */
  588. U8 Unit; /* 0x01 */
  589. U8 Minor; /* 0x02 */
  590. U8 Major; /* 0x03 */
  591. } MPI2_VERSION_STRUCT;
  592. typedef union _MPI2_VERSION_UNION
  593. {
  594. MPI2_VERSION_STRUCT Struct;
  595. U32 Word;
  596. } MPI2_VERSION_UNION;
  597. /* LUN field defines, common to many structures */
  598. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  599. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  600. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  601. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  602. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  603. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  604. /*****************************************************************************
  605. *
  606. * Fusion-MPT MPI Scatter Gather Elements
  607. *
  608. *****************************************************************************/
  609. /****************************************************************************
  610. * MPI Simple Element structures
  611. ****************************************************************************/
  612. typedef struct _MPI2_SGE_SIMPLE32
  613. {
  614. U32 FlagsLength;
  615. U32 Address;
  616. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  617. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  618. typedef struct _MPI2_SGE_SIMPLE64
  619. {
  620. U32 FlagsLength;
  621. U64 Address;
  622. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  623. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  624. typedef struct _MPI2_SGE_SIMPLE_UNION
  625. {
  626. U32 FlagsLength;
  627. union
  628. {
  629. U32 Address32;
  630. U64 Address64;
  631. } u;
  632. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  633. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  634. /****************************************************************************
  635. * MPI Chain Element structures
  636. ****************************************************************************/
  637. typedef struct _MPI2_SGE_CHAIN32
  638. {
  639. U16 Length;
  640. U8 NextChainOffset;
  641. U8 Flags;
  642. U32 Address;
  643. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  644. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  645. typedef struct _MPI2_SGE_CHAIN64
  646. {
  647. U16 Length;
  648. U8 NextChainOffset;
  649. U8 Flags;
  650. U64 Address;
  651. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  652. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  653. typedef struct _MPI2_SGE_CHAIN_UNION
  654. {
  655. U16 Length;
  656. U8 NextChainOffset;
  657. U8 Flags;
  658. union
  659. {
  660. U32 Address32;
  661. U64 Address64;
  662. } u;
  663. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  664. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  665. /****************************************************************************
  666. * MPI Transaction Context Element structures
  667. ****************************************************************************/
  668. typedef struct _MPI2_SGE_TRANSACTION32
  669. {
  670. U8 Reserved;
  671. U8 ContextSize;
  672. U8 DetailsLength;
  673. U8 Flags;
  674. U32 TransactionContext[1];
  675. U32 TransactionDetails[1];
  676. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  677. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  678. typedef struct _MPI2_SGE_TRANSACTION64
  679. {
  680. U8 Reserved;
  681. U8 ContextSize;
  682. U8 DetailsLength;
  683. U8 Flags;
  684. U32 TransactionContext[2];
  685. U32 TransactionDetails[1];
  686. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  687. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  688. typedef struct _MPI2_SGE_TRANSACTION96
  689. {
  690. U8 Reserved;
  691. U8 ContextSize;
  692. U8 DetailsLength;
  693. U8 Flags;
  694. U32 TransactionContext[3];
  695. U32 TransactionDetails[1];
  696. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  697. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  698. typedef struct _MPI2_SGE_TRANSACTION128
  699. {
  700. U8 Reserved;
  701. U8 ContextSize;
  702. U8 DetailsLength;
  703. U8 Flags;
  704. U32 TransactionContext[4];
  705. U32 TransactionDetails[1];
  706. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  707. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  708. typedef struct _MPI2_SGE_TRANSACTION_UNION
  709. {
  710. U8 Reserved;
  711. U8 ContextSize;
  712. U8 DetailsLength;
  713. U8 Flags;
  714. union
  715. {
  716. U32 TransactionContext32[1];
  717. U32 TransactionContext64[2];
  718. U32 TransactionContext96[3];
  719. U32 TransactionContext128[4];
  720. } u;
  721. U32 TransactionDetails[1];
  722. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  723. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  724. /****************************************************************************
  725. * MPI SGE union for IO SGL's
  726. ****************************************************************************/
  727. typedef struct _MPI2_MPI_SGE_IO_UNION
  728. {
  729. union
  730. {
  731. MPI2_SGE_SIMPLE_UNION Simple;
  732. MPI2_SGE_CHAIN_UNION Chain;
  733. } u;
  734. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  735. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  736. /****************************************************************************
  737. * MPI SGE union for SGL's with Simple and Transaction elements
  738. ****************************************************************************/
  739. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  740. {
  741. union
  742. {
  743. MPI2_SGE_SIMPLE_UNION Simple;
  744. MPI2_SGE_TRANSACTION_UNION Transaction;
  745. } u;
  746. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  747. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  748. /****************************************************************************
  749. * All MPI SGE types union
  750. ****************************************************************************/
  751. typedef struct _MPI2_MPI_SGE_UNION
  752. {
  753. union
  754. {
  755. MPI2_SGE_SIMPLE_UNION Simple;
  756. MPI2_SGE_CHAIN_UNION Chain;
  757. MPI2_SGE_TRANSACTION_UNION Transaction;
  758. } u;
  759. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  760. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  761. /****************************************************************************
  762. * MPI SGE field definition and masks
  763. ****************************************************************************/
  764. /* Flags field bit definitions */
  765. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  766. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  767. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  768. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  769. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  770. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  771. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  772. #define MPI2_SGE_FLAGS_SHIFT (24)
  773. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  774. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  775. /* Element Type */
  776. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  777. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  778. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  779. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  780. /* Address location */
  781. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  782. /* Direction */
  783. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  784. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  785. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  786. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  787. /* Address Size */
  788. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  789. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  790. /* Context Size */
  791. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  792. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  793. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  794. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  795. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  796. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  797. /****************************************************************************
  798. * MPI SGE operation Macros
  799. ****************************************************************************/
  800. /* SIMPLE FlagsLength manipulations... */
  801. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  802. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  803. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  804. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  805. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  806. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  807. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  808. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  809. /* CAUTION - The following are READ-MODIFY-WRITE! */
  810. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  811. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  812. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  813. /*****************************************************************************
  814. *
  815. * Fusion-MPT IEEE Scatter Gather Elements
  816. *
  817. *****************************************************************************/
  818. /****************************************************************************
  819. * IEEE Simple Element structures
  820. ****************************************************************************/
  821. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  822. {
  823. U32 Address;
  824. U32 FlagsLength;
  825. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  826. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  827. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  828. {
  829. U64 Address;
  830. U32 Length;
  831. U16 Reserved1;
  832. U8 Reserved2;
  833. U8 Flags;
  834. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  835. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  836. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  837. {
  838. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  839. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  840. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  841. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  842. /****************************************************************************
  843. * IEEE Chain Element structures
  844. ****************************************************************************/
  845. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  846. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  847. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  848. {
  849. MPI2_IEEE_SGE_CHAIN32 Chain32;
  850. MPI2_IEEE_SGE_CHAIN64 Chain64;
  851. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  852. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  853. /****************************************************************************
  854. * All IEEE SGE types union
  855. ****************************************************************************/
  856. typedef struct _MPI2_IEEE_SGE_UNION
  857. {
  858. union
  859. {
  860. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  861. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  862. } u;
  863. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  864. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  865. /****************************************************************************
  866. * IEEE SGE field definitions and masks
  867. ****************************************************************************/
  868. /* Flags field bit definitions */
  869. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  870. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  871. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  872. /* Element Type */
  873. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  874. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  875. /* Data Location Address Space */
  876. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  877. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  878. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  879. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  880. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  881. /****************************************************************************
  882. * IEEE SGE operation Macros
  883. ****************************************************************************/
  884. /* SIMPLE FlagsLength manipulations... */
  885. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  886. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  887. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  888. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  889. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  890. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  891. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  892. /* CAUTION - The following are READ-MODIFY-WRITE! */
  893. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  894. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  895. /*****************************************************************************
  896. *
  897. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  898. *
  899. *****************************************************************************/
  900. typedef union _MPI2_SIMPLE_SGE_UNION
  901. {
  902. MPI2_SGE_SIMPLE_UNION MpiSimple;
  903. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  904. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  905. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  906. typedef union _MPI2_SGE_IO_UNION
  907. {
  908. MPI2_SGE_SIMPLE_UNION MpiSimple;
  909. MPI2_SGE_CHAIN_UNION MpiChain;
  910. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  911. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  912. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  913. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  914. /****************************************************************************
  915. *
  916. * Values for SGLFlags field, used in many request messages with an SGL
  917. *
  918. ****************************************************************************/
  919. /* values for MPI SGL Data Location Address Space subfield */
  920. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  921. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  922. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  923. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  924. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  925. /* values for SGL Type subfield */
  926. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  927. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  928. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  929. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  930. #endif