lpfc_hw.h 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2004-2010 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. #define FDMI_DID 0xfffffaU
  21. #define NameServer_DID 0xfffffcU
  22. #define SCR_DID 0xfffffdU
  23. #define Fabric_DID 0xfffffeU
  24. #define Bcast_DID 0xffffffU
  25. #define Mask_DID 0xffffffU
  26. #define CT_DID_MASK 0xffff00U
  27. #define Fabric_DID_MASK 0xfff000U
  28. #define WELL_KNOWN_DID_MASK 0xfffff0U
  29. #define PT2PT_LocalID 1
  30. #define PT2PT_RemoteID 2
  31. #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
  32. #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
  33. #define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
  34. #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
  35. #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
  36. 0 */
  37. #define FCELSSIZE 1024 /* maximum ELS transfer size */
  38. #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
  39. #define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
  40. #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
  41. #define LPFC_FCP_NEXT_RING 3
  42. #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
  43. #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
  44. #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
  45. #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
  46. #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
  47. #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
  48. #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
  49. #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
  50. #define SLI2_IOCB_CMD_R3_ENTRIES 0
  51. #define SLI2_IOCB_RSP_R3_ENTRIES 0
  52. #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
  53. #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
  54. #define SLI2_IOCB_CMD_SIZE 32
  55. #define SLI2_IOCB_RSP_SIZE 32
  56. #define SLI3_IOCB_CMD_SIZE 128
  57. #define SLI3_IOCB_RSP_SIZE 64
  58. /* vendor ID used in SCSI netlink calls */
  59. #define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
  60. /* Common Transport structures and definitions */
  61. union CtRevisionId {
  62. /* Structure is in Big Endian format */
  63. struct {
  64. uint32_t Revision:8;
  65. uint32_t InId:24;
  66. } bits;
  67. uint32_t word;
  68. };
  69. union CtCommandResponse {
  70. /* Structure is in Big Endian format */
  71. struct {
  72. uint32_t CmdRsp:16;
  73. uint32_t Size:16;
  74. } bits;
  75. uint32_t word;
  76. };
  77. #define FC4_FEATURE_INIT 0x2
  78. #define FC4_FEATURE_TARGET 0x1
  79. struct lpfc_sli_ct_request {
  80. /* Structure is in Big Endian format */
  81. union CtRevisionId RevisionId;
  82. uint8_t FsType;
  83. uint8_t FsSubType;
  84. uint8_t Options;
  85. uint8_t Rsrvd1;
  86. union CtCommandResponse CommandResponse;
  87. uint8_t Rsrvd2;
  88. uint8_t ReasonCode;
  89. uint8_t Explanation;
  90. uint8_t VendorUnique;
  91. union {
  92. uint32_t PortID;
  93. struct gid {
  94. uint8_t PortType; /* for GID_PT requests */
  95. uint8_t DomainScope;
  96. uint8_t AreaScope;
  97. uint8_t Fc4Type; /* for GID_FT requests */
  98. } gid;
  99. struct rft {
  100. uint32_t PortId; /* For RFT_ID requests */
  101. #ifdef __BIG_ENDIAN_BITFIELD
  102. uint32_t rsvd0:16;
  103. uint32_t rsvd1:7;
  104. uint32_t fcpReg:1; /* Type 8 */
  105. uint32_t rsvd2:2;
  106. uint32_t ipReg:1; /* Type 5 */
  107. uint32_t rsvd3:5;
  108. #else /* __LITTLE_ENDIAN_BITFIELD */
  109. uint32_t rsvd0:16;
  110. uint32_t fcpReg:1; /* Type 8 */
  111. uint32_t rsvd1:7;
  112. uint32_t rsvd3:5;
  113. uint32_t ipReg:1; /* Type 5 */
  114. uint32_t rsvd2:2;
  115. #endif
  116. uint32_t rsvd[7];
  117. } rft;
  118. struct rnn {
  119. uint32_t PortId; /* For RNN_ID requests */
  120. uint8_t wwnn[8];
  121. } rnn;
  122. struct rsnn { /* For RSNN_ID requests */
  123. uint8_t wwnn[8];
  124. uint8_t len;
  125. uint8_t symbname[255];
  126. } rsnn;
  127. struct da_id { /* For DA_ID requests */
  128. uint32_t port_id;
  129. } da_id;
  130. struct rspn { /* For RSPN_ID requests */
  131. uint32_t PortId;
  132. uint8_t len;
  133. uint8_t symbname[255];
  134. } rspn;
  135. struct gff {
  136. uint32_t PortId;
  137. } gff;
  138. struct gff_acc {
  139. uint8_t fbits[128];
  140. } gff_acc;
  141. #define FCP_TYPE_FEATURE_OFFSET 7
  142. struct rff {
  143. uint32_t PortId;
  144. uint8_t reserved[2];
  145. uint8_t fbits;
  146. uint8_t type_code; /* type=8 for FCP */
  147. } rff;
  148. } un;
  149. };
  150. #define SLI_CT_REVISION 1
  151. #define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  152. sizeof(struct gid))
  153. #define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  154. sizeof(struct gff))
  155. #define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  156. sizeof(struct rft))
  157. #define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  158. sizeof(struct rff))
  159. #define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  160. sizeof(struct rnn))
  161. #define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  162. sizeof(struct rsnn))
  163. #define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  164. sizeof(struct da_id))
  165. #define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
  166. sizeof(struct rspn))
  167. /*
  168. * FsType Definitions
  169. */
  170. #define SLI_CT_MANAGEMENT_SERVICE 0xFA
  171. #define SLI_CT_TIME_SERVICE 0xFB
  172. #define SLI_CT_DIRECTORY_SERVICE 0xFC
  173. #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
  174. /*
  175. * Directory Service Subtypes
  176. */
  177. #define SLI_CT_DIRECTORY_NAME_SERVER 0x02
  178. /*
  179. * Response Codes
  180. */
  181. #define SLI_CT_RESPONSE_FS_RJT 0x8001
  182. #define SLI_CT_RESPONSE_FS_ACC 0x8002
  183. /*
  184. * Reason Codes
  185. */
  186. #define SLI_CT_NO_ADDITIONAL_EXPL 0x0
  187. #define SLI_CT_INVALID_COMMAND 0x01
  188. #define SLI_CT_INVALID_VERSION 0x02
  189. #define SLI_CT_LOGICAL_ERROR 0x03
  190. #define SLI_CT_INVALID_IU_SIZE 0x04
  191. #define SLI_CT_LOGICAL_BUSY 0x05
  192. #define SLI_CT_PROTOCOL_ERROR 0x07
  193. #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
  194. #define SLI_CT_REQ_NOT_SUPPORTED 0x0b
  195. #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
  196. #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
  197. #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
  198. #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
  199. #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
  200. #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
  201. #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
  202. #define SLI_CT_VENDOR_UNIQUE 0xff
  203. /*
  204. * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
  205. */
  206. #define SLI_CT_NO_PORT_ID 0x01
  207. #define SLI_CT_NO_PORT_NAME 0x02
  208. #define SLI_CT_NO_NODE_NAME 0x03
  209. #define SLI_CT_NO_CLASS_OF_SERVICE 0x04
  210. #define SLI_CT_NO_IP_ADDRESS 0x05
  211. #define SLI_CT_NO_IPA 0x06
  212. #define SLI_CT_NO_FC4_TYPES 0x07
  213. #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
  214. #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
  215. #define SLI_CT_NO_PORT_TYPE 0x0A
  216. #define SLI_CT_ACCESS_DENIED 0x10
  217. #define SLI_CT_INVALID_PORT_ID 0x11
  218. #define SLI_CT_DATABASE_EMPTY 0x12
  219. /*
  220. * Name Server Command Codes
  221. */
  222. #define SLI_CTNS_GA_NXT 0x0100
  223. #define SLI_CTNS_GPN_ID 0x0112
  224. #define SLI_CTNS_GNN_ID 0x0113
  225. #define SLI_CTNS_GCS_ID 0x0114
  226. #define SLI_CTNS_GFT_ID 0x0117
  227. #define SLI_CTNS_GSPN_ID 0x0118
  228. #define SLI_CTNS_GPT_ID 0x011A
  229. #define SLI_CTNS_GFF_ID 0x011F
  230. #define SLI_CTNS_GID_PN 0x0121
  231. #define SLI_CTNS_GID_NN 0x0131
  232. #define SLI_CTNS_GIP_NN 0x0135
  233. #define SLI_CTNS_GIPA_NN 0x0136
  234. #define SLI_CTNS_GSNN_NN 0x0139
  235. #define SLI_CTNS_GNN_IP 0x0153
  236. #define SLI_CTNS_GIPA_IP 0x0156
  237. #define SLI_CTNS_GID_FT 0x0171
  238. #define SLI_CTNS_GID_PT 0x01A1
  239. #define SLI_CTNS_RPN_ID 0x0212
  240. #define SLI_CTNS_RNN_ID 0x0213
  241. #define SLI_CTNS_RCS_ID 0x0214
  242. #define SLI_CTNS_RFT_ID 0x0217
  243. #define SLI_CTNS_RSPN_ID 0x0218
  244. #define SLI_CTNS_RPT_ID 0x021A
  245. #define SLI_CTNS_RFF_ID 0x021F
  246. #define SLI_CTNS_RIP_NN 0x0235
  247. #define SLI_CTNS_RIPA_NN 0x0236
  248. #define SLI_CTNS_RSNN_NN 0x0239
  249. #define SLI_CTNS_DA_ID 0x0300
  250. /*
  251. * Port Types
  252. */
  253. #define SLI_CTPT_N_PORT 0x01
  254. #define SLI_CTPT_NL_PORT 0x02
  255. #define SLI_CTPT_FNL_PORT 0x03
  256. #define SLI_CTPT_IP 0x04
  257. #define SLI_CTPT_FCP 0x08
  258. #define SLI_CTPT_NX_PORT 0x7F
  259. #define SLI_CTPT_F_PORT 0x81
  260. #define SLI_CTPT_FL_PORT 0x82
  261. #define SLI_CTPT_E_PORT 0x84
  262. #define SLI_CT_LAST_ENTRY 0x80000000
  263. /* Fibre Channel Service Parameter definitions */
  264. #define FC_PH_4_0 6 /* FC-PH version 4.0 */
  265. #define FC_PH_4_1 7 /* FC-PH version 4.1 */
  266. #define FC_PH_4_2 8 /* FC-PH version 4.2 */
  267. #define FC_PH_4_3 9 /* FC-PH version 4.3 */
  268. #define FC_PH_LOW 8 /* Lowest supported FC-PH version */
  269. #define FC_PH_HIGH 9 /* Highest supported FC-PH version */
  270. #define FC_PH3 0x20 /* FC-PH-3 version */
  271. #define FF_FRAME_SIZE 2048
  272. struct lpfc_name {
  273. union {
  274. struct {
  275. #ifdef __BIG_ENDIAN_BITFIELD
  276. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  277. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  278. 8:11 of IEEE ext */
  279. #else /* __LITTLE_ENDIAN_BITFIELD */
  280. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  281. 8:11 of IEEE ext */
  282. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  283. #endif
  284. #define NAME_IEEE 0x1 /* IEEE name - nameType */
  285. #define NAME_IEEE_EXT 0x2 /* IEEE extended name */
  286. #define NAME_FC_TYPE 0x3 /* FC native name type */
  287. #define NAME_IP_TYPE 0x4 /* IP address */
  288. #define NAME_CCITT_TYPE 0xC
  289. #define NAME_CCITT_GR_TYPE 0xE
  290. uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
  291. extended Lsb */
  292. uint8_t IEEE[6]; /* FC IEEE address */
  293. } s;
  294. uint8_t wwn[8];
  295. } u;
  296. };
  297. struct csp {
  298. uint8_t fcphHigh; /* FC Word 0, byte 0 */
  299. uint8_t fcphLow;
  300. uint8_t bbCreditMsb;
  301. uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
  302. #ifdef __BIG_ENDIAN_BITFIELD
  303. uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
  304. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  305. uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
  306. uint16_t fPort:1; /* FC Word 1, bit 28 */
  307. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  308. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  309. uint16_t multicast:1; /* FC Word 1, bit 25 */
  310. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  311. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  312. uint16_t simplex:1; /* FC Word 1, bit 22 */
  313. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  314. uint16_t dhd:1; /* FC Word 1, bit 18 */
  315. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  316. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  317. #else /* __LITTLE_ENDIAN_BITFIELD */
  318. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  319. uint16_t multicast:1; /* FC Word 1, bit 25 */
  320. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  321. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  322. uint16_t fPort:1; /* FC Word 1, bit 28 */
  323. uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
  324. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  325. uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
  326. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  327. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  328. uint16_t dhd:1; /* FC Word 1, bit 18 */
  329. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  330. uint16_t simplex:1; /* FC Word 1, bit 22 */
  331. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  332. #endif
  333. uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
  334. uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
  335. union {
  336. struct {
  337. uint8_t word2Reserved1; /* FC Word 2 byte 0 */
  338. uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
  339. uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
  340. uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
  341. } nPort;
  342. uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
  343. } w2;
  344. uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
  345. };
  346. struct class_parms {
  347. #ifdef __BIG_ENDIAN_BITFIELD
  348. uint8_t classValid:1; /* FC Word 0, bit 31 */
  349. uint8_t intermix:1; /* FC Word 0, bit 30 */
  350. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  351. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  352. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  353. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  354. #else /* __LITTLE_ENDIAN_BITFIELD */
  355. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  356. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  357. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  358. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  359. uint8_t intermix:1; /* FC Word 0, bit 30 */
  360. uint8_t classValid:1; /* FC Word 0, bit 31 */
  361. #endif
  362. uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
  363. #ifdef __BIG_ENDIAN_BITFIELD
  364. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  365. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  366. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  367. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  368. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  369. #else /* __LITTLE_ENDIAN_BITFIELD */
  370. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  371. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  372. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  373. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  374. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  375. #endif
  376. uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
  377. #ifdef __BIG_ENDIAN_BITFIELD
  378. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  379. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  380. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  381. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  382. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  383. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  384. #else /* __LITTLE_ENDIAN_BITFIELD */
  385. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  386. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  387. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  388. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  389. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  390. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  391. #endif
  392. uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
  393. uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
  394. uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
  395. uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
  396. uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
  397. uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
  398. uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
  399. uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
  400. uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
  401. uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
  402. uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
  403. };
  404. struct serv_parm { /* Structure is in Big Endian format */
  405. struct csp cmn;
  406. struct lpfc_name portName;
  407. struct lpfc_name nodeName;
  408. struct class_parms cls1;
  409. struct class_parms cls2;
  410. struct class_parms cls3;
  411. struct class_parms cls4;
  412. uint8_t vendorVersion[16];
  413. };
  414. /*
  415. * Virtual Fabric Tagging Header
  416. */
  417. struct fc_vft_header {
  418. uint32_t word0;
  419. #define fc_vft_hdr_r_ctl_SHIFT 24
  420. #define fc_vft_hdr_r_ctl_MASK 0xFF
  421. #define fc_vft_hdr_r_ctl_WORD word0
  422. #define fc_vft_hdr_ver_SHIFT 22
  423. #define fc_vft_hdr_ver_MASK 0x3
  424. #define fc_vft_hdr_ver_WORD word0
  425. #define fc_vft_hdr_type_SHIFT 18
  426. #define fc_vft_hdr_type_MASK 0xF
  427. #define fc_vft_hdr_type_WORD word0
  428. #define fc_vft_hdr_e_SHIFT 16
  429. #define fc_vft_hdr_e_MASK 0x1
  430. #define fc_vft_hdr_e_WORD word0
  431. #define fc_vft_hdr_priority_SHIFT 13
  432. #define fc_vft_hdr_priority_MASK 0x7
  433. #define fc_vft_hdr_priority_WORD word0
  434. #define fc_vft_hdr_vf_id_SHIFT 1
  435. #define fc_vft_hdr_vf_id_MASK 0xFFF
  436. #define fc_vft_hdr_vf_id_WORD word0
  437. uint32_t word1;
  438. #define fc_vft_hdr_hopct_SHIFT 24
  439. #define fc_vft_hdr_hopct_MASK 0xFF
  440. #define fc_vft_hdr_hopct_WORD word1
  441. };
  442. /*
  443. * Extended Link Service LS_COMMAND codes (Payload Word 0)
  444. */
  445. #ifdef __BIG_ENDIAN_BITFIELD
  446. #define ELS_CMD_MASK 0xffff0000
  447. #define ELS_RSP_MASK 0xff000000
  448. #define ELS_CMD_LS_RJT 0x01000000
  449. #define ELS_CMD_ACC 0x02000000
  450. #define ELS_CMD_PLOGI 0x03000000
  451. #define ELS_CMD_FLOGI 0x04000000
  452. #define ELS_CMD_LOGO 0x05000000
  453. #define ELS_CMD_ABTX 0x06000000
  454. #define ELS_CMD_RCS 0x07000000
  455. #define ELS_CMD_RES 0x08000000
  456. #define ELS_CMD_RSS 0x09000000
  457. #define ELS_CMD_RSI 0x0A000000
  458. #define ELS_CMD_ESTS 0x0B000000
  459. #define ELS_CMD_ESTC 0x0C000000
  460. #define ELS_CMD_ADVC 0x0D000000
  461. #define ELS_CMD_RTV 0x0E000000
  462. #define ELS_CMD_RLS 0x0F000000
  463. #define ELS_CMD_ECHO 0x10000000
  464. #define ELS_CMD_TEST 0x11000000
  465. #define ELS_CMD_RRQ 0x12000000
  466. #define ELS_CMD_PRLI 0x20100014
  467. #define ELS_CMD_PRLO 0x21100014
  468. #define ELS_CMD_PRLO_ACC 0x02100014
  469. #define ELS_CMD_PDISC 0x50000000
  470. #define ELS_CMD_FDISC 0x51000000
  471. #define ELS_CMD_ADISC 0x52000000
  472. #define ELS_CMD_FARP 0x54000000
  473. #define ELS_CMD_FARPR 0x55000000
  474. #define ELS_CMD_RPS 0x56000000
  475. #define ELS_CMD_RPL 0x57000000
  476. #define ELS_CMD_FAN 0x60000000
  477. #define ELS_CMD_RSCN 0x61040000
  478. #define ELS_CMD_SCR 0x62000000
  479. #define ELS_CMD_RNID 0x78000000
  480. #define ELS_CMD_LIRR 0x7A000000
  481. #else /* __LITTLE_ENDIAN_BITFIELD */
  482. #define ELS_CMD_MASK 0xffff
  483. #define ELS_RSP_MASK 0xff
  484. #define ELS_CMD_LS_RJT 0x01
  485. #define ELS_CMD_ACC 0x02
  486. #define ELS_CMD_PLOGI 0x03
  487. #define ELS_CMD_FLOGI 0x04
  488. #define ELS_CMD_LOGO 0x05
  489. #define ELS_CMD_ABTX 0x06
  490. #define ELS_CMD_RCS 0x07
  491. #define ELS_CMD_RES 0x08
  492. #define ELS_CMD_RSS 0x09
  493. #define ELS_CMD_RSI 0x0A
  494. #define ELS_CMD_ESTS 0x0B
  495. #define ELS_CMD_ESTC 0x0C
  496. #define ELS_CMD_ADVC 0x0D
  497. #define ELS_CMD_RTV 0x0E
  498. #define ELS_CMD_RLS 0x0F
  499. #define ELS_CMD_ECHO 0x10
  500. #define ELS_CMD_TEST 0x11
  501. #define ELS_CMD_RRQ 0x12
  502. #define ELS_CMD_PRLI 0x14001020
  503. #define ELS_CMD_PRLO 0x14001021
  504. #define ELS_CMD_PRLO_ACC 0x14001002
  505. #define ELS_CMD_PDISC 0x50
  506. #define ELS_CMD_FDISC 0x51
  507. #define ELS_CMD_ADISC 0x52
  508. #define ELS_CMD_FARP 0x54
  509. #define ELS_CMD_FARPR 0x55
  510. #define ELS_CMD_RPS 0x56
  511. #define ELS_CMD_RPL 0x57
  512. #define ELS_CMD_FAN 0x60
  513. #define ELS_CMD_RSCN 0x0461
  514. #define ELS_CMD_SCR 0x62
  515. #define ELS_CMD_RNID 0x78
  516. #define ELS_CMD_LIRR 0x7A
  517. #endif
  518. /*
  519. * LS_RJT Payload Definition
  520. */
  521. struct ls_rjt { /* Structure is in Big Endian format */
  522. union {
  523. uint32_t lsRjtError;
  524. struct {
  525. uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
  526. uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
  527. /* LS_RJT reason codes */
  528. #define LSRJT_INVALID_CMD 0x01
  529. #define LSRJT_LOGICAL_ERR 0x03
  530. #define LSRJT_LOGICAL_BSY 0x05
  531. #define LSRJT_PROTOCOL_ERR 0x07
  532. #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
  533. #define LSRJT_CMD_UNSUPPORTED 0x0B
  534. #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
  535. uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
  536. /* LS_RJT reason explanation */
  537. #define LSEXP_NOTHING_MORE 0x00
  538. #define LSEXP_SPARM_OPTIONS 0x01
  539. #define LSEXP_SPARM_ICTL 0x03
  540. #define LSEXP_SPARM_RCTL 0x05
  541. #define LSEXP_SPARM_RCV_SIZE 0x07
  542. #define LSEXP_SPARM_CONCUR_SEQ 0x09
  543. #define LSEXP_SPARM_CREDIT 0x0B
  544. #define LSEXP_INVALID_PNAME 0x0D
  545. #define LSEXP_INVALID_NNAME 0x0E
  546. #define LSEXP_INVALID_CSP 0x0F
  547. #define LSEXP_INVALID_ASSOC_HDR 0x11
  548. #define LSEXP_ASSOC_HDR_REQ 0x13
  549. #define LSEXP_INVALID_O_SID 0x15
  550. #define LSEXP_INVALID_OX_RX 0x17
  551. #define LSEXP_CMD_IN_PROGRESS 0x19
  552. #define LSEXP_PORT_LOGIN_REQ 0x1E
  553. #define LSEXP_INVALID_NPORT_ID 0x1F
  554. #define LSEXP_INVALID_SEQ_ID 0x21
  555. #define LSEXP_INVALID_XCHG 0x23
  556. #define LSEXP_INACTIVE_XCHG 0x25
  557. #define LSEXP_RQ_REQUIRED 0x27
  558. #define LSEXP_OUT_OF_RESOURCE 0x29
  559. #define LSEXP_CANT_GIVE_DATA 0x2A
  560. #define LSEXP_REQ_UNSUPPORTED 0x2C
  561. uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
  562. } b;
  563. } un;
  564. };
  565. /*
  566. * N_Port Login (FLOGO/PLOGO Request) Payload Definition
  567. */
  568. typedef struct _LOGO { /* Structure is in Big Endian format */
  569. union {
  570. uint32_t nPortId32; /* Access nPortId as a word */
  571. struct {
  572. uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
  573. uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
  574. uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
  575. uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
  576. } b;
  577. } un;
  578. struct lpfc_name portName; /* N_port name field */
  579. } LOGO;
  580. /*
  581. * FCP Login (PRLI Request / ACC) Payload Definition
  582. */
  583. #define PRLX_PAGE_LEN 0x10
  584. #define TPRLO_PAGE_LEN 0x14
  585. typedef struct _PRLI { /* Structure is in Big Endian format */
  586. uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
  587. #define PRLI_FCP_TYPE 0x08
  588. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  589. #ifdef __BIG_ENDIAN_BITFIELD
  590. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  591. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  592. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  593. /* ACC = imagePairEstablished */
  594. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  595. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  596. #else /* __LITTLE_ENDIAN_BITFIELD */
  597. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  598. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  599. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  600. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  601. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  602. /* ACC = imagePairEstablished */
  603. #endif
  604. #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
  605. #define PRLI_NO_RESOURCES 0x2
  606. #define PRLI_INIT_INCOMPLETE 0x3
  607. #define PRLI_NO_SUCH_PA 0x4
  608. #define PRLI_PREDEF_CONFIG 0x5
  609. #define PRLI_PARTIAL_SUCCESS 0x6
  610. #define PRLI_INVALID_PAGE_CNT 0x7
  611. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  612. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  613. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  614. uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
  615. uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
  616. #ifdef __BIG_ENDIAN_BITFIELD
  617. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  618. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  619. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  620. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  621. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  622. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  623. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  624. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  625. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  626. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  627. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  628. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  629. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  630. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  631. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  632. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  633. #else /* __LITTLE_ENDIAN_BITFIELD */
  634. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  635. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  636. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  637. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  638. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  639. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  640. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  641. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  642. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  643. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  644. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  645. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  646. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  647. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  648. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  649. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  650. #endif
  651. } PRLI;
  652. /*
  653. * FCP Logout (PRLO Request / ACC) Payload Definition
  654. */
  655. typedef struct _PRLO { /* Structure is in Big Endian format */
  656. uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
  657. #define PRLO_FCP_TYPE 0x08
  658. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  659. #ifdef __BIG_ENDIAN_BITFIELD
  660. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  661. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  662. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  663. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  664. #else /* __LITTLE_ENDIAN_BITFIELD */
  665. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  666. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  667. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  668. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  669. #endif
  670. #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
  671. #define PRLO_NO_SUCH_IMAGE 0x4
  672. #define PRLO_INVALID_PAGE_CNT 0x7
  673. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  674. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  675. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  676. uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
  677. } PRLO;
  678. typedef struct _ADISC { /* Structure is in Big Endian format */
  679. uint32_t hardAL_PA;
  680. struct lpfc_name portName;
  681. struct lpfc_name nodeName;
  682. uint32_t DID;
  683. } ADISC;
  684. typedef struct _FARP { /* Structure is in Big Endian format */
  685. uint32_t Mflags:8;
  686. uint32_t Odid:24;
  687. #define FARP_NO_ACTION 0 /* FARP information enclosed, no
  688. action */
  689. #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
  690. #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
  691. #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
  692. #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
  693. supported */
  694. #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
  695. supported */
  696. uint32_t Rflags:8;
  697. uint32_t Rdid:24;
  698. #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
  699. #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
  700. struct lpfc_name OportName;
  701. struct lpfc_name OnodeName;
  702. struct lpfc_name RportName;
  703. struct lpfc_name RnodeName;
  704. uint8_t Oipaddr[16];
  705. uint8_t Ripaddr[16];
  706. } FARP;
  707. typedef struct _FAN { /* Structure is in Big Endian format */
  708. uint32_t Fdid;
  709. struct lpfc_name FportName;
  710. struct lpfc_name FnodeName;
  711. } FAN;
  712. typedef struct _SCR { /* Structure is in Big Endian format */
  713. uint8_t resvd1;
  714. uint8_t resvd2;
  715. uint8_t resvd3;
  716. uint8_t Function;
  717. #define SCR_FUNC_FABRIC 0x01
  718. #define SCR_FUNC_NPORT 0x02
  719. #define SCR_FUNC_FULL 0x03
  720. #define SCR_CLEAR 0xff
  721. } SCR;
  722. typedef struct _RNID_TOP_DISC {
  723. struct lpfc_name portName;
  724. uint8_t resvd[8];
  725. uint32_t unitType;
  726. #define RNID_HBA 0x7
  727. #define RNID_HOST 0xa
  728. #define RNID_DRIVER 0xd
  729. uint32_t physPort;
  730. uint32_t attachedNodes;
  731. uint16_t ipVersion;
  732. #define RNID_IPV4 0x1
  733. #define RNID_IPV6 0x2
  734. uint16_t UDPport;
  735. uint8_t ipAddr[16];
  736. uint16_t resvd1;
  737. uint16_t flags;
  738. #define RNID_TD_SUPPORT 0x1
  739. #define RNID_LP_VALID 0x2
  740. } RNID_TOP_DISC;
  741. typedef struct _RNID { /* Structure is in Big Endian format */
  742. uint8_t Format;
  743. #define RNID_TOPOLOGY_DISC 0xdf
  744. uint8_t CommonLen;
  745. uint8_t resvd1;
  746. uint8_t SpecificLen;
  747. struct lpfc_name portName;
  748. struct lpfc_name nodeName;
  749. union {
  750. RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
  751. } un;
  752. } RNID;
  753. typedef struct _RPS { /* Structure is in Big Endian format */
  754. union {
  755. uint32_t portNum;
  756. struct lpfc_name portName;
  757. } un;
  758. } RPS;
  759. typedef struct _RPS_RSP { /* Structure is in Big Endian format */
  760. uint16_t rsvd1;
  761. uint16_t portStatus;
  762. uint32_t linkFailureCnt;
  763. uint32_t lossSyncCnt;
  764. uint32_t lossSignalCnt;
  765. uint32_t primSeqErrCnt;
  766. uint32_t invalidXmitWord;
  767. uint32_t crcCnt;
  768. } RPS_RSP;
  769. struct RLS { /* Structure is in Big Endian format */
  770. uint32_t rls;
  771. #define rls_rsvd_SHIFT 24
  772. #define rls_rsvd_MASK 0x000000ff
  773. #define rls_rsvd_WORD rls
  774. #define rls_did_SHIFT 0
  775. #define rls_did_MASK 0x00ffffff
  776. #define rls_did_WORD rls
  777. };
  778. struct RLS_RSP { /* Structure is in Big Endian format */
  779. uint32_t linkFailureCnt;
  780. uint32_t lossSyncCnt;
  781. uint32_t lossSignalCnt;
  782. uint32_t primSeqErrCnt;
  783. uint32_t invalidXmitWord;
  784. uint32_t crcCnt;
  785. };
  786. struct RRQ { /* Structure is in Big Endian format */
  787. uint32_t rrq;
  788. #define rrq_rsvd_SHIFT 24
  789. #define rrq_rsvd_MASK 0x000000ff
  790. #define rrq_rsvd_WORD rrq
  791. #define rrq_did_SHIFT 0
  792. #define rrq_did_MASK 0x00ffffff
  793. #define rrq_did_WORD rrq
  794. uint32_t rrq_exchg;
  795. #define rrq_oxid_SHIFT 16
  796. #define rrq_oxid_MASK 0xffff
  797. #define rrq_oxid_WORD rrq_exchg
  798. #define rrq_rxid_SHIFT 0
  799. #define rrq_rxid_MASK 0xffff
  800. #define rrq_rxid_WORD rrq_exchg
  801. };
  802. struct RTV_RSP { /* Structure is in Big Endian format */
  803. uint32_t ratov;
  804. uint32_t edtov;
  805. uint32_t qtov;
  806. #define qtov_rsvd0_SHIFT 28
  807. #define qtov_rsvd0_MASK 0x0000000f
  808. #define qtov_rsvd0_WORD qtov /* reserved */
  809. #define qtov_edtovres_SHIFT 27
  810. #define qtov_edtovres_MASK 0x00000001
  811. #define qtov_edtovres_WORD qtov /* E_D_TOV Resolution */
  812. #define qtov__rsvd1_SHIFT 19
  813. #define qtov_rsvd1_MASK 0x0000003f
  814. #define qtov_rsvd1_WORD qtov /* reserved */
  815. #define qtov_rttov_SHIFT 18
  816. #define qtov_rttov_MASK 0x00000001
  817. #define qtov_rttov_WORD qtov /* R_T_TOV value */
  818. #define qtov_rsvd2_SHIFT 0
  819. #define qtov_rsvd2_MASK 0x0003ffff
  820. #define qtov_rsvd2_WORD qtov /* reserved */
  821. };
  822. typedef struct _RPL { /* Structure is in Big Endian format */
  823. uint32_t maxsize;
  824. uint32_t index;
  825. } RPL;
  826. typedef struct _PORT_NUM_BLK {
  827. uint32_t portNum;
  828. uint32_t portID;
  829. struct lpfc_name portName;
  830. } PORT_NUM_BLK;
  831. typedef struct _RPL_RSP { /* Structure is in Big Endian format */
  832. uint32_t listLen;
  833. uint32_t index;
  834. PORT_NUM_BLK port_num_blk;
  835. } RPL_RSP;
  836. /* This is used for RSCN command */
  837. typedef struct _D_ID { /* Structure is in Big Endian format */
  838. union {
  839. uint32_t word;
  840. struct {
  841. #ifdef __BIG_ENDIAN_BITFIELD
  842. uint8_t resv;
  843. uint8_t domain;
  844. uint8_t area;
  845. uint8_t id;
  846. #else /* __LITTLE_ENDIAN_BITFIELD */
  847. uint8_t id;
  848. uint8_t area;
  849. uint8_t domain;
  850. uint8_t resv;
  851. #endif
  852. } b;
  853. } un;
  854. } D_ID;
  855. #define RSCN_ADDRESS_FORMAT_PORT 0x0
  856. #define RSCN_ADDRESS_FORMAT_AREA 0x1
  857. #define RSCN_ADDRESS_FORMAT_DOMAIN 0x2
  858. #define RSCN_ADDRESS_FORMAT_FABRIC 0x3
  859. #define RSCN_ADDRESS_FORMAT_MASK 0x3
  860. /*
  861. * Structure to define all ELS Payload types
  862. */
  863. typedef struct _ELS_PKT { /* Structure is in Big Endian format */
  864. uint8_t elsCode; /* FC Word 0, bit 24:31 */
  865. uint8_t elsByte1;
  866. uint8_t elsByte2;
  867. uint8_t elsByte3;
  868. union {
  869. struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
  870. struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
  871. LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
  872. PRLI prli; /* Payload for PRLI/ACC */
  873. PRLO prlo; /* Payload for PRLO/ACC */
  874. ADISC adisc; /* Payload for ADISC/ACC */
  875. FARP farp; /* Payload for FARP/ACC */
  876. FAN fan; /* Payload for FAN */
  877. SCR scr; /* Payload for SCR/ACC */
  878. RNID rnid; /* Payload for RNID */
  879. uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
  880. } un;
  881. } ELS_PKT;
  882. /*
  883. * FDMI
  884. * HBA MAnagement Operations Command Codes
  885. */
  886. #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
  887. #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
  888. #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
  889. #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
  890. #define SLI_MGMT_RHBA 0x200 /* Register HBA */
  891. #define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
  892. #define SLI_MGMT_RPRT 0x210 /* Register Port */
  893. #define SLI_MGMT_RPA 0x211 /* Register Port attributes */
  894. #define SLI_MGMT_DHBA 0x300 /* De-register HBA */
  895. #define SLI_MGMT_DPRT 0x310 /* De-register Port */
  896. /*
  897. * Management Service Subtypes
  898. */
  899. #define SLI_CT_FDMI_Subtypes 0x10
  900. /*
  901. * HBA Management Service Reject Code
  902. */
  903. #define REJECT_CODE 0x9 /* Unable to perform command request */
  904. /*
  905. * HBA Management Service Reject Reason Code
  906. * Please refer to the Reason Codes above
  907. */
  908. /*
  909. * HBA Attribute Types
  910. */
  911. #define NODE_NAME 0x1
  912. #define MANUFACTURER 0x2
  913. #define SERIAL_NUMBER 0x3
  914. #define MODEL 0x4
  915. #define MODEL_DESCRIPTION 0x5
  916. #define HARDWARE_VERSION 0x6
  917. #define DRIVER_VERSION 0x7
  918. #define OPTION_ROM_VERSION 0x8
  919. #define FIRMWARE_VERSION 0x9
  920. #define OS_NAME_VERSION 0xa
  921. #define MAX_CT_PAYLOAD_LEN 0xb
  922. /*
  923. * Port Attrubute Types
  924. */
  925. #define SUPPORTED_FC4_TYPES 0x1
  926. #define SUPPORTED_SPEED 0x2
  927. #define PORT_SPEED 0x3
  928. #define MAX_FRAME_SIZE 0x4
  929. #define OS_DEVICE_NAME 0x5
  930. #define HOST_NAME 0x6
  931. union AttributesDef {
  932. /* Structure is in Big Endian format */
  933. struct {
  934. uint32_t AttrType:16;
  935. uint32_t AttrLen:16;
  936. } bits;
  937. uint32_t word;
  938. };
  939. /*
  940. * HBA Attribute Entry (8 - 260 bytes)
  941. */
  942. typedef struct {
  943. union AttributesDef ad;
  944. union {
  945. uint32_t VendorSpecific;
  946. uint8_t Manufacturer[64];
  947. uint8_t SerialNumber[64];
  948. uint8_t Model[256];
  949. uint8_t ModelDescription[256];
  950. uint8_t HardwareVersion[256];
  951. uint8_t DriverVersion[256];
  952. uint8_t OptionROMVersion[256];
  953. uint8_t FirmwareVersion[256];
  954. struct lpfc_name NodeName;
  955. uint8_t SupportFC4Types[32];
  956. uint32_t SupportSpeed;
  957. uint32_t PortSpeed;
  958. uint32_t MaxFrameSize;
  959. uint8_t OsDeviceName[256];
  960. uint8_t OsNameVersion[256];
  961. uint32_t MaxCTPayloadLen;
  962. uint8_t HostName[256];
  963. } un;
  964. } ATTRIBUTE_ENTRY;
  965. /*
  966. * HBA Attribute Block
  967. */
  968. typedef struct {
  969. uint32_t EntryCnt; /* Number of HBA attribute entries */
  970. ATTRIBUTE_ENTRY Entry; /* Variable-length array */
  971. } ATTRIBUTE_BLOCK;
  972. /*
  973. * Port Entry
  974. */
  975. typedef struct {
  976. struct lpfc_name PortName;
  977. } PORT_ENTRY;
  978. /*
  979. * HBA Identifier
  980. */
  981. typedef struct {
  982. struct lpfc_name PortName;
  983. } HBA_IDENTIFIER;
  984. /*
  985. * Registered Port List Format
  986. */
  987. typedef struct {
  988. uint32_t EntryCnt;
  989. PORT_ENTRY pe; /* Variable-length array */
  990. } REG_PORT_LIST;
  991. /*
  992. * Register HBA(RHBA)
  993. */
  994. typedef struct {
  995. HBA_IDENTIFIER hi;
  996. REG_PORT_LIST rpl; /* variable-length array */
  997. /* ATTRIBUTE_BLOCK ab; */
  998. } REG_HBA;
  999. /*
  1000. * Register HBA Attributes (RHAT)
  1001. */
  1002. typedef struct {
  1003. struct lpfc_name HBA_PortName;
  1004. ATTRIBUTE_BLOCK ab;
  1005. } REG_HBA_ATTRIBUTE;
  1006. /*
  1007. * Register Port Attributes (RPA)
  1008. */
  1009. typedef struct {
  1010. struct lpfc_name PortName;
  1011. ATTRIBUTE_BLOCK ab;
  1012. } REG_PORT_ATTRIBUTE;
  1013. /*
  1014. * Get Registered HBA List (GRHL) Accept Payload Format
  1015. */
  1016. typedef struct {
  1017. uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
  1018. struct lpfc_name HBA_PortName; /* Variable-length array */
  1019. } GRHL_ACC_PAYLOAD;
  1020. /*
  1021. * Get Registered Port List (GRPL) Accept Payload Format
  1022. */
  1023. typedef struct {
  1024. uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
  1025. PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
  1026. } GRPL_ACC_PAYLOAD;
  1027. /*
  1028. * Get Port Attributes (GPAT) Accept Payload Format
  1029. */
  1030. typedef struct {
  1031. ATTRIBUTE_BLOCK pab;
  1032. } GPAT_ACC_PAYLOAD;
  1033. /*
  1034. * Begin HBA configuration parameters.
  1035. * The PCI configuration register BAR assignments are:
  1036. * BAR0, offset 0x10 - SLIM base memory address
  1037. * BAR1, offset 0x14 - SLIM base memory high address
  1038. * BAR2, offset 0x18 - REGISTER base memory address
  1039. * BAR3, offset 0x1c - REGISTER base memory high address
  1040. * BAR4, offset 0x20 - BIU I/O registers
  1041. * BAR5, offset 0x24 - REGISTER base io high address
  1042. */
  1043. /* Number of rings currently used and available. */
  1044. #define MAX_CONFIGURED_RINGS 3
  1045. #define MAX_RINGS 4
  1046. /* IOCB / Mailbox is owned by FireFly */
  1047. #define OWN_CHIP 1
  1048. /* IOCB / Mailbox is owned by Host */
  1049. #define OWN_HOST 0
  1050. /* Number of 4-byte words in an IOCB. */
  1051. #define IOCB_WORD_SZ 8
  1052. /* network headers for Dfctl field */
  1053. #define FC_NET_HDR 0x20
  1054. /* Start FireFly Register definitions */
  1055. #define PCI_VENDOR_ID_EMULEX 0x10df
  1056. #define PCI_DEVICE_ID_FIREFLY 0x1ae5
  1057. #define PCI_DEVICE_ID_PROTEUS_VF 0xe100
  1058. #define PCI_DEVICE_ID_BALIUS 0xe131
  1059. #define PCI_DEVICE_ID_PROTEUS_PF 0xe180
  1060. #define PCI_DEVICE_ID_LANCER_FC 0xe200
  1061. #define PCI_DEVICE_ID_LANCER_FCOE 0xe260
  1062. #define PCI_DEVICE_ID_SAT_SMB 0xf011
  1063. #define PCI_DEVICE_ID_SAT_MID 0xf015
  1064. #define PCI_DEVICE_ID_RFLY 0xf095
  1065. #define PCI_DEVICE_ID_PFLY 0xf098
  1066. #define PCI_DEVICE_ID_LP101 0xf0a1
  1067. #define PCI_DEVICE_ID_TFLY 0xf0a5
  1068. #define PCI_DEVICE_ID_BSMB 0xf0d1
  1069. #define PCI_DEVICE_ID_BMID 0xf0d5
  1070. #define PCI_DEVICE_ID_ZSMB 0xf0e1
  1071. #define PCI_DEVICE_ID_ZMID 0xf0e5
  1072. #define PCI_DEVICE_ID_NEPTUNE 0xf0f5
  1073. #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
  1074. #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
  1075. #define PCI_DEVICE_ID_SAT 0xf100
  1076. #define PCI_DEVICE_ID_SAT_SCSP 0xf111
  1077. #define PCI_DEVICE_ID_SAT_DCSP 0xf112
  1078. #define PCI_DEVICE_ID_FALCON 0xf180
  1079. #define PCI_DEVICE_ID_SUPERFLY 0xf700
  1080. #define PCI_DEVICE_ID_DRAGONFLY 0xf800
  1081. #define PCI_DEVICE_ID_CENTAUR 0xf900
  1082. #define PCI_DEVICE_ID_PEGASUS 0xf980
  1083. #define PCI_DEVICE_ID_THOR 0xfa00
  1084. #define PCI_DEVICE_ID_VIPER 0xfb00
  1085. #define PCI_DEVICE_ID_LP10000S 0xfc00
  1086. #define PCI_DEVICE_ID_LP11000S 0xfc10
  1087. #define PCI_DEVICE_ID_LPE11000S 0xfc20
  1088. #define PCI_DEVICE_ID_SAT_S 0xfc40
  1089. #define PCI_DEVICE_ID_PROTEUS_S 0xfc50
  1090. #define PCI_DEVICE_ID_HELIOS 0xfd00
  1091. #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
  1092. #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
  1093. #define PCI_DEVICE_ID_ZEPHYR 0xfe00
  1094. #define PCI_DEVICE_ID_HORNET 0xfe05
  1095. #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
  1096. #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
  1097. #define PCI_VENDOR_ID_SERVERENGINE 0x19a2
  1098. #define PCI_DEVICE_ID_TIGERSHARK 0x0704
  1099. #define PCI_DEVICE_ID_TOMCAT 0x0714
  1100. #define JEDEC_ID_ADDRESS 0x0080001c
  1101. #define FIREFLY_JEDEC_ID 0x1ACC
  1102. #define SUPERFLY_JEDEC_ID 0x0020
  1103. #define DRAGONFLY_JEDEC_ID 0x0021
  1104. #define DRAGONFLY_V2_JEDEC_ID 0x0025
  1105. #define CENTAUR_2G_JEDEC_ID 0x0026
  1106. #define CENTAUR_1G_JEDEC_ID 0x0028
  1107. #define PEGASUS_ORION_JEDEC_ID 0x0036
  1108. #define PEGASUS_JEDEC_ID 0x0038
  1109. #define THOR_JEDEC_ID 0x0012
  1110. #define HELIOS_JEDEC_ID 0x0364
  1111. #define ZEPHYR_JEDEC_ID 0x0577
  1112. #define VIPER_JEDEC_ID 0x4838
  1113. #define SATURN_JEDEC_ID 0x1004
  1114. #define HORNET_JDEC_ID 0x2057706D
  1115. #define JEDEC_ID_MASK 0x0FFFF000
  1116. #define JEDEC_ID_SHIFT 12
  1117. #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
  1118. typedef struct { /* FireFly BIU registers */
  1119. uint32_t hostAtt; /* See definitions for Host Attention
  1120. register */
  1121. uint32_t chipAtt; /* See definitions for Chip Attention
  1122. register */
  1123. uint32_t hostStatus; /* See definitions for Host Status register */
  1124. uint32_t hostControl; /* See definitions for Host Control register */
  1125. uint32_t buiConfig; /* See definitions for BIU configuration
  1126. register */
  1127. } FF_REGS;
  1128. /* IO Register size in bytes */
  1129. #define FF_REG_AREA_SIZE 256
  1130. /* Host Attention Register */
  1131. #define HA_REG_OFFSET 0 /* Byte offset from register base address */
  1132. #define HA_R0RE_REQ 0x00000001 /* Bit 0 */
  1133. #define HA_R0CE_RSP 0x00000002 /* Bit 1 */
  1134. #define HA_R0ATT 0x00000008 /* Bit 3 */
  1135. #define HA_R1RE_REQ 0x00000010 /* Bit 4 */
  1136. #define HA_R1CE_RSP 0x00000020 /* Bit 5 */
  1137. #define HA_R1ATT 0x00000080 /* Bit 7 */
  1138. #define HA_R2RE_REQ 0x00000100 /* Bit 8 */
  1139. #define HA_R2CE_RSP 0x00000200 /* Bit 9 */
  1140. #define HA_R2ATT 0x00000800 /* Bit 11 */
  1141. #define HA_R3RE_REQ 0x00001000 /* Bit 12 */
  1142. #define HA_R3CE_RSP 0x00002000 /* Bit 13 */
  1143. #define HA_R3ATT 0x00008000 /* Bit 15 */
  1144. #define HA_LATT 0x20000000 /* Bit 29 */
  1145. #define HA_MBATT 0x40000000 /* Bit 30 */
  1146. #define HA_ERATT 0x80000000 /* Bit 31 */
  1147. #define HA_RXRE_REQ 0x00000001 /* Bit 0 */
  1148. #define HA_RXCE_RSP 0x00000002 /* Bit 1 */
  1149. #define HA_RXATT 0x00000008 /* Bit 3 */
  1150. #define HA_RXMASK 0x0000000f
  1151. #define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
  1152. #define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
  1153. #define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
  1154. #define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
  1155. #define HA_R0_POS 3
  1156. #define HA_R1_POS 7
  1157. #define HA_R2_POS 11
  1158. #define HA_R3_POS 15
  1159. #define HA_LE_POS 29
  1160. #define HA_MB_POS 30
  1161. #define HA_ER_POS 31
  1162. /* Chip Attention Register */
  1163. #define CA_REG_OFFSET 4 /* Byte offset from register base address */
  1164. #define CA_R0CE_REQ 0x00000001 /* Bit 0 */
  1165. #define CA_R0RE_RSP 0x00000002 /* Bit 1 */
  1166. #define CA_R0ATT 0x00000008 /* Bit 3 */
  1167. #define CA_R1CE_REQ 0x00000010 /* Bit 4 */
  1168. #define CA_R1RE_RSP 0x00000020 /* Bit 5 */
  1169. #define CA_R1ATT 0x00000080 /* Bit 7 */
  1170. #define CA_R2CE_REQ 0x00000100 /* Bit 8 */
  1171. #define CA_R2RE_RSP 0x00000200 /* Bit 9 */
  1172. #define CA_R2ATT 0x00000800 /* Bit 11 */
  1173. #define CA_R3CE_REQ 0x00001000 /* Bit 12 */
  1174. #define CA_R3RE_RSP 0x00002000 /* Bit 13 */
  1175. #define CA_R3ATT 0x00008000 /* Bit 15 */
  1176. #define CA_MBATT 0x40000000 /* Bit 30 */
  1177. /* Host Status Register */
  1178. #define HS_REG_OFFSET 8 /* Byte offset from register base address */
  1179. #define HS_MBRDY 0x00400000 /* Bit 22 */
  1180. #define HS_FFRDY 0x00800000 /* Bit 23 */
  1181. #define HS_FFER8 0x01000000 /* Bit 24 */
  1182. #define HS_FFER7 0x02000000 /* Bit 25 */
  1183. #define HS_FFER6 0x04000000 /* Bit 26 */
  1184. #define HS_FFER5 0x08000000 /* Bit 27 */
  1185. #define HS_FFER4 0x10000000 /* Bit 28 */
  1186. #define HS_FFER3 0x20000000 /* Bit 29 */
  1187. #define HS_FFER2 0x40000000 /* Bit 30 */
  1188. #define HS_FFER1 0x80000000 /* Bit 31 */
  1189. #define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
  1190. #define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
  1191. /* Host Control Register */
  1192. #define HC_REG_OFFSET 12 /* Byte offset from register base address */
  1193. #define HC_MBINT_ENA 0x00000001 /* Bit 0 */
  1194. #define HC_R0INT_ENA 0x00000002 /* Bit 1 */
  1195. #define HC_R1INT_ENA 0x00000004 /* Bit 2 */
  1196. #define HC_R2INT_ENA 0x00000008 /* Bit 3 */
  1197. #define HC_R3INT_ENA 0x00000010 /* Bit 4 */
  1198. #define HC_INITHBI 0x02000000 /* Bit 25 */
  1199. #define HC_INITMB 0x04000000 /* Bit 26 */
  1200. #define HC_INITFF 0x08000000 /* Bit 27 */
  1201. #define HC_LAINT_ENA 0x20000000 /* Bit 29 */
  1202. #define HC_ERINT_ENA 0x80000000 /* Bit 31 */
  1203. /* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
  1204. #define MSIX_DFLT_ID 0
  1205. #define MSIX_RNG0_ID 0
  1206. #define MSIX_RNG1_ID 1
  1207. #define MSIX_RNG2_ID 2
  1208. #define MSIX_RNG3_ID 3
  1209. #define MSIX_LINK_ID 4
  1210. #define MSIX_MBOX_ID 5
  1211. #define MSIX_SPARE0_ID 6
  1212. #define MSIX_SPARE1_ID 7
  1213. /* Mailbox Commands */
  1214. #define MBX_SHUTDOWN 0x00 /* terminate testing */
  1215. #define MBX_LOAD_SM 0x01
  1216. #define MBX_READ_NV 0x02
  1217. #define MBX_WRITE_NV 0x03
  1218. #define MBX_RUN_BIU_DIAG 0x04
  1219. #define MBX_INIT_LINK 0x05
  1220. #define MBX_DOWN_LINK 0x06
  1221. #define MBX_CONFIG_LINK 0x07
  1222. #define MBX_CONFIG_RING 0x09
  1223. #define MBX_RESET_RING 0x0A
  1224. #define MBX_READ_CONFIG 0x0B
  1225. #define MBX_READ_RCONFIG 0x0C
  1226. #define MBX_READ_SPARM 0x0D
  1227. #define MBX_READ_STATUS 0x0E
  1228. #define MBX_READ_RPI 0x0F
  1229. #define MBX_READ_XRI 0x10
  1230. #define MBX_READ_REV 0x11
  1231. #define MBX_READ_LNK_STAT 0x12
  1232. #define MBX_REG_LOGIN 0x13
  1233. #define MBX_UNREG_LOGIN 0x14
  1234. #define MBX_CLEAR_LA 0x16
  1235. #define MBX_DUMP_MEMORY 0x17
  1236. #define MBX_DUMP_CONTEXT 0x18
  1237. #define MBX_RUN_DIAGS 0x19
  1238. #define MBX_RESTART 0x1A
  1239. #define MBX_UPDATE_CFG 0x1B
  1240. #define MBX_DOWN_LOAD 0x1C
  1241. #define MBX_DEL_LD_ENTRY 0x1D
  1242. #define MBX_RUN_PROGRAM 0x1E
  1243. #define MBX_SET_MASK 0x20
  1244. #define MBX_SET_VARIABLE 0x21
  1245. #define MBX_UNREG_D_ID 0x23
  1246. #define MBX_KILL_BOARD 0x24
  1247. #define MBX_CONFIG_FARP 0x25
  1248. #define MBX_BEACON 0x2A
  1249. #define MBX_CONFIG_MSI 0x30
  1250. #define MBX_HEARTBEAT 0x31
  1251. #define MBX_WRITE_VPARMS 0x32
  1252. #define MBX_ASYNCEVT_ENABLE 0x33
  1253. #define MBX_READ_EVENT_LOG_STATUS 0x37
  1254. #define MBX_READ_EVENT_LOG 0x38
  1255. #define MBX_WRITE_EVENT_LOG 0x39
  1256. #define MBX_PORT_CAPABILITIES 0x3B
  1257. #define MBX_PORT_IOV_CONTROL 0x3C
  1258. #define MBX_CONFIG_HBQ 0x7C
  1259. #define MBX_LOAD_AREA 0x81
  1260. #define MBX_RUN_BIU_DIAG64 0x84
  1261. #define MBX_CONFIG_PORT 0x88
  1262. #define MBX_READ_SPARM64 0x8D
  1263. #define MBX_READ_RPI64 0x8F
  1264. #define MBX_REG_LOGIN64 0x93
  1265. #define MBX_READ_TOPOLOGY 0x95
  1266. #define MBX_REG_VPI 0x96
  1267. #define MBX_UNREG_VPI 0x97
  1268. #define MBX_WRITE_WWN 0x98
  1269. #define MBX_SET_DEBUG 0x99
  1270. #define MBX_LOAD_EXP_ROM 0x9C
  1271. #define MBX_SLI4_CONFIG 0x9B
  1272. #define MBX_SLI4_REQ_FTRS 0x9D
  1273. #define MBX_MAX_CMDS 0x9E
  1274. #define MBX_RESUME_RPI 0x9E
  1275. #define MBX_SLI2_CMD_MASK 0x80
  1276. #define MBX_REG_VFI 0x9F
  1277. #define MBX_REG_FCFI 0xA0
  1278. #define MBX_UNREG_VFI 0xA1
  1279. #define MBX_UNREG_FCFI 0xA2
  1280. #define MBX_INIT_VFI 0xA3
  1281. #define MBX_INIT_VPI 0xA4
  1282. #define MBX_AUTH_PORT 0xF8
  1283. #define MBX_SECURITY_MGMT 0xF9
  1284. /* IOCB Commands */
  1285. #define CMD_RCV_SEQUENCE_CX 0x01
  1286. #define CMD_XMIT_SEQUENCE_CR 0x02
  1287. #define CMD_XMIT_SEQUENCE_CX 0x03
  1288. #define CMD_XMIT_BCAST_CN 0x04
  1289. #define CMD_XMIT_BCAST_CX 0x05
  1290. #define CMD_QUE_RING_BUF_CN 0x06
  1291. #define CMD_QUE_XRI_BUF_CX 0x07
  1292. #define CMD_IOCB_CONTINUE_CN 0x08
  1293. #define CMD_RET_XRI_BUF_CX 0x09
  1294. #define CMD_ELS_REQUEST_CR 0x0A
  1295. #define CMD_ELS_REQUEST_CX 0x0B
  1296. #define CMD_RCV_ELS_REQ_CX 0x0D
  1297. #define CMD_ABORT_XRI_CN 0x0E
  1298. #define CMD_ABORT_XRI_CX 0x0F
  1299. #define CMD_CLOSE_XRI_CN 0x10
  1300. #define CMD_CLOSE_XRI_CX 0x11
  1301. #define CMD_CREATE_XRI_CR 0x12
  1302. #define CMD_CREATE_XRI_CX 0x13
  1303. #define CMD_GET_RPI_CN 0x14
  1304. #define CMD_XMIT_ELS_RSP_CX 0x15
  1305. #define CMD_GET_RPI_CR 0x16
  1306. #define CMD_XRI_ABORTED_CX 0x17
  1307. #define CMD_FCP_IWRITE_CR 0x18
  1308. #define CMD_FCP_IWRITE_CX 0x19
  1309. #define CMD_FCP_IREAD_CR 0x1A
  1310. #define CMD_FCP_IREAD_CX 0x1B
  1311. #define CMD_FCP_ICMND_CR 0x1C
  1312. #define CMD_FCP_ICMND_CX 0x1D
  1313. #define CMD_FCP_TSEND_CX 0x1F
  1314. #define CMD_FCP_TRECEIVE_CX 0x21
  1315. #define CMD_FCP_TRSP_CX 0x23
  1316. #define CMD_FCP_AUTO_TRSP_CX 0x29
  1317. #define CMD_ADAPTER_MSG 0x20
  1318. #define CMD_ADAPTER_DUMP 0x22
  1319. /* SLI_2 IOCB Command Set */
  1320. #define CMD_ASYNC_STATUS 0x7C
  1321. #define CMD_RCV_SEQUENCE64_CX 0x81
  1322. #define CMD_XMIT_SEQUENCE64_CR 0x82
  1323. #define CMD_XMIT_SEQUENCE64_CX 0x83
  1324. #define CMD_XMIT_BCAST64_CN 0x84
  1325. #define CMD_XMIT_BCAST64_CX 0x85
  1326. #define CMD_QUE_RING_BUF64_CN 0x86
  1327. #define CMD_QUE_XRI_BUF64_CX 0x87
  1328. #define CMD_IOCB_CONTINUE64_CN 0x88
  1329. #define CMD_RET_XRI_BUF64_CX 0x89
  1330. #define CMD_ELS_REQUEST64_CR 0x8A
  1331. #define CMD_ELS_REQUEST64_CX 0x8B
  1332. #define CMD_ABORT_MXRI64_CN 0x8C
  1333. #define CMD_RCV_ELS_REQ64_CX 0x8D
  1334. #define CMD_XMIT_ELS_RSP64_CX 0x95
  1335. #define CMD_XMIT_BLS_RSP64_CX 0x97
  1336. #define CMD_FCP_IWRITE64_CR 0x98
  1337. #define CMD_FCP_IWRITE64_CX 0x99
  1338. #define CMD_FCP_IREAD64_CR 0x9A
  1339. #define CMD_FCP_IREAD64_CX 0x9B
  1340. #define CMD_FCP_ICMND64_CR 0x9C
  1341. #define CMD_FCP_ICMND64_CX 0x9D
  1342. #define CMD_FCP_TSEND64_CX 0x9F
  1343. #define CMD_FCP_TRECEIVE64_CX 0xA1
  1344. #define CMD_FCP_TRSP64_CX 0xA3
  1345. #define CMD_QUE_XRI64_CX 0xB3
  1346. #define CMD_IOCB_RCV_SEQ64_CX 0xB5
  1347. #define CMD_IOCB_RCV_ELS64_CX 0xB7
  1348. #define CMD_IOCB_RET_XRI64_CX 0xB9
  1349. #define CMD_IOCB_RCV_CONT64_CX 0xBB
  1350. #define CMD_GEN_REQUEST64_CR 0xC2
  1351. #define CMD_GEN_REQUEST64_CX 0xC3
  1352. /* Unhandled SLI-3 Commands */
  1353. #define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
  1354. #define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
  1355. #define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
  1356. #define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
  1357. #define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
  1358. #define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
  1359. #define CMD_IOCB_RET_HBQE64_CN 0xCA
  1360. #define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
  1361. #define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
  1362. #define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
  1363. #define CMD_IOCB_LOGENTRY_CN 0x94
  1364. #define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
  1365. /* Data Security SLI Commands */
  1366. #define DSSCMD_IWRITE64_CR 0xF8
  1367. #define DSSCMD_IWRITE64_CX 0xF9
  1368. #define DSSCMD_IREAD64_CR 0xFA
  1369. #define DSSCMD_IREAD64_CX 0xFB
  1370. #define CMD_MAX_IOCB_CMD 0xFB
  1371. #define CMD_IOCB_MASK 0xff
  1372. #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
  1373. iocb */
  1374. #define LPFC_MAX_ADPTMSG 32 /* max msg data */
  1375. /*
  1376. * Define Status
  1377. */
  1378. #define MBX_SUCCESS 0
  1379. #define MBXERR_NUM_RINGS 1
  1380. #define MBXERR_NUM_IOCBS 2
  1381. #define MBXERR_IOCBS_EXCEEDED 3
  1382. #define MBXERR_BAD_RING_NUMBER 4
  1383. #define MBXERR_MASK_ENTRIES_RANGE 5
  1384. #define MBXERR_MASKS_EXCEEDED 6
  1385. #define MBXERR_BAD_PROFILE 7
  1386. #define MBXERR_BAD_DEF_CLASS 8
  1387. #define MBXERR_BAD_MAX_RESPONDER 9
  1388. #define MBXERR_BAD_MAX_ORIGINATOR 10
  1389. #define MBXERR_RPI_REGISTERED 11
  1390. #define MBXERR_RPI_FULL 12
  1391. #define MBXERR_NO_RESOURCES 13
  1392. #define MBXERR_BAD_RCV_LENGTH 14
  1393. #define MBXERR_DMA_ERROR 15
  1394. #define MBXERR_ERROR 16
  1395. #define MBXERR_LINK_DOWN 0x33
  1396. #define MBXERR_SEC_NO_PERMISSION 0xF02
  1397. #define MBX_NOT_FINISHED 255
  1398. #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
  1399. #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
  1400. #define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
  1401. /*
  1402. * Begin Structure Definitions for Mailbox Commands
  1403. */
  1404. typedef struct {
  1405. #ifdef __BIG_ENDIAN_BITFIELD
  1406. uint8_t tval;
  1407. uint8_t tmask;
  1408. uint8_t rval;
  1409. uint8_t rmask;
  1410. #else /* __LITTLE_ENDIAN_BITFIELD */
  1411. uint8_t rmask;
  1412. uint8_t rval;
  1413. uint8_t tmask;
  1414. uint8_t tval;
  1415. #endif
  1416. } RR_REG;
  1417. struct ulp_bde {
  1418. uint32_t bdeAddress;
  1419. #ifdef __BIG_ENDIAN_BITFIELD
  1420. uint32_t bdeReserved:4;
  1421. uint32_t bdeAddrHigh:4;
  1422. uint32_t bdeSize:24;
  1423. #else /* __LITTLE_ENDIAN_BITFIELD */
  1424. uint32_t bdeSize:24;
  1425. uint32_t bdeAddrHigh:4;
  1426. uint32_t bdeReserved:4;
  1427. #endif
  1428. };
  1429. typedef struct ULP_BDL { /* SLI-2 */
  1430. #ifdef __BIG_ENDIAN_BITFIELD
  1431. uint32_t bdeFlags:8; /* BDL Flags */
  1432. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1433. #else /* __LITTLE_ENDIAN_BITFIELD */
  1434. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1435. uint32_t bdeFlags:8; /* BDL Flags */
  1436. #endif
  1437. uint32_t addrLow; /* Address 0:31 */
  1438. uint32_t addrHigh; /* Address 32:63 */
  1439. uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
  1440. } ULP_BDL;
  1441. /*
  1442. * BlockGuard Definitions
  1443. */
  1444. enum lpfc_protgrp_type {
  1445. LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors */
  1446. LPFC_PG_TYPE_NO_DIF, /* no DIF data pointed to by prot grp */
  1447. LPFC_PG_TYPE_EMBD_DIF, /* DIF is embedded (inline) with data */
  1448. LPFC_PG_TYPE_DIF_BUF /* DIF has its own scatter/gather list */
  1449. };
  1450. /* PDE Descriptors */
  1451. #define LPFC_PDE5_DESCRIPTOR 0x85
  1452. #define LPFC_PDE6_DESCRIPTOR 0x86
  1453. #define LPFC_PDE7_DESCRIPTOR 0x87
  1454. /* BlockGuard Opcodes */
  1455. #define BG_OP_IN_NODIF_OUT_CRC 0x0
  1456. #define BG_OP_IN_CRC_OUT_NODIF 0x1
  1457. #define BG_OP_IN_NODIF_OUT_CSUM 0x2
  1458. #define BG_OP_IN_CSUM_OUT_NODIF 0x3
  1459. #define BG_OP_IN_CRC_OUT_CRC 0x4
  1460. #define BG_OP_IN_CSUM_OUT_CSUM 0x5
  1461. #define BG_OP_IN_CRC_OUT_CSUM 0x6
  1462. #define BG_OP_IN_CSUM_OUT_CRC 0x7
  1463. struct lpfc_pde5 {
  1464. uint32_t word0;
  1465. #define pde5_type_SHIFT 24
  1466. #define pde5_type_MASK 0x000000ff
  1467. #define pde5_type_WORD word0
  1468. #define pde5_rsvd0_SHIFT 0
  1469. #define pde5_rsvd0_MASK 0x00ffffff
  1470. #define pde5_rsvd0_WORD word0
  1471. uint32_t reftag; /* Reference Tag Value */
  1472. uint32_t reftagtr; /* Reference Tag Translation Value */
  1473. };
  1474. struct lpfc_pde6 {
  1475. uint32_t word0;
  1476. #define pde6_type_SHIFT 24
  1477. #define pde6_type_MASK 0x000000ff
  1478. #define pde6_type_WORD word0
  1479. #define pde6_rsvd0_SHIFT 0
  1480. #define pde6_rsvd0_MASK 0x00ffffff
  1481. #define pde6_rsvd0_WORD word0
  1482. uint32_t word1;
  1483. #define pde6_rsvd1_SHIFT 26
  1484. #define pde6_rsvd1_MASK 0x0000003f
  1485. #define pde6_rsvd1_WORD word1
  1486. #define pde6_na_SHIFT 25
  1487. #define pde6_na_MASK 0x00000001
  1488. #define pde6_na_WORD word1
  1489. #define pde6_rsvd2_SHIFT 16
  1490. #define pde6_rsvd2_MASK 0x000001FF
  1491. #define pde6_rsvd2_WORD word1
  1492. #define pde6_apptagtr_SHIFT 0
  1493. #define pde6_apptagtr_MASK 0x0000ffff
  1494. #define pde6_apptagtr_WORD word1
  1495. uint32_t word2;
  1496. #define pde6_optx_SHIFT 28
  1497. #define pde6_optx_MASK 0x0000000f
  1498. #define pde6_optx_WORD word2
  1499. #define pde6_oprx_SHIFT 24
  1500. #define pde6_oprx_MASK 0x0000000f
  1501. #define pde6_oprx_WORD word2
  1502. #define pde6_nr_SHIFT 23
  1503. #define pde6_nr_MASK 0x00000001
  1504. #define pde6_nr_WORD word2
  1505. #define pde6_ce_SHIFT 22
  1506. #define pde6_ce_MASK 0x00000001
  1507. #define pde6_ce_WORD word2
  1508. #define pde6_re_SHIFT 21
  1509. #define pde6_re_MASK 0x00000001
  1510. #define pde6_re_WORD word2
  1511. #define pde6_ae_SHIFT 20
  1512. #define pde6_ae_MASK 0x00000001
  1513. #define pde6_ae_WORD word2
  1514. #define pde6_ai_SHIFT 19
  1515. #define pde6_ai_MASK 0x00000001
  1516. #define pde6_ai_WORD word2
  1517. #define pde6_bs_SHIFT 16
  1518. #define pde6_bs_MASK 0x00000007
  1519. #define pde6_bs_WORD word2
  1520. #define pde6_apptagval_SHIFT 0
  1521. #define pde6_apptagval_MASK 0x0000ffff
  1522. #define pde6_apptagval_WORD word2
  1523. };
  1524. /* Structure for MB Command LOAD_SM and DOWN_LOAD */
  1525. typedef struct {
  1526. #ifdef __BIG_ENDIAN_BITFIELD
  1527. uint32_t rsvd2:25;
  1528. uint32_t acknowledgment:1;
  1529. uint32_t version:1;
  1530. uint32_t erase_or_prog:1;
  1531. uint32_t update_flash:1;
  1532. uint32_t update_ram:1;
  1533. uint32_t method:1;
  1534. uint32_t load_cmplt:1;
  1535. #else /* __LITTLE_ENDIAN_BITFIELD */
  1536. uint32_t load_cmplt:1;
  1537. uint32_t method:1;
  1538. uint32_t update_ram:1;
  1539. uint32_t update_flash:1;
  1540. uint32_t erase_or_prog:1;
  1541. uint32_t version:1;
  1542. uint32_t acknowledgment:1;
  1543. uint32_t rsvd2:25;
  1544. #endif
  1545. uint32_t dl_to_adr_low;
  1546. uint32_t dl_to_adr_high;
  1547. uint32_t dl_len;
  1548. union {
  1549. uint32_t dl_from_mbx_offset;
  1550. struct ulp_bde dl_from_bde;
  1551. struct ulp_bde64 dl_from_bde64;
  1552. } un;
  1553. } LOAD_SM_VAR;
  1554. /* Structure for MB Command READ_NVPARM (02) */
  1555. typedef struct {
  1556. uint32_t rsvd1[3]; /* Read as all one's */
  1557. uint32_t rsvd2; /* Read as all zero's */
  1558. uint32_t portname[2]; /* N_PORT name */
  1559. uint32_t nodename[2]; /* NODE name */
  1560. #ifdef __BIG_ENDIAN_BITFIELD
  1561. uint32_t pref_DID:24;
  1562. uint32_t hardAL_PA:8;
  1563. #else /* __LITTLE_ENDIAN_BITFIELD */
  1564. uint32_t hardAL_PA:8;
  1565. uint32_t pref_DID:24;
  1566. #endif
  1567. uint32_t rsvd3[21]; /* Read as all one's */
  1568. } READ_NV_VAR;
  1569. /* Structure for MB Command WRITE_NVPARMS (03) */
  1570. typedef struct {
  1571. uint32_t rsvd1[3]; /* Must be all one's */
  1572. uint32_t rsvd2; /* Must be all zero's */
  1573. uint32_t portname[2]; /* N_PORT name */
  1574. uint32_t nodename[2]; /* NODE name */
  1575. #ifdef __BIG_ENDIAN_BITFIELD
  1576. uint32_t pref_DID:24;
  1577. uint32_t hardAL_PA:8;
  1578. #else /* __LITTLE_ENDIAN_BITFIELD */
  1579. uint32_t hardAL_PA:8;
  1580. uint32_t pref_DID:24;
  1581. #endif
  1582. uint32_t rsvd3[21]; /* Must be all one's */
  1583. } WRITE_NV_VAR;
  1584. /* Structure for MB Command RUN_BIU_DIAG (04) */
  1585. /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
  1586. typedef struct {
  1587. uint32_t rsvd1;
  1588. union {
  1589. struct {
  1590. struct ulp_bde xmit_bde;
  1591. struct ulp_bde rcv_bde;
  1592. } s1;
  1593. struct {
  1594. struct ulp_bde64 xmit_bde64;
  1595. struct ulp_bde64 rcv_bde64;
  1596. } s2;
  1597. } un;
  1598. } BIU_DIAG_VAR;
  1599. /* Structure for MB command READ_EVENT_LOG (0x38) */
  1600. struct READ_EVENT_LOG_VAR {
  1601. uint32_t word1;
  1602. #define lpfc_event_log_SHIFT 29
  1603. #define lpfc_event_log_MASK 0x00000001
  1604. #define lpfc_event_log_WORD word1
  1605. #define USE_MAILBOX_RESPONSE 1
  1606. uint32_t offset;
  1607. struct ulp_bde64 rcv_bde64;
  1608. };
  1609. /* Structure for MB Command INIT_LINK (05) */
  1610. typedef struct {
  1611. #ifdef __BIG_ENDIAN_BITFIELD
  1612. uint32_t rsvd1:24;
  1613. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1614. #else /* __LITTLE_ENDIAN_BITFIELD */
  1615. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1616. uint32_t rsvd1:24;
  1617. #endif
  1618. #ifdef __BIG_ENDIAN_BITFIELD
  1619. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1620. uint8_t rsvd2;
  1621. uint16_t link_flags;
  1622. #else /* __LITTLE_ENDIAN_BITFIELD */
  1623. uint16_t link_flags;
  1624. uint8_t rsvd2;
  1625. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1626. #endif
  1627. #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
  1628. #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
  1629. #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
  1630. #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
  1631. #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
  1632. #define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
  1633. #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
  1634. #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
  1635. #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
  1636. #define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
  1637. uint32_t link_speed;
  1638. #define LINK_SPEED_AUTO 0x0 /* Auto selection */
  1639. #define LINK_SPEED_1G 0x1 /* 1 Gigabaud */
  1640. #define LINK_SPEED_2G 0x2 /* 2 Gigabaud */
  1641. #define LINK_SPEED_4G 0x4 /* 4 Gigabaud */
  1642. #define LINK_SPEED_8G 0x8 /* 8 Gigabaud */
  1643. #define LINK_SPEED_10G 0x10 /* 10 Gigabaud */
  1644. #define LINK_SPEED_16G 0x11 /* 16 Gigabaud */
  1645. } INIT_LINK_VAR;
  1646. /* Structure for MB Command DOWN_LINK (06) */
  1647. typedef struct {
  1648. uint32_t rsvd1;
  1649. } DOWN_LINK_VAR;
  1650. /* Structure for MB Command CONFIG_LINK (07) */
  1651. typedef struct {
  1652. #ifdef __BIG_ENDIAN_BITFIELD
  1653. uint32_t cr:1;
  1654. uint32_t ci:1;
  1655. uint32_t cr_delay:6;
  1656. uint32_t cr_count:8;
  1657. uint32_t rsvd1:8;
  1658. uint32_t MaxBBC:8;
  1659. #else /* __LITTLE_ENDIAN_BITFIELD */
  1660. uint32_t MaxBBC:8;
  1661. uint32_t rsvd1:8;
  1662. uint32_t cr_count:8;
  1663. uint32_t cr_delay:6;
  1664. uint32_t ci:1;
  1665. uint32_t cr:1;
  1666. #endif
  1667. uint32_t myId;
  1668. uint32_t rsvd2;
  1669. uint32_t edtov;
  1670. uint32_t arbtov;
  1671. uint32_t ratov;
  1672. uint32_t rttov;
  1673. uint32_t altov;
  1674. uint32_t crtov;
  1675. uint32_t citov;
  1676. #ifdef __BIG_ENDIAN_BITFIELD
  1677. uint32_t rrq_enable:1;
  1678. uint32_t rrq_immed:1;
  1679. uint32_t rsvd4:29;
  1680. uint32_t ack0_enable:1;
  1681. #else /* __LITTLE_ENDIAN_BITFIELD */
  1682. uint32_t ack0_enable:1;
  1683. uint32_t rsvd4:29;
  1684. uint32_t rrq_immed:1;
  1685. uint32_t rrq_enable:1;
  1686. #endif
  1687. } CONFIG_LINK;
  1688. /* Structure for MB Command PART_SLIM (08)
  1689. * will be removed since SLI1 is no longer supported!
  1690. */
  1691. typedef struct {
  1692. #ifdef __BIG_ENDIAN_BITFIELD
  1693. uint16_t offCiocb;
  1694. uint16_t numCiocb;
  1695. uint16_t offRiocb;
  1696. uint16_t numRiocb;
  1697. #else /* __LITTLE_ENDIAN_BITFIELD */
  1698. uint16_t numCiocb;
  1699. uint16_t offCiocb;
  1700. uint16_t numRiocb;
  1701. uint16_t offRiocb;
  1702. #endif
  1703. } RING_DEF;
  1704. typedef struct {
  1705. #ifdef __BIG_ENDIAN_BITFIELD
  1706. uint32_t unused1:24;
  1707. uint32_t numRing:8;
  1708. #else /* __LITTLE_ENDIAN_BITFIELD */
  1709. uint32_t numRing:8;
  1710. uint32_t unused1:24;
  1711. #endif
  1712. RING_DEF ringdef[4];
  1713. uint32_t hbainit;
  1714. } PART_SLIM_VAR;
  1715. /* Structure for MB Command CONFIG_RING (09) */
  1716. typedef struct {
  1717. #ifdef __BIG_ENDIAN_BITFIELD
  1718. uint32_t unused2:6;
  1719. uint32_t recvSeq:1;
  1720. uint32_t recvNotify:1;
  1721. uint32_t numMask:8;
  1722. uint32_t profile:8;
  1723. uint32_t unused1:4;
  1724. uint32_t ring:4;
  1725. #else /* __LITTLE_ENDIAN_BITFIELD */
  1726. uint32_t ring:4;
  1727. uint32_t unused1:4;
  1728. uint32_t profile:8;
  1729. uint32_t numMask:8;
  1730. uint32_t recvNotify:1;
  1731. uint32_t recvSeq:1;
  1732. uint32_t unused2:6;
  1733. #endif
  1734. #ifdef __BIG_ENDIAN_BITFIELD
  1735. uint16_t maxRespXchg;
  1736. uint16_t maxOrigXchg;
  1737. #else /* __LITTLE_ENDIAN_BITFIELD */
  1738. uint16_t maxOrigXchg;
  1739. uint16_t maxRespXchg;
  1740. #endif
  1741. RR_REG rrRegs[6];
  1742. } CONFIG_RING_VAR;
  1743. /* Structure for MB Command RESET_RING (10) */
  1744. typedef struct {
  1745. uint32_t ring_no;
  1746. } RESET_RING_VAR;
  1747. /* Structure for MB Command READ_CONFIG (11) */
  1748. typedef struct {
  1749. #ifdef __BIG_ENDIAN_BITFIELD
  1750. uint32_t cr:1;
  1751. uint32_t ci:1;
  1752. uint32_t cr_delay:6;
  1753. uint32_t cr_count:8;
  1754. uint32_t InitBBC:8;
  1755. uint32_t MaxBBC:8;
  1756. #else /* __LITTLE_ENDIAN_BITFIELD */
  1757. uint32_t MaxBBC:8;
  1758. uint32_t InitBBC:8;
  1759. uint32_t cr_count:8;
  1760. uint32_t cr_delay:6;
  1761. uint32_t ci:1;
  1762. uint32_t cr:1;
  1763. #endif
  1764. #ifdef __BIG_ENDIAN_BITFIELD
  1765. uint32_t topology:8;
  1766. uint32_t myDid:24;
  1767. #else /* __LITTLE_ENDIAN_BITFIELD */
  1768. uint32_t myDid:24;
  1769. uint32_t topology:8;
  1770. #endif
  1771. /* Defines for topology (defined previously) */
  1772. #ifdef __BIG_ENDIAN_BITFIELD
  1773. uint32_t AR:1;
  1774. uint32_t IR:1;
  1775. uint32_t rsvd1:29;
  1776. uint32_t ack0:1;
  1777. #else /* __LITTLE_ENDIAN_BITFIELD */
  1778. uint32_t ack0:1;
  1779. uint32_t rsvd1:29;
  1780. uint32_t IR:1;
  1781. uint32_t AR:1;
  1782. #endif
  1783. uint32_t edtov;
  1784. uint32_t arbtov;
  1785. uint32_t ratov;
  1786. uint32_t rttov;
  1787. uint32_t altov;
  1788. uint32_t lmt;
  1789. #define LMT_RESERVED 0x000 /* Not used */
  1790. #define LMT_1Gb 0x004
  1791. #define LMT_2Gb 0x008
  1792. #define LMT_4Gb 0x040
  1793. #define LMT_8Gb 0x080
  1794. #define LMT_10Gb 0x100
  1795. #define LMT_16Gb 0x200
  1796. uint32_t rsvd2;
  1797. uint32_t rsvd3;
  1798. uint32_t max_xri;
  1799. uint32_t max_iocb;
  1800. uint32_t max_rpi;
  1801. uint32_t avail_xri;
  1802. uint32_t avail_iocb;
  1803. uint32_t avail_rpi;
  1804. uint32_t max_vpi;
  1805. uint32_t rsvd4;
  1806. uint32_t rsvd5;
  1807. uint32_t avail_vpi;
  1808. } READ_CONFIG_VAR;
  1809. /* Structure for MB Command READ_RCONFIG (12) */
  1810. typedef struct {
  1811. #ifdef __BIG_ENDIAN_BITFIELD
  1812. uint32_t rsvd2:7;
  1813. uint32_t recvNotify:1;
  1814. uint32_t numMask:8;
  1815. uint32_t profile:8;
  1816. uint32_t rsvd1:4;
  1817. uint32_t ring:4;
  1818. #else /* __LITTLE_ENDIAN_BITFIELD */
  1819. uint32_t ring:4;
  1820. uint32_t rsvd1:4;
  1821. uint32_t profile:8;
  1822. uint32_t numMask:8;
  1823. uint32_t recvNotify:1;
  1824. uint32_t rsvd2:7;
  1825. #endif
  1826. #ifdef __BIG_ENDIAN_BITFIELD
  1827. uint16_t maxResp;
  1828. uint16_t maxOrig;
  1829. #else /* __LITTLE_ENDIAN_BITFIELD */
  1830. uint16_t maxOrig;
  1831. uint16_t maxResp;
  1832. #endif
  1833. RR_REG rrRegs[6];
  1834. #ifdef __BIG_ENDIAN_BITFIELD
  1835. uint16_t cmdRingOffset;
  1836. uint16_t cmdEntryCnt;
  1837. uint16_t rspRingOffset;
  1838. uint16_t rspEntryCnt;
  1839. uint16_t nextCmdOffset;
  1840. uint16_t rsvd3;
  1841. uint16_t nextRspOffset;
  1842. uint16_t rsvd4;
  1843. #else /* __LITTLE_ENDIAN_BITFIELD */
  1844. uint16_t cmdEntryCnt;
  1845. uint16_t cmdRingOffset;
  1846. uint16_t rspEntryCnt;
  1847. uint16_t rspRingOffset;
  1848. uint16_t rsvd3;
  1849. uint16_t nextCmdOffset;
  1850. uint16_t rsvd4;
  1851. uint16_t nextRspOffset;
  1852. #endif
  1853. } READ_RCONF_VAR;
  1854. /* Structure for MB Command READ_SPARM (13) */
  1855. /* Structure for MB Command READ_SPARM64 (0x8D) */
  1856. typedef struct {
  1857. uint32_t rsvd1;
  1858. uint32_t rsvd2;
  1859. union {
  1860. struct ulp_bde sp; /* This BDE points to struct serv_parm
  1861. structure */
  1862. struct ulp_bde64 sp64;
  1863. } un;
  1864. #ifdef __BIG_ENDIAN_BITFIELD
  1865. uint16_t rsvd3;
  1866. uint16_t vpi;
  1867. #else /* __LITTLE_ENDIAN_BITFIELD */
  1868. uint16_t vpi;
  1869. uint16_t rsvd3;
  1870. #endif
  1871. } READ_SPARM_VAR;
  1872. /* Structure for MB Command READ_STATUS (14) */
  1873. typedef struct {
  1874. #ifdef __BIG_ENDIAN_BITFIELD
  1875. uint32_t rsvd1:31;
  1876. uint32_t clrCounters:1;
  1877. uint16_t activeXriCnt;
  1878. uint16_t activeRpiCnt;
  1879. #else /* __LITTLE_ENDIAN_BITFIELD */
  1880. uint32_t clrCounters:1;
  1881. uint32_t rsvd1:31;
  1882. uint16_t activeRpiCnt;
  1883. uint16_t activeXriCnt;
  1884. #endif
  1885. uint32_t xmitByteCnt;
  1886. uint32_t rcvByteCnt;
  1887. uint32_t xmitFrameCnt;
  1888. uint32_t rcvFrameCnt;
  1889. uint32_t xmitSeqCnt;
  1890. uint32_t rcvSeqCnt;
  1891. uint32_t totalOrigExchanges;
  1892. uint32_t totalRespExchanges;
  1893. uint32_t rcvPbsyCnt;
  1894. uint32_t rcvFbsyCnt;
  1895. } READ_STATUS_VAR;
  1896. /* Structure for MB Command READ_RPI (15) */
  1897. /* Structure for MB Command READ_RPI64 (0x8F) */
  1898. typedef struct {
  1899. #ifdef __BIG_ENDIAN_BITFIELD
  1900. uint16_t nextRpi;
  1901. uint16_t reqRpi;
  1902. uint32_t rsvd2:8;
  1903. uint32_t DID:24;
  1904. #else /* __LITTLE_ENDIAN_BITFIELD */
  1905. uint16_t reqRpi;
  1906. uint16_t nextRpi;
  1907. uint32_t DID:24;
  1908. uint32_t rsvd2:8;
  1909. #endif
  1910. union {
  1911. struct ulp_bde sp;
  1912. struct ulp_bde64 sp64;
  1913. } un;
  1914. } READ_RPI_VAR;
  1915. /* Structure for MB Command READ_XRI (16) */
  1916. typedef struct {
  1917. #ifdef __BIG_ENDIAN_BITFIELD
  1918. uint16_t nextXri;
  1919. uint16_t reqXri;
  1920. uint16_t rsvd1;
  1921. uint16_t rpi;
  1922. uint32_t rsvd2:8;
  1923. uint32_t DID:24;
  1924. uint32_t rsvd3:8;
  1925. uint32_t SID:24;
  1926. uint32_t rsvd4;
  1927. uint8_t seqId;
  1928. uint8_t rsvd5;
  1929. uint16_t seqCount;
  1930. uint16_t oxId;
  1931. uint16_t rxId;
  1932. uint32_t rsvd6:30;
  1933. uint32_t si:1;
  1934. uint32_t exchOrig:1;
  1935. #else /* __LITTLE_ENDIAN_BITFIELD */
  1936. uint16_t reqXri;
  1937. uint16_t nextXri;
  1938. uint16_t rpi;
  1939. uint16_t rsvd1;
  1940. uint32_t DID:24;
  1941. uint32_t rsvd2:8;
  1942. uint32_t SID:24;
  1943. uint32_t rsvd3:8;
  1944. uint32_t rsvd4;
  1945. uint16_t seqCount;
  1946. uint8_t rsvd5;
  1947. uint8_t seqId;
  1948. uint16_t rxId;
  1949. uint16_t oxId;
  1950. uint32_t exchOrig:1;
  1951. uint32_t si:1;
  1952. uint32_t rsvd6:30;
  1953. #endif
  1954. } READ_XRI_VAR;
  1955. /* Structure for MB Command READ_REV (17) */
  1956. typedef struct {
  1957. #ifdef __BIG_ENDIAN_BITFIELD
  1958. uint32_t cv:1;
  1959. uint32_t rr:1;
  1960. uint32_t rsvd2:2;
  1961. uint32_t v3req:1;
  1962. uint32_t v3rsp:1;
  1963. uint32_t rsvd1:25;
  1964. uint32_t rv:1;
  1965. #else /* __LITTLE_ENDIAN_BITFIELD */
  1966. uint32_t rv:1;
  1967. uint32_t rsvd1:25;
  1968. uint32_t v3rsp:1;
  1969. uint32_t v3req:1;
  1970. uint32_t rsvd2:2;
  1971. uint32_t rr:1;
  1972. uint32_t cv:1;
  1973. #endif
  1974. uint32_t biuRev;
  1975. uint32_t smRev;
  1976. union {
  1977. uint32_t smFwRev;
  1978. struct {
  1979. #ifdef __BIG_ENDIAN_BITFIELD
  1980. uint8_t ProgType;
  1981. uint8_t ProgId;
  1982. uint16_t ProgVer:4;
  1983. uint16_t ProgRev:4;
  1984. uint16_t ProgFixLvl:2;
  1985. uint16_t ProgDistType:2;
  1986. uint16_t DistCnt:4;
  1987. #else /* __LITTLE_ENDIAN_BITFIELD */
  1988. uint16_t DistCnt:4;
  1989. uint16_t ProgDistType:2;
  1990. uint16_t ProgFixLvl:2;
  1991. uint16_t ProgRev:4;
  1992. uint16_t ProgVer:4;
  1993. uint8_t ProgId;
  1994. uint8_t ProgType;
  1995. #endif
  1996. } b;
  1997. } un;
  1998. uint32_t endecRev;
  1999. #ifdef __BIG_ENDIAN_BITFIELD
  2000. uint8_t feaLevelHigh;
  2001. uint8_t feaLevelLow;
  2002. uint8_t fcphHigh;
  2003. uint8_t fcphLow;
  2004. #else /* __LITTLE_ENDIAN_BITFIELD */
  2005. uint8_t fcphLow;
  2006. uint8_t fcphHigh;
  2007. uint8_t feaLevelLow;
  2008. uint8_t feaLevelHigh;
  2009. #endif
  2010. uint32_t postKernRev;
  2011. uint32_t opFwRev;
  2012. uint8_t opFwName[16];
  2013. uint32_t sli1FwRev;
  2014. uint8_t sli1FwName[16];
  2015. uint32_t sli2FwRev;
  2016. uint8_t sli2FwName[16];
  2017. uint32_t sli3Feat;
  2018. uint32_t RandomData[6];
  2019. } READ_REV_VAR;
  2020. /* Structure for MB Command READ_LINK_STAT (18) */
  2021. typedef struct {
  2022. uint32_t rsvd1;
  2023. uint32_t linkFailureCnt;
  2024. uint32_t lossSyncCnt;
  2025. uint32_t lossSignalCnt;
  2026. uint32_t primSeqErrCnt;
  2027. uint32_t invalidXmitWord;
  2028. uint32_t crcCnt;
  2029. uint32_t primSeqTimeout;
  2030. uint32_t elasticOverrun;
  2031. uint32_t arbTimeout;
  2032. } READ_LNK_VAR;
  2033. /* Structure for MB Command REG_LOGIN (19) */
  2034. /* Structure for MB Command REG_LOGIN64 (0x93) */
  2035. typedef struct {
  2036. #ifdef __BIG_ENDIAN_BITFIELD
  2037. uint16_t rsvd1;
  2038. uint16_t rpi;
  2039. uint32_t rsvd2:8;
  2040. uint32_t did:24;
  2041. #else /* __LITTLE_ENDIAN_BITFIELD */
  2042. uint16_t rpi;
  2043. uint16_t rsvd1;
  2044. uint32_t did:24;
  2045. uint32_t rsvd2:8;
  2046. #endif
  2047. union {
  2048. struct ulp_bde sp;
  2049. struct ulp_bde64 sp64;
  2050. } un;
  2051. #ifdef __BIG_ENDIAN_BITFIELD
  2052. uint16_t rsvd6;
  2053. uint16_t vpi;
  2054. #else /* __LITTLE_ENDIAN_BITFIELD */
  2055. uint16_t vpi;
  2056. uint16_t rsvd6;
  2057. #endif
  2058. } REG_LOGIN_VAR;
  2059. /* Word 30 contents for REG_LOGIN */
  2060. typedef union {
  2061. struct {
  2062. #ifdef __BIG_ENDIAN_BITFIELD
  2063. uint16_t rsvd1:12;
  2064. uint16_t wd30_class:4;
  2065. uint16_t xri;
  2066. #else /* __LITTLE_ENDIAN_BITFIELD */
  2067. uint16_t xri;
  2068. uint16_t wd30_class:4;
  2069. uint16_t rsvd1:12;
  2070. #endif
  2071. } f;
  2072. uint32_t word;
  2073. } REG_WD30;
  2074. /* Structure for MB Command UNREG_LOGIN (20) */
  2075. typedef struct {
  2076. #ifdef __BIG_ENDIAN_BITFIELD
  2077. uint16_t rsvd1;
  2078. uint16_t rpi;
  2079. uint32_t rsvd2;
  2080. uint32_t rsvd3;
  2081. uint32_t rsvd4;
  2082. uint32_t rsvd5;
  2083. uint16_t rsvd6;
  2084. uint16_t vpi;
  2085. #else /* __LITTLE_ENDIAN_BITFIELD */
  2086. uint16_t rpi;
  2087. uint16_t rsvd1;
  2088. uint32_t rsvd2;
  2089. uint32_t rsvd3;
  2090. uint32_t rsvd4;
  2091. uint32_t rsvd5;
  2092. uint16_t vpi;
  2093. uint16_t rsvd6;
  2094. #endif
  2095. } UNREG_LOGIN_VAR;
  2096. /* Structure for MB Command REG_VPI (0x96) */
  2097. typedef struct {
  2098. #ifdef __BIG_ENDIAN_BITFIELD
  2099. uint32_t rsvd1;
  2100. uint32_t rsvd2:7;
  2101. uint32_t upd:1;
  2102. uint32_t sid:24;
  2103. uint32_t wwn[2];
  2104. uint32_t rsvd5;
  2105. uint16_t vfi;
  2106. uint16_t vpi;
  2107. #else /* __LITTLE_ENDIAN */
  2108. uint32_t rsvd1;
  2109. uint32_t sid:24;
  2110. uint32_t upd:1;
  2111. uint32_t rsvd2:7;
  2112. uint32_t wwn[2];
  2113. uint32_t rsvd5;
  2114. uint16_t vpi;
  2115. uint16_t vfi;
  2116. #endif
  2117. } REG_VPI_VAR;
  2118. /* Structure for MB Command UNREG_VPI (0x97) */
  2119. typedef struct {
  2120. uint32_t rsvd1;
  2121. #ifdef __BIG_ENDIAN_BITFIELD
  2122. uint16_t rsvd2;
  2123. uint16_t sli4_vpi;
  2124. #else /* __LITTLE_ENDIAN */
  2125. uint16_t sli4_vpi;
  2126. uint16_t rsvd2;
  2127. #endif
  2128. uint32_t rsvd3;
  2129. uint32_t rsvd4;
  2130. uint32_t rsvd5;
  2131. #ifdef __BIG_ENDIAN_BITFIELD
  2132. uint16_t rsvd6;
  2133. uint16_t vpi;
  2134. #else /* __LITTLE_ENDIAN */
  2135. uint16_t vpi;
  2136. uint16_t rsvd6;
  2137. #endif
  2138. } UNREG_VPI_VAR;
  2139. /* Structure for MB Command UNREG_D_ID (0x23) */
  2140. typedef struct {
  2141. uint32_t did;
  2142. uint32_t rsvd2;
  2143. uint32_t rsvd3;
  2144. uint32_t rsvd4;
  2145. uint32_t rsvd5;
  2146. #ifdef __BIG_ENDIAN_BITFIELD
  2147. uint16_t rsvd6;
  2148. uint16_t vpi;
  2149. #else
  2150. uint16_t vpi;
  2151. uint16_t rsvd6;
  2152. #endif
  2153. } UNREG_D_ID_VAR;
  2154. /* Structure for MB Command READ_TOPOLOGY (0x95) */
  2155. struct lpfc_mbx_read_top {
  2156. uint32_t eventTag; /* Event tag */
  2157. uint32_t word2;
  2158. #define lpfc_mbx_read_top_fa_SHIFT 12
  2159. #define lpfc_mbx_read_top_fa_MASK 0x00000001
  2160. #define lpfc_mbx_read_top_fa_WORD word2
  2161. #define lpfc_mbx_read_top_mm_SHIFT 11
  2162. #define lpfc_mbx_read_top_mm_MASK 0x00000001
  2163. #define lpfc_mbx_read_top_mm_WORD word2
  2164. #define lpfc_mbx_read_top_pb_SHIFT 9
  2165. #define lpfc_mbx_read_top_pb_MASK 0X00000001
  2166. #define lpfc_mbx_read_top_pb_WORD word2
  2167. #define lpfc_mbx_read_top_il_SHIFT 8
  2168. #define lpfc_mbx_read_top_il_MASK 0x00000001
  2169. #define lpfc_mbx_read_top_il_WORD word2
  2170. #define lpfc_mbx_read_top_att_type_SHIFT 0
  2171. #define lpfc_mbx_read_top_att_type_MASK 0x000000FF
  2172. #define lpfc_mbx_read_top_att_type_WORD word2
  2173. #define LPFC_ATT_RESERVED 0x00 /* Reserved - attType */
  2174. #define LPFC_ATT_LINK_UP 0x01 /* Link is up */
  2175. #define LPFC_ATT_LINK_DOWN 0x02 /* Link is down */
  2176. uint32_t word3;
  2177. #define lpfc_mbx_read_top_alpa_granted_SHIFT 24
  2178. #define lpfc_mbx_read_top_alpa_granted_MASK 0x000000FF
  2179. #define lpfc_mbx_read_top_alpa_granted_WORD word3
  2180. #define lpfc_mbx_read_top_lip_alps_SHIFT 16
  2181. #define lpfc_mbx_read_top_lip_alps_MASK 0x000000FF
  2182. #define lpfc_mbx_read_top_lip_alps_WORD word3
  2183. #define lpfc_mbx_read_top_lip_type_SHIFT 8
  2184. #define lpfc_mbx_read_top_lip_type_MASK 0x000000FF
  2185. #define lpfc_mbx_read_top_lip_type_WORD word3
  2186. #define lpfc_mbx_read_top_topology_SHIFT 0
  2187. #define lpfc_mbx_read_top_topology_MASK 0x000000FF
  2188. #define lpfc_mbx_read_top_topology_WORD word3
  2189. #define LPFC_TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
  2190. #define LPFC_TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
  2191. #define LPFC_TOPOLOGY_MM 0x05 /* maint mode zephtr to menlo */
  2192. /* store the LILP AL_PA position map into */
  2193. struct ulp_bde64 lilpBde64;
  2194. #define LPFC_ALPA_MAP_SIZE 128
  2195. uint32_t word7;
  2196. #define lpfc_mbx_read_top_ld_lu_SHIFT 31
  2197. #define lpfc_mbx_read_top_ld_lu_MASK 0x00000001
  2198. #define lpfc_mbx_read_top_ld_lu_WORD word7
  2199. #define lpfc_mbx_read_top_ld_tf_SHIFT 30
  2200. #define lpfc_mbx_read_top_ld_tf_MASK 0x00000001
  2201. #define lpfc_mbx_read_top_ld_tf_WORD word7
  2202. #define lpfc_mbx_read_top_ld_link_spd_SHIFT 8
  2203. #define lpfc_mbx_read_top_ld_link_spd_MASK 0x000000FF
  2204. #define lpfc_mbx_read_top_ld_link_spd_WORD word7
  2205. #define lpfc_mbx_read_top_ld_nl_port_SHIFT 4
  2206. #define lpfc_mbx_read_top_ld_nl_port_MASK 0x0000000F
  2207. #define lpfc_mbx_read_top_ld_nl_port_WORD word7
  2208. #define lpfc_mbx_read_top_ld_tx_SHIFT 2
  2209. #define lpfc_mbx_read_top_ld_tx_MASK 0x00000003
  2210. #define lpfc_mbx_read_top_ld_tx_WORD word7
  2211. #define lpfc_mbx_read_top_ld_rx_SHIFT 0
  2212. #define lpfc_mbx_read_top_ld_rx_MASK 0x00000003
  2213. #define lpfc_mbx_read_top_ld_rx_WORD word7
  2214. uint32_t word8;
  2215. #define lpfc_mbx_read_top_lu_SHIFT 31
  2216. #define lpfc_mbx_read_top_lu_MASK 0x00000001
  2217. #define lpfc_mbx_read_top_lu_WORD word8
  2218. #define lpfc_mbx_read_top_tf_SHIFT 30
  2219. #define lpfc_mbx_read_top_tf_MASK 0x00000001
  2220. #define lpfc_mbx_read_top_tf_WORD word8
  2221. #define lpfc_mbx_read_top_link_spd_SHIFT 8
  2222. #define lpfc_mbx_read_top_link_spd_MASK 0x000000FF
  2223. #define lpfc_mbx_read_top_link_spd_WORD word8
  2224. #define lpfc_mbx_read_top_nl_port_SHIFT 4
  2225. #define lpfc_mbx_read_top_nl_port_MASK 0x0000000F
  2226. #define lpfc_mbx_read_top_nl_port_WORD word8
  2227. #define lpfc_mbx_read_top_tx_SHIFT 2
  2228. #define lpfc_mbx_read_top_tx_MASK 0x00000003
  2229. #define lpfc_mbx_read_top_tx_WORD word8
  2230. #define lpfc_mbx_read_top_rx_SHIFT 0
  2231. #define lpfc_mbx_read_top_rx_MASK 0x00000003
  2232. #define lpfc_mbx_read_top_rx_WORD word8
  2233. #define LPFC_LINK_SPEED_UNKNOWN 0x0
  2234. #define LPFC_LINK_SPEED_1GHZ 0x04
  2235. #define LPFC_LINK_SPEED_2GHZ 0x08
  2236. #define LPFC_LINK_SPEED_4GHZ 0x10
  2237. #define LPFC_LINK_SPEED_8GHZ 0x20
  2238. #define LPFC_LINK_SPEED_10GHZ 0x40
  2239. #define LPFC_LINK_SPEED_16GHZ 0x80
  2240. };
  2241. /* Structure for MB Command CLEAR_LA (22) */
  2242. typedef struct {
  2243. uint32_t eventTag; /* Event tag */
  2244. uint32_t rsvd1;
  2245. } CLEAR_LA_VAR;
  2246. /* Structure for MB Command DUMP */
  2247. typedef struct {
  2248. #ifdef __BIG_ENDIAN_BITFIELD
  2249. uint32_t rsvd:25;
  2250. uint32_t ra:1;
  2251. uint32_t co:1;
  2252. uint32_t cv:1;
  2253. uint32_t type:4;
  2254. uint32_t entry_index:16;
  2255. uint32_t region_id:16;
  2256. #else /* __LITTLE_ENDIAN_BITFIELD */
  2257. uint32_t type:4;
  2258. uint32_t cv:1;
  2259. uint32_t co:1;
  2260. uint32_t ra:1;
  2261. uint32_t rsvd:25;
  2262. uint32_t region_id:16;
  2263. uint32_t entry_index:16;
  2264. #endif
  2265. uint32_t sli4_length;
  2266. uint32_t word_cnt;
  2267. uint32_t resp_offset;
  2268. } DUMP_VAR;
  2269. #define DMP_MEM_REG 0x1
  2270. #define DMP_NV_PARAMS 0x2
  2271. #define DMP_REGION_VPD 0xe
  2272. #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
  2273. #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
  2274. #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
  2275. #define DMP_REGION_VPORT 0x16 /* VPort info region */
  2276. #define DMP_VPORT_REGION_SIZE 0x200
  2277. #define DMP_MBOX_OFFSET_WORD 0x5
  2278. #define DMP_REGION_23 0x17 /* fcoe param and port state region */
  2279. #define DMP_RGN23_SIZE 0x400
  2280. #define WAKE_UP_PARMS_REGION_ID 4
  2281. #define WAKE_UP_PARMS_WORD_SIZE 15
  2282. struct vport_rec {
  2283. uint8_t wwpn[8];
  2284. uint8_t wwnn[8];
  2285. };
  2286. #define VPORT_INFO_SIG 0x32324752
  2287. #define VPORT_INFO_REV_MASK 0xff
  2288. #define VPORT_INFO_REV 0x1
  2289. #define MAX_STATIC_VPORT_COUNT 16
  2290. struct static_vport_info {
  2291. uint32_t signature;
  2292. uint32_t rev;
  2293. struct vport_rec vport_list[MAX_STATIC_VPORT_COUNT];
  2294. uint32_t resvd[66];
  2295. };
  2296. /* Option rom version structure */
  2297. struct prog_id {
  2298. #ifdef __BIG_ENDIAN_BITFIELD
  2299. uint8_t type;
  2300. uint8_t id;
  2301. uint32_t ver:4; /* Major Version */
  2302. uint32_t rev:4; /* Revision */
  2303. uint32_t lev:2; /* Level */
  2304. uint32_t dist:2; /* Dist Type */
  2305. uint32_t num:4; /* number after dist type */
  2306. #else /* __LITTLE_ENDIAN_BITFIELD */
  2307. uint32_t num:4; /* number after dist type */
  2308. uint32_t dist:2; /* Dist Type */
  2309. uint32_t lev:2; /* Level */
  2310. uint32_t rev:4; /* Revision */
  2311. uint32_t ver:4; /* Major Version */
  2312. uint8_t id;
  2313. uint8_t type;
  2314. #endif
  2315. };
  2316. /* Structure for MB Command UPDATE_CFG (0x1B) */
  2317. struct update_cfg_var {
  2318. #ifdef __BIG_ENDIAN_BITFIELD
  2319. uint32_t rsvd2:16;
  2320. uint32_t type:8;
  2321. uint32_t rsvd:1;
  2322. uint32_t ra:1;
  2323. uint32_t co:1;
  2324. uint32_t cv:1;
  2325. uint32_t req:4;
  2326. uint32_t entry_length:16;
  2327. uint32_t region_id:16;
  2328. #else /* __LITTLE_ENDIAN_BITFIELD */
  2329. uint32_t req:4;
  2330. uint32_t cv:1;
  2331. uint32_t co:1;
  2332. uint32_t ra:1;
  2333. uint32_t rsvd:1;
  2334. uint32_t type:8;
  2335. uint32_t rsvd2:16;
  2336. uint32_t region_id:16;
  2337. uint32_t entry_length:16;
  2338. #endif
  2339. uint32_t resp_info;
  2340. uint32_t byte_cnt;
  2341. uint32_t data_offset;
  2342. };
  2343. struct hbq_mask {
  2344. #ifdef __BIG_ENDIAN_BITFIELD
  2345. uint8_t tmatch;
  2346. uint8_t tmask;
  2347. uint8_t rctlmatch;
  2348. uint8_t rctlmask;
  2349. #else /* __LITTLE_ENDIAN */
  2350. uint8_t rctlmask;
  2351. uint8_t rctlmatch;
  2352. uint8_t tmask;
  2353. uint8_t tmatch;
  2354. #endif
  2355. };
  2356. /* Structure for MB Command CONFIG_HBQ (7c) */
  2357. struct config_hbq_var {
  2358. #ifdef __BIG_ENDIAN_BITFIELD
  2359. uint32_t rsvd1 :7;
  2360. uint32_t recvNotify :1; /* Receive Notification */
  2361. uint32_t numMask :8; /* # Mask Entries */
  2362. uint32_t profile :8; /* Selection Profile */
  2363. uint32_t rsvd2 :8;
  2364. #else /* __LITTLE_ENDIAN */
  2365. uint32_t rsvd2 :8;
  2366. uint32_t profile :8; /* Selection Profile */
  2367. uint32_t numMask :8; /* # Mask Entries */
  2368. uint32_t recvNotify :1; /* Receive Notification */
  2369. uint32_t rsvd1 :7;
  2370. #endif
  2371. #ifdef __BIG_ENDIAN_BITFIELD
  2372. uint32_t hbqId :16;
  2373. uint32_t rsvd3 :12;
  2374. uint32_t ringMask :4;
  2375. #else /* __LITTLE_ENDIAN */
  2376. uint32_t ringMask :4;
  2377. uint32_t rsvd3 :12;
  2378. uint32_t hbqId :16;
  2379. #endif
  2380. #ifdef __BIG_ENDIAN_BITFIELD
  2381. uint32_t entry_count :16;
  2382. uint32_t rsvd4 :8;
  2383. uint32_t headerLen :8;
  2384. #else /* __LITTLE_ENDIAN */
  2385. uint32_t headerLen :8;
  2386. uint32_t rsvd4 :8;
  2387. uint32_t entry_count :16;
  2388. #endif
  2389. uint32_t hbqaddrLow;
  2390. uint32_t hbqaddrHigh;
  2391. #ifdef __BIG_ENDIAN_BITFIELD
  2392. uint32_t rsvd5 :31;
  2393. uint32_t logEntry :1;
  2394. #else /* __LITTLE_ENDIAN */
  2395. uint32_t logEntry :1;
  2396. uint32_t rsvd5 :31;
  2397. #endif
  2398. uint32_t rsvd6; /* w7 */
  2399. uint32_t rsvd7; /* w8 */
  2400. uint32_t rsvd8; /* w9 */
  2401. struct hbq_mask hbqMasks[6];
  2402. union {
  2403. uint32_t allprofiles[12];
  2404. struct {
  2405. #ifdef __BIG_ENDIAN_BITFIELD
  2406. uint32_t seqlenoff :16;
  2407. uint32_t maxlen :16;
  2408. #else /* __LITTLE_ENDIAN */
  2409. uint32_t maxlen :16;
  2410. uint32_t seqlenoff :16;
  2411. #endif
  2412. #ifdef __BIG_ENDIAN_BITFIELD
  2413. uint32_t rsvd1 :28;
  2414. uint32_t seqlenbcnt :4;
  2415. #else /* __LITTLE_ENDIAN */
  2416. uint32_t seqlenbcnt :4;
  2417. uint32_t rsvd1 :28;
  2418. #endif
  2419. uint32_t rsvd[10];
  2420. } profile2;
  2421. struct {
  2422. #ifdef __BIG_ENDIAN_BITFIELD
  2423. uint32_t seqlenoff :16;
  2424. uint32_t maxlen :16;
  2425. #else /* __LITTLE_ENDIAN */
  2426. uint32_t maxlen :16;
  2427. uint32_t seqlenoff :16;
  2428. #endif
  2429. #ifdef __BIG_ENDIAN_BITFIELD
  2430. uint32_t cmdcodeoff :28;
  2431. uint32_t rsvd1 :12;
  2432. uint32_t seqlenbcnt :4;
  2433. #else /* __LITTLE_ENDIAN */
  2434. uint32_t seqlenbcnt :4;
  2435. uint32_t rsvd1 :12;
  2436. uint32_t cmdcodeoff :28;
  2437. #endif
  2438. uint32_t cmdmatch[8];
  2439. uint32_t rsvd[2];
  2440. } profile3;
  2441. struct {
  2442. #ifdef __BIG_ENDIAN_BITFIELD
  2443. uint32_t seqlenoff :16;
  2444. uint32_t maxlen :16;
  2445. #else /* __LITTLE_ENDIAN */
  2446. uint32_t maxlen :16;
  2447. uint32_t seqlenoff :16;
  2448. #endif
  2449. #ifdef __BIG_ENDIAN_BITFIELD
  2450. uint32_t cmdcodeoff :28;
  2451. uint32_t rsvd1 :12;
  2452. uint32_t seqlenbcnt :4;
  2453. #else /* __LITTLE_ENDIAN */
  2454. uint32_t seqlenbcnt :4;
  2455. uint32_t rsvd1 :12;
  2456. uint32_t cmdcodeoff :28;
  2457. #endif
  2458. uint32_t cmdmatch[8];
  2459. uint32_t rsvd[2];
  2460. } profile5;
  2461. } profiles;
  2462. };
  2463. /* Structure for MB Command CONFIG_PORT (0x88) */
  2464. typedef struct {
  2465. #ifdef __BIG_ENDIAN_BITFIELD
  2466. uint32_t cBE : 1;
  2467. uint32_t cET : 1;
  2468. uint32_t cHpcb : 1;
  2469. uint32_t cMA : 1;
  2470. uint32_t sli_mode : 4;
  2471. uint32_t pcbLen : 24; /* bit 23:0 of memory based port
  2472. * config block */
  2473. #else /* __LITTLE_ENDIAN */
  2474. uint32_t pcbLen : 24; /* bit 23:0 of memory based port
  2475. * config block */
  2476. uint32_t sli_mode : 4;
  2477. uint32_t cMA : 1;
  2478. uint32_t cHpcb : 1;
  2479. uint32_t cET : 1;
  2480. uint32_t cBE : 1;
  2481. #endif
  2482. uint32_t pcbLow; /* bit 31:0 of memory based port config block */
  2483. uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
  2484. uint32_t hbainit[5];
  2485. #ifdef __BIG_ENDIAN_BITFIELD
  2486. uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
  2487. uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
  2488. #else /* __LITTLE_ENDIAN */
  2489. uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
  2490. uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
  2491. #endif
  2492. #ifdef __BIG_ENDIAN_BITFIELD
  2493. uint32_t rsvd1 : 19; /* Reserved */
  2494. uint32_t cdss : 1; /* Configure Data Security SLI */
  2495. uint32_t rsvd2 : 3; /* Reserved */
  2496. uint32_t cbg : 1; /* Configure BlockGuard */
  2497. uint32_t cmv : 1; /* Configure Max VPIs */
  2498. uint32_t ccrp : 1; /* Config Command Ring Polling */
  2499. uint32_t csah : 1; /* Configure Synchronous Abort Handling */
  2500. uint32_t chbs : 1; /* Cofigure Host Backing store */
  2501. uint32_t cinb : 1; /* Enable Interrupt Notification Block */
  2502. uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
  2503. uint32_t cmx : 1; /* Configure Max XRIs */
  2504. uint32_t cmr : 1; /* Configure Max RPIs */
  2505. #else /* __LITTLE_ENDIAN */
  2506. uint32_t cmr : 1; /* Configure Max RPIs */
  2507. uint32_t cmx : 1; /* Configure Max XRIs */
  2508. uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
  2509. uint32_t cinb : 1; /* Enable Interrupt Notification Block */
  2510. uint32_t chbs : 1; /* Cofigure Host Backing store */
  2511. uint32_t csah : 1; /* Configure Synchronous Abort Handling */
  2512. uint32_t ccrp : 1; /* Config Command Ring Polling */
  2513. uint32_t cmv : 1; /* Configure Max VPIs */
  2514. uint32_t cbg : 1; /* Configure BlockGuard */
  2515. uint32_t rsvd2 : 3; /* Reserved */
  2516. uint32_t cdss : 1; /* Configure Data Security SLI */
  2517. uint32_t rsvd1 : 19; /* Reserved */
  2518. #endif
  2519. #ifdef __BIG_ENDIAN_BITFIELD
  2520. uint32_t rsvd3 : 19; /* Reserved */
  2521. uint32_t gdss : 1; /* Configure Data Security SLI */
  2522. uint32_t rsvd4 : 3; /* Reserved */
  2523. uint32_t gbg : 1; /* Grant BlockGuard */
  2524. uint32_t gmv : 1; /* Grant Max VPIs */
  2525. uint32_t gcrp : 1; /* Grant Command Ring Polling */
  2526. uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
  2527. uint32_t ghbs : 1; /* Grant Host Backing Store */
  2528. uint32_t ginb : 1; /* Grant Interrupt Notification Block */
  2529. uint32_t gerbm : 1; /* Grant ERBM Request */
  2530. uint32_t gmx : 1; /* Grant Max XRIs */
  2531. uint32_t gmr : 1; /* Grant Max RPIs */
  2532. #else /* __LITTLE_ENDIAN */
  2533. uint32_t gmr : 1; /* Grant Max RPIs */
  2534. uint32_t gmx : 1; /* Grant Max XRIs */
  2535. uint32_t gerbm : 1; /* Grant ERBM Request */
  2536. uint32_t ginb : 1; /* Grant Interrupt Notification Block */
  2537. uint32_t ghbs : 1; /* Grant Host Backing Store */
  2538. uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
  2539. uint32_t gcrp : 1; /* Grant Command Ring Polling */
  2540. uint32_t gmv : 1; /* Grant Max VPIs */
  2541. uint32_t gbg : 1; /* Grant BlockGuard */
  2542. uint32_t rsvd4 : 3; /* Reserved */
  2543. uint32_t gdss : 1; /* Configure Data Security SLI */
  2544. uint32_t rsvd3 : 19; /* Reserved */
  2545. #endif
  2546. #ifdef __BIG_ENDIAN_BITFIELD
  2547. uint32_t max_rpi : 16; /* Max RPIs Port should configure */
  2548. uint32_t max_xri : 16; /* Max XRIs Port should configure */
  2549. #else /* __LITTLE_ENDIAN */
  2550. uint32_t max_xri : 16; /* Max XRIs Port should configure */
  2551. uint32_t max_rpi : 16; /* Max RPIs Port should configure */
  2552. #endif
  2553. #ifdef __BIG_ENDIAN_BITFIELD
  2554. uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
  2555. uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
  2556. #else /* __LITTLE_ENDIAN */
  2557. uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
  2558. uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
  2559. #endif
  2560. uint32_t rsvd6; /* Reserved */
  2561. #ifdef __BIG_ENDIAN_BITFIELD
  2562. uint32_t fips_rev : 3; /* FIPS Spec Revision */
  2563. uint32_t fips_level : 4; /* FIPS Level */
  2564. uint32_t sec_err : 9; /* security crypto error */
  2565. uint32_t max_vpi : 16; /* Max number of virt N-Ports */
  2566. #else /* __LITTLE_ENDIAN */
  2567. uint32_t max_vpi : 16; /* Max number of virt N-Ports */
  2568. uint32_t sec_err : 9; /* security crypto error */
  2569. uint32_t fips_level : 4; /* FIPS Level */
  2570. uint32_t fips_rev : 3; /* FIPS Spec Revision */
  2571. #endif
  2572. } CONFIG_PORT_VAR;
  2573. /* Structure for MB Command CONFIG_MSI (0x30) */
  2574. struct config_msi_var {
  2575. #ifdef __BIG_ENDIAN_BITFIELD
  2576. uint32_t dfltMsgNum:8; /* Default message number */
  2577. uint32_t rsvd1:11; /* Reserved */
  2578. uint32_t NID:5; /* Number of secondary attention IDs */
  2579. uint32_t rsvd2:5; /* Reserved */
  2580. uint32_t dfltPresent:1; /* Default message number present */
  2581. uint32_t addFlag:1; /* Add association flag */
  2582. uint32_t reportFlag:1; /* Report association flag */
  2583. #else /* __LITTLE_ENDIAN_BITFIELD */
  2584. uint32_t reportFlag:1; /* Report association flag */
  2585. uint32_t addFlag:1; /* Add association flag */
  2586. uint32_t dfltPresent:1; /* Default message number present */
  2587. uint32_t rsvd2:5; /* Reserved */
  2588. uint32_t NID:5; /* Number of secondary attention IDs */
  2589. uint32_t rsvd1:11; /* Reserved */
  2590. uint32_t dfltMsgNum:8; /* Default message number */
  2591. #endif
  2592. uint32_t attentionConditions[2];
  2593. uint8_t attentionId[16];
  2594. uint8_t messageNumberByHA[64];
  2595. uint8_t messageNumberByID[16];
  2596. uint32_t autoClearHA[2];
  2597. #ifdef __BIG_ENDIAN_BITFIELD
  2598. uint32_t rsvd3:16;
  2599. uint32_t autoClearID:16;
  2600. #else /* __LITTLE_ENDIAN_BITFIELD */
  2601. uint32_t autoClearID:16;
  2602. uint32_t rsvd3:16;
  2603. #endif
  2604. uint32_t rsvd4;
  2605. };
  2606. /* SLI-2 Port Control Block */
  2607. /* SLIM POINTER */
  2608. #define SLIMOFF 0x30 /* WORD */
  2609. typedef struct _SLI2_RDSC {
  2610. uint32_t cmdEntries;
  2611. uint32_t cmdAddrLow;
  2612. uint32_t cmdAddrHigh;
  2613. uint32_t rspEntries;
  2614. uint32_t rspAddrLow;
  2615. uint32_t rspAddrHigh;
  2616. } SLI2_RDSC;
  2617. typedef struct _PCB {
  2618. #ifdef __BIG_ENDIAN_BITFIELD
  2619. uint32_t type:8;
  2620. #define TYPE_NATIVE_SLI2 0x01;
  2621. uint32_t feature:8;
  2622. #define FEATURE_INITIAL_SLI2 0x01;
  2623. uint32_t rsvd:12;
  2624. uint32_t maxRing:4;
  2625. #else /* __LITTLE_ENDIAN_BITFIELD */
  2626. uint32_t maxRing:4;
  2627. uint32_t rsvd:12;
  2628. uint32_t feature:8;
  2629. #define FEATURE_INITIAL_SLI2 0x01;
  2630. uint32_t type:8;
  2631. #define TYPE_NATIVE_SLI2 0x01;
  2632. #endif
  2633. uint32_t mailBoxSize;
  2634. uint32_t mbAddrLow;
  2635. uint32_t mbAddrHigh;
  2636. uint32_t hgpAddrLow;
  2637. uint32_t hgpAddrHigh;
  2638. uint32_t pgpAddrLow;
  2639. uint32_t pgpAddrHigh;
  2640. SLI2_RDSC rdsc[MAX_RINGS];
  2641. } PCB_t;
  2642. /* NEW_FEATURE */
  2643. typedef struct {
  2644. #ifdef __BIG_ENDIAN_BITFIELD
  2645. uint32_t rsvd0:27;
  2646. uint32_t discardFarp:1;
  2647. uint32_t IPEnable:1;
  2648. uint32_t nodeName:1;
  2649. uint32_t portName:1;
  2650. uint32_t filterEnable:1;
  2651. #else /* __LITTLE_ENDIAN_BITFIELD */
  2652. uint32_t filterEnable:1;
  2653. uint32_t portName:1;
  2654. uint32_t nodeName:1;
  2655. uint32_t IPEnable:1;
  2656. uint32_t discardFarp:1;
  2657. uint32_t rsvd:27;
  2658. #endif
  2659. uint8_t portname[8]; /* Used to be struct lpfc_name */
  2660. uint8_t nodename[8];
  2661. uint32_t rsvd1;
  2662. uint32_t rsvd2;
  2663. uint32_t rsvd3;
  2664. uint32_t IPAddress;
  2665. } CONFIG_FARP_VAR;
  2666. /* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
  2667. typedef struct {
  2668. #ifdef __BIG_ENDIAN_BITFIELD
  2669. uint32_t rsvd:30;
  2670. uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
  2671. #else /* __LITTLE_ENDIAN */
  2672. uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
  2673. uint32_t rsvd:30;
  2674. #endif
  2675. } ASYNCEVT_ENABLE_VAR;
  2676. /* Union of all Mailbox Command types */
  2677. #define MAILBOX_CMD_WSIZE 32
  2678. #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
  2679. /* ext_wsize times 4 bytes should not be greater than max xmit size */
  2680. #define MAILBOX_EXT_WSIZE 512
  2681. #define MAILBOX_EXT_SIZE (MAILBOX_EXT_WSIZE * sizeof(uint32_t))
  2682. #define MAILBOX_HBA_EXT_OFFSET 0x100
  2683. /* max mbox xmit size is a page size for sysfs IO operations */
  2684. #define MAILBOX_MAX_XMIT_SIZE PAGE_SIZE
  2685. typedef union {
  2686. uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
  2687. * feature/max ring number
  2688. */
  2689. LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
  2690. READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
  2691. WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
  2692. BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
  2693. INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
  2694. DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
  2695. CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
  2696. PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
  2697. CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
  2698. RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
  2699. READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
  2700. READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
  2701. READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
  2702. READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
  2703. READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
  2704. READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
  2705. READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
  2706. READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
  2707. REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
  2708. UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
  2709. CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
  2710. DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
  2711. UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
  2712. CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
  2713. * NEW_FEATURE
  2714. */
  2715. struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
  2716. struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
  2717. CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
  2718. struct lpfc_mbx_read_top varReadTop; /* cmd = 0x95 (READ_TOPOLOGY) */
  2719. REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
  2720. UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
  2721. ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
  2722. struct READ_EVENT_LOG_VAR varRdEventLog; /* cmd = 0x38
  2723. * (READ_EVENT_LOG)
  2724. */
  2725. struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
  2726. } MAILVARIANTS;
  2727. /*
  2728. * SLI-2 specific structures
  2729. */
  2730. struct lpfc_hgp {
  2731. __le32 cmdPutInx;
  2732. __le32 rspGetInx;
  2733. };
  2734. struct lpfc_pgp {
  2735. __le32 cmdGetInx;
  2736. __le32 rspPutInx;
  2737. };
  2738. struct sli2_desc {
  2739. uint32_t unused1[16];
  2740. struct lpfc_hgp host[MAX_RINGS];
  2741. struct lpfc_pgp port[MAX_RINGS];
  2742. };
  2743. struct sli3_desc {
  2744. struct lpfc_hgp host[MAX_RINGS];
  2745. uint32_t reserved[8];
  2746. uint32_t hbq_put[16];
  2747. };
  2748. struct sli3_pgp {
  2749. struct lpfc_pgp port[MAX_RINGS];
  2750. uint32_t hbq_get[16];
  2751. };
  2752. union sli_var {
  2753. struct sli2_desc s2;
  2754. struct sli3_desc s3;
  2755. struct sli3_pgp s3_pgp;
  2756. };
  2757. typedef struct {
  2758. #ifdef __BIG_ENDIAN_BITFIELD
  2759. uint16_t mbxStatus;
  2760. uint8_t mbxCommand;
  2761. uint8_t mbxReserved:6;
  2762. uint8_t mbxHc:1;
  2763. uint8_t mbxOwner:1; /* Low order bit first word */
  2764. #else /* __LITTLE_ENDIAN_BITFIELD */
  2765. uint8_t mbxOwner:1; /* Low order bit first word */
  2766. uint8_t mbxHc:1;
  2767. uint8_t mbxReserved:6;
  2768. uint8_t mbxCommand;
  2769. uint16_t mbxStatus;
  2770. #endif
  2771. MAILVARIANTS un;
  2772. union sli_var us;
  2773. } MAILBOX_t;
  2774. /*
  2775. * Begin Structure Definitions for IOCB Commands
  2776. */
  2777. typedef struct {
  2778. #ifdef __BIG_ENDIAN_BITFIELD
  2779. uint8_t statAction;
  2780. uint8_t statRsn;
  2781. uint8_t statBaExp;
  2782. uint8_t statLocalError;
  2783. #else /* __LITTLE_ENDIAN_BITFIELD */
  2784. uint8_t statLocalError;
  2785. uint8_t statBaExp;
  2786. uint8_t statRsn;
  2787. uint8_t statAction;
  2788. #endif
  2789. /* statRsn P/F_RJT reason codes */
  2790. #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
  2791. #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
  2792. #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
  2793. #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
  2794. #define RJT_UNSUP_CLASS 0x05 /* Class not supported */
  2795. #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
  2796. #define RJT_UNSUP_TYPE 0x07 /* Type not supported */
  2797. #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
  2798. #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
  2799. #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
  2800. #define RJT_BAD_OXID 0x0B /* OX_ID invalid */
  2801. #define RJT_BAD_RXID 0x0C /* RX_ID invalid */
  2802. #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
  2803. #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
  2804. #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
  2805. #define RJT_BAD_PARM 0x10 /* Param. field invalid */
  2806. #define RJT_XCHG_ERR 0x11 /* Exchange error */
  2807. #define RJT_PROT_ERR 0x12 /* Protocol error */
  2808. #define RJT_BAD_LENGTH 0x13 /* Invalid Length */
  2809. #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
  2810. #define RJT_LOGIN_REQUIRED 0x16 /* Login required */
  2811. #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
  2812. #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
  2813. #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
  2814. #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
  2815. #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
  2816. #define IOERR_SUCCESS 0x00 /* statLocalError */
  2817. #define IOERR_MISSING_CONTINUE 0x01
  2818. #define IOERR_SEQUENCE_TIMEOUT 0x02
  2819. #define IOERR_INTERNAL_ERROR 0x03
  2820. #define IOERR_INVALID_RPI 0x04
  2821. #define IOERR_NO_XRI 0x05
  2822. #define IOERR_ILLEGAL_COMMAND 0x06
  2823. #define IOERR_XCHG_DROPPED 0x07
  2824. #define IOERR_ILLEGAL_FIELD 0x08
  2825. #define IOERR_BAD_CONTINUE 0x09
  2826. #define IOERR_TOO_MANY_BUFFERS 0x0A
  2827. #define IOERR_RCV_BUFFER_WAITING 0x0B
  2828. #define IOERR_NO_CONNECTION 0x0C
  2829. #define IOERR_TX_DMA_FAILED 0x0D
  2830. #define IOERR_RX_DMA_FAILED 0x0E
  2831. #define IOERR_ILLEGAL_FRAME 0x0F
  2832. #define IOERR_EXTRA_DATA 0x10
  2833. #define IOERR_NO_RESOURCES 0x11
  2834. #define IOERR_RESERVED 0x12
  2835. #define IOERR_ILLEGAL_LENGTH 0x13
  2836. #define IOERR_UNSUPPORTED_FEATURE 0x14
  2837. #define IOERR_ABORT_IN_PROGRESS 0x15
  2838. #define IOERR_ABORT_REQUESTED 0x16
  2839. #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
  2840. #define IOERR_LOOP_OPEN_FAILURE 0x18
  2841. #define IOERR_RING_RESET 0x19
  2842. #define IOERR_LINK_DOWN 0x1A
  2843. #define IOERR_CORRUPTED_DATA 0x1B
  2844. #define IOERR_CORRUPTED_RPI 0x1C
  2845. #define IOERR_OUT_OF_ORDER_DATA 0x1D
  2846. #define IOERR_OUT_OF_ORDER_ACK 0x1E
  2847. #define IOERR_DUP_FRAME 0x1F
  2848. #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
  2849. #define IOERR_BAD_HOST_ADDRESS 0x21
  2850. #define IOERR_RCV_HDRBUF_WAITING 0x22
  2851. #define IOERR_MISSING_HDR_BUFFER 0x23
  2852. #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
  2853. #define IOERR_ABORTMULT_REQUESTED 0x25
  2854. #define IOERR_BUFFER_SHORTAGE 0x28
  2855. #define IOERR_DEFAULT 0x29
  2856. #define IOERR_CNT 0x2A
  2857. #define IOERR_SLER_FAILURE 0x46
  2858. #define IOERR_SLER_CMD_RCV_FAILURE 0x47
  2859. #define IOERR_SLER_REC_RJT_ERR 0x48
  2860. #define IOERR_SLER_REC_SRR_RETRY_ERR 0x49
  2861. #define IOERR_SLER_SRR_RJT_ERR 0x4A
  2862. #define IOERR_SLER_RRQ_RJT_ERR 0x4C
  2863. #define IOERR_SLER_RRQ_RETRY_ERR 0x4D
  2864. #define IOERR_SLER_ABTS_ERR 0x4E
  2865. #define IOERR_DRVR_MASK 0x100
  2866. #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
  2867. #define IOERR_SLI_BRESET 0x102
  2868. #define IOERR_SLI_ABORTED 0x103
  2869. } PARM_ERR;
  2870. typedef union {
  2871. struct {
  2872. #ifdef __BIG_ENDIAN_BITFIELD
  2873. uint8_t Rctl; /* R_CTL field */
  2874. uint8_t Type; /* TYPE field */
  2875. uint8_t Dfctl; /* DF_CTL field */
  2876. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2877. #else /* __LITTLE_ENDIAN_BITFIELD */
  2878. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2879. uint8_t Dfctl; /* DF_CTL field */
  2880. uint8_t Type; /* TYPE field */
  2881. uint8_t Rctl; /* R_CTL field */
  2882. #endif
  2883. #define BC 0x02 /* Broadcast Received - Fctl */
  2884. #define SI 0x04 /* Sequence Initiative */
  2885. #define LA 0x08 /* Ignore Link Attention state */
  2886. #define LS 0x80 /* Last Sequence */
  2887. } hcsw;
  2888. uint32_t reserved;
  2889. } WORD5;
  2890. /* IOCB Command template for a generic response */
  2891. typedef struct {
  2892. uint32_t reserved[4];
  2893. PARM_ERR perr;
  2894. } GENERIC_RSP;
  2895. /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
  2896. typedef struct {
  2897. struct ulp_bde xrsqbde[2];
  2898. uint32_t xrsqRo; /* Starting Relative Offset */
  2899. WORD5 w5; /* Header control/status word */
  2900. } XR_SEQ_FIELDS;
  2901. /* IOCB Command template for ELS_REQUEST */
  2902. typedef struct {
  2903. struct ulp_bde elsReq;
  2904. struct ulp_bde elsRsp;
  2905. #ifdef __BIG_ENDIAN_BITFIELD
  2906. uint32_t word4Rsvd:7;
  2907. uint32_t fl:1;
  2908. uint32_t myID:24;
  2909. uint32_t word5Rsvd:8;
  2910. uint32_t remoteID:24;
  2911. #else /* __LITTLE_ENDIAN_BITFIELD */
  2912. uint32_t myID:24;
  2913. uint32_t fl:1;
  2914. uint32_t word4Rsvd:7;
  2915. uint32_t remoteID:24;
  2916. uint32_t word5Rsvd:8;
  2917. #endif
  2918. } ELS_REQUEST;
  2919. /* IOCB Command template for RCV_ELS_REQ */
  2920. typedef struct {
  2921. struct ulp_bde elsReq[2];
  2922. uint32_t parmRo;
  2923. #ifdef __BIG_ENDIAN_BITFIELD
  2924. uint32_t word5Rsvd:8;
  2925. uint32_t remoteID:24;
  2926. #else /* __LITTLE_ENDIAN_BITFIELD */
  2927. uint32_t remoteID:24;
  2928. uint32_t word5Rsvd:8;
  2929. #endif
  2930. } RCV_ELS_REQ;
  2931. /* IOCB Command template for ABORT / CLOSE_XRI */
  2932. typedef struct {
  2933. uint32_t rsvd[3];
  2934. uint32_t abortType;
  2935. #define ABORT_TYPE_ABTX 0x00000000
  2936. #define ABORT_TYPE_ABTS 0x00000001
  2937. uint32_t parm;
  2938. #ifdef __BIG_ENDIAN_BITFIELD
  2939. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2940. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2941. #else /* __LITTLE_ENDIAN_BITFIELD */
  2942. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2943. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2944. #endif
  2945. } AC_XRI;
  2946. /* IOCB Command template for ABORT_MXRI64 */
  2947. typedef struct {
  2948. uint32_t rsvd[3];
  2949. uint32_t abortType;
  2950. uint32_t parm;
  2951. uint32_t iotag32;
  2952. } A_MXRI64;
  2953. /* IOCB Command template for GET_RPI */
  2954. typedef struct {
  2955. uint32_t rsvd[4];
  2956. uint32_t parmRo;
  2957. #ifdef __BIG_ENDIAN_BITFIELD
  2958. uint32_t word5Rsvd:8;
  2959. uint32_t remoteID:24;
  2960. #else /* __LITTLE_ENDIAN_BITFIELD */
  2961. uint32_t remoteID:24;
  2962. uint32_t word5Rsvd:8;
  2963. #endif
  2964. } GET_RPI;
  2965. /* IOCB Command template for all FCP Initiator commands */
  2966. typedef struct {
  2967. struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
  2968. struct ulp_bde fcpi_rsp; /* Rcv buffer */
  2969. uint32_t fcpi_parm;
  2970. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  2971. } FCPI_FIELDS;
  2972. /* IOCB Command template for all FCP Target commands */
  2973. typedef struct {
  2974. struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
  2975. uint32_t fcpt_Offset;
  2976. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  2977. } FCPT_FIELDS;
  2978. /* SLI-2 IOCB structure definitions */
  2979. /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
  2980. typedef struct {
  2981. ULP_BDL bdl;
  2982. uint32_t xrsqRo; /* Starting Relative Offset */
  2983. WORD5 w5; /* Header control/status word */
  2984. } XMT_SEQ_FIELDS64;
  2985. /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
  2986. typedef struct {
  2987. struct ulp_bde64 rcvBde;
  2988. uint32_t rsvd1;
  2989. uint32_t xrsqRo; /* Starting Relative Offset */
  2990. WORD5 w5; /* Header control/status word */
  2991. } RCV_SEQ_FIELDS64;
  2992. /* IOCB Command template for ELS_REQUEST64 */
  2993. typedef struct {
  2994. ULP_BDL bdl;
  2995. #ifdef __BIG_ENDIAN_BITFIELD
  2996. uint32_t word4Rsvd:7;
  2997. uint32_t fl:1;
  2998. uint32_t myID:24;
  2999. uint32_t word5Rsvd:8;
  3000. uint32_t remoteID:24;
  3001. #else /* __LITTLE_ENDIAN_BITFIELD */
  3002. uint32_t myID:24;
  3003. uint32_t fl:1;
  3004. uint32_t word4Rsvd:7;
  3005. uint32_t remoteID:24;
  3006. uint32_t word5Rsvd:8;
  3007. #endif
  3008. } ELS_REQUEST64;
  3009. /* IOCB Command template for GEN_REQUEST64 */
  3010. typedef struct {
  3011. ULP_BDL bdl;
  3012. uint32_t xrsqRo; /* Starting Relative Offset */
  3013. WORD5 w5; /* Header control/status word */
  3014. } GEN_REQUEST64;
  3015. /* IOCB Command template for RCV_ELS_REQ64 */
  3016. typedef struct {
  3017. struct ulp_bde64 elsReq;
  3018. uint32_t rcvd1;
  3019. uint32_t parmRo;
  3020. #ifdef __BIG_ENDIAN_BITFIELD
  3021. uint32_t word5Rsvd:8;
  3022. uint32_t remoteID:24;
  3023. #else /* __LITTLE_ENDIAN_BITFIELD */
  3024. uint32_t remoteID:24;
  3025. uint32_t word5Rsvd:8;
  3026. #endif
  3027. } RCV_ELS_REQ64;
  3028. /* IOCB Command template for RCV_SEQ64 */
  3029. struct rcv_seq64 {
  3030. struct ulp_bde64 elsReq;
  3031. uint32_t hbq_1;
  3032. uint32_t parmRo;
  3033. #ifdef __BIG_ENDIAN_BITFIELD
  3034. uint32_t rctl:8;
  3035. uint32_t type:8;
  3036. uint32_t dfctl:8;
  3037. uint32_t ls:1;
  3038. uint32_t fs:1;
  3039. uint32_t rsvd2:3;
  3040. uint32_t si:1;
  3041. uint32_t bc:1;
  3042. uint32_t rsvd3:1;
  3043. #else /* __LITTLE_ENDIAN_BITFIELD */
  3044. uint32_t rsvd3:1;
  3045. uint32_t bc:1;
  3046. uint32_t si:1;
  3047. uint32_t rsvd2:3;
  3048. uint32_t fs:1;
  3049. uint32_t ls:1;
  3050. uint32_t dfctl:8;
  3051. uint32_t type:8;
  3052. uint32_t rctl:8;
  3053. #endif
  3054. };
  3055. /* IOCB Command template for all 64 bit FCP Initiator commands */
  3056. typedef struct {
  3057. ULP_BDL bdl;
  3058. uint32_t fcpi_parm;
  3059. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  3060. } FCPI_FIELDS64;
  3061. /* IOCB Command template for all 64 bit FCP Target commands */
  3062. typedef struct {
  3063. ULP_BDL bdl;
  3064. uint32_t fcpt_Offset;
  3065. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  3066. } FCPT_FIELDS64;
  3067. /* IOCB Command template for Async Status iocb commands */
  3068. typedef struct {
  3069. uint32_t rsvd[4];
  3070. uint32_t param;
  3071. #ifdef __BIG_ENDIAN_BITFIELD
  3072. uint16_t evt_code; /* High order bits word 5 */
  3073. uint16_t sub_ctxt_tag; /* Low order bits word 5 */
  3074. #else /* __LITTLE_ENDIAN_BITFIELD */
  3075. uint16_t sub_ctxt_tag; /* High order bits word 5 */
  3076. uint16_t evt_code; /* Low order bits word 5 */
  3077. #endif
  3078. } ASYNCSTAT_FIELDS;
  3079. #define ASYNC_TEMP_WARN 0x100
  3080. #define ASYNC_TEMP_SAFE 0x101
  3081. /* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
  3082. or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
  3083. struct rcv_sli3 {
  3084. uint32_t word8Rsvd;
  3085. #ifdef __BIG_ENDIAN_BITFIELD
  3086. uint16_t vpi;
  3087. uint16_t word9Rsvd;
  3088. #else /* __LITTLE_ENDIAN */
  3089. uint16_t word9Rsvd;
  3090. uint16_t vpi;
  3091. #endif
  3092. uint32_t word10Rsvd;
  3093. uint32_t acc_len; /* accumulated length */
  3094. struct ulp_bde64 bde2;
  3095. };
  3096. /* Structure used for a single HBQ entry */
  3097. struct lpfc_hbq_entry {
  3098. struct ulp_bde64 bde;
  3099. uint32_t buffer_tag;
  3100. };
  3101. /* IOCB Command template for QUE_XRI64_CX (0xB3) command */
  3102. typedef struct {
  3103. struct lpfc_hbq_entry buff;
  3104. uint32_t rsvd;
  3105. uint32_t rsvd1;
  3106. } QUE_XRI64_CX_FIELDS;
  3107. struct que_xri64cx_ext_fields {
  3108. uint32_t iotag64_low;
  3109. uint32_t iotag64_high;
  3110. uint32_t ebde_count;
  3111. uint32_t rsvd;
  3112. struct lpfc_hbq_entry buff[5];
  3113. };
  3114. struct sli3_bg_fields {
  3115. uint32_t filler[6]; /* word 8-13 in IOCB */
  3116. uint32_t bghm; /* word 14 - BlockGuard High Water Mark */
  3117. /* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */
  3118. #define BGS_BIDIR_BG_PROF_MASK 0xff000000
  3119. #define BGS_BIDIR_BG_PROF_SHIFT 24
  3120. #define BGS_BIDIR_ERR_COND_FLAGS_MASK 0x003f0000
  3121. #define BGS_BIDIR_ERR_COND_SHIFT 16
  3122. #define BGS_BG_PROFILE_MASK 0x0000ff00
  3123. #define BGS_BG_PROFILE_SHIFT 8
  3124. #define BGS_INVALID_PROF_MASK 0x00000020
  3125. #define BGS_INVALID_PROF_SHIFT 5
  3126. #define BGS_UNINIT_DIF_BLOCK_MASK 0x00000010
  3127. #define BGS_UNINIT_DIF_BLOCK_SHIFT 4
  3128. #define BGS_HI_WATER_MARK_PRESENT_MASK 0x00000008
  3129. #define BGS_HI_WATER_MARK_PRESENT_SHIFT 3
  3130. #define BGS_REFTAG_ERR_MASK 0x00000004
  3131. #define BGS_REFTAG_ERR_SHIFT 2
  3132. #define BGS_APPTAG_ERR_MASK 0x00000002
  3133. #define BGS_APPTAG_ERR_SHIFT 1
  3134. #define BGS_GUARD_ERR_MASK 0x00000001
  3135. #define BGS_GUARD_ERR_SHIFT 0
  3136. uint32_t bgstat; /* word 15 - BlockGuard Status */
  3137. };
  3138. static inline uint32_t
  3139. lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)
  3140. {
  3141. return (bgstat & BGS_BIDIR_BG_PROF_MASK) >>
  3142. BGS_BIDIR_BG_PROF_SHIFT;
  3143. }
  3144. static inline uint32_t
  3145. lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)
  3146. {
  3147. return (bgstat & BGS_BIDIR_ERR_COND_FLAGS_MASK) >>
  3148. BGS_BIDIR_ERR_COND_SHIFT;
  3149. }
  3150. static inline uint32_t
  3151. lpfc_bgs_get_bg_prof(uint32_t bgstat)
  3152. {
  3153. return (bgstat & BGS_BG_PROFILE_MASK) >>
  3154. BGS_BG_PROFILE_SHIFT;
  3155. }
  3156. static inline uint32_t
  3157. lpfc_bgs_get_invalid_prof(uint32_t bgstat)
  3158. {
  3159. return (bgstat & BGS_INVALID_PROF_MASK) >>
  3160. BGS_INVALID_PROF_SHIFT;
  3161. }
  3162. static inline uint32_t
  3163. lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)
  3164. {
  3165. return (bgstat & BGS_UNINIT_DIF_BLOCK_MASK) >>
  3166. BGS_UNINIT_DIF_BLOCK_SHIFT;
  3167. }
  3168. static inline uint32_t
  3169. lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)
  3170. {
  3171. return (bgstat & BGS_HI_WATER_MARK_PRESENT_MASK) >>
  3172. BGS_HI_WATER_MARK_PRESENT_SHIFT;
  3173. }
  3174. static inline uint32_t
  3175. lpfc_bgs_get_reftag_err(uint32_t bgstat)
  3176. {
  3177. return (bgstat & BGS_REFTAG_ERR_MASK) >>
  3178. BGS_REFTAG_ERR_SHIFT;
  3179. }
  3180. static inline uint32_t
  3181. lpfc_bgs_get_apptag_err(uint32_t bgstat)
  3182. {
  3183. return (bgstat & BGS_APPTAG_ERR_MASK) >>
  3184. BGS_APPTAG_ERR_SHIFT;
  3185. }
  3186. static inline uint32_t
  3187. lpfc_bgs_get_guard_err(uint32_t bgstat)
  3188. {
  3189. return (bgstat & BGS_GUARD_ERR_MASK) >>
  3190. BGS_GUARD_ERR_SHIFT;
  3191. }
  3192. #define LPFC_EXT_DATA_BDE_COUNT 3
  3193. struct fcp_irw_ext {
  3194. uint32_t io_tag64_low;
  3195. uint32_t io_tag64_high;
  3196. #ifdef __BIG_ENDIAN_BITFIELD
  3197. uint8_t reserved1;
  3198. uint8_t reserved2;
  3199. uint8_t reserved3;
  3200. uint8_t ebde_count;
  3201. #else /* __LITTLE_ENDIAN */
  3202. uint8_t ebde_count;
  3203. uint8_t reserved3;
  3204. uint8_t reserved2;
  3205. uint8_t reserved1;
  3206. #endif
  3207. uint32_t reserved4;
  3208. struct ulp_bde64 rbde; /* response bde */
  3209. struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
  3210. uint8_t icd[32]; /* immediate command data (32 bytes) */
  3211. };
  3212. typedef struct _IOCB { /* IOCB structure */
  3213. union {
  3214. GENERIC_RSP grsp; /* Generic response */
  3215. XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
  3216. struct ulp_bde cont[3]; /* up to 3 continuation bdes */
  3217. RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
  3218. AC_XRI acxri; /* ABORT / CLOSE_XRI template */
  3219. A_MXRI64 amxri; /* abort multiple xri command overlay */
  3220. GET_RPI getrpi; /* GET_RPI template */
  3221. FCPI_FIELDS fcpi; /* FCP Initiator template */
  3222. FCPT_FIELDS fcpt; /* FCP target template */
  3223. /* SLI-2 structures */
  3224. struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
  3225. * bde_64s */
  3226. ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
  3227. GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
  3228. RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
  3229. XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
  3230. FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
  3231. FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
  3232. ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
  3233. QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
  3234. struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
  3235. struct sli4_bls_acc bls_acc; /* UNSOL ABTS BLS_ACC params */
  3236. uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
  3237. } un;
  3238. union {
  3239. struct {
  3240. #ifdef __BIG_ENDIAN_BITFIELD
  3241. uint16_t ulpContext; /* High order bits word 6 */
  3242. uint16_t ulpIoTag; /* Low order bits word 6 */
  3243. #else /* __LITTLE_ENDIAN_BITFIELD */
  3244. uint16_t ulpIoTag; /* Low order bits word 6 */
  3245. uint16_t ulpContext; /* High order bits word 6 */
  3246. #endif
  3247. } t1;
  3248. struct {
  3249. #ifdef __BIG_ENDIAN_BITFIELD
  3250. uint16_t ulpContext; /* High order bits word 6 */
  3251. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  3252. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  3253. #else /* __LITTLE_ENDIAN_BITFIELD */
  3254. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  3255. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  3256. uint16_t ulpContext; /* High order bits word 6 */
  3257. #endif
  3258. } t2;
  3259. } un1;
  3260. #define ulpContext un1.t1.ulpContext
  3261. #define ulpIoTag un1.t1.ulpIoTag
  3262. #define ulpIoTag0 un1.t2.ulpIoTag0
  3263. #ifdef __BIG_ENDIAN_BITFIELD
  3264. uint32_t ulpTimeout:8;
  3265. uint32_t ulpXS:1;
  3266. uint32_t ulpFCP2Rcvy:1;
  3267. uint32_t ulpPU:2;
  3268. uint32_t ulpIr:1;
  3269. uint32_t ulpClass:3;
  3270. uint32_t ulpCommand:8;
  3271. uint32_t ulpStatus:4;
  3272. uint32_t ulpBdeCount:2;
  3273. uint32_t ulpLe:1;
  3274. uint32_t ulpOwner:1; /* Low order bit word 7 */
  3275. #else /* __LITTLE_ENDIAN_BITFIELD */
  3276. uint32_t ulpOwner:1; /* Low order bit word 7 */
  3277. uint32_t ulpLe:1;
  3278. uint32_t ulpBdeCount:2;
  3279. uint32_t ulpStatus:4;
  3280. uint32_t ulpCommand:8;
  3281. uint32_t ulpClass:3;
  3282. uint32_t ulpIr:1;
  3283. uint32_t ulpPU:2;
  3284. uint32_t ulpFCP2Rcvy:1;
  3285. uint32_t ulpXS:1;
  3286. uint32_t ulpTimeout:8;
  3287. #endif
  3288. union {
  3289. struct rcv_sli3 rcvsli3; /* words 8 - 15 */
  3290. /* words 8-31 used for que_xri_cx iocb */
  3291. struct que_xri64cx_ext_fields que_xri64cx_ext_words;
  3292. struct fcp_irw_ext fcp_ext;
  3293. uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
  3294. /* words 8-15 for BlockGuard */
  3295. struct sli3_bg_fields sli3_bg;
  3296. } unsli3;
  3297. #define ulpCt_h ulpXS
  3298. #define ulpCt_l ulpFCP2Rcvy
  3299. #define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
  3300. #define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
  3301. #define PARM_UNUSED 0 /* PU field (Word 4) not used */
  3302. #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
  3303. #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
  3304. #define PARM_NPIV_DID 3
  3305. #define CLASS1 0 /* Class 1 */
  3306. #define CLASS2 1 /* Class 2 */
  3307. #define CLASS3 2 /* Class 3 */
  3308. #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
  3309. #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
  3310. #define IOSTAT_FCP_RSP_ERROR 0x1
  3311. #define IOSTAT_REMOTE_STOP 0x2
  3312. #define IOSTAT_LOCAL_REJECT 0x3
  3313. #define IOSTAT_NPORT_RJT 0x4
  3314. #define IOSTAT_FABRIC_RJT 0x5
  3315. #define IOSTAT_NPORT_BSY 0x6
  3316. #define IOSTAT_FABRIC_BSY 0x7
  3317. #define IOSTAT_INTERMED_RSP 0x8
  3318. #define IOSTAT_LS_RJT 0x9
  3319. #define IOSTAT_BA_RJT 0xA
  3320. #define IOSTAT_RSVD1 0xB
  3321. #define IOSTAT_RSVD2 0xC
  3322. #define IOSTAT_RSVD3 0xD
  3323. #define IOSTAT_RSVD4 0xE
  3324. #define IOSTAT_NEED_BUFFER 0xF
  3325. #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
  3326. #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
  3327. #define IOSTAT_CNT 0x11
  3328. } IOCB_t;
  3329. #define SLI1_SLIM_SIZE (4 * 1024)
  3330. /* Up to 498 IOCBs will fit into 16k
  3331. * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
  3332. */
  3333. #define SLI2_SLIM_SIZE (64 * 1024)
  3334. /* Maximum IOCBs that will fit in SLI2 slim */
  3335. #define MAX_SLI2_IOCB 498
  3336. #define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
  3337. (sizeof(MAILBOX_t) + sizeof(PCB_t) + \
  3338. sizeof(uint32_t) * MAILBOX_EXT_WSIZE))
  3339. /* HBQ entries are 4 words each = 4k */
  3340. #define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
  3341. lpfc_sli_hbq_count())
  3342. struct lpfc_sli2_slim {
  3343. MAILBOX_t mbx;
  3344. uint32_t mbx_ext_words[MAILBOX_EXT_WSIZE];
  3345. PCB_t pcb;
  3346. IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
  3347. };
  3348. /*
  3349. * This function checks PCI device to allow special handling for LC HBAs.
  3350. *
  3351. * Parameters:
  3352. * device : struct pci_dev 's device field
  3353. *
  3354. * return 1 => TRUE
  3355. * 0 => FALSE
  3356. */
  3357. static inline int
  3358. lpfc_is_LC_HBA(unsigned short device)
  3359. {
  3360. if ((device == PCI_DEVICE_ID_TFLY) ||
  3361. (device == PCI_DEVICE_ID_PFLY) ||
  3362. (device == PCI_DEVICE_ID_LP101) ||
  3363. (device == PCI_DEVICE_ID_BMID) ||
  3364. (device == PCI_DEVICE_ID_BSMB) ||
  3365. (device == PCI_DEVICE_ID_ZMID) ||
  3366. (device == PCI_DEVICE_ID_ZSMB) ||
  3367. (device == PCI_DEVICE_ID_SAT_MID) ||
  3368. (device == PCI_DEVICE_ID_SAT_SMB) ||
  3369. (device == PCI_DEVICE_ID_RFLY))
  3370. return 1;
  3371. else
  3372. return 0;
  3373. }
  3374. /*
  3375. * Determine if an IOCB failed because of a link event or firmware reset.
  3376. */
  3377. static inline int
  3378. lpfc_error_lost_link(IOCB_t *iocbp)
  3379. {
  3380. return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
  3381. (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
  3382. iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
  3383. iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
  3384. }
  3385. #define MENLO_TRANSPORT_TYPE 0xfe
  3386. #define MENLO_CONTEXT 0
  3387. #define MENLO_PU 3
  3388. #define MENLO_TIMEOUT 30
  3389. #define SETVAR_MLOMNT 0x103107
  3390. #define SETVAR_MLORST 0x103007
  3391. #define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */