hwa742.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Epson HWA742 LCD controller driver
  3. *
  4. * Copyright (C) 2004-2005 Nokia Corporation
  5. * Authors: Juha Yrjölä <juha.yrjola@nokia.com>
  6. * Imre Deak <imre.deak@nokia.com>
  7. * YUV support: Jussi Laako <jussi.laako@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/mm.h>
  25. #include <linux/fb.h>
  26. #include <linux/delay.h>
  27. #include <linux/clk.h>
  28. #include <linux/interrupt.h>
  29. #include <plat/dma.h>
  30. #include "omapfb.h"
  31. #define HWA742_REV_CODE_REG 0x0
  32. #define HWA742_CONFIG_REG 0x2
  33. #define HWA742_PLL_DIV_REG 0x4
  34. #define HWA742_PLL_0_REG 0x6
  35. #define HWA742_PLL_1_REG 0x8
  36. #define HWA742_PLL_2_REG 0xa
  37. #define HWA742_PLL_3_REG 0xc
  38. #define HWA742_PLL_4_REG 0xe
  39. #define HWA742_CLK_SRC_REG 0x12
  40. #define HWA742_PANEL_TYPE_REG 0x14
  41. #define HWA742_H_DISP_REG 0x16
  42. #define HWA742_H_NDP_REG 0x18
  43. #define HWA742_V_DISP_1_REG 0x1a
  44. #define HWA742_V_DISP_2_REG 0x1c
  45. #define HWA742_V_NDP_REG 0x1e
  46. #define HWA742_HS_W_REG 0x20
  47. #define HWA742_HP_S_REG 0x22
  48. #define HWA742_VS_W_REG 0x24
  49. #define HWA742_VP_S_REG 0x26
  50. #define HWA742_PCLK_POL_REG 0x28
  51. #define HWA742_INPUT_MODE_REG 0x2a
  52. #define HWA742_TRANSL_MODE_REG1 0x2e
  53. #define HWA742_DISP_MODE_REG 0x34
  54. #define HWA742_WINDOW_TYPE 0x36
  55. #define HWA742_WINDOW_X_START_0 0x38
  56. #define HWA742_WINDOW_X_START_1 0x3a
  57. #define HWA742_WINDOW_Y_START_0 0x3c
  58. #define HWA742_WINDOW_Y_START_1 0x3e
  59. #define HWA742_WINDOW_X_END_0 0x40
  60. #define HWA742_WINDOW_X_END_1 0x42
  61. #define HWA742_WINDOW_Y_END_0 0x44
  62. #define HWA742_WINDOW_Y_END_1 0x46
  63. #define HWA742_MEMORY_WRITE_LSB 0x48
  64. #define HWA742_MEMORY_WRITE_MSB 0x49
  65. #define HWA742_MEMORY_READ_0 0x4a
  66. #define HWA742_MEMORY_READ_1 0x4c
  67. #define HWA742_MEMORY_READ_2 0x4e
  68. #define HWA742_POWER_SAVE 0x56
  69. #define HWA742_NDP_CTRL 0x58
  70. #define HWA742_AUTO_UPDATE_TIME (HZ / 20)
  71. /* Reserve 4 request slots for requests in irq context */
  72. #define REQ_POOL_SIZE 24
  73. #define IRQ_REQ_POOL_SIZE 4
  74. #define REQ_FROM_IRQ_POOL 0x01
  75. #define REQ_COMPLETE 0
  76. #define REQ_PENDING 1
  77. struct update_param {
  78. int x, y, width, height;
  79. int color_mode;
  80. int flags;
  81. };
  82. struct hwa742_request {
  83. struct list_head entry;
  84. unsigned int flags;
  85. int (*handler)(struct hwa742_request *req);
  86. void (*complete)(void *data);
  87. void *complete_data;
  88. union {
  89. struct update_param update;
  90. struct completion *sync;
  91. } par;
  92. };
  93. struct {
  94. enum omapfb_update_mode update_mode;
  95. enum omapfb_update_mode update_mode_before_suspend;
  96. struct timer_list auto_update_timer;
  97. int stop_auto_update;
  98. struct omapfb_update_window auto_update_window;
  99. unsigned te_connected:1;
  100. unsigned vsync_only:1;
  101. struct hwa742_request req_pool[REQ_POOL_SIZE];
  102. struct list_head pending_req_list;
  103. struct list_head free_req_list;
  104. struct semaphore req_sema;
  105. spinlock_t req_lock;
  106. struct extif_timings reg_timings, lut_timings;
  107. int prev_color_mode;
  108. int prev_flags;
  109. int window_type;
  110. u32 max_transmit_size;
  111. u32 extif_clk_period;
  112. unsigned long pix_tx_time;
  113. unsigned long line_upd_time;
  114. struct omapfb_device *fbdev;
  115. struct lcd_ctrl_extif *extif;
  116. const struct lcd_ctrl *int_ctrl;
  117. struct clk *sys_ck;
  118. } hwa742;
  119. struct lcd_ctrl hwa742_ctrl;
  120. static u8 hwa742_read_reg(u8 reg)
  121. {
  122. u8 data;
  123. hwa742.extif->set_bits_per_cycle(8);
  124. hwa742.extif->write_command(&reg, 1);
  125. hwa742.extif->read_data(&data, 1);
  126. return data;
  127. }
  128. static void hwa742_write_reg(u8 reg, u8 data)
  129. {
  130. hwa742.extif->set_bits_per_cycle(8);
  131. hwa742.extif->write_command(&reg, 1);
  132. hwa742.extif->write_data(&data, 1);
  133. }
  134. static void set_window_regs(int x_start, int y_start, int x_end, int y_end)
  135. {
  136. u8 tmp[8];
  137. u8 cmd;
  138. x_end--;
  139. y_end--;
  140. tmp[0] = x_start;
  141. tmp[1] = x_start >> 8;
  142. tmp[2] = y_start;
  143. tmp[3] = y_start >> 8;
  144. tmp[4] = x_end;
  145. tmp[5] = x_end >> 8;
  146. tmp[6] = y_end;
  147. tmp[7] = y_end >> 8;
  148. hwa742.extif->set_bits_per_cycle(8);
  149. cmd = HWA742_WINDOW_X_START_0;
  150. hwa742.extif->write_command(&cmd, 1);
  151. hwa742.extif->write_data(tmp, 8);
  152. }
  153. static void set_format_regs(int conv, int transl, int flags)
  154. {
  155. if (flags & OMAPFB_FORMAT_FLAG_DOUBLE) {
  156. hwa742.window_type = ((hwa742.window_type & 0xfc) | 0x01);
  157. #ifdef VERBOSE
  158. dev_dbg(hwa742.fbdev->dev, "hwa742: enabled pixel doubling\n");
  159. #endif
  160. } else {
  161. hwa742.window_type = (hwa742.window_type & 0xfc);
  162. #ifdef VERBOSE
  163. dev_dbg(hwa742.fbdev->dev, "hwa742: disabled pixel doubling\n");
  164. #endif
  165. }
  166. hwa742_write_reg(HWA742_INPUT_MODE_REG, conv);
  167. hwa742_write_reg(HWA742_TRANSL_MODE_REG1, transl);
  168. hwa742_write_reg(HWA742_WINDOW_TYPE, hwa742.window_type);
  169. }
  170. static void enable_tearsync(int y, int width, int height, int screen_height,
  171. int force_vsync)
  172. {
  173. u8 b;
  174. b = hwa742_read_reg(HWA742_NDP_CTRL);
  175. b |= 1 << 2;
  176. hwa742_write_reg(HWA742_NDP_CTRL, b);
  177. if (likely(hwa742.vsync_only || force_vsync)) {
  178. hwa742.extif->enable_tearsync(1, 0);
  179. return;
  180. }
  181. if (width * hwa742.pix_tx_time < hwa742.line_upd_time) {
  182. hwa742.extif->enable_tearsync(1, 0);
  183. return;
  184. }
  185. if ((width * hwa742.pix_tx_time / 1000) * height <
  186. (y + height) * (hwa742.line_upd_time / 1000)) {
  187. hwa742.extif->enable_tearsync(1, 0);
  188. return;
  189. }
  190. hwa742.extif->enable_tearsync(1, y + 1);
  191. }
  192. static void disable_tearsync(void)
  193. {
  194. u8 b;
  195. hwa742.extif->enable_tearsync(0, 0);
  196. b = hwa742_read_reg(HWA742_NDP_CTRL);
  197. b &= ~(1 << 2);
  198. hwa742_write_reg(HWA742_NDP_CTRL, b);
  199. }
  200. static inline struct hwa742_request *alloc_req(void)
  201. {
  202. unsigned long flags;
  203. struct hwa742_request *req;
  204. int req_flags = 0;
  205. if (!in_interrupt())
  206. down(&hwa742.req_sema);
  207. else
  208. req_flags = REQ_FROM_IRQ_POOL;
  209. spin_lock_irqsave(&hwa742.req_lock, flags);
  210. BUG_ON(list_empty(&hwa742.free_req_list));
  211. req = list_entry(hwa742.free_req_list.next,
  212. struct hwa742_request, entry);
  213. list_del(&req->entry);
  214. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  215. INIT_LIST_HEAD(&req->entry);
  216. req->flags = req_flags;
  217. return req;
  218. }
  219. static inline void free_req(struct hwa742_request *req)
  220. {
  221. unsigned long flags;
  222. spin_lock_irqsave(&hwa742.req_lock, flags);
  223. list_move(&req->entry, &hwa742.free_req_list);
  224. if (!(req->flags & REQ_FROM_IRQ_POOL))
  225. up(&hwa742.req_sema);
  226. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  227. }
  228. static void process_pending_requests(void)
  229. {
  230. unsigned long flags;
  231. spin_lock_irqsave(&hwa742.req_lock, flags);
  232. while (!list_empty(&hwa742.pending_req_list)) {
  233. struct hwa742_request *req;
  234. void (*complete)(void *);
  235. void *complete_data;
  236. req = list_entry(hwa742.pending_req_list.next,
  237. struct hwa742_request, entry);
  238. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  239. if (req->handler(req) == REQ_PENDING)
  240. return;
  241. complete = req->complete;
  242. complete_data = req->complete_data;
  243. free_req(req);
  244. if (complete)
  245. complete(complete_data);
  246. spin_lock_irqsave(&hwa742.req_lock, flags);
  247. }
  248. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  249. }
  250. static void submit_req_list(struct list_head *head)
  251. {
  252. unsigned long flags;
  253. int process = 1;
  254. spin_lock_irqsave(&hwa742.req_lock, flags);
  255. if (likely(!list_empty(&hwa742.pending_req_list)))
  256. process = 0;
  257. list_splice_init(head, hwa742.pending_req_list.prev);
  258. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  259. if (process)
  260. process_pending_requests();
  261. }
  262. static void request_complete(void *data)
  263. {
  264. struct hwa742_request *req = (struct hwa742_request *)data;
  265. void (*complete)(void *);
  266. void *complete_data;
  267. complete = req->complete;
  268. complete_data = req->complete_data;
  269. free_req(req);
  270. if (complete)
  271. complete(complete_data);
  272. process_pending_requests();
  273. }
  274. static int send_frame_handler(struct hwa742_request *req)
  275. {
  276. struct update_param *par = &req->par.update;
  277. int x = par->x;
  278. int y = par->y;
  279. int w = par->width;
  280. int h = par->height;
  281. int bpp;
  282. int conv, transl;
  283. unsigned long offset;
  284. int color_mode = par->color_mode;
  285. int flags = par->flags;
  286. int scr_width = hwa742.fbdev->panel->x_res;
  287. int scr_height = hwa742.fbdev->panel->y_res;
  288. #ifdef VERBOSE
  289. dev_dbg(hwa742.fbdev->dev, "x %d y %d w %d h %d scr_width %d "
  290. "color_mode %d flags %d\n",
  291. x, y, w, h, scr_width, color_mode, flags);
  292. #endif
  293. switch (color_mode) {
  294. case OMAPFB_COLOR_YUV422:
  295. bpp = 16;
  296. conv = 0x08;
  297. transl = 0x25;
  298. break;
  299. case OMAPFB_COLOR_YUV420:
  300. bpp = 12;
  301. conv = 0x09;
  302. transl = 0x25;
  303. break;
  304. case OMAPFB_COLOR_RGB565:
  305. bpp = 16;
  306. conv = 0x01;
  307. transl = 0x05;
  308. break;
  309. default:
  310. return -EINVAL;
  311. }
  312. if (hwa742.prev_flags != flags ||
  313. hwa742.prev_color_mode != color_mode) {
  314. set_format_regs(conv, transl, flags);
  315. hwa742.prev_color_mode = color_mode;
  316. hwa742.prev_flags = flags;
  317. }
  318. flags = req->par.update.flags;
  319. if (flags & OMAPFB_FORMAT_FLAG_TEARSYNC)
  320. enable_tearsync(y, scr_width, h, scr_height,
  321. flags & OMAPFB_FORMAT_FLAG_FORCE_VSYNC);
  322. else
  323. disable_tearsync();
  324. set_window_regs(x, y, x + w, y + h);
  325. offset = (scr_width * y + x) * bpp / 8;
  326. hwa742.int_ctrl->setup_plane(OMAPFB_PLANE_GFX,
  327. OMAPFB_CHANNEL_OUT_LCD, offset, scr_width, 0, 0, w, h,
  328. color_mode);
  329. hwa742.extif->set_bits_per_cycle(16);
  330. hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 1);
  331. hwa742.extif->transfer_area(w, h, request_complete, req);
  332. return REQ_PENDING;
  333. }
  334. static void send_frame_complete(void *data)
  335. {
  336. hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 0);
  337. }
  338. #define ADD_PREQ(_x, _y, _w, _h) do { \
  339. req = alloc_req(); \
  340. req->handler = send_frame_handler; \
  341. req->complete = send_frame_complete; \
  342. req->par.update.x = _x; \
  343. req->par.update.y = _y; \
  344. req->par.update.width = _w; \
  345. req->par.update.height = _h; \
  346. req->par.update.color_mode = color_mode;\
  347. req->par.update.flags = flags; \
  348. list_add_tail(&req->entry, req_head); \
  349. } while(0)
  350. static void create_req_list(struct omapfb_update_window *win,
  351. struct list_head *req_head)
  352. {
  353. struct hwa742_request *req;
  354. int x = win->x;
  355. int y = win->y;
  356. int width = win->width;
  357. int height = win->height;
  358. int color_mode;
  359. int flags;
  360. flags = win->format & ~OMAPFB_FORMAT_MASK;
  361. color_mode = win->format & OMAPFB_FORMAT_MASK;
  362. if (x & 1) {
  363. ADD_PREQ(x, y, 1, height);
  364. width--;
  365. x++;
  366. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  367. }
  368. if (width & ~1) {
  369. unsigned int xspan = width & ~1;
  370. unsigned int ystart = y;
  371. unsigned int yspan = height;
  372. if (xspan * height * 2 > hwa742.max_transmit_size) {
  373. yspan = hwa742.max_transmit_size / (xspan * 2);
  374. ADD_PREQ(x, ystart, xspan, yspan);
  375. ystart += yspan;
  376. yspan = height - yspan;
  377. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  378. }
  379. ADD_PREQ(x, ystart, xspan, yspan);
  380. x += xspan;
  381. width -= xspan;
  382. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  383. }
  384. if (width)
  385. ADD_PREQ(x, y, 1, height);
  386. }
  387. static void auto_update_complete(void *data)
  388. {
  389. if (!hwa742.stop_auto_update)
  390. mod_timer(&hwa742.auto_update_timer,
  391. jiffies + HWA742_AUTO_UPDATE_TIME);
  392. }
  393. static void hwa742_update_window_auto(unsigned long arg)
  394. {
  395. LIST_HEAD(req_list);
  396. struct hwa742_request *last;
  397. create_req_list(&hwa742.auto_update_window, &req_list);
  398. last = list_entry(req_list.prev, struct hwa742_request, entry);
  399. last->complete = auto_update_complete;
  400. last->complete_data = NULL;
  401. submit_req_list(&req_list);
  402. }
  403. int hwa742_update_window_async(struct fb_info *fbi,
  404. struct omapfb_update_window *win,
  405. void (*complete_callback)(void *arg),
  406. void *complete_callback_data)
  407. {
  408. LIST_HEAD(req_list);
  409. struct hwa742_request *last;
  410. int r = 0;
  411. if (hwa742.update_mode != OMAPFB_MANUAL_UPDATE) {
  412. dev_dbg(hwa742.fbdev->dev, "invalid update mode\n");
  413. r = -EINVAL;
  414. goto out;
  415. }
  416. if (unlikely(win->format &
  417. ~(0x03 | OMAPFB_FORMAT_FLAG_DOUBLE |
  418. OMAPFB_FORMAT_FLAG_TEARSYNC | OMAPFB_FORMAT_FLAG_FORCE_VSYNC))) {
  419. dev_dbg(hwa742.fbdev->dev, "invalid window flag\n");
  420. r = -EINVAL;
  421. goto out;
  422. }
  423. create_req_list(win, &req_list);
  424. last = list_entry(req_list.prev, struct hwa742_request, entry);
  425. last->complete = complete_callback;
  426. last->complete_data = (void *)complete_callback_data;
  427. submit_req_list(&req_list);
  428. out:
  429. return r;
  430. }
  431. EXPORT_SYMBOL(hwa742_update_window_async);
  432. static int hwa742_setup_plane(int plane, int channel_out,
  433. unsigned long offset, int screen_width,
  434. int pos_x, int pos_y, int width, int height,
  435. int color_mode)
  436. {
  437. if (plane != OMAPFB_PLANE_GFX ||
  438. channel_out != OMAPFB_CHANNEL_OUT_LCD)
  439. return -EINVAL;
  440. return 0;
  441. }
  442. static int hwa742_enable_plane(int plane, int enable)
  443. {
  444. if (plane != 0)
  445. return -EINVAL;
  446. hwa742.int_ctrl->enable_plane(plane, enable);
  447. return 0;
  448. }
  449. static int sync_handler(struct hwa742_request *req)
  450. {
  451. complete(req->par.sync);
  452. return REQ_COMPLETE;
  453. }
  454. static void hwa742_sync(void)
  455. {
  456. LIST_HEAD(req_list);
  457. struct hwa742_request *req;
  458. struct completion comp;
  459. req = alloc_req();
  460. req->handler = sync_handler;
  461. req->complete = NULL;
  462. init_completion(&comp);
  463. req->par.sync = &comp;
  464. list_add(&req->entry, &req_list);
  465. submit_req_list(&req_list);
  466. wait_for_completion(&comp);
  467. }
  468. static void hwa742_bind_client(struct omapfb_notifier_block *nb)
  469. {
  470. dev_dbg(hwa742.fbdev->dev, "update_mode %d\n", hwa742.update_mode);
  471. if (hwa742.update_mode == OMAPFB_MANUAL_UPDATE) {
  472. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
  473. }
  474. }
  475. static int hwa742_set_update_mode(enum omapfb_update_mode mode)
  476. {
  477. if (mode != OMAPFB_MANUAL_UPDATE && mode != OMAPFB_AUTO_UPDATE &&
  478. mode != OMAPFB_UPDATE_DISABLED)
  479. return -EINVAL;
  480. if (mode == hwa742.update_mode)
  481. return 0;
  482. dev_info(hwa742.fbdev->dev, "HWA742: setting update mode to %s\n",
  483. mode == OMAPFB_UPDATE_DISABLED ? "disabled" :
  484. (mode == OMAPFB_AUTO_UPDATE ? "auto" : "manual"));
  485. switch (hwa742.update_mode) {
  486. case OMAPFB_MANUAL_UPDATE:
  487. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_DISABLED);
  488. break;
  489. case OMAPFB_AUTO_UPDATE:
  490. hwa742.stop_auto_update = 1;
  491. del_timer_sync(&hwa742.auto_update_timer);
  492. break;
  493. case OMAPFB_UPDATE_DISABLED:
  494. break;
  495. }
  496. hwa742.update_mode = mode;
  497. hwa742_sync();
  498. hwa742.stop_auto_update = 0;
  499. switch (mode) {
  500. case OMAPFB_MANUAL_UPDATE:
  501. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
  502. break;
  503. case OMAPFB_AUTO_UPDATE:
  504. hwa742_update_window_auto(0);
  505. break;
  506. case OMAPFB_UPDATE_DISABLED:
  507. break;
  508. }
  509. return 0;
  510. }
  511. static enum omapfb_update_mode hwa742_get_update_mode(void)
  512. {
  513. return hwa742.update_mode;
  514. }
  515. static unsigned long round_to_extif_ticks(unsigned long ps, int div)
  516. {
  517. int bus_tick = hwa742.extif_clk_period * div;
  518. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  519. }
  520. static int calc_reg_timing(unsigned long sysclk, int div)
  521. {
  522. struct extif_timings *t;
  523. unsigned long systim;
  524. /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
  525. * AccessTime 2 ns + 12.2 ns (regs),
  526. * WEOffTime = WEOnTime + 1 ns,
  527. * REOffTime = REOnTime + 16 ns (regs),
  528. * CSOffTime = REOffTime + 1 ns
  529. * ReadCycle = 2ns + 2*SYSCLK (regs),
  530. * WriteCycle = 2*SYSCLK + 2 ns,
  531. * CSPulseWidth = 10 ns */
  532. systim = 1000000000 / (sysclk / 1000);
  533. dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
  534. "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
  535. t = &hwa742.reg_timings;
  536. memset(t, 0, sizeof(*t));
  537. t->clk_div = div;
  538. t->cs_on_time = 0;
  539. t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  540. t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  541. t->access_time = round_to_extif_ticks(t->re_on_time + 12200, div);
  542. t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
  543. t->re_off_time = round_to_extif_ticks(t->re_on_time + 16000, div);
  544. t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
  545. t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  546. if (t->we_cycle_time < t->we_off_time)
  547. t->we_cycle_time = t->we_off_time;
  548. t->re_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  549. if (t->re_cycle_time < t->re_off_time)
  550. t->re_cycle_time = t->re_off_time;
  551. t->cs_pulse_width = 0;
  552. dev_dbg(hwa742.fbdev->dev, "[reg]cson %d csoff %d reon %d reoff %d\n",
  553. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  554. dev_dbg(hwa742.fbdev->dev, "[reg]weon %d weoff %d recyc %d wecyc %d\n",
  555. t->we_on_time, t->we_off_time, t->re_cycle_time,
  556. t->we_cycle_time);
  557. dev_dbg(hwa742.fbdev->dev, "[reg]rdaccess %d cspulse %d\n",
  558. t->access_time, t->cs_pulse_width);
  559. return hwa742.extif->convert_timings(t);
  560. }
  561. static int calc_lut_timing(unsigned long sysclk, int div)
  562. {
  563. struct extif_timings *t;
  564. unsigned long systim;
  565. /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
  566. * AccessTime 2 ns + 4 * SYSCLK + 26 (lut),
  567. * WEOffTime = WEOnTime + 1 ns,
  568. * REOffTime = REOnTime + 4*SYSCLK + 26 ns (lut),
  569. * CSOffTime = REOffTime + 1 ns
  570. * ReadCycle = 2ns + 4*SYSCLK + 26 ns (lut),
  571. * WriteCycle = 2*SYSCLK + 2 ns,
  572. * CSPulseWidth = 10 ns
  573. */
  574. systim = 1000000000 / (sysclk / 1000);
  575. dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
  576. "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
  577. t = &hwa742.lut_timings;
  578. memset(t, 0, sizeof(*t));
  579. t->clk_div = div;
  580. t->cs_on_time = 0;
  581. t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  582. t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  583. t->access_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
  584. 26000, div);
  585. t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
  586. t->re_off_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
  587. 26000, div);
  588. t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
  589. t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  590. if (t->we_cycle_time < t->we_off_time)
  591. t->we_cycle_time = t->we_off_time;
  592. t->re_cycle_time = round_to_extif_ticks(2000 + 4 * systim + 26000, div);
  593. if (t->re_cycle_time < t->re_off_time)
  594. t->re_cycle_time = t->re_off_time;
  595. t->cs_pulse_width = 0;
  596. dev_dbg(hwa742.fbdev->dev, "[lut]cson %d csoff %d reon %d reoff %d\n",
  597. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  598. dev_dbg(hwa742.fbdev->dev, "[lut]weon %d weoff %d recyc %d wecyc %d\n",
  599. t->we_on_time, t->we_off_time, t->re_cycle_time,
  600. t->we_cycle_time);
  601. dev_dbg(hwa742.fbdev->dev, "[lut]rdaccess %d cspulse %d\n",
  602. t->access_time, t->cs_pulse_width);
  603. return hwa742.extif->convert_timings(t);
  604. }
  605. static int calc_extif_timings(unsigned long sysclk, int *extif_mem_div)
  606. {
  607. int max_clk_div;
  608. int div;
  609. hwa742.extif->get_clk_info(&hwa742.extif_clk_period, &max_clk_div);
  610. for (div = 1; div < max_clk_div; div++) {
  611. if (calc_reg_timing(sysclk, div) == 0)
  612. break;
  613. }
  614. if (div >= max_clk_div)
  615. goto err;
  616. *extif_mem_div = div;
  617. for (div = 1; div < max_clk_div; div++) {
  618. if (calc_lut_timing(sysclk, div) == 0)
  619. break;
  620. }
  621. if (div >= max_clk_div)
  622. goto err;
  623. return 0;
  624. err:
  625. dev_err(hwa742.fbdev->dev, "can't setup timings\n");
  626. return -1;
  627. }
  628. static void calc_hwa742_clk_rates(unsigned long ext_clk,
  629. unsigned long *sys_clk, unsigned long *pix_clk)
  630. {
  631. int pix_clk_src;
  632. int sys_div = 0, sys_mul = 0;
  633. int pix_div;
  634. pix_clk_src = hwa742_read_reg(HWA742_CLK_SRC_REG);
  635. pix_div = ((pix_clk_src >> 3) & 0x1f) + 1;
  636. if ((pix_clk_src & (0x3 << 1)) == 0) {
  637. /* Source is the PLL */
  638. sys_div = (hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x3f) + 1;
  639. sys_mul = (hwa742_read_reg(HWA742_PLL_4_REG) & 0x7f) + 1;
  640. *sys_clk = ext_clk * sys_mul / sys_div;
  641. } else /* else source is ext clk, or oscillator */
  642. *sys_clk = ext_clk;
  643. *pix_clk = *sys_clk / pix_div; /* HZ */
  644. dev_dbg(hwa742.fbdev->dev,
  645. "ext_clk %ld pix_src %d pix_div %d sys_div %d sys_mul %d\n",
  646. ext_clk, pix_clk_src & (0x3 << 1), pix_div, sys_div, sys_mul);
  647. dev_dbg(hwa742.fbdev->dev, "sys_clk %ld pix_clk %ld\n",
  648. *sys_clk, *pix_clk);
  649. }
  650. static int setup_tearsync(unsigned long pix_clk, int extif_div)
  651. {
  652. int hdisp, vdisp;
  653. int hndp, vndp;
  654. int hsw, vsw;
  655. int hs, vs;
  656. int hs_pol_inv, vs_pol_inv;
  657. int use_hsvs, use_ndp;
  658. u8 b;
  659. hsw = hwa742_read_reg(HWA742_HS_W_REG);
  660. vsw = hwa742_read_reg(HWA742_VS_W_REG);
  661. hs_pol_inv = !(hsw & 0x80);
  662. vs_pol_inv = !(vsw & 0x80);
  663. hsw = hsw & 0x7f;
  664. vsw = vsw & 0x3f;
  665. hdisp = (hwa742_read_reg(HWA742_H_DISP_REG) & 0x7f) * 8;
  666. vdisp = hwa742_read_reg(HWA742_V_DISP_1_REG) +
  667. ((hwa742_read_reg(HWA742_V_DISP_2_REG) & 0x3) << 8);
  668. hndp = hwa742_read_reg(HWA742_H_NDP_REG) & 0x7f;
  669. vndp = hwa742_read_reg(HWA742_V_NDP_REG);
  670. /* time to transfer one pixel (16bpp) in ps */
  671. hwa742.pix_tx_time = hwa742.reg_timings.we_cycle_time;
  672. if (hwa742.extif->get_max_tx_rate != NULL) {
  673. /*
  674. * The external interface might have a rate limitation,
  675. * if so, we have to maximize our transfer rate.
  676. */
  677. unsigned long min_tx_time;
  678. unsigned long max_tx_rate = hwa742.extif->get_max_tx_rate();
  679. dev_dbg(hwa742.fbdev->dev, "max_tx_rate %ld HZ\n",
  680. max_tx_rate);
  681. min_tx_time = 1000000000 / (max_tx_rate / 1000); /* ps */
  682. if (hwa742.pix_tx_time < min_tx_time)
  683. hwa742.pix_tx_time = min_tx_time;
  684. }
  685. /* time to update one line in ps */
  686. hwa742.line_upd_time = (hdisp + hndp) * 1000000 / (pix_clk / 1000);
  687. hwa742.line_upd_time *= 1000;
  688. if (hdisp * hwa742.pix_tx_time > hwa742.line_upd_time)
  689. /*
  690. * transfer speed too low, we might have to use both
  691. * HS and VS
  692. */
  693. use_hsvs = 1;
  694. else
  695. /* decent transfer speed, we'll always use only VS */
  696. use_hsvs = 0;
  697. if (use_hsvs && (hs_pol_inv || vs_pol_inv)) {
  698. /*
  699. * HS or'ed with VS doesn't work, use the active high
  700. * TE signal based on HNDP / VNDP
  701. */
  702. use_ndp = 1;
  703. hs_pol_inv = 0;
  704. vs_pol_inv = 0;
  705. hs = hndp;
  706. vs = vndp;
  707. } else {
  708. /*
  709. * Use HS or'ed with VS as a TE signal if both are needed
  710. * or VNDP if only vsync is needed.
  711. */
  712. use_ndp = 0;
  713. hs = hsw;
  714. vs = vsw;
  715. if (!use_hsvs) {
  716. hs_pol_inv = 0;
  717. vs_pol_inv = 0;
  718. }
  719. }
  720. hs = hs * 1000000 / (pix_clk / 1000); /* ps */
  721. hs *= 1000;
  722. vs = vs * (hdisp + hndp) * 1000000 / (pix_clk / 1000); /* ps */
  723. vs *= 1000;
  724. if (vs <= hs)
  725. return -EDOM;
  726. /* set VS to 120% of HS to minimize VS detection time */
  727. vs = hs * 12 / 10;
  728. /* minimize HS too */
  729. hs = 10000;
  730. b = hwa742_read_reg(HWA742_NDP_CTRL);
  731. b &= ~0x3;
  732. b |= use_hsvs ? 1 : 0;
  733. b |= (use_ndp && use_hsvs) ? 0 : 2;
  734. hwa742_write_reg(HWA742_NDP_CTRL, b);
  735. hwa742.vsync_only = !use_hsvs;
  736. dev_dbg(hwa742.fbdev->dev,
  737. "pix_clk %ld HZ pix_tx_time %ld ps line_upd_time %ld ps\n",
  738. pix_clk, hwa742.pix_tx_time, hwa742.line_upd_time);
  739. dev_dbg(hwa742.fbdev->dev,
  740. "hs %d ps vs %d ps mode %d vsync_only %d\n",
  741. hs, vs, (b & 0x3), !use_hsvs);
  742. return hwa742.extif->setup_tearsync(1, hs, vs,
  743. hs_pol_inv, vs_pol_inv, extif_div);
  744. }
  745. static void hwa742_get_caps(int plane, struct omapfb_caps *caps)
  746. {
  747. hwa742.int_ctrl->get_caps(plane, caps);
  748. caps->ctrl |= OMAPFB_CAPS_MANUAL_UPDATE |
  749. OMAPFB_CAPS_WINDOW_PIXEL_DOUBLE;
  750. if (hwa742.te_connected)
  751. caps->ctrl |= OMAPFB_CAPS_TEARSYNC;
  752. caps->wnd_color |= (1 << OMAPFB_COLOR_RGB565) |
  753. (1 << OMAPFB_COLOR_YUV420);
  754. }
  755. static void hwa742_suspend(void)
  756. {
  757. hwa742.update_mode_before_suspend = hwa742.update_mode;
  758. hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
  759. /* Enable sleep mode */
  760. hwa742_write_reg(HWA742_POWER_SAVE, 1 << 1);
  761. clk_disable(hwa742.sys_ck);
  762. }
  763. static void hwa742_resume(void)
  764. {
  765. clk_enable(hwa742.sys_ck);
  766. /* Disable sleep mode */
  767. hwa742_write_reg(HWA742_POWER_SAVE, 0);
  768. while (1) {
  769. /* Loop until PLL output is stabilized */
  770. if (hwa742_read_reg(HWA742_PLL_DIV_REG) & (1 << 7))
  771. break;
  772. set_current_state(TASK_UNINTERRUPTIBLE);
  773. schedule_timeout(msecs_to_jiffies(5));
  774. }
  775. hwa742_set_update_mode(hwa742.update_mode_before_suspend);
  776. }
  777. static int hwa742_init(struct omapfb_device *fbdev, int ext_mode,
  778. struct omapfb_mem_desc *req_vram)
  779. {
  780. int r = 0, i;
  781. u8 rev, conf;
  782. unsigned long ext_clk;
  783. unsigned long sys_clk, pix_clk;
  784. int extif_mem_div;
  785. struct omapfb_platform_data *omapfb_conf;
  786. BUG_ON(!fbdev->ext_if || !fbdev->int_ctrl);
  787. hwa742.fbdev = fbdev;
  788. hwa742.extif = fbdev->ext_if;
  789. hwa742.int_ctrl = fbdev->int_ctrl;
  790. omapfb_conf = fbdev->dev->platform_data;
  791. hwa742.sys_ck = clk_get(NULL, "hwa_sys_ck");
  792. spin_lock_init(&hwa742.req_lock);
  793. if ((r = hwa742.int_ctrl->init(fbdev, 1, req_vram)) < 0)
  794. goto err1;
  795. if ((r = hwa742.extif->init(fbdev)) < 0)
  796. goto err2;
  797. ext_clk = clk_get_rate(hwa742.sys_ck);
  798. if ((r = calc_extif_timings(ext_clk, &extif_mem_div)) < 0)
  799. goto err3;
  800. hwa742.extif->set_timings(&hwa742.reg_timings);
  801. clk_enable(hwa742.sys_ck);
  802. calc_hwa742_clk_rates(ext_clk, &sys_clk, &pix_clk);
  803. if ((r = calc_extif_timings(sys_clk, &extif_mem_div)) < 0)
  804. goto err4;
  805. hwa742.extif->set_timings(&hwa742.reg_timings);
  806. rev = hwa742_read_reg(HWA742_REV_CODE_REG);
  807. if ((rev & 0xfc) != 0x80) {
  808. dev_err(fbdev->dev, "HWA742: invalid revision %02x\n", rev);
  809. r = -ENODEV;
  810. goto err4;
  811. }
  812. if (!(hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x80)) {
  813. dev_err(fbdev->dev,
  814. "HWA742: controller not initialized by the bootloader\n");
  815. r = -ENODEV;
  816. goto err4;
  817. }
  818. if ((r = setup_tearsync(pix_clk, extif_mem_div)) < 0) {
  819. dev_err(hwa742.fbdev->dev,
  820. "HWA742: can't setup tearing synchronization\n");
  821. goto err4;
  822. }
  823. hwa742.te_connected = 1;
  824. hwa742.max_transmit_size = hwa742.extif->max_transmit_size;
  825. hwa742.update_mode = OMAPFB_UPDATE_DISABLED;
  826. hwa742.auto_update_window.x = 0;
  827. hwa742.auto_update_window.y = 0;
  828. hwa742.auto_update_window.width = fbdev->panel->x_res;
  829. hwa742.auto_update_window.height = fbdev->panel->y_res;
  830. hwa742.auto_update_window.format = 0;
  831. init_timer(&hwa742.auto_update_timer);
  832. hwa742.auto_update_timer.function = hwa742_update_window_auto;
  833. hwa742.auto_update_timer.data = 0;
  834. hwa742.prev_color_mode = -1;
  835. hwa742.prev_flags = 0;
  836. hwa742.fbdev = fbdev;
  837. INIT_LIST_HEAD(&hwa742.free_req_list);
  838. INIT_LIST_HEAD(&hwa742.pending_req_list);
  839. for (i = 0; i < ARRAY_SIZE(hwa742.req_pool); i++)
  840. list_add(&hwa742.req_pool[i].entry, &hwa742.free_req_list);
  841. BUG_ON(i <= IRQ_REQ_POOL_SIZE);
  842. sema_init(&hwa742.req_sema, i - IRQ_REQ_POOL_SIZE);
  843. conf = hwa742_read_reg(HWA742_CONFIG_REG);
  844. dev_info(fbdev->dev, ": Epson HWA742 LCD controller rev %d "
  845. "initialized (CNF pins %x)\n", rev & 0x03, conf & 0x07);
  846. return 0;
  847. err4:
  848. clk_disable(hwa742.sys_ck);
  849. err3:
  850. hwa742.extif->cleanup();
  851. err2:
  852. hwa742.int_ctrl->cleanup();
  853. err1:
  854. return r;
  855. }
  856. static void hwa742_cleanup(void)
  857. {
  858. hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
  859. hwa742.extif->cleanup();
  860. hwa742.int_ctrl->cleanup();
  861. clk_disable(hwa742.sys_ck);
  862. }
  863. struct lcd_ctrl hwa742_ctrl = {
  864. .name = "hwa742",
  865. .init = hwa742_init,
  866. .cleanup = hwa742_cleanup,
  867. .bind_client = hwa742_bind_client,
  868. .get_caps = hwa742_get_caps,
  869. .set_update_mode = hwa742_set_update_mode,
  870. .get_update_mode = hwa742_get_update_mode,
  871. .setup_plane = hwa742_setup_plane,
  872. .enable_plane = hwa742_enable_plane,
  873. .update_window = hwa742_update_window_async,
  874. .sync = hwa742_sync,
  875. .suspend = hwa742_suspend,
  876. .resume = hwa742_resume,
  877. };