emulate.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static void assign_masked(ulong *dest, ulong src, ulong mask)
  403. {
  404. *dest = (*dest & ~mask) | (src & mask);
  405. }
  406. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  409. }
  410. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  411. {
  412. u16 sel;
  413. struct desc_struct ss;
  414. if (ctxt->mode == X86EMUL_MODE_PROT64)
  415. return ~0UL;
  416. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  417. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  418. }
  419. static int stack_size(struct x86_emulate_ctxt *ctxt)
  420. {
  421. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  422. }
  423. /* Access/update address held in a register, based on addressing mode. */
  424. static inline unsigned long
  425. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  426. {
  427. if (ctxt->ad_bytes == sizeof(unsigned long))
  428. return reg;
  429. else
  430. return reg & ad_mask(ctxt);
  431. }
  432. static inline unsigned long
  433. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  434. {
  435. return address_mask(ctxt, reg);
  436. }
  437. static inline void
  438. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  439. {
  440. if (ctxt->ad_bytes == sizeof(unsigned long))
  441. *reg += inc;
  442. else
  443. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  444. }
  445. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  446. {
  447. register_address_increment(ctxt, &ctxt->_eip, rel);
  448. }
  449. static u32 desc_limit_scaled(struct desc_struct *desc)
  450. {
  451. u32 limit = get_desc_limit(desc);
  452. return desc->g ? (limit << 12) | 0xfff : limit;
  453. }
  454. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  455. {
  456. ctxt->has_seg_override = true;
  457. ctxt->seg_override = seg;
  458. }
  459. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  460. {
  461. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  462. return 0;
  463. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  464. }
  465. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  466. {
  467. if (!ctxt->has_seg_override)
  468. return 0;
  469. return ctxt->seg_override;
  470. }
  471. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  472. u32 error, bool valid)
  473. {
  474. ctxt->exception.vector = vec;
  475. ctxt->exception.error_code = error;
  476. ctxt->exception.error_code_valid = valid;
  477. return X86EMUL_PROPAGATE_FAULT;
  478. }
  479. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  482. }
  483. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  484. {
  485. return emulate_exception(ctxt, GP_VECTOR, err, true);
  486. }
  487. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, SS_VECTOR, err, true);
  490. }
  491. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  494. }
  495. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  496. {
  497. return emulate_exception(ctxt, TS_VECTOR, err, true);
  498. }
  499. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  500. {
  501. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  502. }
  503. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  504. {
  505. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  506. }
  507. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  508. {
  509. u16 selector;
  510. struct desc_struct desc;
  511. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  512. return selector;
  513. }
  514. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  515. unsigned seg)
  516. {
  517. u16 dummy;
  518. u32 base3;
  519. struct desc_struct desc;
  520. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  521. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  522. }
  523. /*
  524. * x86 defines three classes of vector instructions: explicitly
  525. * aligned, explicitly unaligned, and the rest, which change behaviour
  526. * depending on whether they're AVX encoded or not.
  527. *
  528. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  529. * subject to the same check.
  530. */
  531. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  532. {
  533. if (likely(size < 16))
  534. return false;
  535. if (ctxt->d & Aligned)
  536. return true;
  537. else if (ctxt->d & Unaligned)
  538. return false;
  539. else if (ctxt->d & Avx)
  540. return false;
  541. else
  542. return true;
  543. }
  544. static int __linearize(struct x86_emulate_ctxt *ctxt,
  545. struct segmented_address addr,
  546. unsigned size, bool write, bool fetch,
  547. ulong *linear)
  548. {
  549. struct desc_struct desc;
  550. bool usable;
  551. ulong la;
  552. u32 lim;
  553. u16 sel;
  554. unsigned cpl, rpl;
  555. la = seg_base(ctxt, addr.seg) + addr.ea;
  556. switch (ctxt->mode) {
  557. case X86EMUL_MODE_REAL:
  558. break;
  559. case X86EMUL_MODE_PROT64:
  560. if (((signed long)la << 16) >> 16 != la)
  561. return emulate_gp(ctxt, 0);
  562. break;
  563. default:
  564. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  565. addr.seg);
  566. if (!usable)
  567. goto bad;
  568. /* code segment or read-only data segment */
  569. if (((desc.type & 8) || !(desc.type & 2)) && write)
  570. goto bad;
  571. /* unreadable code segment */
  572. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  573. goto bad;
  574. lim = desc_limit_scaled(&desc);
  575. if ((desc.type & 8) || !(desc.type & 4)) {
  576. /* expand-up segment */
  577. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  578. goto bad;
  579. } else {
  580. /* exapand-down segment */
  581. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  582. goto bad;
  583. lim = desc.d ? 0xffffffff : 0xffff;
  584. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  585. goto bad;
  586. }
  587. cpl = ctxt->ops->cpl(ctxt);
  588. rpl = sel & 3;
  589. cpl = max(cpl, rpl);
  590. if (!(desc.type & 8)) {
  591. /* data segment */
  592. if (cpl > desc.dpl)
  593. goto bad;
  594. } else if ((desc.type & 8) && !(desc.type & 4)) {
  595. /* nonconforming code segment */
  596. if (cpl != desc.dpl)
  597. goto bad;
  598. } else if ((desc.type & 8) && (desc.type & 4)) {
  599. /* conforming code segment */
  600. if (cpl < desc.dpl)
  601. goto bad;
  602. }
  603. break;
  604. }
  605. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  606. la &= (u32)-1;
  607. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  608. return emulate_gp(ctxt, 0);
  609. *linear = la;
  610. return X86EMUL_CONTINUE;
  611. bad:
  612. if (addr.seg == VCPU_SREG_SS)
  613. return emulate_ss(ctxt, addr.seg);
  614. else
  615. return emulate_gp(ctxt, addr.seg);
  616. }
  617. static int linearize(struct x86_emulate_ctxt *ctxt,
  618. struct segmented_address addr,
  619. unsigned size, bool write,
  620. ulong *linear)
  621. {
  622. return __linearize(ctxt, addr, size, write, false, linear);
  623. }
  624. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  625. struct segmented_address addr,
  626. void *data,
  627. unsigned size)
  628. {
  629. int rc;
  630. ulong linear;
  631. rc = linearize(ctxt, addr, size, false, &linear);
  632. if (rc != X86EMUL_CONTINUE)
  633. return rc;
  634. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  635. }
  636. /*
  637. * Fetch the next byte of the instruction being emulated which is pointed to
  638. * by ctxt->_eip, then increment ctxt->_eip.
  639. *
  640. * Also prefetch the remaining bytes of the instruction without crossing page
  641. * boundary if they are not in fetch_cache yet.
  642. */
  643. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  644. {
  645. struct fetch_cache *fc = &ctxt->fetch;
  646. int rc;
  647. int size, cur_size;
  648. if (ctxt->_eip == fc->end) {
  649. unsigned long linear;
  650. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  651. .ea = ctxt->_eip };
  652. cur_size = fc->end - fc->start;
  653. size = min(15UL - cur_size,
  654. PAGE_SIZE - offset_in_page(ctxt->_eip));
  655. rc = __linearize(ctxt, addr, size, false, true, &linear);
  656. if (unlikely(rc != X86EMUL_CONTINUE))
  657. return rc;
  658. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  659. size, &ctxt->exception);
  660. if (unlikely(rc != X86EMUL_CONTINUE))
  661. return rc;
  662. fc->end += size;
  663. }
  664. *dest = fc->data[ctxt->_eip - fc->start];
  665. ctxt->_eip++;
  666. return X86EMUL_CONTINUE;
  667. }
  668. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  669. void *dest, unsigned size)
  670. {
  671. int rc;
  672. /* x86 instructions are limited to 15 bytes. */
  673. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  674. return X86EMUL_UNHANDLEABLE;
  675. while (size--) {
  676. rc = do_insn_fetch_byte(ctxt, dest++);
  677. if (rc != X86EMUL_CONTINUE)
  678. return rc;
  679. }
  680. return X86EMUL_CONTINUE;
  681. }
  682. /* Fetch next part of the instruction being emulated. */
  683. #define insn_fetch(_type, _ctxt) \
  684. ({ unsigned long _x; \
  685. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. (_type)_x; \
  689. })
  690. #define insn_fetch_arr(_arr, _size, _ctxt) \
  691. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  692. if (rc != X86EMUL_CONTINUE) \
  693. goto done; \
  694. })
  695. /*
  696. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  697. * pointer into the block that addresses the relevant register.
  698. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  699. */
  700. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  701. int highbyte_regs)
  702. {
  703. void *p;
  704. p = &regs[modrm_reg];
  705. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  706. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  707. return p;
  708. }
  709. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  710. struct segmented_address addr,
  711. u16 *size, unsigned long *address, int op_bytes)
  712. {
  713. int rc;
  714. if (op_bytes == 2)
  715. op_bytes = 3;
  716. *address = 0;
  717. rc = segmented_read_std(ctxt, addr, size, 2);
  718. if (rc != X86EMUL_CONTINUE)
  719. return rc;
  720. addr.ea += 2;
  721. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  722. return rc;
  723. }
  724. static int test_cc(unsigned int condition, unsigned int flags)
  725. {
  726. int rc = 0;
  727. switch ((condition & 15) >> 1) {
  728. case 0: /* o */
  729. rc |= (flags & EFLG_OF);
  730. break;
  731. case 1: /* b/c/nae */
  732. rc |= (flags & EFLG_CF);
  733. break;
  734. case 2: /* z/e */
  735. rc |= (flags & EFLG_ZF);
  736. break;
  737. case 3: /* be/na */
  738. rc |= (flags & (EFLG_CF|EFLG_ZF));
  739. break;
  740. case 4: /* s */
  741. rc |= (flags & EFLG_SF);
  742. break;
  743. case 5: /* p/pe */
  744. rc |= (flags & EFLG_PF);
  745. break;
  746. case 7: /* le/ng */
  747. rc |= (flags & EFLG_ZF);
  748. /* fall through */
  749. case 6: /* l/nge */
  750. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  751. break;
  752. }
  753. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  754. return (!!rc ^ (condition & 1));
  755. }
  756. static void fetch_register_operand(struct operand *op)
  757. {
  758. switch (op->bytes) {
  759. case 1:
  760. op->val = *(u8 *)op->addr.reg;
  761. break;
  762. case 2:
  763. op->val = *(u16 *)op->addr.reg;
  764. break;
  765. case 4:
  766. op->val = *(u32 *)op->addr.reg;
  767. break;
  768. case 8:
  769. op->val = *(u64 *)op->addr.reg;
  770. break;
  771. }
  772. }
  773. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  774. {
  775. ctxt->ops->get_fpu(ctxt);
  776. switch (reg) {
  777. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  778. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  779. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  780. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  781. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  782. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  783. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  784. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  785. #ifdef CONFIG_X86_64
  786. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  787. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  788. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  789. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  790. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  791. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  792. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  793. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  794. #endif
  795. default: BUG();
  796. }
  797. ctxt->ops->put_fpu(ctxt);
  798. }
  799. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  800. int reg)
  801. {
  802. ctxt->ops->get_fpu(ctxt);
  803. switch (reg) {
  804. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  805. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  806. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  807. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  808. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  809. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  810. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  811. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  812. #ifdef CONFIG_X86_64
  813. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  814. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  815. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  816. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  817. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  818. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  819. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  820. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  821. #endif
  822. default: BUG();
  823. }
  824. ctxt->ops->put_fpu(ctxt);
  825. }
  826. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  827. {
  828. ctxt->ops->get_fpu(ctxt);
  829. switch (reg) {
  830. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  831. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  832. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  833. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  834. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  835. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  836. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  837. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  838. default: BUG();
  839. }
  840. ctxt->ops->put_fpu(ctxt);
  841. }
  842. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  843. {
  844. ctxt->ops->get_fpu(ctxt);
  845. switch (reg) {
  846. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  847. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  848. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  849. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  850. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  851. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  852. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  853. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  854. default: BUG();
  855. }
  856. ctxt->ops->put_fpu(ctxt);
  857. }
  858. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  859. struct operand *op)
  860. {
  861. unsigned reg = ctxt->modrm_reg;
  862. int highbyte_regs = ctxt->rex_prefix == 0;
  863. if (!(ctxt->d & ModRM))
  864. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  865. if (ctxt->d & Sse) {
  866. op->type = OP_XMM;
  867. op->bytes = 16;
  868. op->addr.xmm = reg;
  869. read_sse_reg(ctxt, &op->vec_val, reg);
  870. return;
  871. }
  872. if (ctxt->d & Mmx) {
  873. reg &= 7;
  874. op->type = OP_MM;
  875. op->bytes = 8;
  876. op->addr.mm = reg;
  877. return;
  878. }
  879. op->type = OP_REG;
  880. if (ctxt->d & ByteOp) {
  881. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  882. op->bytes = 1;
  883. } else {
  884. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  885. op->bytes = ctxt->op_bytes;
  886. }
  887. fetch_register_operand(op);
  888. op->orig_val = op->val;
  889. }
  890. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  891. {
  892. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  893. ctxt->modrm_seg = VCPU_SREG_SS;
  894. }
  895. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  896. struct operand *op)
  897. {
  898. u8 sib;
  899. int index_reg = 0, base_reg = 0, scale;
  900. int rc = X86EMUL_CONTINUE;
  901. ulong modrm_ea = 0;
  902. if (ctxt->rex_prefix) {
  903. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  904. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  905. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  906. }
  907. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  908. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  909. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  910. ctxt->modrm_seg = VCPU_SREG_DS;
  911. if (ctxt->modrm_mod == 3) {
  912. op->type = OP_REG;
  913. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  914. op->addr.reg = decode_register(ctxt->modrm_rm,
  915. ctxt->regs, ctxt->d & ByteOp);
  916. if (ctxt->d & Sse) {
  917. op->type = OP_XMM;
  918. op->bytes = 16;
  919. op->addr.xmm = ctxt->modrm_rm;
  920. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  921. return rc;
  922. }
  923. if (ctxt->d & Mmx) {
  924. op->type = OP_MM;
  925. op->bytes = 8;
  926. op->addr.xmm = ctxt->modrm_rm & 7;
  927. return rc;
  928. }
  929. fetch_register_operand(op);
  930. return rc;
  931. }
  932. op->type = OP_MEM;
  933. if (ctxt->ad_bytes == 2) {
  934. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  935. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  936. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  937. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  938. /* 16-bit ModR/M decode. */
  939. switch (ctxt->modrm_mod) {
  940. case 0:
  941. if (ctxt->modrm_rm == 6)
  942. modrm_ea += insn_fetch(u16, ctxt);
  943. break;
  944. case 1:
  945. modrm_ea += insn_fetch(s8, ctxt);
  946. break;
  947. case 2:
  948. modrm_ea += insn_fetch(u16, ctxt);
  949. break;
  950. }
  951. switch (ctxt->modrm_rm) {
  952. case 0:
  953. modrm_ea += bx + si;
  954. break;
  955. case 1:
  956. modrm_ea += bx + di;
  957. break;
  958. case 2:
  959. modrm_ea += bp + si;
  960. break;
  961. case 3:
  962. modrm_ea += bp + di;
  963. break;
  964. case 4:
  965. modrm_ea += si;
  966. break;
  967. case 5:
  968. modrm_ea += di;
  969. break;
  970. case 6:
  971. if (ctxt->modrm_mod != 0)
  972. modrm_ea += bp;
  973. break;
  974. case 7:
  975. modrm_ea += bx;
  976. break;
  977. }
  978. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  979. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  980. ctxt->modrm_seg = VCPU_SREG_SS;
  981. modrm_ea = (u16)modrm_ea;
  982. } else {
  983. /* 32/64-bit ModR/M decode. */
  984. if ((ctxt->modrm_rm & 7) == 4) {
  985. sib = insn_fetch(u8, ctxt);
  986. index_reg |= (sib >> 3) & 7;
  987. base_reg |= sib & 7;
  988. scale = sib >> 6;
  989. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  990. modrm_ea += insn_fetch(s32, ctxt);
  991. else {
  992. modrm_ea += ctxt->regs[base_reg];
  993. adjust_modrm_seg(ctxt, base_reg);
  994. }
  995. if (index_reg != 4)
  996. modrm_ea += ctxt->regs[index_reg] << scale;
  997. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  998. if (ctxt->mode == X86EMUL_MODE_PROT64)
  999. ctxt->rip_relative = 1;
  1000. } else {
  1001. base_reg = ctxt->modrm_rm;
  1002. modrm_ea += ctxt->regs[base_reg];
  1003. adjust_modrm_seg(ctxt, base_reg);
  1004. }
  1005. switch (ctxt->modrm_mod) {
  1006. case 0:
  1007. if (ctxt->modrm_rm == 5)
  1008. modrm_ea += insn_fetch(s32, ctxt);
  1009. break;
  1010. case 1:
  1011. modrm_ea += insn_fetch(s8, ctxt);
  1012. break;
  1013. case 2:
  1014. modrm_ea += insn_fetch(s32, ctxt);
  1015. break;
  1016. }
  1017. }
  1018. op->addr.mem.ea = modrm_ea;
  1019. done:
  1020. return rc;
  1021. }
  1022. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1023. struct operand *op)
  1024. {
  1025. int rc = X86EMUL_CONTINUE;
  1026. op->type = OP_MEM;
  1027. switch (ctxt->ad_bytes) {
  1028. case 2:
  1029. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1030. break;
  1031. case 4:
  1032. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1033. break;
  1034. case 8:
  1035. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1036. break;
  1037. }
  1038. done:
  1039. return rc;
  1040. }
  1041. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1042. {
  1043. long sv = 0, mask;
  1044. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1045. mask = ~(ctxt->dst.bytes * 8 - 1);
  1046. if (ctxt->src.bytes == 2)
  1047. sv = (s16)ctxt->src.val & (s16)mask;
  1048. else if (ctxt->src.bytes == 4)
  1049. sv = (s32)ctxt->src.val & (s32)mask;
  1050. ctxt->dst.addr.mem.ea += (sv >> 3);
  1051. }
  1052. /* only subword offset */
  1053. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1054. }
  1055. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1056. unsigned long addr, void *dest, unsigned size)
  1057. {
  1058. int rc;
  1059. struct read_cache *mc = &ctxt->mem_read;
  1060. while (size) {
  1061. int n = min(size, 8u);
  1062. size -= n;
  1063. if (mc->pos < mc->end)
  1064. goto read_cached;
  1065. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  1066. &ctxt->exception);
  1067. if (rc != X86EMUL_CONTINUE)
  1068. return rc;
  1069. mc->end += n;
  1070. read_cached:
  1071. memcpy(dest, mc->data + mc->pos, n);
  1072. mc->pos += n;
  1073. dest += n;
  1074. addr += n;
  1075. }
  1076. return X86EMUL_CONTINUE;
  1077. }
  1078. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1079. struct segmented_address addr,
  1080. void *data,
  1081. unsigned size)
  1082. {
  1083. int rc;
  1084. ulong linear;
  1085. rc = linearize(ctxt, addr, size, false, &linear);
  1086. if (rc != X86EMUL_CONTINUE)
  1087. return rc;
  1088. return read_emulated(ctxt, linear, data, size);
  1089. }
  1090. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1091. struct segmented_address addr,
  1092. const void *data,
  1093. unsigned size)
  1094. {
  1095. int rc;
  1096. ulong linear;
  1097. rc = linearize(ctxt, addr, size, true, &linear);
  1098. if (rc != X86EMUL_CONTINUE)
  1099. return rc;
  1100. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1101. &ctxt->exception);
  1102. }
  1103. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1104. struct segmented_address addr,
  1105. const void *orig_data, const void *data,
  1106. unsigned size)
  1107. {
  1108. int rc;
  1109. ulong linear;
  1110. rc = linearize(ctxt, addr, size, true, &linear);
  1111. if (rc != X86EMUL_CONTINUE)
  1112. return rc;
  1113. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1114. size, &ctxt->exception);
  1115. }
  1116. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1117. unsigned int size, unsigned short port,
  1118. void *dest)
  1119. {
  1120. struct read_cache *rc = &ctxt->io_read;
  1121. if (rc->pos == rc->end) { /* refill pio read ahead */
  1122. unsigned int in_page, n;
  1123. unsigned int count = ctxt->rep_prefix ?
  1124. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1125. in_page = (ctxt->eflags & EFLG_DF) ?
  1126. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1127. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1128. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1129. count);
  1130. if (n == 0)
  1131. n = 1;
  1132. rc->pos = rc->end = 0;
  1133. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1134. return 0;
  1135. rc->end = n * size;
  1136. }
  1137. memcpy(dest, rc->data + rc->pos, size);
  1138. rc->pos += size;
  1139. return 1;
  1140. }
  1141. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1142. u16 index, struct desc_struct *desc)
  1143. {
  1144. struct desc_ptr dt;
  1145. ulong addr;
  1146. ctxt->ops->get_idt(ctxt, &dt);
  1147. if (dt.size < index * 8 + 7)
  1148. return emulate_gp(ctxt, index << 3 | 0x2);
  1149. addr = dt.address + index * 8;
  1150. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1151. &ctxt->exception);
  1152. }
  1153. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1154. u16 selector, struct desc_ptr *dt)
  1155. {
  1156. struct x86_emulate_ops *ops = ctxt->ops;
  1157. if (selector & 1 << 2) {
  1158. struct desc_struct desc;
  1159. u16 sel;
  1160. memset (dt, 0, sizeof *dt);
  1161. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1162. return;
  1163. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1164. dt->address = get_desc_base(&desc);
  1165. } else
  1166. ops->get_gdt(ctxt, dt);
  1167. }
  1168. /* allowed just for 8 bytes segments */
  1169. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1170. u16 selector, struct desc_struct *desc,
  1171. ulong *desc_addr_p)
  1172. {
  1173. struct desc_ptr dt;
  1174. u16 index = selector >> 3;
  1175. ulong addr;
  1176. get_descriptor_table_ptr(ctxt, selector, &dt);
  1177. if (dt.size < index * 8 + 7)
  1178. return emulate_gp(ctxt, selector & 0xfffc);
  1179. *desc_addr_p = addr = dt.address + index * 8;
  1180. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1181. &ctxt->exception);
  1182. }
  1183. /* allowed just for 8 bytes segments */
  1184. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1185. u16 selector, struct desc_struct *desc)
  1186. {
  1187. struct desc_ptr dt;
  1188. u16 index = selector >> 3;
  1189. ulong addr;
  1190. get_descriptor_table_ptr(ctxt, selector, &dt);
  1191. if (dt.size < index * 8 + 7)
  1192. return emulate_gp(ctxt, selector & 0xfffc);
  1193. addr = dt.address + index * 8;
  1194. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1195. &ctxt->exception);
  1196. }
  1197. /* Does not support long mode */
  1198. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1199. u16 selector, int seg)
  1200. {
  1201. struct desc_struct seg_desc, old_desc;
  1202. u8 dpl, rpl, cpl;
  1203. unsigned err_vec = GP_VECTOR;
  1204. u32 err_code = 0;
  1205. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1206. ulong desc_addr;
  1207. int ret;
  1208. memset(&seg_desc, 0, sizeof seg_desc);
  1209. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1210. || ctxt->mode == X86EMUL_MODE_REAL) {
  1211. /* set real mode segment descriptor */
  1212. set_desc_base(&seg_desc, selector << 4);
  1213. set_desc_limit(&seg_desc, 0xffff);
  1214. seg_desc.type = 3;
  1215. seg_desc.p = 1;
  1216. seg_desc.s = 1;
  1217. if (ctxt->mode == X86EMUL_MODE_VM86)
  1218. seg_desc.dpl = 3;
  1219. goto load;
  1220. }
  1221. rpl = selector & 3;
  1222. cpl = ctxt->ops->cpl(ctxt);
  1223. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1224. if ((seg == VCPU_SREG_CS
  1225. || (seg == VCPU_SREG_SS
  1226. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1227. || seg == VCPU_SREG_TR)
  1228. && null_selector)
  1229. goto exception;
  1230. /* TR should be in GDT only */
  1231. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1232. goto exception;
  1233. if (null_selector) /* for NULL selector skip all following checks */
  1234. goto load;
  1235. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1236. if (ret != X86EMUL_CONTINUE)
  1237. return ret;
  1238. err_code = selector & 0xfffc;
  1239. err_vec = GP_VECTOR;
  1240. /* can't load system descriptor into segment selecor */
  1241. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1242. goto exception;
  1243. if (!seg_desc.p) {
  1244. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1245. goto exception;
  1246. }
  1247. dpl = seg_desc.dpl;
  1248. switch (seg) {
  1249. case VCPU_SREG_SS:
  1250. /*
  1251. * segment is not a writable data segment or segment
  1252. * selector's RPL != CPL or segment selector's RPL != CPL
  1253. */
  1254. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1255. goto exception;
  1256. break;
  1257. case VCPU_SREG_CS:
  1258. if (!(seg_desc.type & 8))
  1259. goto exception;
  1260. if (seg_desc.type & 4) {
  1261. /* conforming */
  1262. if (dpl > cpl)
  1263. goto exception;
  1264. } else {
  1265. /* nonconforming */
  1266. if (rpl > cpl || dpl != cpl)
  1267. goto exception;
  1268. }
  1269. /* CS(RPL) <- CPL */
  1270. selector = (selector & 0xfffc) | cpl;
  1271. break;
  1272. case VCPU_SREG_TR:
  1273. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1274. goto exception;
  1275. old_desc = seg_desc;
  1276. seg_desc.type |= 2; /* busy */
  1277. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1278. sizeof(seg_desc), &ctxt->exception);
  1279. if (ret != X86EMUL_CONTINUE)
  1280. return ret;
  1281. break;
  1282. case VCPU_SREG_LDTR:
  1283. if (seg_desc.s || seg_desc.type != 2)
  1284. goto exception;
  1285. break;
  1286. default: /* DS, ES, FS, or GS */
  1287. /*
  1288. * segment is not a data or readable code segment or
  1289. * ((segment is a data or nonconforming code segment)
  1290. * and (both RPL and CPL > DPL))
  1291. */
  1292. if ((seg_desc.type & 0xa) == 0x8 ||
  1293. (((seg_desc.type & 0xc) != 0xc) &&
  1294. (rpl > dpl && cpl > dpl)))
  1295. goto exception;
  1296. break;
  1297. }
  1298. if (seg_desc.s) {
  1299. /* mark segment as accessed */
  1300. seg_desc.type |= 1;
  1301. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1302. if (ret != X86EMUL_CONTINUE)
  1303. return ret;
  1304. }
  1305. load:
  1306. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1307. return X86EMUL_CONTINUE;
  1308. exception:
  1309. emulate_exception(ctxt, err_vec, err_code, true);
  1310. return X86EMUL_PROPAGATE_FAULT;
  1311. }
  1312. static void write_register_operand(struct operand *op)
  1313. {
  1314. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1315. switch (op->bytes) {
  1316. case 1:
  1317. *(u8 *)op->addr.reg = (u8)op->val;
  1318. break;
  1319. case 2:
  1320. *(u16 *)op->addr.reg = (u16)op->val;
  1321. break;
  1322. case 4:
  1323. *op->addr.reg = (u32)op->val;
  1324. break; /* 64b: zero-extend */
  1325. case 8:
  1326. *op->addr.reg = op->val;
  1327. break;
  1328. }
  1329. }
  1330. static int writeback(struct x86_emulate_ctxt *ctxt)
  1331. {
  1332. int rc;
  1333. switch (ctxt->dst.type) {
  1334. case OP_REG:
  1335. write_register_operand(&ctxt->dst);
  1336. break;
  1337. case OP_MEM:
  1338. if (ctxt->lock_prefix)
  1339. rc = segmented_cmpxchg(ctxt,
  1340. ctxt->dst.addr.mem,
  1341. &ctxt->dst.orig_val,
  1342. &ctxt->dst.val,
  1343. ctxt->dst.bytes);
  1344. else
  1345. rc = segmented_write(ctxt,
  1346. ctxt->dst.addr.mem,
  1347. &ctxt->dst.val,
  1348. ctxt->dst.bytes);
  1349. if (rc != X86EMUL_CONTINUE)
  1350. return rc;
  1351. break;
  1352. case OP_XMM:
  1353. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1354. break;
  1355. case OP_MM:
  1356. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1357. break;
  1358. case OP_NONE:
  1359. /* no writeback */
  1360. break;
  1361. default:
  1362. break;
  1363. }
  1364. return X86EMUL_CONTINUE;
  1365. }
  1366. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1367. {
  1368. struct segmented_address addr;
  1369. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -bytes);
  1370. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1371. addr.seg = VCPU_SREG_SS;
  1372. return segmented_write(ctxt, addr, data, bytes);
  1373. }
  1374. static int em_push(struct x86_emulate_ctxt *ctxt)
  1375. {
  1376. /* Disable writeback. */
  1377. ctxt->dst.type = OP_NONE;
  1378. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1379. }
  1380. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1381. void *dest, int len)
  1382. {
  1383. int rc;
  1384. struct segmented_address addr;
  1385. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1386. addr.seg = VCPU_SREG_SS;
  1387. rc = segmented_read(ctxt, addr, dest, len);
  1388. if (rc != X86EMUL_CONTINUE)
  1389. return rc;
  1390. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1391. return rc;
  1392. }
  1393. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1394. {
  1395. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1396. }
  1397. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1398. void *dest, int len)
  1399. {
  1400. int rc;
  1401. unsigned long val, change_mask;
  1402. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1403. int cpl = ctxt->ops->cpl(ctxt);
  1404. rc = emulate_pop(ctxt, &val, len);
  1405. if (rc != X86EMUL_CONTINUE)
  1406. return rc;
  1407. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1408. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1409. switch(ctxt->mode) {
  1410. case X86EMUL_MODE_PROT64:
  1411. case X86EMUL_MODE_PROT32:
  1412. case X86EMUL_MODE_PROT16:
  1413. if (cpl == 0)
  1414. change_mask |= EFLG_IOPL;
  1415. if (cpl <= iopl)
  1416. change_mask |= EFLG_IF;
  1417. break;
  1418. case X86EMUL_MODE_VM86:
  1419. if (iopl < 3)
  1420. return emulate_gp(ctxt, 0);
  1421. change_mask |= EFLG_IF;
  1422. break;
  1423. default: /* real mode */
  1424. change_mask |= (EFLG_IOPL | EFLG_IF);
  1425. break;
  1426. }
  1427. *(unsigned long *)dest =
  1428. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1429. return rc;
  1430. }
  1431. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1432. {
  1433. ctxt->dst.type = OP_REG;
  1434. ctxt->dst.addr.reg = &ctxt->eflags;
  1435. ctxt->dst.bytes = ctxt->op_bytes;
  1436. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1437. }
  1438. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1439. {
  1440. int rc;
  1441. unsigned frame_size = ctxt->src.val;
  1442. unsigned nesting_level = ctxt->src2.val & 31;
  1443. if (nesting_level)
  1444. return X86EMUL_UNHANDLEABLE;
  1445. rc = push(ctxt, &ctxt->regs[VCPU_REGS_RBP], stack_size(ctxt));
  1446. if (rc != X86EMUL_CONTINUE)
  1447. return rc;
  1448. assign_masked(&ctxt->regs[VCPU_REGS_RBP], ctxt->regs[VCPU_REGS_RSP],
  1449. stack_mask(ctxt));
  1450. assign_masked(&ctxt->regs[VCPU_REGS_RSP],
  1451. ctxt->regs[VCPU_REGS_RSP] - frame_size,
  1452. stack_mask(ctxt));
  1453. return X86EMUL_CONTINUE;
  1454. }
  1455. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1456. {
  1457. assign_masked(&ctxt->regs[VCPU_REGS_RSP], ctxt->regs[VCPU_REGS_RBP],
  1458. stack_mask(ctxt));
  1459. return emulate_pop(ctxt, &ctxt->regs[VCPU_REGS_RBP], ctxt->op_bytes);
  1460. }
  1461. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1462. {
  1463. int seg = ctxt->src2.val;
  1464. ctxt->src.val = get_segment_selector(ctxt, seg);
  1465. return em_push(ctxt);
  1466. }
  1467. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1468. {
  1469. int seg = ctxt->src2.val;
  1470. unsigned long selector;
  1471. int rc;
  1472. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1473. if (rc != X86EMUL_CONTINUE)
  1474. return rc;
  1475. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1476. return rc;
  1477. }
  1478. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1479. {
  1480. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1481. int rc = X86EMUL_CONTINUE;
  1482. int reg = VCPU_REGS_RAX;
  1483. while (reg <= VCPU_REGS_RDI) {
  1484. (reg == VCPU_REGS_RSP) ?
  1485. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1486. rc = em_push(ctxt);
  1487. if (rc != X86EMUL_CONTINUE)
  1488. return rc;
  1489. ++reg;
  1490. }
  1491. return rc;
  1492. }
  1493. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1494. {
  1495. ctxt->src.val = (unsigned long)ctxt->eflags;
  1496. return em_push(ctxt);
  1497. }
  1498. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1499. {
  1500. int rc = X86EMUL_CONTINUE;
  1501. int reg = VCPU_REGS_RDI;
  1502. while (reg >= VCPU_REGS_RAX) {
  1503. if (reg == VCPU_REGS_RSP) {
  1504. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1505. ctxt->op_bytes);
  1506. --reg;
  1507. }
  1508. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1509. if (rc != X86EMUL_CONTINUE)
  1510. break;
  1511. --reg;
  1512. }
  1513. return rc;
  1514. }
  1515. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1516. {
  1517. struct x86_emulate_ops *ops = ctxt->ops;
  1518. int rc;
  1519. struct desc_ptr dt;
  1520. gva_t cs_addr;
  1521. gva_t eip_addr;
  1522. u16 cs, eip;
  1523. /* TODO: Add limit checks */
  1524. ctxt->src.val = ctxt->eflags;
  1525. rc = em_push(ctxt);
  1526. if (rc != X86EMUL_CONTINUE)
  1527. return rc;
  1528. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1529. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1530. rc = em_push(ctxt);
  1531. if (rc != X86EMUL_CONTINUE)
  1532. return rc;
  1533. ctxt->src.val = ctxt->_eip;
  1534. rc = em_push(ctxt);
  1535. if (rc != X86EMUL_CONTINUE)
  1536. return rc;
  1537. ops->get_idt(ctxt, &dt);
  1538. eip_addr = dt.address + (irq << 2);
  1539. cs_addr = dt.address + (irq << 2) + 2;
  1540. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1541. if (rc != X86EMUL_CONTINUE)
  1542. return rc;
  1543. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1544. if (rc != X86EMUL_CONTINUE)
  1545. return rc;
  1546. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1547. if (rc != X86EMUL_CONTINUE)
  1548. return rc;
  1549. ctxt->_eip = eip;
  1550. return rc;
  1551. }
  1552. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1553. {
  1554. switch(ctxt->mode) {
  1555. case X86EMUL_MODE_REAL:
  1556. return emulate_int_real(ctxt, irq);
  1557. case X86EMUL_MODE_VM86:
  1558. case X86EMUL_MODE_PROT16:
  1559. case X86EMUL_MODE_PROT32:
  1560. case X86EMUL_MODE_PROT64:
  1561. default:
  1562. /* Protected mode interrupts unimplemented yet */
  1563. return X86EMUL_UNHANDLEABLE;
  1564. }
  1565. }
  1566. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1567. {
  1568. int rc = X86EMUL_CONTINUE;
  1569. unsigned long temp_eip = 0;
  1570. unsigned long temp_eflags = 0;
  1571. unsigned long cs = 0;
  1572. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1573. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1574. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1575. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1576. /* TODO: Add stack limit check */
  1577. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. if (temp_eip & ~0xffff)
  1581. return emulate_gp(ctxt, 0);
  1582. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1583. if (rc != X86EMUL_CONTINUE)
  1584. return rc;
  1585. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1586. if (rc != X86EMUL_CONTINUE)
  1587. return rc;
  1588. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. ctxt->_eip = temp_eip;
  1592. if (ctxt->op_bytes == 4)
  1593. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1594. else if (ctxt->op_bytes == 2) {
  1595. ctxt->eflags &= ~0xffff;
  1596. ctxt->eflags |= temp_eflags;
  1597. }
  1598. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1599. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1600. return rc;
  1601. }
  1602. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. switch(ctxt->mode) {
  1605. case X86EMUL_MODE_REAL:
  1606. return emulate_iret_real(ctxt);
  1607. case X86EMUL_MODE_VM86:
  1608. case X86EMUL_MODE_PROT16:
  1609. case X86EMUL_MODE_PROT32:
  1610. case X86EMUL_MODE_PROT64:
  1611. default:
  1612. /* iret from protected mode unimplemented yet */
  1613. return X86EMUL_UNHANDLEABLE;
  1614. }
  1615. }
  1616. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1617. {
  1618. int rc;
  1619. unsigned short sel;
  1620. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1621. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1622. if (rc != X86EMUL_CONTINUE)
  1623. return rc;
  1624. ctxt->_eip = 0;
  1625. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1629. {
  1630. switch (ctxt->modrm_reg) {
  1631. case 0: /* rol */
  1632. emulate_2op_SrcB(ctxt, "rol");
  1633. break;
  1634. case 1: /* ror */
  1635. emulate_2op_SrcB(ctxt, "ror");
  1636. break;
  1637. case 2: /* rcl */
  1638. emulate_2op_SrcB(ctxt, "rcl");
  1639. break;
  1640. case 3: /* rcr */
  1641. emulate_2op_SrcB(ctxt, "rcr");
  1642. break;
  1643. case 4: /* sal/shl */
  1644. case 6: /* sal/shl */
  1645. emulate_2op_SrcB(ctxt, "sal");
  1646. break;
  1647. case 5: /* shr */
  1648. emulate_2op_SrcB(ctxt, "shr");
  1649. break;
  1650. case 7: /* sar */
  1651. emulate_2op_SrcB(ctxt, "sar");
  1652. break;
  1653. }
  1654. return X86EMUL_CONTINUE;
  1655. }
  1656. static int em_not(struct x86_emulate_ctxt *ctxt)
  1657. {
  1658. ctxt->dst.val = ~ctxt->dst.val;
  1659. return X86EMUL_CONTINUE;
  1660. }
  1661. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1662. {
  1663. emulate_1op(ctxt, "neg");
  1664. return X86EMUL_CONTINUE;
  1665. }
  1666. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1667. {
  1668. u8 ex = 0;
  1669. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1670. return X86EMUL_CONTINUE;
  1671. }
  1672. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1673. {
  1674. u8 ex = 0;
  1675. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1676. return X86EMUL_CONTINUE;
  1677. }
  1678. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1679. {
  1680. u8 de = 0;
  1681. emulate_1op_rax_rdx(ctxt, "div", de);
  1682. if (de)
  1683. return emulate_de(ctxt);
  1684. return X86EMUL_CONTINUE;
  1685. }
  1686. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1687. {
  1688. u8 de = 0;
  1689. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1690. if (de)
  1691. return emulate_de(ctxt);
  1692. return X86EMUL_CONTINUE;
  1693. }
  1694. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1695. {
  1696. int rc = X86EMUL_CONTINUE;
  1697. switch (ctxt->modrm_reg) {
  1698. case 0: /* inc */
  1699. emulate_1op(ctxt, "inc");
  1700. break;
  1701. case 1: /* dec */
  1702. emulate_1op(ctxt, "dec");
  1703. break;
  1704. case 2: /* call near abs */ {
  1705. long int old_eip;
  1706. old_eip = ctxt->_eip;
  1707. ctxt->_eip = ctxt->src.val;
  1708. ctxt->src.val = old_eip;
  1709. rc = em_push(ctxt);
  1710. break;
  1711. }
  1712. case 4: /* jmp abs */
  1713. ctxt->_eip = ctxt->src.val;
  1714. break;
  1715. case 5: /* jmp far */
  1716. rc = em_jmp_far(ctxt);
  1717. break;
  1718. case 6: /* push */
  1719. rc = em_push(ctxt);
  1720. break;
  1721. }
  1722. return rc;
  1723. }
  1724. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1725. {
  1726. u64 old = ctxt->dst.orig_val64;
  1727. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1728. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1729. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1730. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1731. ctxt->eflags &= ~EFLG_ZF;
  1732. } else {
  1733. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1734. (u32) ctxt->regs[VCPU_REGS_RBX];
  1735. ctxt->eflags |= EFLG_ZF;
  1736. }
  1737. return X86EMUL_CONTINUE;
  1738. }
  1739. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1740. {
  1741. ctxt->dst.type = OP_REG;
  1742. ctxt->dst.addr.reg = &ctxt->_eip;
  1743. ctxt->dst.bytes = ctxt->op_bytes;
  1744. return em_pop(ctxt);
  1745. }
  1746. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1747. {
  1748. int rc;
  1749. unsigned long cs;
  1750. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1751. if (rc != X86EMUL_CONTINUE)
  1752. return rc;
  1753. if (ctxt->op_bytes == 4)
  1754. ctxt->_eip = (u32)ctxt->_eip;
  1755. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1756. if (rc != X86EMUL_CONTINUE)
  1757. return rc;
  1758. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1759. return rc;
  1760. }
  1761. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1762. {
  1763. /* Save real source value, then compare EAX against destination. */
  1764. ctxt->src.orig_val = ctxt->src.val;
  1765. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1766. emulate_2op_SrcV(ctxt, "cmp");
  1767. if (ctxt->eflags & EFLG_ZF) {
  1768. /* Success: write back to memory. */
  1769. ctxt->dst.val = ctxt->src.orig_val;
  1770. } else {
  1771. /* Failure: write the value we saw to EAX. */
  1772. ctxt->dst.type = OP_REG;
  1773. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1774. }
  1775. return X86EMUL_CONTINUE;
  1776. }
  1777. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1778. {
  1779. int seg = ctxt->src2.val;
  1780. unsigned short sel;
  1781. int rc;
  1782. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1783. rc = load_segment_descriptor(ctxt, sel, seg);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. ctxt->dst.val = ctxt->src.val;
  1787. return rc;
  1788. }
  1789. static void
  1790. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1791. struct desc_struct *cs, struct desc_struct *ss)
  1792. {
  1793. u16 selector;
  1794. memset(cs, 0, sizeof(struct desc_struct));
  1795. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1796. memset(ss, 0, sizeof(struct desc_struct));
  1797. cs->l = 0; /* will be adjusted later */
  1798. set_desc_base(cs, 0); /* flat segment */
  1799. cs->g = 1; /* 4kb granularity */
  1800. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1801. cs->type = 0x0b; /* Read, Execute, Accessed */
  1802. cs->s = 1;
  1803. cs->dpl = 0; /* will be adjusted later */
  1804. cs->p = 1;
  1805. cs->d = 1;
  1806. set_desc_base(ss, 0); /* flat segment */
  1807. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1808. ss->g = 1; /* 4kb granularity */
  1809. ss->s = 1;
  1810. ss->type = 0x03; /* Read/Write, Accessed */
  1811. ss->d = 1; /* 32bit stack segment */
  1812. ss->dpl = 0;
  1813. ss->p = 1;
  1814. }
  1815. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1816. {
  1817. u32 eax, ebx, ecx, edx;
  1818. eax = ecx = 0;
  1819. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1820. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1821. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1822. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1823. }
  1824. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1825. {
  1826. struct x86_emulate_ops *ops = ctxt->ops;
  1827. u32 eax, ebx, ecx, edx;
  1828. /*
  1829. * syscall should always be enabled in longmode - so only become
  1830. * vendor specific (cpuid) if other modes are active...
  1831. */
  1832. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1833. return true;
  1834. eax = 0x00000000;
  1835. ecx = 0x00000000;
  1836. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1837. /*
  1838. * Intel ("GenuineIntel")
  1839. * remark: Intel CPUs only support "syscall" in 64bit
  1840. * longmode. Also an 64bit guest with a
  1841. * 32bit compat-app running will #UD !! While this
  1842. * behaviour can be fixed (by emulating) into AMD
  1843. * response - CPUs of AMD can't behave like Intel.
  1844. */
  1845. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1846. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1847. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1848. return false;
  1849. /* AMD ("AuthenticAMD") */
  1850. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1851. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1852. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1853. return true;
  1854. /* AMD ("AMDisbetter!") */
  1855. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1856. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1857. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1858. return true;
  1859. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1860. return false;
  1861. }
  1862. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1863. {
  1864. struct x86_emulate_ops *ops = ctxt->ops;
  1865. struct desc_struct cs, ss;
  1866. u64 msr_data;
  1867. u16 cs_sel, ss_sel;
  1868. u64 efer = 0;
  1869. /* syscall is not available in real mode */
  1870. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1871. ctxt->mode == X86EMUL_MODE_VM86)
  1872. return emulate_ud(ctxt);
  1873. if (!(em_syscall_is_enabled(ctxt)))
  1874. return emulate_ud(ctxt);
  1875. ops->get_msr(ctxt, MSR_EFER, &efer);
  1876. setup_syscalls_segments(ctxt, &cs, &ss);
  1877. if (!(efer & EFER_SCE))
  1878. return emulate_ud(ctxt);
  1879. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1880. msr_data >>= 32;
  1881. cs_sel = (u16)(msr_data & 0xfffc);
  1882. ss_sel = (u16)(msr_data + 8);
  1883. if (efer & EFER_LMA) {
  1884. cs.d = 0;
  1885. cs.l = 1;
  1886. }
  1887. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1888. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1889. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1890. if (efer & EFER_LMA) {
  1891. #ifdef CONFIG_X86_64
  1892. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1893. ops->get_msr(ctxt,
  1894. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1895. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1896. ctxt->_eip = msr_data;
  1897. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1898. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1899. #endif
  1900. } else {
  1901. /* legacy mode */
  1902. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1903. ctxt->_eip = (u32)msr_data;
  1904. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1905. }
  1906. return X86EMUL_CONTINUE;
  1907. }
  1908. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. struct x86_emulate_ops *ops = ctxt->ops;
  1911. struct desc_struct cs, ss;
  1912. u64 msr_data;
  1913. u16 cs_sel, ss_sel;
  1914. u64 efer = 0;
  1915. ops->get_msr(ctxt, MSR_EFER, &efer);
  1916. /* inject #GP if in real mode */
  1917. if (ctxt->mode == X86EMUL_MODE_REAL)
  1918. return emulate_gp(ctxt, 0);
  1919. /*
  1920. * Not recognized on AMD in compat mode (but is recognized in legacy
  1921. * mode).
  1922. */
  1923. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1924. && !vendor_intel(ctxt))
  1925. return emulate_ud(ctxt);
  1926. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1927. * Therefore, we inject an #UD.
  1928. */
  1929. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1930. return emulate_ud(ctxt);
  1931. setup_syscalls_segments(ctxt, &cs, &ss);
  1932. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1933. switch (ctxt->mode) {
  1934. case X86EMUL_MODE_PROT32:
  1935. if ((msr_data & 0xfffc) == 0x0)
  1936. return emulate_gp(ctxt, 0);
  1937. break;
  1938. case X86EMUL_MODE_PROT64:
  1939. if (msr_data == 0x0)
  1940. return emulate_gp(ctxt, 0);
  1941. break;
  1942. }
  1943. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1944. cs_sel = (u16)msr_data;
  1945. cs_sel &= ~SELECTOR_RPL_MASK;
  1946. ss_sel = cs_sel + 8;
  1947. ss_sel &= ~SELECTOR_RPL_MASK;
  1948. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1949. cs.d = 0;
  1950. cs.l = 1;
  1951. }
  1952. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1953. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1954. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1955. ctxt->_eip = msr_data;
  1956. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1957. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1958. return X86EMUL_CONTINUE;
  1959. }
  1960. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1961. {
  1962. struct x86_emulate_ops *ops = ctxt->ops;
  1963. struct desc_struct cs, ss;
  1964. u64 msr_data;
  1965. int usermode;
  1966. u16 cs_sel = 0, ss_sel = 0;
  1967. /* inject #GP if in real mode or Virtual 8086 mode */
  1968. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1969. ctxt->mode == X86EMUL_MODE_VM86)
  1970. return emulate_gp(ctxt, 0);
  1971. setup_syscalls_segments(ctxt, &cs, &ss);
  1972. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1973. usermode = X86EMUL_MODE_PROT64;
  1974. else
  1975. usermode = X86EMUL_MODE_PROT32;
  1976. cs.dpl = 3;
  1977. ss.dpl = 3;
  1978. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1979. switch (usermode) {
  1980. case X86EMUL_MODE_PROT32:
  1981. cs_sel = (u16)(msr_data + 16);
  1982. if ((msr_data & 0xfffc) == 0x0)
  1983. return emulate_gp(ctxt, 0);
  1984. ss_sel = (u16)(msr_data + 24);
  1985. break;
  1986. case X86EMUL_MODE_PROT64:
  1987. cs_sel = (u16)(msr_data + 32);
  1988. if (msr_data == 0x0)
  1989. return emulate_gp(ctxt, 0);
  1990. ss_sel = cs_sel + 8;
  1991. cs.d = 0;
  1992. cs.l = 1;
  1993. break;
  1994. }
  1995. cs_sel |= SELECTOR_RPL_MASK;
  1996. ss_sel |= SELECTOR_RPL_MASK;
  1997. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1998. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1999. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  2000. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  2001. return X86EMUL_CONTINUE;
  2002. }
  2003. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2004. {
  2005. int iopl;
  2006. if (ctxt->mode == X86EMUL_MODE_REAL)
  2007. return false;
  2008. if (ctxt->mode == X86EMUL_MODE_VM86)
  2009. return true;
  2010. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2011. return ctxt->ops->cpl(ctxt) > iopl;
  2012. }
  2013. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2014. u16 port, u16 len)
  2015. {
  2016. struct x86_emulate_ops *ops = ctxt->ops;
  2017. struct desc_struct tr_seg;
  2018. u32 base3;
  2019. int r;
  2020. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2021. unsigned mask = (1 << len) - 1;
  2022. unsigned long base;
  2023. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2024. if (!tr_seg.p)
  2025. return false;
  2026. if (desc_limit_scaled(&tr_seg) < 103)
  2027. return false;
  2028. base = get_desc_base(&tr_seg);
  2029. #ifdef CONFIG_X86_64
  2030. base |= ((u64)base3) << 32;
  2031. #endif
  2032. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2033. if (r != X86EMUL_CONTINUE)
  2034. return false;
  2035. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2036. return false;
  2037. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2038. if (r != X86EMUL_CONTINUE)
  2039. return false;
  2040. if ((perm >> bit_idx) & mask)
  2041. return false;
  2042. return true;
  2043. }
  2044. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2045. u16 port, u16 len)
  2046. {
  2047. if (ctxt->perm_ok)
  2048. return true;
  2049. if (emulator_bad_iopl(ctxt))
  2050. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2051. return false;
  2052. ctxt->perm_ok = true;
  2053. return true;
  2054. }
  2055. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2056. struct tss_segment_16 *tss)
  2057. {
  2058. tss->ip = ctxt->_eip;
  2059. tss->flag = ctxt->eflags;
  2060. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  2061. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  2062. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  2063. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2064. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2065. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2066. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2067. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2068. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2069. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2070. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2071. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2072. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2073. }
  2074. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2075. struct tss_segment_16 *tss)
  2076. {
  2077. int ret;
  2078. ctxt->_eip = tss->ip;
  2079. ctxt->eflags = tss->flag | 2;
  2080. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2081. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2082. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2083. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2084. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2085. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2086. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2087. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2088. /*
  2089. * SDM says that segment selectors are loaded before segment
  2090. * descriptors
  2091. */
  2092. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2093. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2094. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2095. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2096. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2097. /*
  2098. * Now load segment descriptors. If fault happenes at this stage
  2099. * it is handled in a context of new task
  2100. */
  2101. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2102. if (ret != X86EMUL_CONTINUE)
  2103. return ret;
  2104. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2105. if (ret != X86EMUL_CONTINUE)
  2106. return ret;
  2107. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2108. if (ret != X86EMUL_CONTINUE)
  2109. return ret;
  2110. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2111. if (ret != X86EMUL_CONTINUE)
  2112. return ret;
  2113. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2114. if (ret != X86EMUL_CONTINUE)
  2115. return ret;
  2116. return X86EMUL_CONTINUE;
  2117. }
  2118. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2119. u16 tss_selector, u16 old_tss_sel,
  2120. ulong old_tss_base, struct desc_struct *new_desc)
  2121. {
  2122. struct x86_emulate_ops *ops = ctxt->ops;
  2123. struct tss_segment_16 tss_seg;
  2124. int ret;
  2125. u32 new_tss_base = get_desc_base(new_desc);
  2126. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2127. &ctxt->exception);
  2128. if (ret != X86EMUL_CONTINUE)
  2129. /* FIXME: need to provide precise fault address */
  2130. return ret;
  2131. save_state_to_tss16(ctxt, &tss_seg);
  2132. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2133. &ctxt->exception);
  2134. if (ret != X86EMUL_CONTINUE)
  2135. /* FIXME: need to provide precise fault address */
  2136. return ret;
  2137. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2138. &ctxt->exception);
  2139. if (ret != X86EMUL_CONTINUE)
  2140. /* FIXME: need to provide precise fault address */
  2141. return ret;
  2142. if (old_tss_sel != 0xffff) {
  2143. tss_seg.prev_task_link = old_tss_sel;
  2144. ret = ops->write_std(ctxt, new_tss_base,
  2145. &tss_seg.prev_task_link,
  2146. sizeof tss_seg.prev_task_link,
  2147. &ctxt->exception);
  2148. if (ret != X86EMUL_CONTINUE)
  2149. /* FIXME: need to provide precise fault address */
  2150. return ret;
  2151. }
  2152. return load_state_from_tss16(ctxt, &tss_seg);
  2153. }
  2154. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2155. struct tss_segment_32 *tss)
  2156. {
  2157. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2158. tss->eip = ctxt->_eip;
  2159. tss->eflags = ctxt->eflags;
  2160. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2161. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2162. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2163. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2164. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2165. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2166. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2167. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2168. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2169. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2170. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2171. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2172. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2173. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2174. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2175. }
  2176. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2177. struct tss_segment_32 *tss)
  2178. {
  2179. int ret;
  2180. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2181. return emulate_gp(ctxt, 0);
  2182. ctxt->_eip = tss->eip;
  2183. ctxt->eflags = tss->eflags | 2;
  2184. /* General purpose registers */
  2185. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2186. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2187. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2188. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2189. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2190. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2191. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2192. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2193. /*
  2194. * SDM says that segment selectors are loaded before segment
  2195. * descriptors
  2196. */
  2197. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2198. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2199. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2200. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2201. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2202. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2203. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2204. /*
  2205. * If we're switching between Protected Mode and VM86, we need to make
  2206. * sure to update the mode before loading the segment descriptors so
  2207. * that the selectors are interpreted correctly.
  2208. *
  2209. * Need to get rflags to the vcpu struct immediately because it
  2210. * influences the CPL which is checked at least when loading the segment
  2211. * descriptors and when pushing an error code to the new kernel stack.
  2212. *
  2213. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2214. */
  2215. if (ctxt->eflags & X86_EFLAGS_VM)
  2216. ctxt->mode = X86EMUL_MODE_VM86;
  2217. else
  2218. ctxt->mode = X86EMUL_MODE_PROT32;
  2219. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2220. /*
  2221. * Now load segment descriptors. If fault happenes at this stage
  2222. * it is handled in a context of new task
  2223. */
  2224. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2225. if (ret != X86EMUL_CONTINUE)
  2226. return ret;
  2227. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2228. if (ret != X86EMUL_CONTINUE)
  2229. return ret;
  2230. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2231. if (ret != X86EMUL_CONTINUE)
  2232. return ret;
  2233. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2234. if (ret != X86EMUL_CONTINUE)
  2235. return ret;
  2236. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. return ret;
  2239. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2240. if (ret != X86EMUL_CONTINUE)
  2241. return ret;
  2242. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2243. if (ret != X86EMUL_CONTINUE)
  2244. return ret;
  2245. return X86EMUL_CONTINUE;
  2246. }
  2247. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2248. u16 tss_selector, u16 old_tss_sel,
  2249. ulong old_tss_base, struct desc_struct *new_desc)
  2250. {
  2251. struct x86_emulate_ops *ops = ctxt->ops;
  2252. struct tss_segment_32 tss_seg;
  2253. int ret;
  2254. u32 new_tss_base = get_desc_base(new_desc);
  2255. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2256. &ctxt->exception);
  2257. if (ret != X86EMUL_CONTINUE)
  2258. /* FIXME: need to provide precise fault address */
  2259. return ret;
  2260. save_state_to_tss32(ctxt, &tss_seg);
  2261. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2262. &ctxt->exception);
  2263. if (ret != X86EMUL_CONTINUE)
  2264. /* FIXME: need to provide precise fault address */
  2265. return ret;
  2266. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2267. &ctxt->exception);
  2268. if (ret != X86EMUL_CONTINUE)
  2269. /* FIXME: need to provide precise fault address */
  2270. return ret;
  2271. if (old_tss_sel != 0xffff) {
  2272. tss_seg.prev_task_link = old_tss_sel;
  2273. ret = ops->write_std(ctxt, new_tss_base,
  2274. &tss_seg.prev_task_link,
  2275. sizeof tss_seg.prev_task_link,
  2276. &ctxt->exception);
  2277. if (ret != X86EMUL_CONTINUE)
  2278. /* FIXME: need to provide precise fault address */
  2279. return ret;
  2280. }
  2281. return load_state_from_tss32(ctxt, &tss_seg);
  2282. }
  2283. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2284. u16 tss_selector, int idt_index, int reason,
  2285. bool has_error_code, u32 error_code)
  2286. {
  2287. struct x86_emulate_ops *ops = ctxt->ops;
  2288. struct desc_struct curr_tss_desc, next_tss_desc;
  2289. int ret;
  2290. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2291. ulong old_tss_base =
  2292. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2293. u32 desc_limit;
  2294. ulong desc_addr;
  2295. /* FIXME: old_tss_base == ~0 ? */
  2296. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2297. if (ret != X86EMUL_CONTINUE)
  2298. return ret;
  2299. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2300. if (ret != X86EMUL_CONTINUE)
  2301. return ret;
  2302. /* FIXME: check that next_tss_desc is tss */
  2303. /*
  2304. * Check privileges. The three cases are task switch caused by...
  2305. *
  2306. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2307. * 2. Exception/IRQ/iret: No check is performed
  2308. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2309. */
  2310. if (reason == TASK_SWITCH_GATE) {
  2311. if (idt_index != -1) {
  2312. /* Software interrupts */
  2313. struct desc_struct task_gate_desc;
  2314. int dpl;
  2315. ret = read_interrupt_descriptor(ctxt, idt_index,
  2316. &task_gate_desc);
  2317. if (ret != X86EMUL_CONTINUE)
  2318. return ret;
  2319. dpl = task_gate_desc.dpl;
  2320. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2321. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2322. }
  2323. } else if (reason != TASK_SWITCH_IRET) {
  2324. int dpl = next_tss_desc.dpl;
  2325. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2326. return emulate_gp(ctxt, tss_selector);
  2327. }
  2328. desc_limit = desc_limit_scaled(&next_tss_desc);
  2329. if (!next_tss_desc.p ||
  2330. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2331. desc_limit < 0x2b)) {
  2332. emulate_ts(ctxt, tss_selector & 0xfffc);
  2333. return X86EMUL_PROPAGATE_FAULT;
  2334. }
  2335. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2336. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2337. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2338. }
  2339. if (reason == TASK_SWITCH_IRET)
  2340. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2341. /* set back link to prev task only if NT bit is set in eflags
  2342. note that old_tss_sel is not used afetr this point */
  2343. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2344. old_tss_sel = 0xffff;
  2345. if (next_tss_desc.type & 8)
  2346. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2347. old_tss_base, &next_tss_desc);
  2348. else
  2349. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2350. old_tss_base, &next_tss_desc);
  2351. if (ret != X86EMUL_CONTINUE)
  2352. return ret;
  2353. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2354. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2355. if (reason != TASK_SWITCH_IRET) {
  2356. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2357. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2358. }
  2359. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2360. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2361. if (has_error_code) {
  2362. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2363. ctxt->lock_prefix = 0;
  2364. ctxt->src.val = (unsigned long) error_code;
  2365. ret = em_push(ctxt);
  2366. }
  2367. return ret;
  2368. }
  2369. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2370. u16 tss_selector, int idt_index, int reason,
  2371. bool has_error_code, u32 error_code)
  2372. {
  2373. int rc;
  2374. ctxt->_eip = ctxt->eip;
  2375. ctxt->dst.type = OP_NONE;
  2376. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2377. has_error_code, error_code);
  2378. if (rc == X86EMUL_CONTINUE)
  2379. ctxt->eip = ctxt->_eip;
  2380. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2381. }
  2382. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2383. int reg, struct operand *op)
  2384. {
  2385. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2386. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2387. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2388. op->addr.mem.seg = seg;
  2389. }
  2390. static int em_das(struct x86_emulate_ctxt *ctxt)
  2391. {
  2392. u8 al, old_al;
  2393. bool af, cf, old_cf;
  2394. cf = ctxt->eflags & X86_EFLAGS_CF;
  2395. al = ctxt->dst.val;
  2396. old_al = al;
  2397. old_cf = cf;
  2398. cf = false;
  2399. af = ctxt->eflags & X86_EFLAGS_AF;
  2400. if ((al & 0x0f) > 9 || af) {
  2401. al -= 6;
  2402. cf = old_cf | (al >= 250);
  2403. af = true;
  2404. } else {
  2405. af = false;
  2406. }
  2407. if (old_al > 0x99 || old_cf) {
  2408. al -= 0x60;
  2409. cf = true;
  2410. }
  2411. ctxt->dst.val = al;
  2412. /* Set PF, ZF, SF */
  2413. ctxt->src.type = OP_IMM;
  2414. ctxt->src.val = 0;
  2415. ctxt->src.bytes = 1;
  2416. emulate_2op_SrcV(ctxt, "or");
  2417. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2418. if (cf)
  2419. ctxt->eflags |= X86_EFLAGS_CF;
  2420. if (af)
  2421. ctxt->eflags |= X86_EFLAGS_AF;
  2422. return X86EMUL_CONTINUE;
  2423. }
  2424. static int em_call(struct x86_emulate_ctxt *ctxt)
  2425. {
  2426. long rel = ctxt->src.val;
  2427. ctxt->src.val = (unsigned long)ctxt->_eip;
  2428. jmp_rel(ctxt, rel);
  2429. return em_push(ctxt);
  2430. }
  2431. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2432. {
  2433. u16 sel, old_cs;
  2434. ulong old_eip;
  2435. int rc;
  2436. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2437. old_eip = ctxt->_eip;
  2438. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2439. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2440. return X86EMUL_CONTINUE;
  2441. ctxt->_eip = 0;
  2442. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2443. ctxt->src.val = old_cs;
  2444. rc = em_push(ctxt);
  2445. if (rc != X86EMUL_CONTINUE)
  2446. return rc;
  2447. ctxt->src.val = old_eip;
  2448. return em_push(ctxt);
  2449. }
  2450. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2451. {
  2452. int rc;
  2453. ctxt->dst.type = OP_REG;
  2454. ctxt->dst.addr.reg = &ctxt->_eip;
  2455. ctxt->dst.bytes = ctxt->op_bytes;
  2456. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2457. if (rc != X86EMUL_CONTINUE)
  2458. return rc;
  2459. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2460. return X86EMUL_CONTINUE;
  2461. }
  2462. static int em_add(struct x86_emulate_ctxt *ctxt)
  2463. {
  2464. emulate_2op_SrcV(ctxt, "add");
  2465. return X86EMUL_CONTINUE;
  2466. }
  2467. static int em_or(struct x86_emulate_ctxt *ctxt)
  2468. {
  2469. emulate_2op_SrcV(ctxt, "or");
  2470. return X86EMUL_CONTINUE;
  2471. }
  2472. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2473. {
  2474. emulate_2op_SrcV(ctxt, "adc");
  2475. return X86EMUL_CONTINUE;
  2476. }
  2477. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2478. {
  2479. emulate_2op_SrcV(ctxt, "sbb");
  2480. return X86EMUL_CONTINUE;
  2481. }
  2482. static int em_and(struct x86_emulate_ctxt *ctxt)
  2483. {
  2484. emulate_2op_SrcV(ctxt, "and");
  2485. return X86EMUL_CONTINUE;
  2486. }
  2487. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. emulate_2op_SrcV(ctxt, "sub");
  2490. return X86EMUL_CONTINUE;
  2491. }
  2492. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2493. {
  2494. emulate_2op_SrcV(ctxt, "xor");
  2495. return X86EMUL_CONTINUE;
  2496. }
  2497. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2498. {
  2499. emulate_2op_SrcV(ctxt, "cmp");
  2500. /* Disable writeback. */
  2501. ctxt->dst.type = OP_NONE;
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int em_test(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. emulate_2op_SrcV(ctxt, "test");
  2507. /* Disable writeback. */
  2508. ctxt->dst.type = OP_NONE;
  2509. return X86EMUL_CONTINUE;
  2510. }
  2511. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2512. {
  2513. /* Write back the register source. */
  2514. ctxt->src.val = ctxt->dst.val;
  2515. write_register_operand(&ctxt->src);
  2516. /* Write back the memory destination with implicit LOCK prefix. */
  2517. ctxt->dst.val = ctxt->src.orig_val;
  2518. ctxt->lock_prefix = 1;
  2519. return X86EMUL_CONTINUE;
  2520. }
  2521. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2522. {
  2523. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2524. return X86EMUL_CONTINUE;
  2525. }
  2526. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2527. {
  2528. ctxt->dst.val = ctxt->src2.val;
  2529. return em_imul(ctxt);
  2530. }
  2531. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2532. {
  2533. ctxt->dst.type = OP_REG;
  2534. ctxt->dst.bytes = ctxt->src.bytes;
  2535. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2536. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2537. return X86EMUL_CONTINUE;
  2538. }
  2539. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2540. {
  2541. u64 tsc = 0;
  2542. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2543. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2544. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2545. return X86EMUL_CONTINUE;
  2546. }
  2547. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2548. {
  2549. u64 pmc;
  2550. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2551. return emulate_gp(ctxt, 0);
  2552. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2553. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2554. return X86EMUL_CONTINUE;
  2555. }
  2556. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2559. return X86EMUL_CONTINUE;
  2560. }
  2561. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2562. {
  2563. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2564. return emulate_gp(ctxt, 0);
  2565. /* Disable writeback. */
  2566. ctxt->dst.type = OP_NONE;
  2567. return X86EMUL_CONTINUE;
  2568. }
  2569. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2570. {
  2571. unsigned long val;
  2572. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2573. val = ctxt->src.val & ~0ULL;
  2574. else
  2575. val = ctxt->src.val & ~0U;
  2576. /* #UD condition is already handled. */
  2577. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2578. return emulate_gp(ctxt, 0);
  2579. /* Disable writeback. */
  2580. ctxt->dst.type = OP_NONE;
  2581. return X86EMUL_CONTINUE;
  2582. }
  2583. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2584. {
  2585. u64 msr_data;
  2586. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2587. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2588. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2589. return emulate_gp(ctxt, 0);
  2590. return X86EMUL_CONTINUE;
  2591. }
  2592. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. u64 msr_data;
  2595. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2596. return emulate_gp(ctxt, 0);
  2597. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2598. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2604. return emulate_ud(ctxt);
  2605. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2606. return X86EMUL_CONTINUE;
  2607. }
  2608. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2609. {
  2610. u16 sel = ctxt->src.val;
  2611. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2612. return emulate_ud(ctxt);
  2613. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2614. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2615. /* Disable writeback. */
  2616. ctxt->dst.type = OP_NONE;
  2617. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2618. }
  2619. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2620. {
  2621. u16 sel = ctxt->src.val;
  2622. /* Disable writeback. */
  2623. ctxt->dst.type = OP_NONE;
  2624. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2625. }
  2626. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2627. {
  2628. u16 sel = ctxt->src.val;
  2629. /* Disable writeback. */
  2630. ctxt->dst.type = OP_NONE;
  2631. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2632. }
  2633. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2634. {
  2635. int rc;
  2636. ulong linear;
  2637. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2638. if (rc == X86EMUL_CONTINUE)
  2639. ctxt->ops->invlpg(ctxt, linear);
  2640. /* Disable writeback. */
  2641. ctxt->dst.type = OP_NONE;
  2642. return X86EMUL_CONTINUE;
  2643. }
  2644. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2645. {
  2646. ulong cr0;
  2647. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2648. cr0 &= ~X86_CR0_TS;
  2649. ctxt->ops->set_cr(ctxt, 0, cr0);
  2650. return X86EMUL_CONTINUE;
  2651. }
  2652. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2653. {
  2654. int rc;
  2655. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2656. return X86EMUL_UNHANDLEABLE;
  2657. rc = ctxt->ops->fix_hypercall(ctxt);
  2658. if (rc != X86EMUL_CONTINUE)
  2659. return rc;
  2660. /* Let the processor re-execute the fixed hypercall */
  2661. ctxt->_eip = ctxt->eip;
  2662. /* Disable writeback. */
  2663. ctxt->dst.type = OP_NONE;
  2664. return X86EMUL_CONTINUE;
  2665. }
  2666. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2667. void (*get)(struct x86_emulate_ctxt *ctxt,
  2668. struct desc_ptr *ptr))
  2669. {
  2670. struct desc_ptr desc_ptr;
  2671. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2672. ctxt->op_bytes = 8;
  2673. get(ctxt, &desc_ptr);
  2674. if (ctxt->op_bytes == 2) {
  2675. ctxt->op_bytes = 4;
  2676. desc_ptr.address &= 0x00ffffff;
  2677. }
  2678. /* Disable writeback. */
  2679. ctxt->dst.type = OP_NONE;
  2680. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2681. &desc_ptr, 2 + ctxt->op_bytes);
  2682. }
  2683. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2684. {
  2685. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2686. }
  2687. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2688. {
  2689. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2690. }
  2691. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2692. {
  2693. struct desc_ptr desc_ptr;
  2694. int rc;
  2695. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2696. ctxt->op_bytes = 8;
  2697. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2698. &desc_ptr.size, &desc_ptr.address,
  2699. ctxt->op_bytes);
  2700. if (rc != X86EMUL_CONTINUE)
  2701. return rc;
  2702. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2703. /* Disable writeback. */
  2704. ctxt->dst.type = OP_NONE;
  2705. return X86EMUL_CONTINUE;
  2706. }
  2707. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2708. {
  2709. int rc;
  2710. rc = ctxt->ops->fix_hypercall(ctxt);
  2711. /* Disable writeback. */
  2712. ctxt->dst.type = OP_NONE;
  2713. return rc;
  2714. }
  2715. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2716. {
  2717. struct desc_ptr desc_ptr;
  2718. int rc;
  2719. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2720. ctxt->op_bytes = 8;
  2721. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2722. &desc_ptr.size, &desc_ptr.address,
  2723. ctxt->op_bytes);
  2724. if (rc != X86EMUL_CONTINUE)
  2725. return rc;
  2726. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2727. /* Disable writeback. */
  2728. ctxt->dst.type = OP_NONE;
  2729. return X86EMUL_CONTINUE;
  2730. }
  2731. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2732. {
  2733. ctxt->dst.bytes = 2;
  2734. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2735. return X86EMUL_CONTINUE;
  2736. }
  2737. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2738. {
  2739. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2740. | (ctxt->src.val & 0x0f));
  2741. ctxt->dst.type = OP_NONE;
  2742. return X86EMUL_CONTINUE;
  2743. }
  2744. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2745. {
  2746. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2747. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2748. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2749. jmp_rel(ctxt, ctxt->src.val);
  2750. return X86EMUL_CONTINUE;
  2751. }
  2752. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2753. {
  2754. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2755. jmp_rel(ctxt, ctxt->src.val);
  2756. return X86EMUL_CONTINUE;
  2757. }
  2758. static int em_in(struct x86_emulate_ctxt *ctxt)
  2759. {
  2760. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2761. &ctxt->dst.val))
  2762. return X86EMUL_IO_NEEDED;
  2763. return X86EMUL_CONTINUE;
  2764. }
  2765. static int em_out(struct x86_emulate_ctxt *ctxt)
  2766. {
  2767. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2768. &ctxt->src.val, 1);
  2769. /* Disable writeback. */
  2770. ctxt->dst.type = OP_NONE;
  2771. return X86EMUL_CONTINUE;
  2772. }
  2773. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2774. {
  2775. if (emulator_bad_iopl(ctxt))
  2776. return emulate_gp(ctxt, 0);
  2777. ctxt->eflags &= ~X86_EFLAGS_IF;
  2778. return X86EMUL_CONTINUE;
  2779. }
  2780. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2781. {
  2782. if (emulator_bad_iopl(ctxt))
  2783. return emulate_gp(ctxt, 0);
  2784. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2785. ctxt->eflags |= X86_EFLAGS_IF;
  2786. return X86EMUL_CONTINUE;
  2787. }
  2788. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2789. {
  2790. /* Disable writeback. */
  2791. ctxt->dst.type = OP_NONE;
  2792. /* only subword offset */
  2793. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2794. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2800. return X86EMUL_CONTINUE;
  2801. }
  2802. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2803. {
  2804. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2805. return X86EMUL_CONTINUE;
  2806. }
  2807. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2808. {
  2809. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2810. return X86EMUL_CONTINUE;
  2811. }
  2812. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2813. {
  2814. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2815. return X86EMUL_CONTINUE;
  2816. }
  2817. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2818. {
  2819. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2820. return X86EMUL_CONTINUE;
  2821. }
  2822. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2823. {
  2824. u32 eax, ebx, ecx, edx;
  2825. eax = ctxt->regs[VCPU_REGS_RAX];
  2826. ecx = ctxt->regs[VCPU_REGS_RCX];
  2827. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2828. ctxt->regs[VCPU_REGS_RAX] = eax;
  2829. ctxt->regs[VCPU_REGS_RBX] = ebx;
  2830. ctxt->regs[VCPU_REGS_RCX] = ecx;
  2831. ctxt->regs[VCPU_REGS_RDX] = edx;
  2832. return X86EMUL_CONTINUE;
  2833. }
  2834. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2835. {
  2836. ctxt->regs[VCPU_REGS_RAX] &= ~0xff00UL;
  2837. ctxt->regs[VCPU_REGS_RAX] |= (ctxt->eflags & 0xff) << 8;
  2838. return X86EMUL_CONTINUE;
  2839. }
  2840. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2841. {
  2842. switch (ctxt->op_bytes) {
  2843. #ifdef CONFIG_X86_64
  2844. case 8:
  2845. asm("bswap %0" : "+r"(ctxt->dst.val));
  2846. break;
  2847. #endif
  2848. default:
  2849. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2850. break;
  2851. }
  2852. return X86EMUL_CONTINUE;
  2853. }
  2854. static bool valid_cr(int nr)
  2855. {
  2856. switch (nr) {
  2857. case 0:
  2858. case 2 ... 4:
  2859. case 8:
  2860. return true;
  2861. default:
  2862. return false;
  2863. }
  2864. }
  2865. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2866. {
  2867. if (!valid_cr(ctxt->modrm_reg))
  2868. return emulate_ud(ctxt);
  2869. return X86EMUL_CONTINUE;
  2870. }
  2871. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2872. {
  2873. u64 new_val = ctxt->src.val64;
  2874. int cr = ctxt->modrm_reg;
  2875. u64 efer = 0;
  2876. static u64 cr_reserved_bits[] = {
  2877. 0xffffffff00000000ULL,
  2878. 0, 0, 0, /* CR3 checked later */
  2879. CR4_RESERVED_BITS,
  2880. 0, 0, 0,
  2881. CR8_RESERVED_BITS,
  2882. };
  2883. if (!valid_cr(cr))
  2884. return emulate_ud(ctxt);
  2885. if (new_val & cr_reserved_bits[cr])
  2886. return emulate_gp(ctxt, 0);
  2887. switch (cr) {
  2888. case 0: {
  2889. u64 cr4;
  2890. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2891. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2892. return emulate_gp(ctxt, 0);
  2893. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2894. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2895. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2896. !(cr4 & X86_CR4_PAE))
  2897. return emulate_gp(ctxt, 0);
  2898. break;
  2899. }
  2900. case 3: {
  2901. u64 rsvd = 0;
  2902. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2903. if (efer & EFER_LMA)
  2904. rsvd = CR3_L_MODE_RESERVED_BITS;
  2905. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2906. rsvd = CR3_PAE_RESERVED_BITS;
  2907. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2908. rsvd = CR3_NONPAE_RESERVED_BITS;
  2909. if (new_val & rsvd)
  2910. return emulate_gp(ctxt, 0);
  2911. break;
  2912. }
  2913. case 4: {
  2914. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2915. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2916. return emulate_gp(ctxt, 0);
  2917. break;
  2918. }
  2919. }
  2920. return X86EMUL_CONTINUE;
  2921. }
  2922. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. unsigned long dr7;
  2925. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2926. /* Check if DR7.Global_Enable is set */
  2927. return dr7 & (1 << 13);
  2928. }
  2929. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2930. {
  2931. int dr = ctxt->modrm_reg;
  2932. u64 cr4;
  2933. if (dr > 7)
  2934. return emulate_ud(ctxt);
  2935. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2936. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2937. return emulate_ud(ctxt);
  2938. if (check_dr7_gd(ctxt))
  2939. return emulate_db(ctxt);
  2940. return X86EMUL_CONTINUE;
  2941. }
  2942. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2943. {
  2944. u64 new_val = ctxt->src.val64;
  2945. int dr = ctxt->modrm_reg;
  2946. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2947. return emulate_gp(ctxt, 0);
  2948. return check_dr_read(ctxt);
  2949. }
  2950. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2951. {
  2952. u64 efer;
  2953. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2954. if (!(efer & EFER_SVME))
  2955. return emulate_ud(ctxt);
  2956. return X86EMUL_CONTINUE;
  2957. }
  2958. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2959. {
  2960. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2961. /* Valid physical address? */
  2962. if (rax & 0xffff000000000000ULL)
  2963. return emulate_gp(ctxt, 0);
  2964. return check_svme(ctxt);
  2965. }
  2966. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2967. {
  2968. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2969. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2970. return emulate_ud(ctxt);
  2971. return X86EMUL_CONTINUE;
  2972. }
  2973. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2974. {
  2975. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2976. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2977. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2978. (rcx > 3))
  2979. return emulate_gp(ctxt, 0);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2985. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2986. return emulate_gp(ctxt, 0);
  2987. return X86EMUL_CONTINUE;
  2988. }
  2989. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2990. {
  2991. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2992. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2993. return emulate_gp(ctxt, 0);
  2994. return X86EMUL_CONTINUE;
  2995. }
  2996. #define D(_y) { .flags = (_y) }
  2997. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2998. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2999. .check_perm = (_p) }
  3000. #define N D(0)
  3001. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3002. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3003. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3004. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3005. #define II(_f, _e, _i) \
  3006. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3007. #define IIP(_f, _e, _i, _p) \
  3008. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3009. .check_perm = (_p) }
  3010. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3011. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3012. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3013. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3014. #define I2bvIP(_f, _e, _i, _p) \
  3015. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3016. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3017. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3018. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3019. static struct opcode group7_rm1[] = {
  3020. DI(SrcNone | Priv, monitor),
  3021. DI(SrcNone | Priv, mwait),
  3022. N, N, N, N, N, N,
  3023. };
  3024. static struct opcode group7_rm3[] = {
  3025. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3026. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3027. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3028. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3029. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3030. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3031. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3032. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3033. };
  3034. static struct opcode group7_rm7[] = {
  3035. N,
  3036. DIP(SrcNone, rdtscp, check_rdtsc),
  3037. N, N, N, N, N, N,
  3038. };
  3039. static struct opcode group1[] = {
  3040. I(Lock, em_add),
  3041. I(Lock | PageTable, em_or),
  3042. I(Lock, em_adc),
  3043. I(Lock, em_sbb),
  3044. I(Lock | PageTable, em_and),
  3045. I(Lock, em_sub),
  3046. I(Lock, em_xor),
  3047. I(0, em_cmp),
  3048. };
  3049. static struct opcode group1A[] = {
  3050. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3051. };
  3052. static struct opcode group3[] = {
  3053. I(DstMem | SrcImm, em_test),
  3054. I(DstMem | SrcImm, em_test),
  3055. I(DstMem | SrcNone | Lock, em_not),
  3056. I(DstMem | SrcNone | Lock, em_neg),
  3057. I(SrcMem, em_mul_ex),
  3058. I(SrcMem, em_imul_ex),
  3059. I(SrcMem, em_div_ex),
  3060. I(SrcMem, em_idiv_ex),
  3061. };
  3062. static struct opcode group4[] = {
  3063. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3064. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3065. N, N, N, N, N, N,
  3066. };
  3067. static struct opcode group5[] = {
  3068. I(DstMem | SrcNone | Lock, em_grp45),
  3069. I(DstMem | SrcNone | Lock, em_grp45),
  3070. I(SrcMem | Stack, em_grp45),
  3071. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3072. I(SrcMem | Stack, em_grp45),
  3073. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3074. I(SrcMem | Stack, em_grp45), N,
  3075. };
  3076. static struct opcode group6[] = {
  3077. DI(Prot, sldt),
  3078. DI(Prot, str),
  3079. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3080. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3081. N, N, N, N,
  3082. };
  3083. static struct group_dual group7 = { {
  3084. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3085. II(Mov | DstMem | Priv, em_sidt, sidt),
  3086. II(SrcMem | Priv, em_lgdt, lgdt),
  3087. II(SrcMem | Priv, em_lidt, lidt),
  3088. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3089. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3090. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3091. }, {
  3092. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3093. EXT(0, group7_rm1),
  3094. N, EXT(0, group7_rm3),
  3095. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3096. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3097. EXT(0, group7_rm7),
  3098. } };
  3099. static struct opcode group8[] = {
  3100. N, N, N, N,
  3101. I(DstMem | SrcImmByte, em_bt),
  3102. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3103. I(DstMem | SrcImmByte | Lock, em_btr),
  3104. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3105. };
  3106. static struct group_dual group9 = { {
  3107. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3108. }, {
  3109. N, N, N, N, N, N, N, N,
  3110. } };
  3111. static struct opcode group11[] = {
  3112. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3113. X7(D(Undefined)),
  3114. };
  3115. static struct gprefix pfx_0f_6f_0f_7f = {
  3116. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3117. };
  3118. static struct gprefix pfx_vmovntpx = {
  3119. I(0, em_mov), N, N, N,
  3120. };
  3121. static struct opcode opcode_table[256] = {
  3122. /* 0x00 - 0x07 */
  3123. I6ALU(Lock, em_add),
  3124. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3125. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3126. /* 0x08 - 0x0F */
  3127. I6ALU(Lock | PageTable, em_or),
  3128. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3129. N,
  3130. /* 0x10 - 0x17 */
  3131. I6ALU(Lock, em_adc),
  3132. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3133. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3134. /* 0x18 - 0x1F */
  3135. I6ALU(Lock, em_sbb),
  3136. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3137. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3138. /* 0x20 - 0x27 */
  3139. I6ALU(Lock | PageTable, em_and), N, N,
  3140. /* 0x28 - 0x2F */
  3141. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3142. /* 0x30 - 0x37 */
  3143. I6ALU(Lock, em_xor), N, N,
  3144. /* 0x38 - 0x3F */
  3145. I6ALU(0, em_cmp), N, N,
  3146. /* 0x40 - 0x4F */
  3147. X16(D(DstReg)),
  3148. /* 0x50 - 0x57 */
  3149. X8(I(SrcReg | Stack, em_push)),
  3150. /* 0x58 - 0x5F */
  3151. X8(I(DstReg | Stack, em_pop)),
  3152. /* 0x60 - 0x67 */
  3153. I(ImplicitOps | Stack | No64, em_pusha),
  3154. I(ImplicitOps | Stack | No64, em_popa),
  3155. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3156. N, N, N, N,
  3157. /* 0x68 - 0x6F */
  3158. I(SrcImm | Mov | Stack, em_push),
  3159. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3160. I(SrcImmByte | Mov | Stack, em_push),
  3161. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3162. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3163. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3164. /* 0x70 - 0x7F */
  3165. X16(D(SrcImmByte)),
  3166. /* 0x80 - 0x87 */
  3167. G(ByteOp | DstMem | SrcImm, group1),
  3168. G(DstMem | SrcImm, group1),
  3169. G(ByteOp | DstMem | SrcImm | No64, group1),
  3170. G(DstMem | SrcImmByte, group1),
  3171. I2bv(DstMem | SrcReg | ModRM, em_test),
  3172. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3173. /* 0x88 - 0x8F */
  3174. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3175. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3176. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3177. D(ModRM | SrcMem | NoAccess | DstReg),
  3178. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3179. G(0, group1A),
  3180. /* 0x90 - 0x97 */
  3181. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3182. /* 0x98 - 0x9F */
  3183. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3184. I(SrcImmFAddr | No64, em_call_far), N,
  3185. II(ImplicitOps | Stack, em_pushf, pushf),
  3186. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3187. /* 0xA0 - 0xA7 */
  3188. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3189. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3190. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3191. I2bv(SrcSI | DstDI | String, em_cmp),
  3192. /* 0xA8 - 0xAF */
  3193. I2bv(DstAcc | SrcImm, em_test),
  3194. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3195. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3196. I2bv(SrcAcc | DstDI | String, em_cmp),
  3197. /* 0xB0 - 0xB7 */
  3198. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3199. /* 0xB8 - 0xBF */
  3200. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3201. /* 0xC0 - 0xC7 */
  3202. D2bv(DstMem | SrcImmByte | ModRM),
  3203. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3204. I(ImplicitOps | Stack, em_ret),
  3205. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3206. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3207. G(ByteOp, group11), G(0, group11),
  3208. /* 0xC8 - 0xCF */
  3209. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3210. N, I(ImplicitOps | Stack, em_ret_far),
  3211. D(ImplicitOps), DI(SrcImmByte, intn),
  3212. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3213. /* 0xD0 - 0xD7 */
  3214. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3215. N, N, N, N,
  3216. /* 0xD8 - 0xDF */
  3217. N, N, N, N, N, N, N, N,
  3218. /* 0xE0 - 0xE7 */
  3219. X3(I(SrcImmByte, em_loop)),
  3220. I(SrcImmByte, em_jcxz),
  3221. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3222. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3223. /* 0xE8 - 0xEF */
  3224. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3225. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3226. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3227. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3228. /* 0xF0 - 0xF7 */
  3229. N, DI(ImplicitOps, icebp), N, N,
  3230. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3231. G(ByteOp, group3), G(0, group3),
  3232. /* 0xF8 - 0xFF */
  3233. D(ImplicitOps), D(ImplicitOps),
  3234. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3235. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3236. };
  3237. static struct opcode twobyte_table[256] = {
  3238. /* 0x00 - 0x0F */
  3239. G(0, group6), GD(0, &group7), N, N,
  3240. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3241. II(ImplicitOps | Priv, em_clts, clts), N,
  3242. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3243. N, D(ImplicitOps | ModRM), N, N,
  3244. /* 0x10 - 0x1F */
  3245. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3246. /* 0x20 - 0x2F */
  3247. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3248. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3249. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3250. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3251. N, N, N, N,
  3252. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3253. N, N, N, N,
  3254. /* 0x30 - 0x3F */
  3255. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3256. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3257. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3258. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3259. I(ImplicitOps | VendorSpecific, em_sysenter),
  3260. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3261. N, N,
  3262. N, N, N, N, N, N, N, N,
  3263. /* 0x40 - 0x4F */
  3264. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3265. /* 0x50 - 0x5F */
  3266. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3267. /* 0x60 - 0x6F */
  3268. N, N, N, N,
  3269. N, N, N, N,
  3270. N, N, N, N,
  3271. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3272. /* 0x70 - 0x7F */
  3273. N, N, N, N,
  3274. N, N, N, N,
  3275. N, N, N, N,
  3276. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3277. /* 0x80 - 0x8F */
  3278. X16(D(SrcImm)),
  3279. /* 0x90 - 0x9F */
  3280. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3281. /* 0xA0 - 0xA7 */
  3282. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3283. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3284. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3285. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3286. /* 0xA8 - 0xAF */
  3287. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3288. DI(ImplicitOps, rsm),
  3289. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3290. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3291. D(DstMem | SrcReg | Src2CL | ModRM),
  3292. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3293. /* 0xB0 - 0xB7 */
  3294. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3295. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3296. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3297. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3298. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3299. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3300. /* 0xB8 - 0xBF */
  3301. N, N,
  3302. G(BitOp, group8),
  3303. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3304. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3305. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3306. /* 0xC0 - 0xC7 */
  3307. D2bv(DstMem | SrcReg | ModRM | Lock),
  3308. N, D(DstMem | SrcReg | ModRM | Mov),
  3309. N, N, N, GD(0, &group9),
  3310. /* 0xC8 - 0xCF */
  3311. X8(I(DstReg, em_bswap)),
  3312. /* 0xD0 - 0xDF */
  3313. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3314. /* 0xE0 - 0xEF */
  3315. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3316. /* 0xF0 - 0xFF */
  3317. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3318. };
  3319. #undef D
  3320. #undef N
  3321. #undef G
  3322. #undef GD
  3323. #undef I
  3324. #undef GP
  3325. #undef EXT
  3326. #undef D2bv
  3327. #undef D2bvIP
  3328. #undef I2bv
  3329. #undef I2bvIP
  3330. #undef I6ALU
  3331. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3332. {
  3333. unsigned size;
  3334. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3335. if (size == 8)
  3336. size = 4;
  3337. return size;
  3338. }
  3339. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3340. unsigned size, bool sign_extension)
  3341. {
  3342. int rc = X86EMUL_CONTINUE;
  3343. op->type = OP_IMM;
  3344. op->bytes = size;
  3345. op->addr.mem.ea = ctxt->_eip;
  3346. /* NB. Immediates are sign-extended as necessary. */
  3347. switch (op->bytes) {
  3348. case 1:
  3349. op->val = insn_fetch(s8, ctxt);
  3350. break;
  3351. case 2:
  3352. op->val = insn_fetch(s16, ctxt);
  3353. break;
  3354. case 4:
  3355. op->val = insn_fetch(s32, ctxt);
  3356. break;
  3357. }
  3358. if (!sign_extension) {
  3359. switch (op->bytes) {
  3360. case 1:
  3361. op->val &= 0xff;
  3362. break;
  3363. case 2:
  3364. op->val &= 0xffff;
  3365. break;
  3366. case 4:
  3367. op->val &= 0xffffffff;
  3368. break;
  3369. }
  3370. }
  3371. done:
  3372. return rc;
  3373. }
  3374. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3375. unsigned d)
  3376. {
  3377. int rc = X86EMUL_CONTINUE;
  3378. switch (d) {
  3379. case OpReg:
  3380. decode_register_operand(ctxt, op);
  3381. break;
  3382. case OpImmUByte:
  3383. rc = decode_imm(ctxt, op, 1, false);
  3384. break;
  3385. case OpMem:
  3386. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3387. mem_common:
  3388. *op = ctxt->memop;
  3389. ctxt->memopp = op;
  3390. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3391. fetch_bit_operand(ctxt);
  3392. op->orig_val = op->val;
  3393. break;
  3394. case OpMem64:
  3395. ctxt->memop.bytes = 8;
  3396. goto mem_common;
  3397. case OpAcc:
  3398. op->type = OP_REG;
  3399. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3400. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3401. fetch_register_operand(op);
  3402. op->orig_val = op->val;
  3403. break;
  3404. case OpDI:
  3405. op->type = OP_MEM;
  3406. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3407. op->addr.mem.ea =
  3408. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3409. op->addr.mem.seg = VCPU_SREG_ES;
  3410. op->val = 0;
  3411. break;
  3412. case OpDX:
  3413. op->type = OP_REG;
  3414. op->bytes = 2;
  3415. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3416. fetch_register_operand(op);
  3417. break;
  3418. case OpCL:
  3419. op->bytes = 1;
  3420. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3421. break;
  3422. case OpImmByte:
  3423. rc = decode_imm(ctxt, op, 1, true);
  3424. break;
  3425. case OpOne:
  3426. op->bytes = 1;
  3427. op->val = 1;
  3428. break;
  3429. case OpImm:
  3430. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3431. break;
  3432. case OpMem8:
  3433. ctxt->memop.bytes = 1;
  3434. goto mem_common;
  3435. case OpMem16:
  3436. ctxt->memop.bytes = 2;
  3437. goto mem_common;
  3438. case OpMem32:
  3439. ctxt->memop.bytes = 4;
  3440. goto mem_common;
  3441. case OpImmU16:
  3442. rc = decode_imm(ctxt, op, 2, false);
  3443. break;
  3444. case OpImmU:
  3445. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3446. break;
  3447. case OpSI:
  3448. op->type = OP_MEM;
  3449. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3450. op->addr.mem.ea =
  3451. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3452. op->addr.mem.seg = seg_override(ctxt);
  3453. op->val = 0;
  3454. break;
  3455. case OpImmFAddr:
  3456. op->type = OP_IMM;
  3457. op->addr.mem.ea = ctxt->_eip;
  3458. op->bytes = ctxt->op_bytes + 2;
  3459. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3460. break;
  3461. case OpMemFAddr:
  3462. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3463. goto mem_common;
  3464. case OpES:
  3465. op->val = VCPU_SREG_ES;
  3466. break;
  3467. case OpCS:
  3468. op->val = VCPU_SREG_CS;
  3469. break;
  3470. case OpSS:
  3471. op->val = VCPU_SREG_SS;
  3472. break;
  3473. case OpDS:
  3474. op->val = VCPU_SREG_DS;
  3475. break;
  3476. case OpFS:
  3477. op->val = VCPU_SREG_FS;
  3478. break;
  3479. case OpGS:
  3480. op->val = VCPU_SREG_GS;
  3481. break;
  3482. case OpImplicit:
  3483. /* Special instructions do their own operand decoding. */
  3484. default:
  3485. op->type = OP_NONE; /* Disable writeback. */
  3486. break;
  3487. }
  3488. done:
  3489. return rc;
  3490. }
  3491. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3492. {
  3493. int rc = X86EMUL_CONTINUE;
  3494. int mode = ctxt->mode;
  3495. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3496. bool op_prefix = false;
  3497. struct opcode opcode;
  3498. ctxt->memop.type = OP_NONE;
  3499. ctxt->memopp = NULL;
  3500. ctxt->_eip = ctxt->eip;
  3501. ctxt->fetch.start = ctxt->_eip;
  3502. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3503. if (insn_len > 0)
  3504. memcpy(ctxt->fetch.data, insn, insn_len);
  3505. switch (mode) {
  3506. case X86EMUL_MODE_REAL:
  3507. case X86EMUL_MODE_VM86:
  3508. case X86EMUL_MODE_PROT16:
  3509. def_op_bytes = def_ad_bytes = 2;
  3510. break;
  3511. case X86EMUL_MODE_PROT32:
  3512. def_op_bytes = def_ad_bytes = 4;
  3513. break;
  3514. #ifdef CONFIG_X86_64
  3515. case X86EMUL_MODE_PROT64:
  3516. def_op_bytes = 4;
  3517. def_ad_bytes = 8;
  3518. break;
  3519. #endif
  3520. default:
  3521. return EMULATION_FAILED;
  3522. }
  3523. ctxt->op_bytes = def_op_bytes;
  3524. ctxt->ad_bytes = def_ad_bytes;
  3525. /* Legacy prefixes. */
  3526. for (;;) {
  3527. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3528. case 0x66: /* operand-size override */
  3529. op_prefix = true;
  3530. /* switch between 2/4 bytes */
  3531. ctxt->op_bytes = def_op_bytes ^ 6;
  3532. break;
  3533. case 0x67: /* address-size override */
  3534. if (mode == X86EMUL_MODE_PROT64)
  3535. /* switch between 4/8 bytes */
  3536. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3537. else
  3538. /* switch between 2/4 bytes */
  3539. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3540. break;
  3541. case 0x26: /* ES override */
  3542. case 0x2e: /* CS override */
  3543. case 0x36: /* SS override */
  3544. case 0x3e: /* DS override */
  3545. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3546. break;
  3547. case 0x64: /* FS override */
  3548. case 0x65: /* GS override */
  3549. set_seg_override(ctxt, ctxt->b & 7);
  3550. break;
  3551. case 0x40 ... 0x4f: /* REX */
  3552. if (mode != X86EMUL_MODE_PROT64)
  3553. goto done_prefixes;
  3554. ctxt->rex_prefix = ctxt->b;
  3555. continue;
  3556. case 0xf0: /* LOCK */
  3557. ctxt->lock_prefix = 1;
  3558. break;
  3559. case 0xf2: /* REPNE/REPNZ */
  3560. case 0xf3: /* REP/REPE/REPZ */
  3561. ctxt->rep_prefix = ctxt->b;
  3562. break;
  3563. default:
  3564. goto done_prefixes;
  3565. }
  3566. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3567. ctxt->rex_prefix = 0;
  3568. }
  3569. done_prefixes:
  3570. /* REX prefix. */
  3571. if (ctxt->rex_prefix & 8)
  3572. ctxt->op_bytes = 8; /* REX.W */
  3573. /* Opcode byte(s). */
  3574. opcode = opcode_table[ctxt->b];
  3575. /* Two-byte opcode? */
  3576. if (ctxt->b == 0x0f) {
  3577. ctxt->twobyte = 1;
  3578. ctxt->b = insn_fetch(u8, ctxt);
  3579. opcode = twobyte_table[ctxt->b];
  3580. }
  3581. ctxt->d = opcode.flags;
  3582. if (ctxt->d & ModRM)
  3583. ctxt->modrm = insn_fetch(u8, ctxt);
  3584. while (ctxt->d & GroupMask) {
  3585. switch (ctxt->d & GroupMask) {
  3586. case Group:
  3587. goffset = (ctxt->modrm >> 3) & 7;
  3588. opcode = opcode.u.group[goffset];
  3589. break;
  3590. case GroupDual:
  3591. goffset = (ctxt->modrm >> 3) & 7;
  3592. if ((ctxt->modrm >> 6) == 3)
  3593. opcode = opcode.u.gdual->mod3[goffset];
  3594. else
  3595. opcode = opcode.u.gdual->mod012[goffset];
  3596. break;
  3597. case RMExt:
  3598. goffset = ctxt->modrm & 7;
  3599. opcode = opcode.u.group[goffset];
  3600. break;
  3601. case Prefix:
  3602. if (ctxt->rep_prefix && op_prefix)
  3603. return EMULATION_FAILED;
  3604. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3605. switch (simd_prefix) {
  3606. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3607. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3608. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3609. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3610. }
  3611. break;
  3612. default:
  3613. return EMULATION_FAILED;
  3614. }
  3615. ctxt->d &= ~(u64)GroupMask;
  3616. ctxt->d |= opcode.flags;
  3617. }
  3618. ctxt->execute = opcode.u.execute;
  3619. ctxt->check_perm = opcode.check_perm;
  3620. ctxt->intercept = opcode.intercept;
  3621. /* Unrecognised? */
  3622. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3623. return EMULATION_FAILED;
  3624. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3625. return EMULATION_FAILED;
  3626. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3627. ctxt->op_bytes = 8;
  3628. if (ctxt->d & Op3264) {
  3629. if (mode == X86EMUL_MODE_PROT64)
  3630. ctxt->op_bytes = 8;
  3631. else
  3632. ctxt->op_bytes = 4;
  3633. }
  3634. if (ctxt->d & Sse)
  3635. ctxt->op_bytes = 16;
  3636. else if (ctxt->d & Mmx)
  3637. ctxt->op_bytes = 8;
  3638. /* ModRM and SIB bytes. */
  3639. if (ctxt->d & ModRM) {
  3640. rc = decode_modrm(ctxt, &ctxt->memop);
  3641. if (!ctxt->has_seg_override)
  3642. set_seg_override(ctxt, ctxt->modrm_seg);
  3643. } else if (ctxt->d & MemAbs)
  3644. rc = decode_abs(ctxt, &ctxt->memop);
  3645. if (rc != X86EMUL_CONTINUE)
  3646. goto done;
  3647. if (!ctxt->has_seg_override)
  3648. set_seg_override(ctxt, VCPU_SREG_DS);
  3649. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3650. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3651. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3652. /*
  3653. * Decode and fetch the source operand: register, memory
  3654. * or immediate.
  3655. */
  3656. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3657. if (rc != X86EMUL_CONTINUE)
  3658. goto done;
  3659. /*
  3660. * Decode and fetch the second source operand: register, memory
  3661. * or immediate.
  3662. */
  3663. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3664. if (rc != X86EMUL_CONTINUE)
  3665. goto done;
  3666. /* Decode and fetch the destination operand: register or memory. */
  3667. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3668. done:
  3669. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3670. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3671. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3672. }
  3673. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3674. {
  3675. return ctxt->d & PageTable;
  3676. }
  3677. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3678. {
  3679. /* The second termination condition only applies for REPE
  3680. * and REPNE. Test if the repeat string operation prefix is
  3681. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3682. * corresponding termination condition according to:
  3683. * - if REPE/REPZ and ZF = 0 then done
  3684. * - if REPNE/REPNZ and ZF = 1 then done
  3685. */
  3686. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3687. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3688. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3689. ((ctxt->eflags & EFLG_ZF) == 0))
  3690. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3691. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3692. return true;
  3693. return false;
  3694. }
  3695. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3696. {
  3697. bool fault = false;
  3698. ctxt->ops->get_fpu(ctxt);
  3699. asm volatile("1: fwait \n\t"
  3700. "2: \n\t"
  3701. ".pushsection .fixup,\"ax\" \n\t"
  3702. "3: \n\t"
  3703. "movb $1, %[fault] \n\t"
  3704. "jmp 2b \n\t"
  3705. ".popsection \n\t"
  3706. _ASM_EXTABLE(1b, 3b)
  3707. : [fault]"+qm"(fault));
  3708. ctxt->ops->put_fpu(ctxt);
  3709. if (unlikely(fault))
  3710. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3711. return X86EMUL_CONTINUE;
  3712. }
  3713. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3714. struct operand *op)
  3715. {
  3716. if (op->type == OP_MM)
  3717. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3718. }
  3719. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3720. {
  3721. struct x86_emulate_ops *ops = ctxt->ops;
  3722. int rc = X86EMUL_CONTINUE;
  3723. int saved_dst_type = ctxt->dst.type;
  3724. ctxt->mem_read.pos = 0;
  3725. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3726. rc = emulate_ud(ctxt);
  3727. goto done;
  3728. }
  3729. /* LOCK prefix is allowed only with some instructions */
  3730. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3731. rc = emulate_ud(ctxt);
  3732. goto done;
  3733. }
  3734. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3735. rc = emulate_ud(ctxt);
  3736. goto done;
  3737. }
  3738. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3739. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3740. rc = emulate_ud(ctxt);
  3741. goto done;
  3742. }
  3743. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3744. rc = emulate_nm(ctxt);
  3745. goto done;
  3746. }
  3747. if (ctxt->d & Mmx) {
  3748. rc = flush_pending_x87_faults(ctxt);
  3749. if (rc != X86EMUL_CONTINUE)
  3750. goto done;
  3751. /*
  3752. * Now that we know the fpu is exception safe, we can fetch
  3753. * operands from it.
  3754. */
  3755. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3756. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3757. if (!(ctxt->d & Mov))
  3758. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3759. }
  3760. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3761. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3762. X86_ICPT_PRE_EXCEPT);
  3763. if (rc != X86EMUL_CONTINUE)
  3764. goto done;
  3765. }
  3766. /* Privileged instruction can be executed only in CPL=0 */
  3767. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3768. rc = emulate_gp(ctxt, 0);
  3769. goto done;
  3770. }
  3771. /* Instruction can only be executed in protected mode */
  3772. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3773. rc = emulate_ud(ctxt);
  3774. goto done;
  3775. }
  3776. /* Do instruction specific permission checks */
  3777. if (ctxt->check_perm) {
  3778. rc = ctxt->check_perm(ctxt);
  3779. if (rc != X86EMUL_CONTINUE)
  3780. goto done;
  3781. }
  3782. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3783. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3784. X86_ICPT_POST_EXCEPT);
  3785. if (rc != X86EMUL_CONTINUE)
  3786. goto done;
  3787. }
  3788. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3789. /* All REP prefixes have the same first termination condition */
  3790. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3791. ctxt->eip = ctxt->_eip;
  3792. goto done;
  3793. }
  3794. }
  3795. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3796. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3797. ctxt->src.valptr, ctxt->src.bytes);
  3798. if (rc != X86EMUL_CONTINUE)
  3799. goto done;
  3800. ctxt->src.orig_val64 = ctxt->src.val64;
  3801. }
  3802. if (ctxt->src2.type == OP_MEM) {
  3803. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3804. &ctxt->src2.val, ctxt->src2.bytes);
  3805. if (rc != X86EMUL_CONTINUE)
  3806. goto done;
  3807. }
  3808. if ((ctxt->d & DstMask) == ImplicitOps)
  3809. goto special_insn;
  3810. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3811. /* optimisation - avoid slow emulated read if Mov */
  3812. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3813. &ctxt->dst.val, ctxt->dst.bytes);
  3814. if (rc != X86EMUL_CONTINUE)
  3815. goto done;
  3816. }
  3817. ctxt->dst.orig_val = ctxt->dst.val;
  3818. special_insn:
  3819. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3820. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3821. X86_ICPT_POST_MEMACCESS);
  3822. if (rc != X86EMUL_CONTINUE)
  3823. goto done;
  3824. }
  3825. if (ctxt->execute) {
  3826. rc = ctxt->execute(ctxt);
  3827. if (rc != X86EMUL_CONTINUE)
  3828. goto done;
  3829. goto writeback;
  3830. }
  3831. if (ctxt->twobyte)
  3832. goto twobyte_insn;
  3833. switch (ctxt->b) {
  3834. case 0x40 ... 0x47: /* inc r16/r32 */
  3835. emulate_1op(ctxt, "inc");
  3836. break;
  3837. case 0x48 ... 0x4f: /* dec r16/r32 */
  3838. emulate_1op(ctxt, "dec");
  3839. break;
  3840. case 0x63: /* movsxd */
  3841. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3842. goto cannot_emulate;
  3843. ctxt->dst.val = (s32) ctxt->src.val;
  3844. break;
  3845. case 0x70 ... 0x7f: /* jcc (short) */
  3846. if (test_cc(ctxt->b, ctxt->eflags))
  3847. jmp_rel(ctxt, ctxt->src.val);
  3848. break;
  3849. case 0x8d: /* lea r16/r32, m */
  3850. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3851. break;
  3852. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3853. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3854. break;
  3855. rc = em_xchg(ctxt);
  3856. break;
  3857. case 0x98: /* cbw/cwde/cdqe */
  3858. switch (ctxt->op_bytes) {
  3859. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3860. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3861. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3862. }
  3863. break;
  3864. case 0xc0 ... 0xc1:
  3865. rc = em_grp2(ctxt);
  3866. break;
  3867. case 0xcc: /* int3 */
  3868. rc = emulate_int(ctxt, 3);
  3869. break;
  3870. case 0xcd: /* int n */
  3871. rc = emulate_int(ctxt, ctxt->src.val);
  3872. break;
  3873. case 0xce: /* into */
  3874. if (ctxt->eflags & EFLG_OF)
  3875. rc = emulate_int(ctxt, 4);
  3876. break;
  3877. case 0xd0 ... 0xd1: /* Grp2 */
  3878. rc = em_grp2(ctxt);
  3879. break;
  3880. case 0xd2 ... 0xd3: /* Grp2 */
  3881. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3882. rc = em_grp2(ctxt);
  3883. break;
  3884. case 0xe9: /* jmp rel */
  3885. case 0xeb: /* jmp rel short */
  3886. jmp_rel(ctxt, ctxt->src.val);
  3887. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3888. break;
  3889. case 0xf4: /* hlt */
  3890. ctxt->ops->halt(ctxt);
  3891. break;
  3892. case 0xf5: /* cmc */
  3893. /* complement carry flag from eflags reg */
  3894. ctxt->eflags ^= EFLG_CF;
  3895. break;
  3896. case 0xf8: /* clc */
  3897. ctxt->eflags &= ~EFLG_CF;
  3898. break;
  3899. case 0xf9: /* stc */
  3900. ctxt->eflags |= EFLG_CF;
  3901. break;
  3902. case 0xfc: /* cld */
  3903. ctxt->eflags &= ~EFLG_DF;
  3904. break;
  3905. case 0xfd: /* std */
  3906. ctxt->eflags |= EFLG_DF;
  3907. break;
  3908. default:
  3909. goto cannot_emulate;
  3910. }
  3911. if (rc != X86EMUL_CONTINUE)
  3912. goto done;
  3913. writeback:
  3914. rc = writeback(ctxt);
  3915. if (rc != X86EMUL_CONTINUE)
  3916. goto done;
  3917. /*
  3918. * restore dst type in case the decoding will be reused
  3919. * (happens for string instruction )
  3920. */
  3921. ctxt->dst.type = saved_dst_type;
  3922. if ((ctxt->d & SrcMask) == SrcSI)
  3923. string_addr_inc(ctxt, seg_override(ctxt),
  3924. VCPU_REGS_RSI, &ctxt->src);
  3925. if ((ctxt->d & DstMask) == DstDI)
  3926. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3927. &ctxt->dst);
  3928. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3929. struct read_cache *r = &ctxt->io_read;
  3930. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3931. if (!string_insn_completed(ctxt)) {
  3932. /*
  3933. * Re-enter guest when pio read ahead buffer is empty
  3934. * or, if it is not used, after each 1024 iteration.
  3935. */
  3936. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3937. (r->end == 0 || r->end != r->pos)) {
  3938. /*
  3939. * Reset read cache. Usually happens before
  3940. * decode, but since instruction is restarted
  3941. * we have to do it here.
  3942. */
  3943. ctxt->mem_read.end = 0;
  3944. return EMULATION_RESTART;
  3945. }
  3946. goto done; /* skip rip writeback */
  3947. }
  3948. }
  3949. ctxt->eip = ctxt->_eip;
  3950. done:
  3951. if (rc == X86EMUL_PROPAGATE_FAULT)
  3952. ctxt->have_exception = true;
  3953. if (rc == X86EMUL_INTERCEPTED)
  3954. return EMULATION_INTERCEPTED;
  3955. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3956. twobyte_insn:
  3957. switch (ctxt->b) {
  3958. case 0x09: /* wbinvd */
  3959. (ctxt->ops->wbinvd)(ctxt);
  3960. break;
  3961. case 0x08: /* invd */
  3962. case 0x0d: /* GrpP (prefetch) */
  3963. case 0x18: /* Grp16 (prefetch/nop) */
  3964. break;
  3965. case 0x20: /* mov cr, reg */
  3966. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3967. break;
  3968. case 0x21: /* mov from dr to reg */
  3969. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3970. break;
  3971. case 0x40 ... 0x4f: /* cmov */
  3972. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3973. if (!test_cc(ctxt->b, ctxt->eflags))
  3974. ctxt->dst.type = OP_NONE; /* no writeback */
  3975. break;
  3976. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3977. if (test_cc(ctxt->b, ctxt->eflags))
  3978. jmp_rel(ctxt, ctxt->src.val);
  3979. break;
  3980. case 0x90 ... 0x9f: /* setcc r/m8 */
  3981. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3982. break;
  3983. case 0xa4: /* shld imm8, r, r/m */
  3984. case 0xa5: /* shld cl, r, r/m */
  3985. emulate_2op_cl(ctxt, "shld");
  3986. break;
  3987. case 0xac: /* shrd imm8, r, r/m */
  3988. case 0xad: /* shrd cl, r, r/m */
  3989. emulate_2op_cl(ctxt, "shrd");
  3990. break;
  3991. case 0xae: /* clflush */
  3992. break;
  3993. case 0xb6 ... 0xb7: /* movzx */
  3994. ctxt->dst.bytes = ctxt->op_bytes;
  3995. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  3996. : (u16) ctxt->src.val;
  3997. break;
  3998. case 0xbe ... 0xbf: /* movsx */
  3999. ctxt->dst.bytes = ctxt->op_bytes;
  4000. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4001. (s16) ctxt->src.val;
  4002. break;
  4003. case 0xc0 ... 0xc1: /* xadd */
  4004. emulate_2op_SrcV(ctxt, "add");
  4005. /* Write back the register source. */
  4006. ctxt->src.val = ctxt->dst.orig_val;
  4007. write_register_operand(&ctxt->src);
  4008. break;
  4009. case 0xc3: /* movnti */
  4010. ctxt->dst.bytes = ctxt->op_bytes;
  4011. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4012. (u64) ctxt->src.val;
  4013. break;
  4014. default:
  4015. goto cannot_emulate;
  4016. }
  4017. if (rc != X86EMUL_CONTINUE)
  4018. goto done;
  4019. goto writeback;
  4020. cannot_emulate:
  4021. return EMULATION_FAILED;
  4022. }