irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/irq.h>
  14. #include <asm/irq_cpu.h>
  15. #include <asm/mipsregs.h>
  16. #include <bcm63xx_cpu.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_io.h>
  19. #include <bcm63xx_irq.h>
  20. static void __dispatch_internal(void) __maybe_unused;
  21. static void __dispatch_internal_64(void) __maybe_unused;
  22. static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
  23. static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
  24. static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
  25. static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
  26. #ifndef BCMCPU_RUNTIME_DETECT
  27. #ifdef CONFIG_BCM63XX_CPU_6328
  28. #define irq_stat_reg PERF_IRQSTAT_6328_REG
  29. #define irq_mask_reg PERF_IRQMASK_6328_REG
  30. #define irq_bits 64
  31. #define is_ext_irq_cascaded 1
  32. #define ext_irq_start (BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  33. #define ext_irq_end (BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  34. #define ext_irq_count 4
  35. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6328
  36. #define ext_irq_cfg_reg2 0
  37. #endif
  38. #ifdef CONFIG_BCM63XX_CPU_6338
  39. #define irq_stat_reg PERF_IRQSTAT_6338_REG
  40. #define irq_mask_reg PERF_IRQMASK_6338_REG
  41. #define irq_bits 32
  42. #define is_ext_irq_cascaded 0
  43. #define ext_irq_start 0
  44. #define ext_irq_end 0
  45. #define ext_irq_count 4
  46. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
  47. #define ext_irq_cfg_reg2 0
  48. #endif
  49. #ifdef CONFIG_BCM63XX_CPU_6345
  50. #define irq_stat_reg PERF_IRQSTAT_6345_REG
  51. #define irq_mask_reg PERF_IRQMASK_6345_REG
  52. #define irq_bits 32
  53. #define is_ext_irq_cascaded 0
  54. #define ext_irq_start 0
  55. #define ext_irq_end 0
  56. #define ext_irq_count 0
  57. #define ext_irq_cfg_reg1 0
  58. #define ext_irq_cfg_reg2 0
  59. #endif
  60. #ifdef CONFIG_BCM63XX_CPU_6348
  61. #define irq_stat_reg PERF_IRQSTAT_6348_REG
  62. #define irq_mask_reg PERF_IRQMASK_6348_REG
  63. #define irq_bits 32
  64. #define is_ext_irq_cascaded 0
  65. #define ext_irq_start 0
  66. #define ext_irq_end 0
  67. #define ext_irq_count 4
  68. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
  69. #define ext_irq_cfg_reg2 0
  70. #endif
  71. #ifdef CONFIG_BCM63XX_CPU_6358
  72. #define irq_stat_reg PERF_IRQSTAT_6358_REG
  73. #define irq_mask_reg PERF_IRQMASK_6358_REG
  74. #define irq_bits 32
  75. #define is_ext_irq_cascaded 1
  76. #define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  77. #define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  78. #define ext_irq_count 4
  79. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
  80. #define ext_irq_cfg_reg2 0
  81. #endif
  82. #ifdef CONFIG_BCM63XX_CPU_6368
  83. #define irq_stat_reg PERF_IRQSTAT_6368_REG
  84. #define irq_mask_reg PERF_IRQMASK_6368_REG
  85. #define irq_bits 64
  86. #define is_ext_irq_cascaded 1
  87. #define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  88. #define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
  89. #define ext_irq_count 6
  90. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
  91. #define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
  92. #endif
  93. #if irq_bits == 32
  94. #define dispatch_internal __dispatch_internal
  95. #define internal_irq_mask __internal_irq_mask_32
  96. #define internal_irq_unmask __internal_irq_unmask_32
  97. #else
  98. #define dispatch_internal __dispatch_internal_64
  99. #define internal_irq_mask __internal_irq_mask_64
  100. #define internal_irq_unmask __internal_irq_unmask_64
  101. #endif
  102. #define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
  103. #define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
  104. static inline void bcm63xx_init_irq(void)
  105. {
  106. }
  107. #else /* ! BCMCPU_RUNTIME_DETECT */
  108. static u32 irq_stat_addr, irq_mask_addr;
  109. static void (*dispatch_internal)(void);
  110. static int is_ext_irq_cascaded;
  111. static unsigned int ext_irq_count;
  112. static unsigned int ext_irq_start, ext_irq_end;
  113. static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
  114. static void (*internal_irq_mask)(unsigned int irq);
  115. static void (*internal_irq_unmask)(unsigned int irq);
  116. static void bcm63xx_init_irq(void)
  117. {
  118. int irq_bits;
  119. irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
  120. irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
  121. switch (bcm63xx_get_cpu_id()) {
  122. case BCM6328_CPU_ID:
  123. irq_stat_addr += PERF_IRQSTAT_6328_REG;
  124. irq_mask_addr += PERF_IRQMASK_6328_REG;
  125. irq_bits = 64;
  126. ext_irq_count = 4;
  127. is_ext_irq_cascaded = 1;
  128. ext_irq_start = BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  129. ext_irq_end = BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  130. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6328;
  131. break;
  132. case BCM6338_CPU_ID:
  133. irq_stat_addr += PERF_IRQSTAT_6338_REG;
  134. irq_mask_addr += PERF_IRQMASK_6338_REG;
  135. irq_bits = 32;
  136. break;
  137. case BCM6345_CPU_ID:
  138. irq_stat_addr += PERF_IRQSTAT_6345_REG;
  139. irq_mask_addr += PERF_IRQMASK_6345_REG;
  140. irq_bits = 32;
  141. break;
  142. case BCM6348_CPU_ID:
  143. irq_stat_addr += PERF_IRQSTAT_6348_REG;
  144. irq_mask_addr += PERF_IRQMASK_6348_REG;
  145. irq_bits = 32;
  146. ext_irq_count = 4;
  147. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
  148. break;
  149. case BCM6358_CPU_ID:
  150. irq_stat_addr += PERF_IRQSTAT_6358_REG;
  151. irq_mask_addr += PERF_IRQMASK_6358_REG;
  152. irq_bits = 32;
  153. ext_irq_count = 4;
  154. is_ext_irq_cascaded = 1;
  155. ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  156. ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  157. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
  158. break;
  159. case BCM6368_CPU_ID:
  160. irq_stat_addr += PERF_IRQSTAT_6368_REG;
  161. irq_mask_addr += PERF_IRQMASK_6368_REG;
  162. irq_bits = 64;
  163. ext_irq_count = 6;
  164. is_ext_irq_cascaded = 1;
  165. ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  166. ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
  167. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
  168. ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
  169. break;
  170. default:
  171. BUG();
  172. }
  173. if (irq_bits == 32) {
  174. dispatch_internal = __dispatch_internal;
  175. internal_irq_mask = __internal_irq_mask_32;
  176. internal_irq_unmask = __internal_irq_unmask_32;
  177. } else {
  178. dispatch_internal = __dispatch_internal_64;
  179. internal_irq_mask = __internal_irq_mask_64;
  180. internal_irq_unmask = __internal_irq_unmask_64;
  181. }
  182. }
  183. #endif /* ! BCMCPU_RUNTIME_DETECT */
  184. static inline u32 get_ext_irq_perf_reg(int irq)
  185. {
  186. if (irq < 4)
  187. return ext_irq_cfg_reg1;
  188. return ext_irq_cfg_reg2;
  189. }
  190. static inline void handle_internal(int intbit)
  191. {
  192. if (is_ext_irq_cascaded &&
  193. intbit >= ext_irq_start && intbit <= ext_irq_end)
  194. do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
  195. else
  196. do_IRQ(intbit + IRQ_INTERNAL_BASE);
  197. }
  198. /*
  199. * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
  200. * prioritize any interrupt relatively to another. the static counter
  201. * will resume the loop where it ended the last time we left this
  202. * function.
  203. */
  204. static void __dispatch_internal(void)
  205. {
  206. u32 pending;
  207. static int i;
  208. pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
  209. if (!pending)
  210. return ;
  211. while (1) {
  212. int to_call = i;
  213. i = (i + 1) & 0x1f;
  214. if (pending & (1 << to_call)) {
  215. handle_internal(to_call);
  216. break;
  217. }
  218. }
  219. }
  220. static void __dispatch_internal_64(void)
  221. {
  222. u64 pending;
  223. static int i;
  224. pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
  225. if (!pending)
  226. return ;
  227. while (1) {
  228. int to_call = i;
  229. i = (i + 1) & 0x3f;
  230. if (pending & (1ull << to_call)) {
  231. handle_internal(to_call);
  232. break;
  233. }
  234. }
  235. }
  236. asmlinkage void plat_irq_dispatch(void)
  237. {
  238. u32 cause;
  239. do {
  240. cause = read_c0_cause() & read_c0_status() & ST0_IM;
  241. if (!cause)
  242. break;
  243. if (cause & CAUSEF_IP7)
  244. do_IRQ(7);
  245. if (cause & CAUSEF_IP2)
  246. dispatch_internal();
  247. if (!is_ext_irq_cascaded) {
  248. if (cause & CAUSEF_IP3)
  249. do_IRQ(IRQ_EXT_0);
  250. if (cause & CAUSEF_IP4)
  251. do_IRQ(IRQ_EXT_1);
  252. if (cause & CAUSEF_IP5)
  253. do_IRQ(IRQ_EXT_2);
  254. if (cause & CAUSEF_IP6)
  255. do_IRQ(IRQ_EXT_3);
  256. }
  257. } while (1);
  258. }
  259. /*
  260. * internal IRQs operations: only mask/unmask on PERF irq mask
  261. * register.
  262. */
  263. static void __internal_irq_mask_32(unsigned int irq)
  264. {
  265. u32 mask;
  266. mask = bcm_readl(irq_mask_addr);
  267. mask &= ~(1 << irq);
  268. bcm_writel(mask, irq_mask_addr);
  269. }
  270. static void __internal_irq_mask_64(unsigned int irq)
  271. {
  272. u64 mask;
  273. mask = bcm_readq(irq_mask_addr);
  274. mask &= ~(1ull << irq);
  275. bcm_writeq(mask, irq_mask_addr);
  276. }
  277. static void __internal_irq_unmask_32(unsigned int irq)
  278. {
  279. u32 mask;
  280. mask = bcm_readl(irq_mask_addr);
  281. mask |= (1 << irq);
  282. bcm_writel(mask, irq_mask_addr);
  283. }
  284. static void __internal_irq_unmask_64(unsigned int irq)
  285. {
  286. u64 mask;
  287. mask = bcm_readq(irq_mask_addr);
  288. mask |= (1ull << irq);
  289. bcm_writeq(mask, irq_mask_addr);
  290. }
  291. static void bcm63xx_internal_irq_mask(struct irq_data *d)
  292. {
  293. internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
  294. }
  295. static void bcm63xx_internal_irq_unmask(struct irq_data *d)
  296. {
  297. internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
  298. }
  299. /*
  300. * external IRQs operations: mask/unmask and clear on PERF external
  301. * irq control register.
  302. */
  303. static void bcm63xx_external_irq_mask(struct irq_data *d)
  304. {
  305. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  306. u32 reg, regaddr;
  307. regaddr = get_ext_irq_perf_reg(irq);
  308. reg = bcm_perf_readl(regaddr);
  309. if (BCMCPU_IS_6348())
  310. reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
  311. else
  312. reg &= ~EXTIRQ_CFG_MASK(irq % 4);
  313. bcm_perf_writel(reg, regaddr);
  314. if (is_ext_irq_cascaded)
  315. internal_irq_mask(irq + ext_irq_start);
  316. }
  317. static void bcm63xx_external_irq_unmask(struct irq_data *d)
  318. {
  319. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  320. u32 reg, regaddr;
  321. regaddr = get_ext_irq_perf_reg(irq);
  322. reg = bcm_perf_readl(regaddr);
  323. if (BCMCPU_IS_6348())
  324. reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
  325. else
  326. reg |= EXTIRQ_CFG_MASK(irq % 4);
  327. bcm_perf_writel(reg, regaddr);
  328. if (is_ext_irq_cascaded)
  329. internal_irq_unmask(irq + ext_irq_start);
  330. }
  331. static void bcm63xx_external_irq_clear(struct irq_data *d)
  332. {
  333. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  334. u32 reg, regaddr;
  335. regaddr = get_ext_irq_perf_reg(irq);
  336. reg = bcm_perf_readl(regaddr);
  337. if (BCMCPU_IS_6348())
  338. reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
  339. else
  340. reg |= EXTIRQ_CFG_CLEAR(irq % 4);
  341. bcm_perf_writel(reg, regaddr);
  342. }
  343. static int bcm63xx_external_irq_set_type(struct irq_data *d,
  344. unsigned int flow_type)
  345. {
  346. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  347. u32 reg, regaddr;
  348. int levelsense, sense, bothedge;
  349. flow_type &= IRQ_TYPE_SENSE_MASK;
  350. if (flow_type == IRQ_TYPE_NONE)
  351. flow_type = IRQ_TYPE_LEVEL_LOW;
  352. levelsense = sense = bothedge = 0;
  353. switch (flow_type) {
  354. case IRQ_TYPE_EDGE_BOTH:
  355. bothedge = 1;
  356. break;
  357. case IRQ_TYPE_EDGE_RISING:
  358. sense = 1;
  359. break;
  360. case IRQ_TYPE_EDGE_FALLING:
  361. break;
  362. case IRQ_TYPE_LEVEL_HIGH:
  363. levelsense = 1;
  364. sense = 1;
  365. break;
  366. case IRQ_TYPE_LEVEL_LOW:
  367. levelsense = 1;
  368. break;
  369. default:
  370. printk(KERN_ERR "bogus flow type combination given !\n");
  371. return -EINVAL;
  372. }
  373. regaddr = get_ext_irq_perf_reg(irq);
  374. reg = bcm_perf_readl(regaddr);
  375. irq %= 4;
  376. if (BCMCPU_IS_6348()) {
  377. if (levelsense)
  378. reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
  379. else
  380. reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
  381. if (sense)
  382. reg |= EXTIRQ_CFG_SENSE_6348(irq);
  383. else
  384. reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
  385. if (bothedge)
  386. reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
  387. else
  388. reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
  389. }
  390. if (BCMCPU_IS_6338() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  391. if (levelsense)
  392. reg |= EXTIRQ_CFG_LEVELSENSE(irq);
  393. else
  394. reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
  395. if (sense)
  396. reg |= EXTIRQ_CFG_SENSE(irq);
  397. else
  398. reg &= ~EXTIRQ_CFG_SENSE(irq);
  399. if (bothedge)
  400. reg |= EXTIRQ_CFG_BOTHEDGE(irq);
  401. else
  402. reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
  403. }
  404. bcm_perf_writel(reg, regaddr);
  405. irqd_set_trigger_type(d, flow_type);
  406. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  407. __irq_set_handler_locked(d->irq, handle_level_irq);
  408. else
  409. __irq_set_handler_locked(d->irq, handle_edge_irq);
  410. return IRQ_SET_MASK_OK_NOCOPY;
  411. }
  412. static struct irq_chip bcm63xx_internal_irq_chip = {
  413. .name = "bcm63xx_ipic",
  414. .irq_mask = bcm63xx_internal_irq_mask,
  415. .irq_unmask = bcm63xx_internal_irq_unmask,
  416. };
  417. static struct irq_chip bcm63xx_external_irq_chip = {
  418. .name = "bcm63xx_epic",
  419. .irq_ack = bcm63xx_external_irq_clear,
  420. .irq_mask = bcm63xx_external_irq_mask,
  421. .irq_unmask = bcm63xx_external_irq_unmask,
  422. .irq_set_type = bcm63xx_external_irq_set_type,
  423. };
  424. static struct irqaction cpu_ip2_cascade_action = {
  425. .handler = no_action,
  426. .name = "cascade_ip2",
  427. .flags = IRQF_NO_THREAD,
  428. };
  429. static struct irqaction cpu_ext_cascade_action = {
  430. .handler = no_action,
  431. .name = "cascade_extirq",
  432. .flags = IRQF_NO_THREAD,
  433. };
  434. void __init arch_init_irq(void)
  435. {
  436. int i;
  437. bcm63xx_init_irq();
  438. mips_cpu_irq_init();
  439. for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
  440. irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
  441. handle_level_irq);
  442. for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
  443. irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
  444. handle_edge_irq);
  445. if (!is_ext_irq_cascaded) {
  446. for (i = 3; i < 3 + ext_irq_count; ++i)
  447. setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
  448. }
  449. setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
  450. }