qla_dbg.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0159 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x1181 | 0x111a-0x111b |
  15. * | | | 0x1155-0x1158 |
  16. * | | | 0x1018-0x1019 |
  17. * | | | 0x1115-0x1116 |
  18. * | | | 0x10ca |
  19. * | Device Discovery | 0x2095 | 0x2020-0x2022, |
  20. * | | | 0x2011-0x2012, |
  21. * | | | 0x2016 |
  22. * | Queue Command and IO tracing | 0x3059 | 0x3006-0x300b |
  23. * | | | 0x3027-0x3028 |
  24. * | | | 0x303d-0x3041 |
  25. * | | | 0x302d,0x3033 |
  26. * | | | 0x3036,0x3038 |
  27. * | | | 0x303a |
  28. * | DPC Thread | 0x4022 | 0x4002,0x4013 |
  29. * | Async Events | 0x5087 | 0x502b-0x502f |
  30. * | | | 0x5047,0x5052 |
  31. * | | | 0x5084,0x5075 |
  32. * | | | 0x503d,0x5044 |
  33. * | Timer Routines | 0x6012 | |
  34. * | User Space Interactions | 0x70e1 | 0x7018,0x702e, |
  35. * | | | 0x7020,0x7024, |
  36. * | | | 0x7039,0x7045, |
  37. * | | | 0x7073-0x7075, |
  38. * | | | 0x707b,0x708c, |
  39. * | | | 0x70a5,0x70a6, |
  40. * | | | 0x70a8,0x70ab, |
  41. * | | | 0x70ad-0x70ae, |
  42. * | | | 0x70d1-0x70db, |
  43. * | | | 0x7047,0x703b |
  44. * | | | 0x70de-0x70df, |
  45. * | Task Management | 0x803d | 0x8025-0x8026 |
  46. * | | | 0x800b,0x8039 |
  47. * | AER/EEH | 0x9011 | |
  48. * | Virtual Port | 0xa007 | |
  49. * | ISP82XX Specific | 0xb14c | 0xb002,0xb024 |
  50. * | | | 0xb09e,0xb0ae |
  51. * | | | 0xb0e0-0xb0ef |
  52. * | | | 0xb085,0xb0dc |
  53. * | | | 0xb107,0xb108 |
  54. * | | | 0xb111,0xb11e |
  55. * | | | 0xb12c,0xb12d |
  56. * | | | 0xb13a,0xb142 |
  57. * | | | 0xb13c-0xb140 |
  58. * | | | 0xb149 |
  59. * | MultiQ | 0xc00c | |
  60. * | Misc | 0xd010 | |
  61. * | Target Mode | 0xe070 | 0xe021 |
  62. * | Target Mode Management | 0xf072 | 0xf002-0xf003 |
  63. * | | | 0xf046-0xf049 |
  64. * | Target Mode Task Management | 0x1000b | |
  65. * ----------------------------------------------------------------------
  66. */
  67. #include "qla_def.h"
  68. #include <linux/delay.h>
  69. static uint32_t ql_dbg_offset = 0x800;
  70. static inline void
  71. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  72. {
  73. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  74. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  75. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  76. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  77. fw_dump->vendor = htonl(ha->pdev->vendor);
  78. fw_dump->device = htonl(ha->pdev->device);
  79. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  80. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  81. }
  82. static inline void *
  83. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  84. {
  85. struct req_que *req = ha->req_q_map[0];
  86. struct rsp_que *rsp = ha->rsp_q_map[0];
  87. /* Request queue. */
  88. memcpy(ptr, req->ring, req->length *
  89. sizeof(request_t));
  90. /* Response queue. */
  91. ptr += req->length * sizeof(request_t);
  92. memcpy(ptr, rsp->ring, rsp->length *
  93. sizeof(response_t));
  94. return ptr + (rsp->length * sizeof(response_t));
  95. }
  96. static int
  97. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  98. uint32_t ram_dwords, void **nxt)
  99. {
  100. int rval;
  101. uint32_t cnt, stat, timer, dwords, idx;
  102. uint16_t mb0;
  103. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  104. dma_addr_t dump_dma = ha->gid_list_dma;
  105. uint32_t *dump = (uint32_t *)ha->gid_list;
  106. rval = QLA_SUCCESS;
  107. mb0 = 0;
  108. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  109. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  110. dwords = qla2x00_gid_list_size(ha) / 4;
  111. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  112. cnt += dwords, addr += dwords) {
  113. if (cnt + dwords > ram_dwords)
  114. dwords = ram_dwords - cnt;
  115. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  116. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  117. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  118. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  119. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  120. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  121. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  122. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  123. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  124. for (timer = 6000000; timer; timer--) {
  125. /* Check for pending interrupts. */
  126. stat = RD_REG_DWORD(&reg->host_status);
  127. if (stat & HSRX_RISC_INT) {
  128. stat &= 0xff;
  129. if (stat == 0x1 || stat == 0x2 ||
  130. stat == 0x10 || stat == 0x11) {
  131. set_bit(MBX_INTERRUPT,
  132. &ha->mbx_cmd_flags);
  133. mb0 = RD_REG_WORD(&reg->mailbox0);
  134. WRT_REG_DWORD(&reg->hccr,
  135. HCCRX_CLR_RISC_INT);
  136. RD_REG_DWORD(&reg->hccr);
  137. break;
  138. }
  139. /* Clear this intr; it wasn't a mailbox intr */
  140. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  141. RD_REG_DWORD(&reg->hccr);
  142. }
  143. udelay(5);
  144. }
  145. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  146. rval = mb0 & MBS_MASK;
  147. for (idx = 0; idx < dwords; idx++)
  148. ram[cnt + idx] = swab32(dump[idx]);
  149. } else {
  150. rval = QLA_FUNCTION_FAILED;
  151. }
  152. }
  153. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  154. return rval;
  155. }
  156. static int
  157. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  158. uint32_t cram_size, void **nxt)
  159. {
  160. int rval;
  161. /* Code RAM. */
  162. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  163. if (rval != QLA_SUCCESS)
  164. return rval;
  165. /* External Memory. */
  166. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  167. ha->fw_memory_size - 0x100000 + 1, nxt);
  168. }
  169. static uint32_t *
  170. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  171. uint32_t count, uint32_t *buf)
  172. {
  173. uint32_t __iomem *dmp_reg;
  174. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  175. dmp_reg = &reg->iobase_window;
  176. while (count--)
  177. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  178. return buf;
  179. }
  180. static inline int
  181. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  182. {
  183. int rval = QLA_SUCCESS;
  184. uint32_t cnt;
  185. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  186. for (cnt = 30000;
  187. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  188. rval == QLA_SUCCESS; cnt--) {
  189. if (cnt)
  190. udelay(100);
  191. else
  192. rval = QLA_FUNCTION_TIMEOUT;
  193. }
  194. return rval;
  195. }
  196. static int
  197. qla24xx_soft_reset(struct qla_hw_data *ha)
  198. {
  199. int rval = QLA_SUCCESS;
  200. uint32_t cnt;
  201. uint16_t mb0, wd;
  202. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  203. /* Reset RISC. */
  204. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  205. for (cnt = 0; cnt < 30000; cnt++) {
  206. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  207. break;
  208. udelay(10);
  209. }
  210. WRT_REG_DWORD(&reg->ctrl_status,
  211. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  212. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  213. udelay(100);
  214. /* Wait for firmware to complete NVRAM accesses. */
  215. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  216. for (cnt = 10000 ; cnt && mb0; cnt--) {
  217. udelay(5);
  218. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  219. barrier();
  220. }
  221. /* Wait for soft-reset to complete. */
  222. for (cnt = 0; cnt < 30000; cnt++) {
  223. if ((RD_REG_DWORD(&reg->ctrl_status) &
  224. CSRX_ISP_SOFT_RESET) == 0)
  225. break;
  226. udelay(10);
  227. }
  228. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  229. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  230. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  231. rval == QLA_SUCCESS; cnt--) {
  232. if (cnt)
  233. udelay(100);
  234. else
  235. rval = QLA_FUNCTION_TIMEOUT;
  236. }
  237. return rval;
  238. }
  239. static int
  240. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  241. uint32_t ram_words, void **nxt)
  242. {
  243. int rval;
  244. uint32_t cnt, stat, timer, words, idx;
  245. uint16_t mb0;
  246. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  247. dma_addr_t dump_dma = ha->gid_list_dma;
  248. uint16_t *dump = (uint16_t *)ha->gid_list;
  249. rval = QLA_SUCCESS;
  250. mb0 = 0;
  251. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  252. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  253. words = qla2x00_gid_list_size(ha) / 2;
  254. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  255. cnt += words, addr += words) {
  256. if (cnt + words > ram_words)
  257. words = ram_words - cnt;
  258. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  259. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  260. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  261. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  262. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  263. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  264. WRT_MAILBOX_REG(ha, reg, 4, words);
  265. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  266. for (timer = 6000000; timer; timer--) {
  267. /* Check for pending interrupts. */
  268. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  269. if (stat & HSR_RISC_INT) {
  270. stat &= 0xff;
  271. if (stat == 0x1 || stat == 0x2) {
  272. set_bit(MBX_INTERRUPT,
  273. &ha->mbx_cmd_flags);
  274. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  275. /* Release mailbox registers. */
  276. WRT_REG_WORD(&reg->semaphore, 0);
  277. WRT_REG_WORD(&reg->hccr,
  278. HCCR_CLR_RISC_INT);
  279. RD_REG_WORD(&reg->hccr);
  280. break;
  281. } else if (stat == 0x10 || stat == 0x11) {
  282. set_bit(MBX_INTERRUPT,
  283. &ha->mbx_cmd_flags);
  284. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  285. WRT_REG_WORD(&reg->hccr,
  286. HCCR_CLR_RISC_INT);
  287. RD_REG_WORD(&reg->hccr);
  288. break;
  289. }
  290. /* clear this intr; it wasn't a mailbox intr */
  291. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  292. RD_REG_WORD(&reg->hccr);
  293. }
  294. udelay(5);
  295. }
  296. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  297. rval = mb0 & MBS_MASK;
  298. for (idx = 0; idx < words; idx++)
  299. ram[cnt + idx] = swab16(dump[idx]);
  300. } else {
  301. rval = QLA_FUNCTION_FAILED;
  302. }
  303. }
  304. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  305. return rval;
  306. }
  307. static inline void
  308. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  309. uint16_t *buf)
  310. {
  311. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  312. while (count--)
  313. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  314. }
  315. static inline void *
  316. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  317. {
  318. if (!ha->eft)
  319. return ptr;
  320. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  321. return ptr + ntohl(ha->fw_dump->eft_size);
  322. }
  323. static inline void *
  324. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  325. {
  326. uint32_t cnt;
  327. uint32_t *iter_reg;
  328. struct qla2xxx_fce_chain *fcec = ptr;
  329. if (!ha->fce)
  330. return ptr;
  331. *last_chain = &fcec->type;
  332. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  333. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  334. fce_calc_size(ha->fce_bufs));
  335. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  336. fcec->addr_l = htonl(LSD(ha->fce_dma));
  337. fcec->addr_h = htonl(MSD(ha->fce_dma));
  338. iter_reg = fcec->eregs;
  339. for (cnt = 0; cnt < 8; cnt++)
  340. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  341. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  342. return (char *)iter_reg + ntohl(fcec->size);
  343. }
  344. static inline void *
  345. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  346. uint32_t **last_chain)
  347. {
  348. struct qla2xxx_mqueue_chain *q;
  349. struct qla2xxx_mqueue_header *qh;
  350. uint32_t num_queues;
  351. int que;
  352. struct {
  353. int length;
  354. void *ring;
  355. } aq, *aqp;
  356. if (!ha->tgt.atio_ring)
  357. return ptr;
  358. num_queues = 1;
  359. aqp = &aq;
  360. aqp->length = ha->tgt.atio_q_length;
  361. aqp->ring = ha->tgt.atio_ring;
  362. for (que = 0; que < num_queues; que++) {
  363. /* aqp = ha->atio_q_map[que]; */
  364. q = ptr;
  365. *last_chain = &q->type;
  366. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  367. q->chain_size = htonl(
  368. sizeof(struct qla2xxx_mqueue_chain) +
  369. sizeof(struct qla2xxx_mqueue_header) +
  370. (aqp->length * sizeof(request_t)));
  371. ptr += sizeof(struct qla2xxx_mqueue_chain);
  372. /* Add header. */
  373. qh = ptr;
  374. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  375. qh->number = htonl(que);
  376. qh->size = htonl(aqp->length * sizeof(request_t));
  377. ptr += sizeof(struct qla2xxx_mqueue_header);
  378. /* Add data. */
  379. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  380. ptr += aqp->length * sizeof(request_t);
  381. }
  382. return ptr;
  383. }
  384. static inline void *
  385. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  386. {
  387. struct qla2xxx_mqueue_chain *q;
  388. struct qla2xxx_mqueue_header *qh;
  389. struct req_que *req;
  390. struct rsp_que *rsp;
  391. int que;
  392. if (!ha->mqenable)
  393. return ptr;
  394. /* Request queues */
  395. for (que = 1; que < ha->max_req_queues; que++) {
  396. req = ha->req_q_map[que];
  397. if (!req)
  398. break;
  399. /* Add chain. */
  400. q = ptr;
  401. *last_chain = &q->type;
  402. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  403. q->chain_size = htonl(
  404. sizeof(struct qla2xxx_mqueue_chain) +
  405. sizeof(struct qla2xxx_mqueue_header) +
  406. (req->length * sizeof(request_t)));
  407. ptr += sizeof(struct qla2xxx_mqueue_chain);
  408. /* Add header. */
  409. qh = ptr;
  410. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  411. qh->number = htonl(que);
  412. qh->size = htonl(req->length * sizeof(request_t));
  413. ptr += sizeof(struct qla2xxx_mqueue_header);
  414. /* Add data. */
  415. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  416. ptr += req->length * sizeof(request_t);
  417. }
  418. /* Response queues */
  419. for (que = 1; que < ha->max_rsp_queues; que++) {
  420. rsp = ha->rsp_q_map[que];
  421. if (!rsp)
  422. break;
  423. /* Add chain. */
  424. q = ptr;
  425. *last_chain = &q->type;
  426. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  427. q->chain_size = htonl(
  428. sizeof(struct qla2xxx_mqueue_chain) +
  429. sizeof(struct qla2xxx_mqueue_header) +
  430. (rsp->length * sizeof(response_t)));
  431. ptr += sizeof(struct qla2xxx_mqueue_chain);
  432. /* Add header. */
  433. qh = ptr;
  434. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  435. qh->number = htonl(que);
  436. qh->size = htonl(rsp->length * sizeof(response_t));
  437. ptr += sizeof(struct qla2xxx_mqueue_header);
  438. /* Add data. */
  439. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  440. ptr += rsp->length * sizeof(response_t);
  441. }
  442. return ptr;
  443. }
  444. static inline void *
  445. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  446. {
  447. uint32_t cnt, que_idx;
  448. uint8_t que_cnt;
  449. struct qla2xxx_mq_chain *mq = ptr;
  450. device_reg_t __iomem *reg;
  451. if (!ha->mqenable || IS_QLA83XX(ha))
  452. return ptr;
  453. mq = ptr;
  454. *last_chain = &mq->type;
  455. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  456. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  457. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  458. ha->max_req_queues : ha->max_rsp_queues;
  459. mq->count = htonl(que_cnt);
  460. for (cnt = 0; cnt < que_cnt; cnt++) {
  461. reg = ISP_QUE_REG(ha, cnt);
  462. que_idx = cnt * 4;
  463. mq->qregs[que_idx] =
  464. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_in));
  465. mq->qregs[que_idx+1] =
  466. htonl(RD_REG_DWORD(&reg->isp25mq.req_q_out));
  467. mq->qregs[que_idx+2] =
  468. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_in));
  469. mq->qregs[que_idx+3] =
  470. htonl(RD_REG_DWORD(&reg->isp25mq.rsp_q_out));
  471. }
  472. return ptr + sizeof(struct qla2xxx_mq_chain);
  473. }
  474. void
  475. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  476. {
  477. struct qla_hw_data *ha = vha->hw;
  478. if (rval != QLA_SUCCESS) {
  479. ql_log(ql_log_warn, vha, 0xd000,
  480. "Failed to dump firmware (%x).\n", rval);
  481. ha->fw_dumped = 0;
  482. } else {
  483. ql_log(ql_log_info, vha, 0xd001,
  484. "Firmware dump saved to temp buffer (%ld/%p).\n",
  485. vha->host_no, ha->fw_dump);
  486. ha->fw_dumped = 1;
  487. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  488. }
  489. }
  490. /**
  491. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  492. * @ha: HA context
  493. * @hardware_locked: Called with the hardware_lock
  494. */
  495. void
  496. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  497. {
  498. int rval;
  499. uint32_t cnt;
  500. struct qla_hw_data *ha = vha->hw;
  501. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  502. uint16_t __iomem *dmp_reg;
  503. unsigned long flags;
  504. struct qla2300_fw_dump *fw;
  505. void *nxt;
  506. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  507. flags = 0;
  508. if (!hardware_locked)
  509. spin_lock_irqsave(&ha->hardware_lock, flags);
  510. if (!ha->fw_dump) {
  511. ql_log(ql_log_warn, vha, 0xd002,
  512. "No buffer available for dump.\n");
  513. goto qla2300_fw_dump_failed;
  514. }
  515. if (ha->fw_dumped) {
  516. ql_log(ql_log_warn, vha, 0xd003,
  517. "Firmware has been previously dumped (%p) "
  518. "-- ignoring request.\n",
  519. ha->fw_dump);
  520. goto qla2300_fw_dump_failed;
  521. }
  522. fw = &ha->fw_dump->isp.isp23;
  523. qla2xxx_prep_dump(ha, ha->fw_dump);
  524. rval = QLA_SUCCESS;
  525. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  526. /* Pause RISC. */
  527. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  528. if (IS_QLA2300(ha)) {
  529. for (cnt = 30000;
  530. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  531. rval == QLA_SUCCESS; cnt--) {
  532. if (cnt)
  533. udelay(100);
  534. else
  535. rval = QLA_FUNCTION_TIMEOUT;
  536. }
  537. } else {
  538. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  539. udelay(10);
  540. }
  541. if (rval == QLA_SUCCESS) {
  542. dmp_reg = &reg->flash_address;
  543. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  544. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  545. dmp_reg = &reg->u.isp2300.req_q_in;
  546. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  547. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  548. dmp_reg = &reg->u.isp2300.mailbox0;
  549. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  550. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  551. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  552. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  553. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  554. qla2xxx_read_window(reg, 48, fw->dma_reg);
  555. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  556. dmp_reg = &reg->risc_hw;
  557. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  558. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  559. WRT_REG_WORD(&reg->pcr, 0x2000);
  560. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  561. WRT_REG_WORD(&reg->pcr, 0x2200);
  562. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  563. WRT_REG_WORD(&reg->pcr, 0x2400);
  564. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  565. WRT_REG_WORD(&reg->pcr, 0x2600);
  566. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  567. WRT_REG_WORD(&reg->pcr, 0x2800);
  568. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  569. WRT_REG_WORD(&reg->pcr, 0x2A00);
  570. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  571. WRT_REG_WORD(&reg->pcr, 0x2C00);
  572. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  573. WRT_REG_WORD(&reg->pcr, 0x2E00);
  574. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  575. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  576. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  577. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  578. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  579. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  580. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  581. /* Reset RISC. */
  582. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  583. for (cnt = 0; cnt < 30000; cnt++) {
  584. if ((RD_REG_WORD(&reg->ctrl_status) &
  585. CSR_ISP_SOFT_RESET) == 0)
  586. break;
  587. udelay(10);
  588. }
  589. }
  590. if (!IS_QLA2300(ha)) {
  591. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  592. rval == QLA_SUCCESS; cnt--) {
  593. if (cnt)
  594. udelay(100);
  595. else
  596. rval = QLA_FUNCTION_TIMEOUT;
  597. }
  598. }
  599. /* Get RISC SRAM. */
  600. if (rval == QLA_SUCCESS)
  601. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  602. sizeof(fw->risc_ram) / 2, &nxt);
  603. /* Get stack SRAM. */
  604. if (rval == QLA_SUCCESS)
  605. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  606. sizeof(fw->stack_ram) / 2, &nxt);
  607. /* Get data SRAM. */
  608. if (rval == QLA_SUCCESS)
  609. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  610. ha->fw_memory_size - 0x11000 + 1, &nxt);
  611. if (rval == QLA_SUCCESS)
  612. qla2xxx_copy_queues(ha, nxt);
  613. qla2xxx_dump_post_process(base_vha, rval);
  614. qla2300_fw_dump_failed:
  615. if (!hardware_locked)
  616. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  617. }
  618. /**
  619. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  620. * @ha: HA context
  621. * @hardware_locked: Called with the hardware_lock
  622. */
  623. void
  624. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  625. {
  626. int rval;
  627. uint32_t cnt, timer;
  628. uint16_t risc_address;
  629. uint16_t mb0, mb2;
  630. struct qla_hw_data *ha = vha->hw;
  631. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  632. uint16_t __iomem *dmp_reg;
  633. unsigned long flags;
  634. struct qla2100_fw_dump *fw;
  635. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  636. risc_address = 0;
  637. mb0 = mb2 = 0;
  638. flags = 0;
  639. if (!hardware_locked)
  640. spin_lock_irqsave(&ha->hardware_lock, flags);
  641. if (!ha->fw_dump) {
  642. ql_log(ql_log_warn, vha, 0xd004,
  643. "No buffer available for dump.\n");
  644. goto qla2100_fw_dump_failed;
  645. }
  646. if (ha->fw_dumped) {
  647. ql_log(ql_log_warn, vha, 0xd005,
  648. "Firmware has been previously dumped (%p) "
  649. "-- ignoring request.\n",
  650. ha->fw_dump);
  651. goto qla2100_fw_dump_failed;
  652. }
  653. fw = &ha->fw_dump->isp.isp21;
  654. qla2xxx_prep_dump(ha, ha->fw_dump);
  655. rval = QLA_SUCCESS;
  656. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  657. /* Pause RISC. */
  658. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  659. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  660. rval == QLA_SUCCESS; cnt--) {
  661. if (cnt)
  662. udelay(100);
  663. else
  664. rval = QLA_FUNCTION_TIMEOUT;
  665. }
  666. if (rval == QLA_SUCCESS) {
  667. dmp_reg = &reg->flash_address;
  668. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  669. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  670. dmp_reg = &reg->u.isp2100.mailbox0;
  671. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  672. if (cnt == 8)
  673. dmp_reg = &reg->u_end.isp2200.mailbox8;
  674. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  675. }
  676. dmp_reg = &reg->u.isp2100.unused_2[0];
  677. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  678. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  679. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  680. dmp_reg = &reg->risc_hw;
  681. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  682. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  683. WRT_REG_WORD(&reg->pcr, 0x2000);
  684. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  685. WRT_REG_WORD(&reg->pcr, 0x2100);
  686. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  687. WRT_REG_WORD(&reg->pcr, 0x2200);
  688. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  689. WRT_REG_WORD(&reg->pcr, 0x2300);
  690. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  691. WRT_REG_WORD(&reg->pcr, 0x2400);
  692. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  693. WRT_REG_WORD(&reg->pcr, 0x2500);
  694. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  695. WRT_REG_WORD(&reg->pcr, 0x2600);
  696. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  697. WRT_REG_WORD(&reg->pcr, 0x2700);
  698. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  699. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  700. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  701. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  702. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  703. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  704. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  705. /* Reset the ISP. */
  706. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  707. }
  708. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  709. rval == QLA_SUCCESS; cnt--) {
  710. if (cnt)
  711. udelay(100);
  712. else
  713. rval = QLA_FUNCTION_TIMEOUT;
  714. }
  715. /* Pause RISC. */
  716. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  717. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  718. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  719. for (cnt = 30000;
  720. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  721. rval == QLA_SUCCESS; cnt--) {
  722. if (cnt)
  723. udelay(100);
  724. else
  725. rval = QLA_FUNCTION_TIMEOUT;
  726. }
  727. if (rval == QLA_SUCCESS) {
  728. /* Set memory configuration and timing. */
  729. if (IS_QLA2100(ha))
  730. WRT_REG_WORD(&reg->mctr, 0xf1);
  731. else
  732. WRT_REG_WORD(&reg->mctr, 0xf2);
  733. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  734. /* Release RISC. */
  735. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  736. }
  737. }
  738. if (rval == QLA_SUCCESS) {
  739. /* Get RISC SRAM. */
  740. risc_address = 0x1000;
  741. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  742. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  743. }
  744. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  745. cnt++, risc_address++) {
  746. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  747. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  748. for (timer = 6000000; timer != 0; timer--) {
  749. /* Check for pending interrupts. */
  750. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  751. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  752. set_bit(MBX_INTERRUPT,
  753. &ha->mbx_cmd_flags);
  754. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  755. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  756. WRT_REG_WORD(&reg->semaphore, 0);
  757. WRT_REG_WORD(&reg->hccr,
  758. HCCR_CLR_RISC_INT);
  759. RD_REG_WORD(&reg->hccr);
  760. break;
  761. }
  762. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  763. RD_REG_WORD(&reg->hccr);
  764. }
  765. udelay(5);
  766. }
  767. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  768. rval = mb0 & MBS_MASK;
  769. fw->risc_ram[cnt] = htons(mb2);
  770. } else {
  771. rval = QLA_FUNCTION_FAILED;
  772. }
  773. }
  774. if (rval == QLA_SUCCESS)
  775. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  776. qla2xxx_dump_post_process(base_vha, rval);
  777. qla2100_fw_dump_failed:
  778. if (!hardware_locked)
  779. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  780. }
  781. void
  782. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  783. {
  784. int rval;
  785. uint32_t cnt;
  786. uint32_t risc_address;
  787. struct qla_hw_data *ha = vha->hw;
  788. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  789. uint32_t __iomem *dmp_reg;
  790. uint32_t *iter_reg;
  791. uint16_t __iomem *mbx_reg;
  792. unsigned long flags;
  793. struct qla24xx_fw_dump *fw;
  794. uint32_t ext_mem_cnt;
  795. void *nxt;
  796. void *nxt_chain;
  797. uint32_t *last_chain = NULL;
  798. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  799. if (IS_P3P_TYPE(ha))
  800. return;
  801. risc_address = ext_mem_cnt = 0;
  802. flags = 0;
  803. if (!hardware_locked)
  804. spin_lock_irqsave(&ha->hardware_lock, flags);
  805. if (!ha->fw_dump) {
  806. ql_log(ql_log_warn, vha, 0xd006,
  807. "No buffer available for dump.\n");
  808. goto qla24xx_fw_dump_failed;
  809. }
  810. if (ha->fw_dumped) {
  811. ql_log(ql_log_warn, vha, 0xd007,
  812. "Firmware has been previously dumped (%p) "
  813. "-- ignoring request.\n",
  814. ha->fw_dump);
  815. goto qla24xx_fw_dump_failed;
  816. }
  817. fw = &ha->fw_dump->isp.isp24;
  818. qla2xxx_prep_dump(ha, ha->fw_dump);
  819. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  820. /* Pause RISC. */
  821. rval = qla24xx_pause_risc(reg);
  822. if (rval != QLA_SUCCESS)
  823. goto qla24xx_fw_dump_failed_0;
  824. /* Host interface registers. */
  825. dmp_reg = &reg->flash_addr;
  826. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  827. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  828. /* Disable interrupts. */
  829. WRT_REG_DWORD(&reg->ictrl, 0);
  830. RD_REG_DWORD(&reg->ictrl);
  831. /* Shadow registers. */
  832. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  833. RD_REG_DWORD(&reg->iobase_addr);
  834. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  835. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  836. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  837. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  838. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  839. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  840. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  841. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  842. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  843. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  844. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  845. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  846. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  847. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  848. /* Mailbox registers. */
  849. mbx_reg = &reg->mailbox0;
  850. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  851. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  852. /* Transfer sequence registers. */
  853. iter_reg = fw->xseq_gp_reg;
  854. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  855. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  859. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  860. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  861. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  862. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  863. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  864. /* Receive sequence registers. */
  865. iter_reg = fw->rseq_gp_reg;
  866. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  871. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  872. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  873. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  874. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  875. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  876. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  877. /* Command DMA registers. */
  878. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  879. /* Queues. */
  880. iter_reg = fw->req0_dma_reg;
  881. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  882. dmp_reg = &reg->iobase_q;
  883. for (cnt = 0; cnt < 7; cnt++)
  884. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  885. iter_reg = fw->resp0_dma_reg;
  886. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  887. dmp_reg = &reg->iobase_q;
  888. for (cnt = 0; cnt < 7; cnt++)
  889. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  890. iter_reg = fw->req1_dma_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  892. dmp_reg = &reg->iobase_q;
  893. for (cnt = 0; cnt < 7; cnt++)
  894. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  895. /* Transmit DMA registers. */
  896. iter_reg = fw->xmt0_dma_reg;
  897. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  898. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  899. iter_reg = fw->xmt1_dma_reg;
  900. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  901. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  902. iter_reg = fw->xmt2_dma_reg;
  903. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  904. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  905. iter_reg = fw->xmt3_dma_reg;
  906. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  907. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  908. iter_reg = fw->xmt4_dma_reg;
  909. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  910. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  911. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  912. /* Receive DMA registers. */
  913. iter_reg = fw->rcvt0_data_dma_reg;
  914. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  915. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  916. iter_reg = fw->rcvt1_data_dma_reg;
  917. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  918. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  919. /* RISC registers. */
  920. iter_reg = fw->risc_gp_reg;
  921. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  928. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  929. /* Local memory controller registers. */
  930. iter_reg = fw->lmc_reg;
  931. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  937. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  938. /* Fibre Protocol Module registers. */
  939. iter_reg = fw->fpm_hdw_reg;
  940. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  945. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  946. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  947. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  948. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  951. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  952. /* Frame Buffer registers. */
  953. iter_reg = fw->fb_hdw_reg;
  954. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  956. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  957. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  958. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  959. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  960. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  961. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  962. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  963. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  964. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  965. rval = qla24xx_soft_reset(ha);
  966. if (rval != QLA_SUCCESS)
  967. goto qla24xx_fw_dump_failed_0;
  968. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  969. &nxt);
  970. if (rval != QLA_SUCCESS)
  971. goto qla24xx_fw_dump_failed_0;
  972. nxt = qla2xxx_copy_queues(ha, nxt);
  973. qla24xx_copy_eft(ha, nxt);
  974. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  975. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  976. if (last_chain) {
  977. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  978. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  979. }
  980. /* Adjust valid length. */
  981. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  982. qla24xx_fw_dump_failed_0:
  983. qla2xxx_dump_post_process(base_vha, rval);
  984. qla24xx_fw_dump_failed:
  985. if (!hardware_locked)
  986. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  987. }
  988. void
  989. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  990. {
  991. int rval;
  992. uint32_t cnt;
  993. uint32_t risc_address;
  994. struct qla_hw_data *ha = vha->hw;
  995. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  996. uint32_t __iomem *dmp_reg;
  997. uint32_t *iter_reg;
  998. uint16_t __iomem *mbx_reg;
  999. unsigned long flags;
  1000. struct qla25xx_fw_dump *fw;
  1001. uint32_t ext_mem_cnt;
  1002. void *nxt, *nxt_chain;
  1003. uint32_t *last_chain = NULL;
  1004. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1005. risc_address = ext_mem_cnt = 0;
  1006. flags = 0;
  1007. if (!hardware_locked)
  1008. spin_lock_irqsave(&ha->hardware_lock, flags);
  1009. if (!ha->fw_dump) {
  1010. ql_log(ql_log_warn, vha, 0xd008,
  1011. "No buffer available for dump.\n");
  1012. goto qla25xx_fw_dump_failed;
  1013. }
  1014. if (ha->fw_dumped) {
  1015. ql_log(ql_log_warn, vha, 0xd009,
  1016. "Firmware has been previously dumped (%p) "
  1017. "-- ignoring request.\n",
  1018. ha->fw_dump);
  1019. goto qla25xx_fw_dump_failed;
  1020. }
  1021. fw = &ha->fw_dump->isp.isp25;
  1022. qla2xxx_prep_dump(ha, ha->fw_dump);
  1023. ha->fw_dump->version = __constant_htonl(2);
  1024. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1025. /* Pause RISC. */
  1026. rval = qla24xx_pause_risc(reg);
  1027. if (rval != QLA_SUCCESS)
  1028. goto qla25xx_fw_dump_failed_0;
  1029. /* Host/Risc registers. */
  1030. iter_reg = fw->host_risc_reg;
  1031. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1032. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1033. /* PCIe registers. */
  1034. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1035. RD_REG_DWORD(&reg->iobase_addr);
  1036. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1037. dmp_reg = &reg->iobase_c4;
  1038. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1039. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1040. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1041. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1042. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1043. RD_REG_DWORD(&reg->iobase_window);
  1044. /* Host interface registers. */
  1045. dmp_reg = &reg->flash_addr;
  1046. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1047. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1048. /* Disable interrupts. */
  1049. WRT_REG_DWORD(&reg->ictrl, 0);
  1050. RD_REG_DWORD(&reg->ictrl);
  1051. /* Shadow registers. */
  1052. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1053. RD_REG_DWORD(&reg->iobase_addr);
  1054. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1055. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1056. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1057. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1058. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1059. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1060. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1061. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1062. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1063. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1064. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1065. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1066. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1067. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1068. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1069. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1070. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1071. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1072. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1073. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1074. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1075. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1076. /* RISC I/O register. */
  1077. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1078. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1079. /* Mailbox registers. */
  1080. mbx_reg = &reg->mailbox0;
  1081. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1082. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1083. /* Transfer sequence registers. */
  1084. iter_reg = fw->xseq_gp_reg;
  1085. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1086. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1088. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1092. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1093. iter_reg = fw->xseq_0_reg;
  1094. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1096. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1097. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1098. /* Receive sequence registers. */
  1099. iter_reg = fw->rseq_gp_reg;
  1100. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1103. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1104. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1105. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1106. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1107. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1108. iter_reg = fw->rseq_0_reg;
  1109. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1110. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1111. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1112. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1113. /* Auxiliary sequence registers. */
  1114. iter_reg = fw->aseq_gp_reg;
  1115. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1116. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1117. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1118. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1119. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1120. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1121. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1122. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1123. iter_reg = fw->aseq_0_reg;
  1124. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1125. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1126. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1127. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1128. /* Command DMA registers. */
  1129. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1130. /* Queues. */
  1131. iter_reg = fw->req0_dma_reg;
  1132. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1133. dmp_reg = &reg->iobase_q;
  1134. for (cnt = 0; cnt < 7; cnt++)
  1135. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1136. iter_reg = fw->resp0_dma_reg;
  1137. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1138. dmp_reg = &reg->iobase_q;
  1139. for (cnt = 0; cnt < 7; cnt++)
  1140. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1141. iter_reg = fw->req1_dma_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1143. dmp_reg = &reg->iobase_q;
  1144. for (cnt = 0; cnt < 7; cnt++)
  1145. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1146. /* Transmit DMA registers. */
  1147. iter_reg = fw->xmt0_dma_reg;
  1148. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1149. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1150. iter_reg = fw->xmt1_dma_reg;
  1151. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1152. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1153. iter_reg = fw->xmt2_dma_reg;
  1154. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1155. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1156. iter_reg = fw->xmt3_dma_reg;
  1157. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1158. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1159. iter_reg = fw->xmt4_dma_reg;
  1160. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1161. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1162. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1163. /* Receive DMA registers. */
  1164. iter_reg = fw->rcvt0_data_dma_reg;
  1165. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1166. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1167. iter_reg = fw->rcvt1_data_dma_reg;
  1168. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1169. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1170. /* RISC registers. */
  1171. iter_reg = fw->risc_gp_reg;
  1172. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1179. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1180. /* Local memory controller registers. */
  1181. iter_reg = fw->lmc_reg;
  1182. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1189. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1190. /* Fibre Protocol Module registers. */
  1191. iter_reg = fw->fpm_hdw_reg;
  1192. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1199. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1200. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1201. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1202. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1203. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1204. /* Frame Buffer registers. */
  1205. iter_reg = fw->fb_hdw_reg;
  1206. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1207. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1209. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1211. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1212. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1213. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1214. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1215. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1216. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1217. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1218. /* Multi queue registers */
  1219. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1220. &last_chain);
  1221. rval = qla24xx_soft_reset(ha);
  1222. if (rval != QLA_SUCCESS)
  1223. goto qla25xx_fw_dump_failed_0;
  1224. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1225. &nxt);
  1226. if (rval != QLA_SUCCESS)
  1227. goto qla25xx_fw_dump_failed_0;
  1228. nxt = qla2xxx_copy_queues(ha, nxt);
  1229. qla24xx_copy_eft(ha, nxt);
  1230. /* Chain entries -- started with MQ. */
  1231. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1232. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1233. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1234. if (last_chain) {
  1235. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1236. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1237. }
  1238. /* Adjust valid length. */
  1239. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1240. qla25xx_fw_dump_failed_0:
  1241. qla2xxx_dump_post_process(base_vha, rval);
  1242. qla25xx_fw_dump_failed:
  1243. if (!hardware_locked)
  1244. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1245. }
  1246. void
  1247. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1248. {
  1249. int rval;
  1250. uint32_t cnt;
  1251. uint32_t risc_address;
  1252. struct qla_hw_data *ha = vha->hw;
  1253. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1254. uint32_t __iomem *dmp_reg;
  1255. uint32_t *iter_reg;
  1256. uint16_t __iomem *mbx_reg;
  1257. unsigned long flags;
  1258. struct qla81xx_fw_dump *fw;
  1259. uint32_t ext_mem_cnt;
  1260. void *nxt, *nxt_chain;
  1261. uint32_t *last_chain = NULL;
  1262. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1263. risc_address = ext_mem_cnt = 0;
  1264. flags = 0;
  1265. if (!hardware_locked)
  1266. spin_lock_irqsave(&ha->hardware_lock, flags);
  1267. if (!ha->fw_dump) {
  1268. ql_log(ql_log_warn, vha, 0xd00a,
  1269. "No buffer available for dump.\n");
  1270. goto qla81xx_fw_dump_failed;
  1271. }
  1272. if (ha->fw_dumped) {
  1273. ql_log(ql_log_warn, vha, 0xd00b,
  1274. "Firmware has been previously dumped (%p) "
  1275. "-- ignoring request.\n",
  1276. ha->fw_dump);
  1277. goto qla81xx_fw_dump_failed;
  1278. }
  1279. fw = &ha->fw_dump->isp.isp81;
  1280. qla2xxx_prep_dump(ha, ha->fw_dump);
  1281. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1282. /* Pause RISC. */
  1283. rval = qla24xx_pause_risc(reg);
  1284. if (rval != QLA_SUCCESS)
  1285. goto qla81xx_fw_dump_failed_0;
  1286. /* Host/Risc registers. */
  1287. iter_reg = fw->host_risc_reg;
  1288. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1289. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1290. /* PCIe registers. */
  1291. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1292. RD_REG_DWORD(&reg->iobase_addr);
  1293. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1294. dmp_reg = &reg->iobase_c4;
  1295. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1296. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1297. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1298. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1299. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1300. RD_REG_DWORD(&reg->iobase_window);
  1301. /* Host interface registers. */
  1302. dmp_reg = &reg->flash_addr;
  1303. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1304. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1305. /* Disable interrupts. */
  1306. WRT_REG_DWORD(&reg->ictrl, 0);
  1307. RD_REG_DWORD(&reg->ictrl);
  1308. /* Shadow registers. */
  1309. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1310. RD_REG_DWORD(&reg->iobase_addr);
  1311. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1312. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1313. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1314. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1315. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1316. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1317. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1318. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1319. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1320. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1321. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1322. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1323. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1324. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1325. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1326. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1327. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1328. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1329. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1330. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1331. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1332. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1333. /* RISC I/O register. */
  1334. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1335. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1336. /* Mailbox registers. */
  1337. mbx_reg = &reg->mailbox0;
  1338. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1339. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1340. /* Transfer sequence registers. */
  1341. iter_reg = fw->xseq_gp_reg;
  1342. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1350. iter_reg = fw->xseq_0_reg;
  1351. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1353. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1354. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1355. /* Receive sequence registers. */
  1356. iter_reg = fw->rseq_gp_reg;
  1357. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1360. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1361. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1362. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1363. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1364. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1365. iter_reg = fw->rseq_0_reg;
  1366. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1367. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1368. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1369. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1370. /* Auxiliary sequence registers. */
  1371. iter_reg = fw->aseq_gp_reg;
  1372. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1373. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1374. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1375. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1376. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1377. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1378. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1379. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1380. iter_reg = fw->aseq_0_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1382. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1383. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1384. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1385. /* Command DMA registers. */
  1386. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1387. /* Queues. */
  1388. iter_reg = fw->req0_dma_reg;
  1389. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1390. dmp_reg = &reg->iobase_q;
  1391. for (cnt = 0; cnt < 7; cnt++)
  1392. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1393. iter_reg = fw->resp0_dma_reg;
  1394. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1395. dmp_reg = &reg->iobase_q;
  1396. for (cnt = 0; cnt < 7; cnt++)
  1397. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1398. iter_reg = fw->req1_dma_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1400. dmp_reg = &reg->iobase_q;
  1401. for (cnt = 0; cnt < 7; cnt++)
  1402. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1403. /* Transmit DMA registers. */
  1404. iter_reg = fw->xmt0_dma_reg;
  1405. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1406. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1407. iter_reg = fw->xmt1_dma_reg;
  1408. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1409. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1410. iter_reg = fw->xmt2_dma_reg;
  1411. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1412. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1413. iter_reg = fw->xmt3_dma_reg;
  1414. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1415. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1416. iter_reg = fw->xmt4_dma_reg;
  1417. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1418. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1419. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1420. /* Receive DMA registers. */
  1421. iter_reg = fw->rcvt0_data_dma_reg;
  1422. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1423. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1424. iter_reg = fw->rcvt1_data_dma_reg;
  1425. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1426. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1427. /* RISC registers. */
  1428. iter_reg = fw->risc_gp_reg;
  1429. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1436. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1437. /* Local memory controller registers. */
  1438. iter_reg = fw->lmc_reg;
  1439. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1440. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1446. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1447. /* Fibre Protocol Module registers. */
  1448. iter_reg = fw->fpm_hdw_reg;
  1449. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1454. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1455. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1456. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1457. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1458. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1459. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1460. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1461. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1462. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1463. /* Frame Buffer registers. */
  1464. iter_reg = fw->fb_hdw_reg;
  1465. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1466. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1467. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1468. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1469. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1470. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1471. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1472. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1473. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1474. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1475. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1476. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1477. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1478. /* Multi queue registers */
  1479. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1480. &last_chain);
  1481. rval = qla24xx_soft_reset(ha);
  1482. if (rval != QLA_SUCCESS)
  1483. goto qla81xx_fw_dump_failed_0;
  1484. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1485. &nxt);
  1486. if (rval != QLA_SUCCESS)
  1487. goto qla81xx_fw_dump_failed_0;
  1488. nxt = qla2xxx_copy_queues(ha, nxt);
  1489. qla24xx_copy_eft(ha, nxt);
  1490. /* Chain entries -- started with MQ. */
  1491. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1492. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1493. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1494. if (last_chain) {
  1495. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1496. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1497. }
  1498. /* Adjust valid length. */
  1499. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1500. qla81xx_fw_dump_failed_0:
  1501. qla2xxx_dump_post_process(base_vha, rval);
  1502. qla81xx_fw_dump_failed:
  1503. if (!hardware_locked)
  1504. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1505. }
  1506. void
  1507. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1508. {
  1509. int rval;
  1510. uint32_t cnt, reg_data;
  1511. uint32_t risc_address;
  1512. struct qla_hw_data *ha = vha->hw;
  1513. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1514. uint32_t __iomem *dmp_reg;
  1515. uint32_t *iter_reg;
  1516. uint16_t __iomem *mbx_reg;
  1517. unsigned long flags;
  1518. struct qla83xx_fw_dump *fw;
  1519. uint32_t ext_mem_cnt;
  1520. void *nxt, *nxt_chain;
  1521. uint32_t *last_chain = NULL;
  1522. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1523. risc_address = ext_mem_cnt = 0;
  1524. flags = 0;
  1525. if (!hardware_locked)
  1526. spin_lock_irqsave(&ha->hardware_lock, flags);
  1527. if (!ha->fw_dump) {
  1528. ql_log(ql_log_warn, vha, 0xd00c,
  1529. "No buffer available for dump!!!\n");
  1530. goto qla83xx_fw_dump_failed;
  1531. }
  1532. if (ha->fw_dumped) {
  1533. ql_log(ql_log_warn, vha, 0xd00d,
  1534. "Firmware has been previously dumped (%p) -- ignoring "
  1535. "request...\n", ha->fw_dump);
  1536. goto qla83xx_fw_dump_failed;
  1537. }
  1538. fw = &ha->fw_dump->isp.isp83;
  1539. qla2xxx_prep_dump(ha, ha->fw_dump);
  1540. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1541. /* Pause RISC. */
  1542. rval = qla24xx_pause_risc(reg);
  1543. if (rval != QLA_SUCCESS)
  1544. goto qla83xx_fw_dump_failed_0;
  1545. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1546. dmp_reg = &reg->iobase_window;
  1547. reg_data = RD_REG_DWORD(dmp_reg);
  1548. WRT_REG_DWORD(dmp_reg, 0);
  1549. dmp_reg = &reg->unused_4_1[0];
  1550. reg_data = RD_REG_DWORD(dmp_reg);
  1551. WRT_REG_DWORD(dmp_reg, 0);
  1552. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1553. dmp_reg = &reg->unused_4_1[2];
  1554. reg_data = RD_REG_DWORD(dmp_reg);
  1555. WRT_REG_DWORD(dmp_reg, 0);
  1556. /* select PCR and disable ecc checking and correction */
  1557. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1558. RD_REG_DWORD(&reg->iobase_addr);
  1559. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1560. /* Host/Risc registers. */
  1561. iter_reg = fw->host_risc_reg;
  1562. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1563. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1564. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1565. /* PCIe registers. */
  1566. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1567. RD_REG_DWORD(&reg->iobase_addr);
  1568. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1569. dmp_reg = &reg->iobase_c4;
  1570. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1571. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1572. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1573. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1574. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1575. RD_REG_DWORD(&reg->iobase_window);
  1576. /* Host interface registers. */
  1577. dmp_reg = &reg->flash_addr;
  1578. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1579. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1580. /* Disable interrupts. */
  1581. WRT_REG_DWORD(&reg->ictrl, 0);
  1582. RD_REG_DWORD(&reg->ictrl);
  1583. /* Shadow registers. */
  1584. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1585. RD_REG_DWORD(&reg->iobase_addr);
  1586. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1587. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1588. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1589. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1590. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1591. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1592. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1593. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1594. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1595. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1596. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1597. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1598. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1599. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1600. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1601. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1602. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1603. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1604. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1605. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1606. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1607. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1608. /* RISC I/O register. */
  1609. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1610. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1611. /* Mailbox registers. */
  1612. mbx_reg = &reg->mailbox0;
  1613. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1614. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1615. /* Transfer sequence registers. */
  1616. iter_reg = fw->xseq_gp_reg;
  1617. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1632. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1633. iter_reg = fw->xseq_0_reg;
  1634. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1635. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1637. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1638. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1639. /* Receive sequence registers. */
  1640. iter_reg = fw->rseq_gp_reg;
  1641. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1657. iter_reg = fw->rseq_0_reg;
  1658. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1659. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1660. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1661. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1662. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1663. /* Auxiliary sequence registers. */
  1664. iter_reg = fw->aseq_gp_reg;
  1665. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1669. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1674. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1675. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1676. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1677. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1678. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1679. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1680. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1681. iter_reg = fw->aseq_0_reg;
  1682. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1683. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1684. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1685. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1686. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1687. /* Command DMA registers. */
  1688. iter_reg = fw->cmd_dma_reg;
  1689. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1690. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1691. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1692. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1693. /* Queues. */
  1694. iter_reg = fw->req0_dma_reg;
  1695. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1696. dmp_reg = &reg->iobase_q;
  1697. for (cnt = 0; cnt < 7; cnt++)
  1698. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1699. iter_reg = fw->resp0_dma_reg;
  1700. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1701. dmp_reg = &reg->iobase_q;
  1702. for (cnt = 0; cnt < 7; cnt++)
  1703. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1704. iter_reg = fw->req1_dma_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1706. dmp_reg = &reg->iobase_q;
  1707. for (cnt = 0; cnt < 7; cnt++)
  1708. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1709. /* Transmit DMA registers. */
  1710. iter_reg = fw->xmt0_dma_reg;
  1711. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1712. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1713. iter_reg = fw->xmt1_dma_reg;
  1714. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1715. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1716. iter_reg = fw->xmt2_dma_reg;
  1717. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1718. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1719. iter_reg = fw->xmt3_dma_reg;
  1720. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1721. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1722. iter_reg = fw->xmt4_dma_reg;
  1723. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1724. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1725. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1726. /* Receive DMA registers. */
  1727. iter_reg = fw->rcvt0_data_dma_reg;
  1728. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1729. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1730. iter_reg = fw->rcvt1_data_dma_reg;
  1731. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1732. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1733. /* RISC registers. */
  1734. iter_reg = fw->risc_gp_reg;
  1735. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1742. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1743. /* Local memory controller registers. */
  1744. iter_reg = fw->lmc_reg;
  1745. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1752. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1753. /* Fibre Protocol Module registers. */
  1754. iter_reg = fw->fpm_hdw_reg;
  1755. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1766. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1770. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1771. /* RQ0 Array registers. */
  1772. iter_reg = fw->rq0_array_reg;
  1773. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1788. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1789. /* RQ1 Array registers. */
  1790. iter_reg = fw->rq1_array_reg;
  1791. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1801. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1802. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1806. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1807. /* RP0 Array registers. */
  1808. iter_reg = fw->rp0_array_reg;
  1809. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1819. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1824. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1825. /* RP1 Array registers. */
  1826. iter_reg = fw->rp1_array_reg;
  1827. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1828. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1829. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1830. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1831. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1842. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1843. iter_reg = fw->at0_array_reg;
  1844. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1851. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1852. /* I/O Queue Control registers. */
  1853. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1854. /* Frame Buffer registers. */
  1855. iter_reg = fw->fb_hdw_reg;
  1856. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1859. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1860. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1861. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1862. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1863. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1864. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1865. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1866. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1867. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1868. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1869. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1870. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1871. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1872. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1873. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1874. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1875. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1876. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1877. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1878. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1879. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1880. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1881. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1882. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1883. /* Multi queue registers */
  1884. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1885. &last_chain);
  1886. rval = qla24xx_soft_reset(ha);
  1887. if (rval != QLA_SUCCESS) {
  1888. ql_log(ql_log_warn, vha, 0xd00e,
  1889. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1890. rval = QLA_SUCCESS;
  1891. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1892. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1893. RD_REG_DWORD(&reg->hccr);
  1894. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1895. RD_REG_DWORD(&reg->hccr);
  1896. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1897. RD_REG_DWORD(&reg->hccr);
  1898. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1899. udelay(5);
  1900. if (!cnt) {
  1901. nxt = fw->code_ram;
  1902. nxt += sizeof(fw->code_ram);
  1903. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1904. goto copy_queue;
  1905. } else
  1906. ql_log(ql_log_warn, vha, 0xd010,
  1907. "bigger hammer success?\n");
  1908. }
  1909. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1910. &nxt);
  1911. if (rval != QLA_SUCCESS)
  1912. goto qla83xx_fw_dump_failed_0;
  1913. copy_queue:
  1914. nxt = qla2xxx_copy_queues(ha, nxt);
  1915. qla24xx_copy_eft(ha, nxt);
  1916. /* Chain entries -- started with MQ. */
  1917. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1918. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1919. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1920. if (last_chain) {
  1921. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1922. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1923. }
  1924. /* Adjust valid length. */
  1925. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1926. qla83xx_fw_dump_failed_0:
  1927. qla2xxx_dump_post_process(base_vha, rval);
  1928. qla83xx_fw_dump_failed:
  1929. if (!hardware_locked)
  1930. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1931. }
  1932. /****************************************************************************/
  1933. /* Driver Debug Functions. */
  1934. /****************************************************************************/
  1935. static inline int
  1936. ql_mask_match(uint32_t level)
  1937. {
  1938. if (ql2xextended_error_logging == 1)
  1939. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1940. return (level & ql2xextended_error_logging) == level;
  1941. }
  1942. /*
  1943. * This function is for formatting and logging debug information.
  1944. * It is to be used when vha is available. It formats the message
  1945. * and logs it to the messages file.
  1946. * parameters:
  1947. * level: The level of the debug messages to be printed.
  1948. * If ql2xextended_error_logging value is correctly set,
  1949. * this message will appear in the messages file.
  1950. * vha: Pointer to the scsi_qla_host_t.
  1951. * id: This is a unique identifier for the level. It identifies the
  1952. * part of the code from where the message originated.
  1953. * msg: The message to be displayed.
  1954. */
  1955. void
  1956. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1957. {
  1958. va_list va;
  1959. struct va_format vaf;
  1960. if (!ql_mask_match(level))
  1961. return;
  1962. va_start(va, fmt);
  1963. vaf.fmt = fmt;
  1964. vaf.va = &va;
  1965. if (vha != NULL) {
  1966. const struct pci_dev *pdev = vha->hw->pdev;
  1967. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1968. pr_warn("%s [%s]-%04x:%ld: %pV",
  1969. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1970. vha->host_no, &vaf);
  1971. } else {
  1972. pr_warn("%s [%s]-%04x: : %pV",
  1973. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1974. }
  1975. va_end(va);
  1976. }
  1977. /*
  1978. * This function is for formatting and logging debug information.
  1979. * It is to be used when vha is not available and pci is available,
  1980. * i.e., before host allocation. It formats the message and logs it
  1981. * to the messages file.
  1982. * parameters:
  1983. * level: The level of the debug messages to be printed.
  1984. * If ql2xextended_error_logging value is correctly set,
  1985. * this message will appear in the messages file.
  1986. * pdev: Pointer to the struct pci_dev.
  1987. * id: This is a unique id for the level. It identifies the part
  1988. * of the code from where the message originated.
  1989. * msg: The message to be displayed.
  1990. */
  1991. void
  1992. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1993. const char *fmt, ...)
  1994. {
  1995. va_list va;
  1996. struct va_format vaf;
  1997. if (pdev == NULL)
  1998. return;
  1999. if (!ql_mask_match(level))
  2000. return;
  2001. va_start(va, fmt);
  2002. vaf.fmt = fmt;
  2003. vaf.va = &va;
  2004. /* <module-name> <dev-name>:<msg-id> Message */
  2005. pr_warn("%s [%s]-%04x: : %pV",
  2006. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  2007. va_end(va);
  2008. }
  2009. /*
  2010. * This function is for formatting and logging log messages.
  2011. * It is to be used when vha is available. It formats the message
  2012. * and logs it to the messages file. All the messages will be logged
  2013. * irrespective of value of ql2xextended_error_logging.
  2014. * parameters:
  2015. * level: The level of the log messages to be printed in the
  2016. * messages file.
  2017. * vha: Pointer to the scsi_qla_host_t
  2018. * id: This is a unique id for the level. It identifies the
  2019. * part of the code from where the message originated.
  2020. * msg: The message to be displayed.
  2021. */
  2022. void
  2023. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2024. {
  2025. va_list va;
  2026. struct va_format vaf;
  2027. char pbuf[128];
  2028. if (level > ql_errlev)
  2029. return;
  2030. if (vha != NULL) {
  2031. const struct pci_dev *pdev = vha->hw->pdev;
  2032. /* <module-name> <msg-id>:<host> Message */
  2033. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2034. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2035. } else {
  2036. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2037. QL_MSGHDR, "0000:00:00.0", id);
  2038. }
  2039. pbuf[sizeof(pbuf) - 1] = 0;
  2040. va_start(va, fmt);
  2041. vaf.fmt = fmt;
  2042. vaf.va = &va;
  2043. switch (level) {
  2044. case ql_log_fatal: /* FATAL LOG */
  2045. pr_crit("%s%pV", pbuf, &vaf);
  2046. break;
  2047. case ql_log_warn:
  2048. pr_err("%s%pV", pbuf, &vaf);
  2049. break;
  2050. case ql_log_info:
  2051. pr_warn("%s%pV", pbuf, &vaf);
  2052. break;
  2053. default:
  2054. pr_info("%s%pV", pbuf, &vaf);
  2055. break;
  2056. }
  2057. va_end(va);
  2058. }
  2059. /*
  2060. * This function is for formatting and logging log messages.
  2061. * It is to be used when vha is not available and pci is available,
  2062. * i.e., before host allocation. It formats the message and logs
  2063. * it to the messages file. All the messages are logged irrespective
  2064. * of the value of ql2xextended_error_logging.
  2065. * parameters:
  2066. * level: The level of the log messages to be printed in the
  2067. * messages file.
  2068. * pdev: Pointer to the struct pci_dev.
  2069. * id: This is a unique id for the level. It identifies the
  2070. * part of the code from where the message originated.
  2071. * msg: The message to be displayed.
  2072. */
  2073. void
  2074. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2075. const char *fmt, ...)
  2076. {
  2077. va_list va;
  2078. struct va_format vaf;
  2079. char pbuf[128];
  2080. if (pdev == NULL)
  2081. return;
  2082. if (level > ql_errlev)
  2083. return;
  2084. /* <module-name> <dev-name>:<msg-id> Message */
  2085. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2086. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2087. pbuf[sizeof(pbuf) - 1] = 0;
  2088. va_start(va, fmt);
  2089. vaf.fmt = fmt;
  2090. vaf.va = &va;
  2091. switch (level) {
  2092. case ql_log_fatal: /* FATAL LOG */
  2093. pr_crit("%s%pV", pbuf, &vaf);
  2094. break;
  2095. case ql_log_warn:
  2096. pr_err("%s%pV", pbuf, &vaf);
  2097. break;
  2098. case ql_log_info:
  2099. pr_warn("%s%pV", pbuf, &vaf);
  2100. break;
  2101. default:
  2102. pr_info("%s%pV", pbuf, &vaf);
  2103. break;
  2104. }
  2105. va_end(va);
  2106. }
  2107. void
  2108. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2109. {
  2110. int i;
  2111. struct qla_hw_data *ha = vha->hw;
  2112. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2113. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2114. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2115. uint16_t __iomem *mbx_reg;
  2116. if (!ql_mask_match(level))
  2117. return;
  2118. if (IS_P3P_TYPE(ha))
  2119. mbx_reg = &reg82->mailbox_in[0];
  2120. else if (IS_FWI2_CAPABLE(ha))
  2121. mbx_reg = &reg24->mailbox0;
  2122. else
  2123. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2124. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2125. for (i = 0; i < 6; i++)
  2126. ql_dbg(level, vha, id,
  2127. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2128. }
  2129. void
  2130. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2131. uint8_t *b, uint32_t size)
  2132. {
  2133. uint32_t cnt;
  2134. uint8_t c;
  2135. if (!ql_mask_match(level))
  2136. return;
  2137. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2138. "9 Ah Bh Ch Dh Eh Fh\n");
  2139. ql_dbg(level, vha, id, "----------------------------------"
  2140. "----------------------------\n");
  2141. ql_dbg(level, vha, id, " ");
  2142. for (cnt = 0; cnt < size;) {
  2143. c = *b++;
  2144. printk("%02x", (uint32_t) c);
  2145. cnt++;
  2146. if (!(cnt % 16))
  2147. printk("\n");
  2148. else
  2149. printk(" ");
  2150. }
  2151. if (cnt % 16)
  2152. ql_dbg(level, vha, id, "\n");
  2153. }