tg3.c 412 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_RAW_IP_ALIGN 2
  164. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  165. #define FIRMWARE_TG3 "tigon/tg3.bin"
  166. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  167. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  168. static char version[] __devinitdata =
  169. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  170. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  171. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  172. MODULE_LICENSE("GPL");
  173. MODULE_VERSION(DRV_MODULE_VERSION);
  174. MODULE_FIRMWARE(FIRMWARE_TG3);
  175. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  177. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  178. module_param(tg3_debug, int, 0);
  179. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  180. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  261. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  262. {}
  263. };
  264. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  265. static const struct {
  266. const char string[ETH_GSTRING_LEN];
  267. } ethtool_stats_keys[] = {
  268. { "rx_octets" },
  269. { "rx_fragments" },
  270. { "rx_ucast_packets" },
  271. { "rx_mcast_packets" },
  272. { "rx_bcast_packets" },
  273. { "rx_fcs_errors" },
  274. { "rx_align_errors" },
  275. { "rx_xon_pause_rcvd" },
  276. { "rx_xoff_pause_rcvd" },
  277. { "rx_mac_ctrl_rcvd" },
  278. { "rx_xoff_entered" },
  279. { "rx_frame_too_long_errors" },
  280. { "rx_jabbers" },
  281. { "rx_undersize_packets" },
  282. { "rx_in_length_errors" },
  283. { "rx_out_length_errors" },
  284. { "rx_64_or_less_octet_packets" },
  285. { "rx_65_to_127_octet_packets" },
  286. { "rx_128_to_255_octet_packets" },
  287. { "rx_256_to_511_octet_packets" },
  288. { "rx_512_to_1023_octet_packets" },
  289. { "rx_1024_to_1522_octet_packets" },
  290. { "rx_1523_to_2047_octet_packets" },
  291. { "rx_2048_to_4095_octet_packets" },
  292. { "rx_4096_to_8191_octet_packets" },
  293. { "rx_8192_to_9022_octet_packets" },
  294. { "tx_octets" },
  295. { "tx_collisions" },
  296. { "tx_xon_sent" },
  297. { "tx_xoff_sent" },
  298. { "tx_flow_control" },
  299. { "tx_mac_errors" },
  300. { "tx_single_collisions" },
  301. { "tx_mult_collisions" },
  302. { "tx_deferred" },
  303. { "tx_excessive_collisions" },
  304. { "tx_late_collisions" },
  305. { "tx_collide_2times" },
  306. { "tx_collide_3times" },
  307. { "tx_collide_4times" },
  308. { "tx_collide_5times" },
  309. { "tx_collide_6times" },
  310. { "tx_collide_7times" },
  311. { "tx_collide_8times" },
  312. { "tx_collide_9times" },
  313. { "tx_collide_10times" },
  314. { "tx_collide_11times" },
  315. { "tx_collide_12times" },
  316. { "tx_collide_13times" },
  317. { "tx_collide_14times" },
  318. { "tx_collide_15times" },
  319. { "tx_ucast_packets" },
  320. { "tx_mcast_packets" },
  321. { "tx_bcast_packets" },
  322. { "tx_carrier_sense_errors" },
  323. { "tx_discards" },
  324. { "tx_errors" },
  325. { "dma_writeq_full" },
  326. { "dma_write_prioq_full" },
  327. { "rxbds_empty" },
  328. { "rx_discards" },
  329. { "rx_errors" },
  330. { "rx_threshold_hit" },
  331. { "dma_readq_full" },
  332. { "dma_read_prioq_full" },
  333. { "tx_comp_queue_full" },
  334. { "ring_set_send_prod_index" },
  335. { "ring_status_update" },
  336. { "nic_irqs" },
  337. { "nic_avoided_irqs" },
  338. { "nic_tx_threshold_hit" },
  339. { "mbuf_lwm_thresh_hit" },
  340. };
  341. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  342. static const struct {
  343. const char string[ETH_GSTRING_LEN];
  344. } ethtool_test_keys[] = {
  345. { "nvram test (online) " },
  346. { "link test (online) " },
  347. { "register test (offline)" },
  348. { "memory test (offline)" },
  349. { "loopback test (offline)" },
  350. { "interrupt test (offline)" },
  351. };
  352. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  353. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  354. {
  355. writel(val, tp->regs + off);
  356. }
  357. static u32 tg3_read32(struct tg3 *tp, u32 off)
  358. {
  359. return readl(tp->regs + off);
  360. }
  361. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  362. {
  363. writel(val, tp->aperegs + off);
  364. }
  365. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  366. {
  367. return readl(tp->aperegs + off);
  368. }
  369. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. }
  377. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. writel(val, tp->regs + off);
  380. readl(tp->regs + off);
  381. }
  382. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  383. {
  384. unsigned long flags;
  385. u32 val;
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  388. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. return val;
  391. }
  392. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. unsigned long flags;
  395. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  397. TG3_64BIT_REG_LOW, val);
  398. return;
  399. }
  400. if (off == TG3_RX_STD_PROD_IDX_REG) {
  401. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  402. TG3_64BIT_REG_LOW, val);
  403. return;
  404. }
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. /* In indirect mode when disabling interrupts, we also need
  410. * to clear the interrupt bit in the GRC local ctrl register.
  411. */
  412. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  413. (val == 0x1)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  415. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  416. }
  417. }
  418. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  419. {
  420. unsigned long flags;
  421. u32 val;
  422. spin_lock_irqsave(&tp->indirect_lock, flags);
  423. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  424. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  425. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  426. return val;
  427. }
  428. /* usec_wait specifies the wait time in usec when writing to certain registers
  429. * where it is unsafe to read back the register without some delay.
  430. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  431. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  432. */
  433. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  434. {
  435. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  436. /* Non-posted methods */
  437. tp->write32(tp, off, val);
  438. else {
  439. /* Posted method */
  440. tg3_write32(tp, off, val);
  441. if (usec_wait)
  442. udelay(usec_wait);
  443. tp->read32(tp, off);
  444. }
  445. /* Wait again after the read for the posted method to guarantee that
  446. * the wait time is met.
  447. */
  448. if (usec_wait)
  449. udelay(usec_wait);
  450. }
  451. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. tp->write32_mbox(tp, off, val);
  454. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  455. tp->read32_mbox(tp, off);
  456. }
  457. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. void __iomem *mbox = tp->regs + off;
  460. writel(val, mbox);
  461. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  462. writel(val, mbox);
  463. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  464. readl(mbox);
  465. }
  466. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  467. {
  468. return readl(tp->regs + off + GRCMBOX_BASE);
  469. }
  470. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. writel(val, tp->regs + off + GRCMBOX_BASE);
  473. }
  474. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  475. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  476. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  477. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  478. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  479. #define tw32(reg, val) tp->write32(tp, reg, val)
  480. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  481. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  482. #define tr32(reg) tp->read32(tp, reg)
  483. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. unsigned long flags;
  486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  488. return;
  489. spin_lock_irqsave(&tp->indirect_lock, flags);
  490. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  493. /* Always leave this as zero. */
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  495. } else {
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  497. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  498. /* Always leave this as zero. */
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  500. }
  501. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  502. }
  503. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  504. {
  505. unsigned long flags;
  506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  507. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  508. *val = 0;
  509. return;
  510. }
  511. spin_lock_irqsave(&tp->indirect_lock, flags);
  512. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  514. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  515. /* Always leave this as zero. */
  516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  517. } else {
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  519. *val = tr32(TG3PCI_MEM_WIN_DATA);
  520. /* Always leave this as zero. */
  521. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  522. }
  523. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  524. }
  525. static void tg3_ape_lock_init(struct tg3 *tp)
  526. {
  527. int i;
  528. u32 regbase, bit;
  529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  530. regbase = TG3_APE_LOCK_GRANT;
  531. else
  532. regbase = TG3_APE_PER_LOCK_GRANT;
  533. /* Make sure the driver hasn't any stale locks. */
  534. for (i = 0; i < 8; i++) {
  535. if (i == TG3_APE_LOCK_GPIO)
  536. continue;
  537. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  538. }
  539. /* Clear the correct bit of the GPIO lock too. */
  540. if (!tp->pci_fn)
  541. bit = APE_LOCK_GRANT_DRIVER;
  542. else
  543. bit = 1 << tp->pci_fn;
  544. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  545. }
  546. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  547. {
  548. int i, off;
  549. int ret = 0;
  550. u32 status, req, gnt, bit;
  551. if (!tg3_flag(tp, ENABLE_APE))
  552. return 0;
  553. switch (locknum) {
  554. case TG3_APE_LOCK_GPIO:
  555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  556. return 0;
  557. case TG3_APE_LOCK_GRC:
  558. case TG3_APE_LOCK_MEM:
  559. break;
  560. default:
  561. return -EINVAL;
  562. }
  563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  564. req = TG3_APE_LOCK_REQ;
  565. gnt = TG3_APE_LOCK_GRANT;
  566. } else {
  567. req = TG3_APE_PER_LOCK_REQ;
  568. gnt = TG3_APE_PER_LOCK_GRANT;
  569. }
  570. off = 4 * locknum;
  571. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  572. bit = APE_LOCK_REQ_DRIVER;
  573. else
  574. bit = 1 << tp->pci_fn;
  575. tg3_ape_write32(tp, req + off, bit);
  576. /* Wait for up to 1 millisecond to acquire lock. */
  577. for (i = 0; i < 100; i++) {
  578. status = tg3_ape_read32(tp, gnt + off);
  579. if (status == bit)
  580. break;
  581. udelay(10);
  582. }
  583. if (status != bit) {
  584. /* Revoke the lock request. */
  585. tg3_ape_write32(tp, gnt + off, bit);
  586. ret = -EBUSY;
  587. }
  588. return ret;
  589. }
  590. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  591. {
  592. u32 gnt, bit;
  593. if (!tg3_flag(tp, ENABLE_APE))
  594. return;
  595. switch (locknum) {
  596. case TG3_APE_LOCK_GPIO:
  597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  598. return;
  599. case TG3_APE_LOCK_GRC:
  600. case TG3_APE_LOCK_MEM:
  601. break;
  602. default:
  603. return;
  604. }
  605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  606. gnt = TG3_APE_LOCK_GRANT;
  607. else
  608. gnt = TG3_APE_PER_LOCK_GRANT;
  609. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  610. bit = APE_LOCK_GRANT_DRIVER;
  611. else
  612. bit = 1 << tp->pci_fn;
  613. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  614. }
  615. static void tg3_disable_ints(struct tg3 *tp)
  616. {
  617. int i;
  618. tw32(TG3PCI_MISC_HOST_CTRL,
  619. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  620. for (i = 0; i < tp->irq_max; i++)
  621. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  622. }
  623. static void tg3_enable_ints(struct tg3 *tp)
  624. {
  625. int i;
  626. tp->irq_sync = 0;
  627. wmb();
  628. tw32(TG3PCI_MISC_HOST_CTRL,
  629. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  630. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  631. for (i = 0; i < tp->irq_cnt; i++) {
  632. struct tg3_napi *tnapi = &tp->napi[i];
  633. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  634. if (tg3_flag(tp, 1SHOT_MSI))
  635. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  636. tp->coal_now |= tnapi->coal_now;
  637. }
  638. /* Force an initial interrupt */
  639. if (!tg3_flag(tp, TAGGED_STATUS) &&
  640. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  641. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  642. else
  643. tw32(HOSTCC_MODE, tp->coal_now);
  644. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  645. }
  646. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  647. {
  648. struct tg3 *tp = tnapi->tp;
  649. struct tg3_hw_status *sblk = tnapi->hw_status;
  650. unsigned int work_exists = 0;
  651. /* check for phy events */
  652. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  653. if (sblk->status & SD_STATUS_LINK_CHG)
  654. work_exists = 1;
  655. }
  656. /* check for RX/TX work to do */
  657. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  658. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  659. work_exists = 1;
  660. return work_exists;
  661. }
  662. /* tg3_int_reenable
  663. * similar to tg3_enable_ints, but it accurately determines whether there
  664. * is new work pending and can return without flushing the PIO write
  665. * which reenables interrupts
  666. */
  667. static void tg3_int_reenable(struct tg3_napi *tnapi)
  668. {
  669. struct tg3 *tp = tnapi->tp;
  670. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  671. mmiowb();
  672. /* When doing tagged status, this work check is unnecessary.
  673. * The last_tag we write above tells the chip which piece of
  674. * work we've completed.
  675. */
  676. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  677. tw32(HOSTCC_MODE, tp->coalesce_mode |
  678. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  679. }
  680. static void tg3_switch_clocks(struct tg3 *tp)
  681. {
  682. u32 clock_ctrl;
  683. u32 orig_clock_ctrl;
  684. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  685. return;
  686. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  687. orig_clock_ctrl = clock_ctrl;
  688. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  689. CLOCK_CTRL_CLKRUN_OENABLE |
  690. 0x1f);
  691. tp->pci_clock_ctrl = clock_ctrl;
  692. if (tg3_flag(tp, 5705_PLUS)) {
  693. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  694. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  695. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  696. }
  697. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  698. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  699. clock_ctrl |
  700. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  701. 40);
  702. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  703. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  704. 40);
  705. }
  706. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  707. }
  708. #define PHY_BUSY_LOOPS 5000
  709. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  715. tw32_f(MAC_MI_MODE,
  716. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  717. udelay(80);
  718. }
  719. *val = 0x0;
  720. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  721. MI_COM_PHY_ADDR_MASK);
  722. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  723. MI_COM_REG_ADDR_MASK);
  724. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  725. tw32_f(MAC_MI_COM, frame_val);
  726. loops = PHY_BUSY_LOOPS;
  727. while (loops != 0) {
  728. udelay(10);
  729. frame_val = tr32(MAC_MI_COM);
  730. if ((frame_val & MI_COM_BUSY) == 0) {
  731. udelay(5);
  732. frame_val = tr32(MAC_MI_COM);
  733. break;
  734. }
  735. loops -= 1;
  736. }
  737. ret = -EBUSY;
  738. if (loops != 0) {
  739. *val = frame_val & MI_COM_DATA_MASK;
  740. ret = 0;
  741. }
  742. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  743. tw32_f(MAC_MI_MODE, tp->mi_mode);
  744. udelay(80);
  745. }
  746. return ret;
  747. }
  748. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  749. {
  750. u32 frame_val;
  751. unsigned int loops;
  752. int ret;
  753. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  754. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  755. return 0;
  756. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  757. tw32_f(MAC_MI_MODE,
  758. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  759. udelay(80);
  760. }
  761. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  762. MI_COM_PHY_ADDR_MASK);
  763. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  764. MI_COM_REG_ADDR_MASK);
  765. frame_val |= (val & MI_COM_DATA_MASK);
  766. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  767. tw32_f(MAC_MI_COM, frame_val);
  768. loops = PHY_BUSY_LOOPS;
  769. while (loops != 0) {
  770. udelay(10);
  771. frame_val = tr32(MAC_MI_COM);
  772. if ((frame_val & MI_COM_BUSY) == 0) {
  773. udelay(5);
  774. frame_val = tr32(MAC_MI_COM);
  775. break;
  776. }
  777. loops -= 1;
  778. }
  779. ret = -EBUSY;
  780. if (loops != 0)
  781. ret = 0;
  782. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  783. tw32_f(MAC_MI_MODE, tp->mi_mode);
  784. udelay(80);
  785. }
  786. return ret;
  787. }
  788. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  789. {
  790. int err;
  791. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  792. if (err)
  793. goto done;
  794. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  795. if (err)
  796. goto done;
  797. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  798. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  799. if (err)
  800. goto done;
  801. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  802. done:
  803. return err;
  804. }
  805. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  809. if (err)
  810. goto done;
  811. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  812. if (err)
  813. goto done;
  814. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  815. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  816. if (err)
  817. goto done;
  818. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  819. done:
  820. return err;
  821. }
  822. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  823. {
  824. int err;
  825. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  826. if (!err)
  827. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  828. return err;
  829. }
  830. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  831. {
  832. int err;
  833. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  834. if (!err)
  835. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  836. return err;
  837. }
  838. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  839. {
  840. int err;
  841. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  842. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  843. MII_TG3_AUXCTL_SHDWSEL_MISC);
  844. if (!err)
  845. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  846. return err;
  847. }
  848. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  849. {
  850. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  851. set |= MII_TG3_AUXCTL_MISC_WREN;
  852. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  853. }
  854. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  855. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  856. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  857. MII_TG3_AUXCTL_ACTL_TX_6DB)
  858. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  859. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  860. MII_TG3_AUXCTL_ACTL_TX_6DB);
  861. static int tg3_bmcr_reset(struct tg3 *tp)
  862. {
  863. u32 phy_control;
  864. int limit, err;
  865. /* OK, reset it, and poll the BMCR_RESET bit until it
  866. * clears or we time out.
  867. */
  868. phy_control = BMCR_RESET;
  869. err = tg3_writephy(tp, MII_BMCR, phy_control);
  870. if (err != 0)
  871. return -EBUSY;
  872. limit = 5000;
  873. while (limit--) {
  874. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  875. if (err != 0)
  876. return -EBUSY;
  877. if ((phy_control & BMCR_RESET) == 0) {
  878. udelay(40);
  879. break;
  880. }
  881. udelay(10);
  882. }
  883. if (limit < 0)
  884. return -EBUSY;
  885. return 0;
  886. }
  887. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  888. {
  889. struct tg3 *tp = bp->priv;
  890. u32 val;
  891. spin_lock_bh(&tp->lock);
  892. if (tg3_readphy(tp, reg, &val))
  893. val = -EIO;
  894. spin_unlock_bh(&tp->lock);
  895. return val;
  896. }
  897. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  898. {
  899. struct tg3 *tp = bp->priv;
  900. u32 ret = 0;
  901. spin_lock_bh(&tp->lock);
  902. if (tg3_writephy(tp, reg, val))
  903. ret = -EIO;
  904. spin_unlock_bh(&tp->lock);
  905. return ret;
  906. }
  907. static int tg3_mdio_reset(struct mii_bus *bp)
  908. {
  909. return 0;
  910. }
  911. static void tg3_mdio_config_5785(struct tg3 *tp)
  912. {
  913. u32 val;
  914. struct phy_device *phydev;
  915. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  916. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  917. case PHY_ID_BCM50610:
  918. case PHY_ID_BCM50610M:
  919. val = MAC_PHYCFG2_50610_LED_MODES;
  920. break;
  921. case PHY_ID_BCMAC131:
  922. val = MAC_PHYCFG2_AC131_LED_MODES;
  923. break;
  924. case PHY_ID_RTL8211C:
  925. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  926. break;
  927. case PHY_ID_RTL8201E:
  928. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  929. break;
  930. default:
  931. return;
  932. }
  933. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  934. tw32(MAC_PHYCFG2, val);
  935. val = tr32(MAC_PHYCFG1);
  936. val &= ~(MAC_PHYCFG1_RGMII_INT |
  937. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  938. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  939. tw32(MAC_PHYCFG1, val);
  940. return;
  941. }
  942. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  943. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  944. MAC_PHYCFG2_FMODE_MASK_MASK |
  945. MAC_PHYCFG2_GMODE_MASK_MASK |
  946. MAC_PHYCFG2_ACT_MASK_MASK |
  947. MAC_PHYCFG2_QUAL_MASK_MASK |
  948. MAC_PHYCFG2_INBAND_ENABLE;
  949. tw32(MAC_PHYCFG2, val);
  950. val = tr32(MAC_PHYCFG1);
  951. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  952. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  953. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  954. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  955. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  956. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  957. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  958. }
  959. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  960. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  961. tw32(MAC_PHYCFG1, val);
  962. val = tr32(MAC_EXT_RGMII_MODE);
  963. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  964. MAC_RGMII_MODE_RX_QUALITY |
  965. MAC_RGMII_MODE_RX_ACTIVITY |
  966. MAC_RGMII_MODE_RX_ENG_DET |
  967. MAC_RGMII_MODE_TX_ENABLE |
  968. MAC_RGMII_MODE_TX_LOWPWR |
  969. MAC_RGMII_MODE_TX_RESET);
  970. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  971. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  972. val |= MAC_RGMII_MODE_RX_INT_B |
  973. MAC_RGMII_MODE_RX_QUALITY |
  974. MAC_RGMII_MODE_RX_ACTIVITY |
  975. MAC_RGMII_MODE_RX_ENG_DET;
  976. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  977. val |= MAC_RGMII_MODE_TX_ENABLE |
  978. MAC_RGMII_MODE_TX_LOWPWR |
  979. MAC_RGMII_MODE_TX_RESET;
  980. }
  981. tw32(MAC_EXT_RGMII_MODE, val);
  982. }
  983. static void tg3_mdio_start(struct tg3 *tp)
  984. {
  985. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  986. tw32_f(MAC_MI_MODE, tp->mi_mode);
  987. udelay(80);
  988. if (tg3_flag(tp, MDIOBUS_INITED) &&
  989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  990. tg3_mdio_config_5785(tp);
  991. }
  992. static int tg3_mdio_init(struct tg3 *tp)
  993. {
  994. int i;
  995. u32 reg;
  996. struct phy_device *phydev;
  997. if (tg3_flag(tp, 5717_PLUS)) {
  998. u32 is_serdes;
  999. tp->phy_addr = tp->pci_fn + 1;
  1000. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1001. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1002. else
  1003. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1004. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1005. if (is_serdes)
  1006. tp->phy_addr += 7;
  1007. } else
  1008. tp->phy_addr = TG3_PHY_MII_ADDR;
  1009. tg3_mdio_start(tp);
  1010. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1011. return 0;
  1012. tp->mdio_bus = mdiobus_alloc();
  1013. if (tp->mdio_bus == NULL)
  1014. return -ENOMEM;
  1015. tp->mdio_bus->name = "tg3 mdio bus";
  1016. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1017. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1018. tp->mdio_bus->priv = tp;
  1019. tp->mdio_bus->parent = &tp->pdev->dev;
  1020. tp->mdio_bus->read = &tg3_mdio_read;
  1021. tp->mdio_bus->write = &tg3_mdio_write;
  1022. tp->mdio_bus->reset = &tg3_mdio_reset;
  1023. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1024. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1025. for (i = 0; i < PHY_MAX_ADDR; i++)
  1026. tp->mdio_bus->irq[i] = PHY_POLL;
  1027. /* The bus registration will look for all the PHYs on the mdio bus.
  1028. * Unfortunately, it does not ensure the PHY is powered up before
  1029. * accessing the PHY ID registers. A chip reset is the
  1030. * quickest way to bring the device back to an operational state..
  1031. */
  1032. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1033. tg3_bmcr_reset(tp);
  1034. i = mdiobus_register(tp->mdio_bus);
  1035. if (i) {
  1036. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1037. mdiobus_free(tp->mdio_bus);
  1038. return i;
  1039. }
  1040. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1041. if (!phydev || !phydev->drv) {
  1042. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1043. mdiobus_unregister(tp->mdio_bus);
  1044. mdiobus_free(tp->mdio_bus);
  1045. return -ENODEV;
  1046. }
  1047. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1048. case PHY_ID_BCM57780:
  1049. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1050. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1051. break;
  1052. case PHY_ID_BCM50610:
  1053. case PHY_ID_BCM50610M:
  1054. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1055. PHY_BRCM_RX_REFCLK_UNUSED |
  1056. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1057. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1058. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1059. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1060. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1061. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1062. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1063. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1064. /* fallthru */
  1065. case PHY_ID_RTL8211C:
  1066. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1067. break;
  1068. case PHY_ID_RTL8201E:
  1069. case PHY_ID_BCMAC131:
  1070. phydev->interface = PHY_INTERFACE_MODE_MII;
  1071. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1072. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1073. break;
  1074. }
  1075. tg3_flag_set(tp, MDIOBUS_INITED);
  1076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1077. tg3_mdio_config_5785(tp);
  1078. return 0;
  1079. }
  1080. static void tg3_mdio_fini(struct tg3 *tp)
  1081. {
  1082. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1083. tg3_flag_clear(tp, MDIOBUS_INITED);
  1084. mdiobus_unregister(tp->mdio_bus);
  1085. mdiobus_free(tp->mdio_bus);
  1086. }
  1087. }
  1088. /* tp->lock is held. */
  1089. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1090. {
  1091. u32 val;
  1092. val = tr32(GRC_RX_CPU_EVENT);
  1093. val |= GRC_RX_CPU_DRIVER_EVENT;
  1094. tw32_f(GRC_RX_CPU_EVENT, val);
  1095. tp->last_event_jiffies = jiffies;
  1096. }
  1097. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1098. /* tp->lock is held. */
  1099. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1100. {
  1101. int i;
  1102. unsigned int delay_cnt;
  1103. long time_remain;
  1104. /* If enough time has passed, no wait is necessary. */
  1105. time_remain = (long)(tp->last_event_jiffies + 1 +
  1106. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1107. (long)jiffies;
  1108. if (time_remain < 0)
  1109. return;
  1110. /* Check if we can shorten the wait time. */
  1111. delay_cnt = jiffies_to_usecs(time_remain);
  1112. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1113. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1114. delay_cnt = (delay_cnt >> 3) + 1;
  1115. for (i = 0; i < delay_cnt; i++) {
  1116. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1117. break;
  1118. udelay(8);
  1119. }
  1120. }
  1121. /* tp->lock is held. */
  1122. static void tg3_ump_link_report(struct tg3 *tp)
  1123. {
  1124. u32 reg;
  1125. u32 val;
  1126. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1127. return;
  1128. tg3_wait_for_event_ack(tp);
  1129. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1131. val = 0;
  1132. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1133. val = reg << 16;
  1134. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1135. val |= (reg & 0xffff);
  1136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1137. val = 0;
  1138. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1139. val = reg << 16;
  1140. if (!tg3_readphy(tp, MII_LPA, &reg))
  1141. val |= (reg & 0xffff);
  1142. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1143. val = 0;
  1144. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1145. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1146. val = reg << 16;
  1147. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1148. val |= (reg & 0xffff);
  1149. }
  1150. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1151. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1152. val = reg << 16;
  1153. else
  1154. val = 0;
  1155. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1156. tg3_generate_fw_event(tp);
  1157. }
  1158. static void tg3_link_report(struct tg3 *tp)
  1159. {
  1160. if (!netif_carrier_ok(tp->dev)) {
  1161. netif_info(tp, link, tp->dev, "Link is down\n");
  1162. tg3_ump_link_report(tp);
  1163. } else if (netif_msg_link(tp)) {
  1164. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1165. (tp->link_config.active_speed == SPEED_1000 ?
  1166. 1000 :
  1167. (tp->link_config.active_speed == SPEED_100 ?
  1168. 100 : 10)),
  1169. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1170. "full" : "half"));
  1171. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1172. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1173. "on" : "off",
  1174. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1175. "on" : "off");
  1176. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1177. netdev_info(tp->dev, "EEE is %s\n",
  1178. tp->setlpicnt ? "enabled" : "disabled");
  1179. tg3_ump_link_report(tp);
  1180. }
  1181. }
  1182. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1183. {
  1184. u16 miireg;
  1185. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1186. miireg = ADVERTISE_PAUSE_CAP;
  1187. else if (flow_ctrl & FLOW_CTRL_TX)
  1188. miireg = ADVERTISE_PAUSE_ASYM;
  1189. else if (flow_ctrl & FLOW_CTRL_RX)
  1190. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1191. else
  1192. miireg = 0;
  1193. return miireg;
  1194. }
  1195. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1196. {
  1197. u16 miireg;
  1198. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1199. miireg = ADVERTISE_1000XPAUSE;
  1200. else if (flow_ctrl & FLOW_CTRL_TX)
  1201. miireg = ADVERTISE_1000XPSE_ASYM;
  1202. else if (flow_ctrl & FLOW_CTRL_RX)
  1203. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1204. else
  1205. miireg = 0;
  1206. return miireg;
  1207. }
  1208. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1209. {
  1210. u8 cap = 0;
  1211. if (lcladv & ADVERTISE_1000XPAUSE) {
  1212. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1213. if (rmtadv & LPA_1000XPAUSE)
  1214. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1215. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1216. cap = FLOW_CTRL_RX;
  1217. } else {
  1218. if (rmtadv & LPA_1000XPAUSE)
  1219. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1220. }
  1221. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1222. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1223. cap = FLOW_CTRL_TX;
  1224. }
  1225. return cap;
  1226. }
  1227. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1228. {
  1229. u8 autoneg;
  1230. u8 flowctrl = 0;
  1231. u32 old_rx_mode = tp->rx_mode;
  1232. u32 old_tx_mode = tp->tx_mode;
  1233. if (tg3_flag(tp, USE_PHYLIB))
  1234. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1235. else
  1236. autoneg = tp->link_config.autoneg;
  1237. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1238. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1239. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1240. else
  1241. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1242. } else
  1243. flowctrl = tp->link_config.flowctrl;
  1244. tp->link_config.active_flowctrl = flowctrl;
  1245. if (flowctrl & FLOW_CTRL_RX)
  1246. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1247. else
  1248. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1249. if (old_rx_mode != tp->rx_mode)
  1250. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1251. if (flowctrl & FLOW_CTRL_TX)
  1252. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1253. else
  1254. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1255. if (old_tx_mode != tp->tx_mode)
  1256. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1257. }
  1258. static void tg3_adjust_link(struct net_device *dev)
  1259. {
  1260. u8 oldflowctrl, linkmesg = 0;
  1261. u32 mac_mode, lcl_adv, rmt_adv;
  1262. struct tg3 *tp = netdev_priv(dev);
  1263. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. spin_lock_bh(&tp->lock);
  1265. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1266. MAC_MODE_HALF_DUPLEX);
  1267. oldflowctrl = tp->link_config.active_flowctrl;
  1268. if (phydev->link) {
  1269. lcl_adv = 0;
  1270. rmt_adv = 0;
  1271. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1272. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1273. else if (phydev->speed == SPEED_1000 ||
  1274. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1275. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1276. else
  1277. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1278. if (phydev->duplex == DUPLEX_HALF)
  1279. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1280. else {
  1281. lcl_adv = tg3_advert_flowctrl_1000T(
  1282. tp->link_config.flowctrl);
  1283. if (phydev->pause)
  1284. rmt_adv = LPA_PAUSE_CAP;
  1285. if (phydev->asym_pause)
  1286. rmt_adv |= LPA_PAUSE_ASYM;
  1287. }
  1288. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1289. } else
  1290. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1291. if (mac_mode != tp->mac_mode) {
  1292. tp->mac_mode = mac_mode;
  1293. tw32_f(MAC_MODE, tp->mac_mode);
  1294. udelay(40);
  1295. }
  1296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1297. if (phydev->speed == SPEED_10)
  1298. tw32(MAC_MI_STAT,
  1299. MAC_MI_STAT_10MBPS_MODE |
  1300. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1301. else
  1302. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1303. }
  1304. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1305. tw32(MAC_TX_LENGTHS,
  1306. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1307. (6 << TX_LENGTHS_IPG_SHIFT) |
  1308. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1309. else
  1310. tw32(MAC_TX_LENGTHS,
  1311. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1312. (6 << TX_LENGTHS_IPG_SHIFT) |
  1313. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1314. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1315. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1316. phydev->speed != tp->link_config.active_speed ||
  1317. phydev->duplex != tp->link_config.active_duplex ||
  1318. oldflowctrl != tp->link_config.active_flowctrl)
  1319. linkmesg = 1;
  1320. tp->link_config.active_speed = phydev->speed;
  1321. tp->link_config.active_duplex = phydev->duplex;
  1322. spin_unlock_bh(&tp->lock);
  1323. if (linkmesg)
  1324. tg3_link_report(tp);
  1325. }
  1326. static int tg3_phy_init(struct tg3 *tp)
  1327. {
  1328. struct phy_device *phydev;
  1329. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1330. return 0;
  1331. /* Bring the PHY back to a known state. */
  1332. tg3_bmcr_reset(tp);
  1333. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1334. /* Attach the MAC to the PHY. */
  1335. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1336. phydev->dev_flags, phydev->interface);
  1337. if (IS_ERR(phydev)) {
  1338. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1339. return PTR_ERR(phydev);
  1340. }
  1341. /* Mask with MAC supported features. */
  1342. switch (phydev->interface) {
  1343. case PHY_INTERFACE_MODE_GMII:
  1344. case PHY_INTERFACE_MODE_RGMII:
  1345. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1346. phydev->supported &= (PHY_GBIT_FEATURES |
  1347. SUPPORTED_Pause |
  1348. SUPPORTED_Asym_Pause);
  1349. break;
  1350. }
  1351. /* fallthru */
  1352. case PHY_INTERFACE_MODE_MII:
  1353. phydev->supported &= (PHY_BASIC_FEATURES |
  1354. SUPPORTED_Pause |
  1355. SUPPORTED_Asym_Pause);
  1356. break;
  1357. default:
  1358. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1359. return -EINVAL;
  1360. }
  1361. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1362. phydev->advertising = phydev->supported;
  1363. return 0;
  1364. }
  1365. static void tg3_phy_start(struct tg3 *tp)
  1366. {
  1367. struct phy_device *phydev;
  1368. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1369. return;
  1370. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1371. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1372. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1373. phydev->speed = tp->link_config.orig_speed;
  1374. phydev->duplex = tp->link_config.orig_duplex;
  1375. phydev->autoneg = tp->link_config.orig_autoneg;
  1376. phydev->advertising = tp->link_config.orig_advertising;
  1377. }
  1378. phy_start(phydev);
  1379. phy_start_aneg(phydev);
  1380. }
  1381. static void tg3_phy_stop(struct tg3 *tp)
  1382. {
  1383. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1384. return;
  1385. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1386. }
  1387. static void tg3_phy_fini(struct tg3 *tp)
  1388. {
  1389. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1390. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1391. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1392. }
  1393. }
  1394. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1395. {
  1396. u32 phytest;
  1397. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1398. u32 phy;
  1399. tg3_writephy(tp, MII_TG3_FET_TEST,
  1400. phytest | MII_TG3_FET_SHADOW_EN);
  1401. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1402. if (enable)
  1403. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1404. else
  1405. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1406. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1407. }
  1408. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1409. }
  1410. }
  1411. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1412. {
  1413. u32 reg;
  1414. if (!tg3_flag(tp, 5705_PLUS) ||
  1415. (tg3_flag(tp, 5717_PLUS) &&
  1416. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1417. return;
  1418. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1419. tg3_phy_fet_toggle_apd(tp, enable);
  1420. return;
  1421. }
  1422. reg = MII_TG3_MISC_SHDW_WREN |
  1423. MII_TG3_MISC_SHDW_SCR5_SEL |
  1424. MII_TG3_MISC_SHDW_SCR5_LPED |
  1425. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1426. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1427. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1428. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1429. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1430. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1431. reg = MII_TG3_MISC_SHDW_WREN |
  1432. MII_TG3_MISC_SHDW_APD_SEL |
  1433. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1434. if (enable)
  1435. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1436. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1437. }
  1438. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1439. {
  1440. u32 phy;
  1441. if (!tg3_flag(tp, 5705_PLUS) ||
  1442. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1443. return;
  1444. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1445. u32 ephy;
  1446. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1447. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1448. tg3_writephy(tp, MII_TG3_FET_TEST,
  1449. ephy | MII_TG3_FET_SHADOW_EN);
  1450. if (!tg3_readphy(tp, reg, &phy)) {
  1451. if (enable)
  1452. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1453. else
  1454. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1455. tg3_writephy(tp, reg, phy);
  1456. }
  1457. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1458. }
  1459. } else {
  1460. int ret;
  1461. ret = tg3_phy_auxctl_read(tp,
  1462. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1463. if (!ret) {
  1464. if (enable)
  1465. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1466. else
  1467. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1468. tg3_phy_auxctl_write(tp,
  1469. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1470. }
  1471. }
  1472. }
  1473. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1474. {
  1475. int ret;
  1476. u32 val;
  1477. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1478. return;
  1479. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1480. if (!ret)
  1481. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1482. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1483. }
  1484. static void tg3_phy_apply_otp(struct tg3 *tp)
  1485. {
  1486. u32 otp, phy;
  1487. if (!tp->phy_otp)
  1488. return;
  1489. otp = tp->phy_otp;
  1490. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1491. return;
  1492. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1493. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1494. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1495. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1496. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1497. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1498. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1499. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1500. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1501. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1502. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1503. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1504. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1505. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1506. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1507. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1508. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1509. }
  1510. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1511. {
  1512. u32 val;
  1513. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1514. return;
  1515. tp->setlpicnt = 0;
  1516. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1517. current_link_up == 1 &&
  1518. tp->link_config.active_duplex == DUPLEX_FULL &&
  1519. (tp->link_config.active_speed == SPEED_100 ||
  1520. tp->link_config.active_speed == SPEED_1000)) {
  1521. u32 eeectl;
  1522. if (tp->link_config.active_speed == SPEED_1000)
  1523. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1524. else
  1525. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1526. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1527. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1528. TG3_CL45_D7_EEERES_STAT, &val);
  1529. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1530. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1531. tp->setlpicnt = 2;
  1532. }
  1533. if (!tp->setlpicnt) {
  1534. val = tr32(TG3_CPMU_EEE_MODE);
  1535. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1536. }
  1537. }
  1538. static void tg3_phy_eee_enable(struct tg3 *tp)
  1539. {
  1540. u32 val;
  1541. if (tp->link_config.active_speed == SPEED_1000 &&
  1542. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1545. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1546. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
  1547. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1548. }
  1549. val = tr32(TG3_CPMU_EEE_MODE);
  1550. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1551. }
  1552. static int tg3_wait_macro_done(struct tg3 *tp)
  1553. {
  1554. int limit = 100;
  1555. while (limit--) {
  1556. u32 tmp32;
  1557. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1558. if ((tmp32 & 0x1000) == 0)
  1559. break;
  1560. }
  1561. }
  1562. if (limit < 0)
  1563. return -EBUSY;
  1564. return 0;
  1565. }
  1566. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1567. {
  1568. static const u32 test_pat[4][6] = {
  1569. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1570. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1571. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1572. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1573. };
  1574. int chan;
  1575. for (chan = 0; chan < 4; chan++) {
  1576. int i;
  1577. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1578. (chan * 0x2000) | 0x0200);
  1579. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1580. for (i = 0; i < 6; i++)
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1582. test_pat[chan][i]);
  1583. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1584. if (tg3_wait_macro_done(tp)) {
  1585. *resetp = 1;
  1586. return -EBUSY;
  1587. }
  1588. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1589. (chan * 0x2000) | 0x0200);
  1590. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1591. if (tg3_wait_macro_done(tp)) {
  1592. *resetp = 1;
  1593. return -EBUSY;
  1594. }
  1595. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1596. if (tg3_wait_macro_done(tp)) {
  1597. *resetp = 1;
  1598. return -EBUSY;
  1599. }
  1600. for (i = 0; i < 6; i += 2) {
  1601. u32 low, high;
  1602. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1603. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1604. tg3_wait_macro_done(tp)) {
  1605. *resetp = 1;
  1606. return -EBUSY;
  1607. }
  1608. low &= 0x7fff;
  1609. high &= 0x000f;
  1610. if (low != test_pat[chan][i] ||
  1611. high != test_pat[chan][i+1]) {
  1612. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1613. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1614. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1615. return -EBUSY;
  1616. }
  1617. }
  1618. }
  1619. return 0;
  1620. }
  1621. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1622. {
  1623. int chan;
  1624. for (chan = 0; chan < 4; chan++) {
  1625. int i;
  1626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1627. (chan * 0x2000) | 0x0200);
  1628. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1629. for (i = 0; i < 6; i++)
  1630. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1631. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1632. if (tg3_wait_macro_done(tp))
  1633. return -EBUSY;
  1634. }
  1635. return 0;
  1636. }
  1637. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1638. {
  1639. u32 reg32, phy9_orig;
  1640. int retries, do_phy_reset, err;
  1641. retries = 10;
  1642. do_phy_reset = 1;
  1643. do {
  1644. if (do_phy_reset) {
  1645. err = tg3_bmcr_reset(tp);
  1646. if (err)
  1647. return err;
  1648. do_phy_reset = 0;
  1649. }
  1650. /* Disable transmitter and interrupt. */
  1651. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1652. continue;
  1653. reg32 |= 0x3000;
  1654. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1655. /* Set full-duplex, 1000 mbps. */
  1656. tg3_writephy(tp, MII_BMCR,
  1657. BMCR_FULLDPLX | BMCR_SPEED1000);
  1658. /* Set to master mode. */
  1659. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1660. continue;
  1661. tg3_writephy(tp, MII_CTRL1000,
  1662. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1663. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1664. if (err)
  1665. return err;
  1666. /* Block the PHY control access. */
  1667. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1668. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1669. if (!err)
  1670. break;
  1671. } while (--retries);
  1672. err = tg3_phy_reset_chanpat(tp);
  1673. if (err)
  1674. return err;
  1675. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1676. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1677. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1678. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1679. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1680. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1681. reg32 &= ~0x3000;
  1682. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1683. } else if (!err)
  1684. err = -EBUSY;
  1685. return err;
  1686. }
  1687. /* This will reset the tigon3 PHY if there is no valid
  1688. * link unless the FORCE argument is non-zero.
  1689. */
  1690. static int tg3_phy_reset(struct tg3 *tp)
  1691. {
  1692. u32 val, cpmuctrl;
  1693. int err;
  1694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1695. val = tr32(GRC_MISC_CFG);
  1696. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1697. udelay(40);
  1698. }
  1699. err = tg3_readphy(tp, MII_BMSR, &val);
  1700. err |= tg3_readphy(tp, MII_BMSR, &val);
  1701. if (err != 0)
  1702. return -EBUSY;
  1703. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1704. netif_carrier_off(tp->dev);
  1705. tg3_link_report(tp);
  1706. }
  1707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1710. err = tg3_phy_reset_5703_4_5(tp);
  1711. if (err)
  1712. return err;
  1713. goto out;
  1714. }
  1715. cpmuctrl = 0;
  1716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1717. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1718. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1719. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1720. tw32(TG3_CPMU_CTRL,
  1721. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1722. }
  1723. err = tg3_bmcr_reset(tp);
  1724. if (err)
  1725. return err;
  1726. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1727. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1728. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1729. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1730. }
  1731. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1732. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1733. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1734. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1735. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1736. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1737. udelay(40);
  1738. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1739. }
  1740. }
  1741. if (tg3_flag(tp, 5717_PLUS) &&
  1742. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1743. return 0;
  1744. tg3_phy_apply_otp(tp);
  1745. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1746. tg3_phy_toggle_apd(tp, true);
  1747. else
  1748. tg3_phy_toggle_apd(tp, false);
  1749. out:
  1750. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1751. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1752. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1753. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1754. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1755. }
  1756. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1757. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1758. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1759. }
  1760. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1761. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1762. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1763. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1764. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1765. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1766. }
  1767. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1768. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1769. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1770. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1771. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1772. tg3_writephy(tp, MII_TG3_TEST1,
  1773. MII_TG3_TEST1_TRIM_EN | 0x4);
  1774. } else
  1775. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1776. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1777. }
  1778. }
  1779. /* Set Extended packet length bit (bit 14) on all chips that */
  1780. /* support jumbo frames */
  1781. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1782. /* Cannot do read-modify-write on 5401 */
  1783. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1784. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1785. /* Set bit 14 with read-modify-write to preserve other bits */
  1786. err = tg3_phy_auxctl_read(tp,
  1787. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1788. if (!err)
  1789. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1790. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1791. }
  1792. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1793. * jumbo frames transmission.
  1794. */
  1795. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1796. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1797. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1798. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1799. }
  1800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1801. /* adjust output voltage */
  1802. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1803. }
  1804. tg3_phy_toggle_automdix(tp, 1);
  1805. tg3_phy_set_wirespeed(tp);
  1806. return 0;
  1807. }
  1808. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1809. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1810. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1811. TG3_GPIO_MSG_NEED_VAUX)
  1812. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1813. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1814. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1815. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1816. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1817. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1818. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1819. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1820. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1821. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1822. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1823. {
  1824. u32 status, shift;
  1825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1827. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1828. else
  1829. status = tr32(TG3_CPMU_DRV_STATUS);
  1830. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1831. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1832. status |= (newstat << shift);
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1835. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1836. else
  1837. tw32(TG3_CPMU_DRV_STATUS, status);
  1838. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1839. }
  1840. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1841. {
  1842. if (!tg3_flag(tp, IS_NIC))
  1843. return 0;
  1844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1847. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1848. return -EIO;
  1849. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1850. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1851. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1852. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1853. } else {
  1854. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1855. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1856. }
  1857. return 0;
  1858. }
  1859. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1860. {
  1861. u32 grc_local_ctrl;
  1862. if (!tg3_flag(tp, IS_NIC) ||
  1863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1865. return;
  1866. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1867. tw32_wait_f(GRC_LOCAL_CTRL,
  1868. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1869. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1870. tw32_wait_f(GRC_LOCAL_CTRL,
  1871. grc_local_ctrl,
  1872. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1873. tw32_wait_f(GRC_LOCAL_CTRL,
  1874. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1875. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1876. }
  1877. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1878. {
  1879. if (!tg3_flag(tp, IS_NIC))
  1880. return;
  1881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1883. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1884. (GRC_LCLCTRL_GPIO_OE0 |
  1885. GRC_LCLCTRL_GPIO_OE1 |
  1886. GRC_LCLCTRL_GPIO_OE2 |
  1887. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1888. GRC_LCLCTRL_GPIO_OUTPUT1),
  1889. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1890. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1891. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1892. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1893. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1894. GRC_LCLCTRL_GPIO_OE1 |
  1895. GRC_LCLCTRL_GPIO_OE2 |
  1896. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1897. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1898. tp->grc_local_ctrl;
  1899. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1900. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1901. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1902. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1903. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1904. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1905. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1906. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1907. } else {
  1908. u32 no_gpio2;
  1909. u32 grc_local_ctrl = 0;
  1910. /* Workaround to prevent overdrawing Amps. */
  1911. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1912. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1913. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1914. grc_local_ctrl,
  1915. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1916. }
  1917. /* On 5753 and variants, GPIO2 cannot be used. */
  1918. no_gpio2 = tp->nic_sram_data_cfg &
  1919. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1920. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1921. GRC_LCLCTRL_GPIO_OE1 |
  1922. GRC_LCLCTRL_GPIO_OE2 |
  1923. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1924. GRC_LCLCTRL_GPIO_OUTPUT2;
  1925. if (no_gpio2) {
  1926. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1927. GRC_LCLCTRL_GPIO_OUTPUT2);
  1928. }
  1929. tw32_wait_f(GRC_LOCAL_CTRL,
  1930. tp->grc_local_ctrl | grc_local_ctrl,
  1931. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1932. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1933. tw32_wait_f(GRC_LOCAL_CTRL,
  1934. tp->grc_local_ctrl | grc_local_ctrl,
  1935. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1936. if (!no_gpio2) {
  1937. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1938. tw32_wait_f(GRC_LOCAL_CTRL,
  1939. tp->grc_local_ctrl | grc_local_ctrl,
  1940. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1941. }
  1942. }
  1943. }
  1944. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1945. {
  1946. u32 msg = 0;
  1947. /* Serialize power state transitions */
  1948. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1949. return;
  1950. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1951. msg = TG3_GPIO_MSG_NEED_VAUX;
  1952. msg = tg3_set_function_status(tp, msg);
  1953. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1954. goto done;
  1955. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1956. tg3_pwrsrc_switch_to_vaux(tp);
  1957. else
  1958. tg3_pwrsrc_die_with_vmain(tp);
  1959. done:
  1960. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1961. }
  1962. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  1963. {
  1964. bool need_vaux = false;
  1965. /* The GPIOs do something completely different on 57765. */
  1966. if (!tg3_flag(tp, IS_NIC) ||
  1967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1968. return;
  1969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1972. tg3_frob_aux_power_5717(tp, include_wol ?
  1973. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  1974. return;
  1975. }
  1976. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  1977. struct net_device *dev_peer;
  1978. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1979. /* remove_one() may have been run on the peer. */
  1980. if (dev_peer) {
  1981. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1982. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1983. return;
  1984. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  1985. tg3_flag(tp_peer, ENABLE_ASF))
  1986. need_vaux = true;
  1987. }
  1988. }
  1989. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  1990. tg3_flag(tp, ENABLE_ASF))
  1991. need_vaux = true;
  1992. if (need_vaux)
  1993. tg3_pwrsrc_switch_to_vaux(tp);
  1994. else
  1995. tg3_pwrsrc_die_with_vmain(tp);
  1996. }
  1997. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1998. {
  1999. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2000. return 1;
  2001. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2002. if (speed != SPEED_10)
  2003. return 1;
  2004. } else if (speed == SPEED_10)
  2005. return 1;
  2006. return 0;
  2007. }
  2008. static int tg3_setup_phy(struct tg3 *, int);
  2009. #define RESET_KIND_SHUTDOWN 0
  2010. #define RESET_KIND_INIT 1
  2011. #define RESET_KIND_SUSPEND 2
  2012. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2013. static int tg3_halt_cpu(struct tg3 *, u32);
  2014. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2015. {
  2016. u32 val;
  2017. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2019. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2020. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2021. sg_dig_ctrl |=
  2022. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2023. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2024. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2025. }
  2026. return;
  2027. }
  2028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2029. tg3_bmcr_reset(tp);
  2030. val = tr32(GRC_MISC_CFG);
  2031. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2032. udelay(40);
  2033. return;
  2034. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2035. u32 phytest;
  2036. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2037. u32 phy;
  2038. tg3_writephy(tp, MII_ADVERTISE, 0);
  2039. tg3_writephy(tp, MII_BMCR,
  2040. BMCR_ANENABLE | BMCR_ANRESTART);
  2041. tg3_writephy(tp, MII_TG3_FET_TEST,
  2042. phytest | MII_TG3_FET_SHADOW_EN);
  2043. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2044. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2045. tg3_writephy(tp,
  2046. MII_TG3_FET_SHDW_AUXMODE4,
  2047. phy);
  2048. }
  2049. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2050. }
  2051. return;
  2052. } else if (do_low_power) {
  2053. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2054. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2055. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2056. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2057. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2058. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2059. }
  2060. /* The PHY should not be powered down on some chips because
  2061. * of bugs.
  2062. */
  2063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2064. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2065. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2066. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2067. return;
  2068. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2069. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2070. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2071. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2072. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2073. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2074. }
  2075. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2076. }
  2077. /* tp->lock is held. */
  2078. static int tg3_nvram_lock(struct tg3 *tp)
  2079. {
  2080. if (tg3_flag(tp, NVRAM)) {
  2081. int i;
  2082. if (tp->nvram_lock_cnt == 0) {
  2083. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2084. for (i = 0; i < 8000; i++) {
  2085. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2086. break;
  2087. udelay(20);
  2088. }
  2089. if (i == 8000) {
  2090. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2091. return -ENODEV;
  2092. }
  2093. }
  2094. tp->nvram_lock_cnt++;
  2095. }
  2096. return 0;
  2097. }
  2098. /* tp->lock is held. */
  2099. static void tg3_nvram_unlock(struct tg3 *tp)
  2100. {
  2101. if (tg3_flag(tp, NVRAM)) {
  2102. if (tp->nvram_lock_cnt > 0)
  2103. tp->nvram_lock_cnt--;
  2104. if (tp->nvram_lock_cnt == 0)
  2105. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2106. }
  2107. }
  2108. /* tp->lock is held. */
  2109. static void tg3_enable_nvram_access(struct tg3 *tp)
  2110. {
  2111. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2112. u32 nvaccess = tr32(NVRAM_ACCESS);
  2113. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2114. }
  2115. }
  2116. /* tp->lock is held. */
  2117. static void tg3_disable_nvram_access(struct tg3 *tp)
  2118. {
  2119. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2120. u32 nvaccess = tr32(NVRAM_ACCESS);
  2121. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2122. }
  2123. }
  2124. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2125. u32 offset, u32 *val)
  2126. {
  2127. u32 tmp;
  2128. int i;
  2129. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2130. return -EINVAL;
  2131. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2132. EEPROM_ADDR_DEVID_MASK |
  2133. EEPROM_ADDR_READ);
  2134. tw32(GRC_EEPROM_ADDR,
  2135. tmp |
  2136. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2137. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2138. EEPROM_ADDR_ADDR_MASK) |
  2139. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2140. for (i = 0; i < 1000; i++) {
  2141. tmp = tr32(GRC_EEPROM_ADDR);
  2142. if (tmp & EEPROM_ADDR_COMPLETE)
  2143. break;
  2144. msleep(1);
  2145. }
  2146. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2147. return -EBUSY;
  2148. tmp = tr32(GRC_EEPROM_DATA);
  2149. /*
  2150. * The data will always be opposite the native endian
  2151. * format. Perform a blind byteswap to compensate.
  2152. */
  2153. *val = swab32(tmp);
  2154. return 0;
  2155. }
  2156. #define NVRAM_CMD_TIMEOUT 10000
  2157. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2158. {
  2159. int i;
  2160. tw32(NVRAM_CMD, nvram_cmd);
  2161. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2162. udelay(10);
  2163. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2164. udelay(10);
  2165. break;
  2166. }
  2167. }
  2168. if (i == NVRAM_CMD_TIMEOUT)
  2169. return -EBUSY;
  2170. return 0;
  2171. }
  2172. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2173. {
  2174. if (tg3_flag(tp, NVRAM) &&
  2175. tg3_flag(tp, NVRAM_BUFFERED) &&
  2176. tg3_flag(tp, FLASH) &&
  2177. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2178. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2179. addr = ((addr / tp->nvram_pagesize) <<
  2180. ATMEL_AT45DB0X1B_PAGE_POS) +
  2181. (addr % tp->nvram_pagesize);
  2182. return addr;
  2183. }
  2184. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2185. {
  2186. if (tg3_flag(tp, NVRAM) &&
  2187. tg3_flag(tp, NVRAM_BUFFERED) &&
  2188. tg3_flag(tp, FLASH) &&
  2189. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2190. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2191. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2192. tp->nvram_pagesize) +
  2193. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2194. return addr;
  2195. }
  2196. /* NOTE: Data read in from NVRAM is byteswapped according to
  2197. * the byteswapping settings for all other register accesses.
  2198. * tg3 devices are BE devices, so on a BE machine, the data
  2199. * returned will be exactly as it is seen in NVRAM. On a LE
  2200. * machine, the 32-bit value will be byteswapped.
  2201. */
  2202. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2203. {
  2204. int ret;
  2205. if (!tg3_flag(tp, NVRAM))
  2206. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2207. offset = tg3_nvram_phys_addr(tp, offset);
  2208. if (offset > NVRAM_ADDR_MSK)
  2209. return -EINVAL;
  2210. ret = tg3_nvram_lock(tp);
  2211. if (ret)
  2212. return ret;
  2213. tg3_enable_nvram_access(tp);
  2214. tw32(NVRAM_ADDR, offset);
  2215. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2216. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2217. if (ret == 0)
  2218. *val = tr32(NVRAM_RDDATA);
  2219. tg3_disable_nvram_access(tp);
  2220. tg3_nvram_unlock(tp);
  2221. return ret;
  2222. }
  2223. /* Ensures NVRAM data is in bytestream format. */
  2224. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2225. {
  2226. u32 v;
  2227. int res = tg3_nvram_read(tp, offset, &v);
  2228. if (!res)
  2229. *val = cpu_to_be32(v);
  2230. return res;
  2231. }
  2232. /* tp->lock is held. */
  2233. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2234. {
  2235. u32 addr_high, addr_low;
  2236. int i;
  2237. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2238. tp->dev->dev_addr[1]);
  2239. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2240. (tp->dev->dev_addr[3] << 16) |
  2241. (tp->dev->dev_addr[4] << 8) |
  2242. (tp->dev->dev_addr[5] << 0));
  2243. for (i = 0; i < 4; i++) {
  2244. if (i == 1 && skip_mac_1)
  2245. continue;
  2246. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2247. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2248. }
  2249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2251. for (i = 0; i < 12; i++) {
  2252. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2253. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2254. }
  2255. }
  2256. addr_high = (tp->dev->dev_addr[0] +
  2257. tp->dev->dev_addr[1] +
  2258. tp->dev->dev_addr[2] +
  2259. tp->dev->dev_addr[3] +
  2260. tp->dev->dev_addr[4] +
  2261. tp->dev->dev_addr[5]) &
  2262. TX_BACKOFF_SEED_MASK;
  2263. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2264. }
  2265. static void tg3_enable_register_access(struct tg3 *tp)
  2266. {
  2267. /*
  2268. * Make sure register accesses (indirect or otherwise) will function
  2269. * correctly.
  2270. */
  2271. pci_write_config_dword(tp->pdev,
  2272. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2273. }
  2274. static int tg3_power_up(struct tg3 *tp)
  2275. {
  2276. int err;
  2277. tg3_enable_register_access(tp);
  2278. err = pci_set_power_state(tp->pdev, PCI_D0);
  2279. if (!err) {
  2280. /* Switch out of Vaux if it is a NIC */
  2281. tg3_pwrsrc_switch_to_vmain(tp);
  2282. } else {
  2283. netdev_err(tp->dev, "Transition to D0 failed\n");
  2284. }
  2285. return err;
  2286. }
  2287. static int tg3_power_down_prepare(struct tg3 *tp)
  2288. {
  2289. u32 misc_host_ctrl;
  2290. bool device_should_wake, do_low_power;
  2291. tg3_enable_register_access(tp);
  2292. /* Restore the CLKREQ setting. */
  2293. if (tg3_flag(tp, CLKREQ_BUG)) {
  2294. u16 lnkctl;
  2295. pci_read_config_word(tp->pdev,
  2296. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2297. &lnkctl);
  2298. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2299. pci_write_config_word(tp->pdev,
  2300. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2301. lnkctl);
  2302. }
  2303. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2304. tw32(TG3PCI_MISC_HOST_CTRL,
  2305. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2306. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2307. tg3_flag(tp, WOL_ENABLE);
  2308. if (tg3_flag(tp, USE_PHYLIB)) {
  2309. do_low_power = false;
  2310. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2311. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2312. struct phy_device *phydev;
  2313. u32 phyid, advertising;
  2314. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2315. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2316. tp->link_config.orig_speed = phydev->speed;
  2317. tp->link_config.orig_duplex = phydev->duplex;
  2318. tp->link_config.orig_autoneg = phydev->autoneg;
  2319. tp->link_config.orig_advertising = phydev->advertising;
  2320. advertising = ADVERTISED_TP |
  2321. ADVERTISED_Pause |
  2322. ADVERTISED_Autoneg |
  2323. ADVERTISED_10baseT_Half;
  2324. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2325. if (tg3_flag(tp, WOL_SPEED_100MB))
  2326. advertising |=
  2327. ADVERTISED_100baseT_Half |
  2328. ADVERTISED_100baseT_Full |
  2329. ADVERTISED_10baseT_Full;
  2330. else
  2331. advertising |= ADVERTISED_10baseT_Full;
  2332. }
  2333. phydev->advertising = advertising;
  2334. phy_start_aneg(phydev);
  2335. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2336. if (phyid != PHY_ID_BCMAC131) {
  2337. phyid &= PHY_BCM_OUI_MASK;
  2338. if (phyid == PHY_BCM_OUI_1 ||
  2339. phyid == PHY_BCM_OUI_2 ||
  2340. phyid == PHY_BCM_OUI_3)
  2341. do_low_power = true;
  2342. }
  2343. }
  2344. } else {
  2345. do_low_power = true;
  2346. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2347. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2348. tp->link_config.orig_speed = tp->link_config.speed;
  2349. tp->link_config.orig_duplex = tp->link_config.duplex;
  2350. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2351. }
  2352. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2353. tp->link_config.speed = SPEED_10;
  2354. tp->link_config.duplex = DUPLEX_HALF;
  2355. tp->link_config.autoneg = AUTONEG_ENABLE;
  2356. tg3_setup_phy(tp, 0);
  2357. }
  2358. }
  2359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2360. u32 val;
  2361. val = tr32(GRC_VCPU_EXT_CTRL);
  2362. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2363. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2364. int i;
  2365. u32 val;
  2366. for (i = 0; i < 200; i++) {
  2367. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2368. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2369. break;
  2370. msleep(1);
  2371. }
  2372. }
  2373. if (tg3_flag(tp, WOL_CAP))
  2374. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2375. WOL_DRV_STATE_SHUTDOWN |
  2376. WOL_DRV_WOL |
  2377. WOL_SET_MAGIC_PKT);
  2378. if (device_should_wake) {
  2379. u32 mac_mode;
  2380. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2381. if (do_low_power &&
  2382. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2383. tg3_phy_auxctl_write(tp,
  2384. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2385. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2386. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2387. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2388. udelay(40);
  2389. }
  2390. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2391. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2392. else
  2393. mac_mode = MAC_MODE_PORT_MODE_MII;
  2394. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2395. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2396. ASIC_REV_5700) {
  2397. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2398. SPEED_100 : SPEED_10;
  2399. if (tg3_5700_link_polarity(tp, speed))
  2400. mac_mode |= MAC_MODE_LINK_POLARITY;
  2401. else
  2402. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2403. }
  2404. } else {
  2405. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2406. }
  2407. if (!tg3_flag(tp, 5750_PLUS))
  2408. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2409. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2410. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2411. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2412. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2413. if (tg3_flag(tp, ENABLE_APE))
  2414. mac_mode |= MAC_MODE_APE_TX_EN |
  2415. MAC_MODE_APE_RX_EN |
  2416. MAC_MODE_TDE_ENABLE;
  2417. tw32_f(MAC_MODE, mac_mode);
  2418. udelay(100);
  2419. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2420. udelay(10);
  2421. }
  2422. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2425. u32 base_val;
  2426. base_val = tp->pci_clock_ctrl;
  2427. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2428. CLOCK_CTRL_TXCLK_DISABLE);
  2429. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2430. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2431. } else if (tg3_flag(tp, 5780_CLASS) ||
  2432. tg3_flag(tp, CPMU_PRESENT) ||
  2433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2434. /* do nothing */
  2435. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2436. u32 newbits1, newbits2;
  2437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2439. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2440. CLOCK_CTRL_TXCLK_DISABLE |
  2441. CLOCK_CTRL_ALTCLK);
  2442. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2443. } else if (tg3_flag(tp, 5705_PLUS)) {
  2444. newbits1 = CLOCK_CTRL_625_CORE;
  2445. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2446. } else {
  2447. newbits1 = CLOCK_CTRL_ALTCLK;
  2448. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2449. }
  2450. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2451. 40);
  2452. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2453. 40);
  2454. if (!tg3_flag(tp, 5705_PLUS)) {
  2455. u32 newbits3;
  2456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2458. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2459. CLOCK_CTRL_TXCLK_DISABLE |
  2460. CLOCK_CTRL_44MHZ_CORE);
  2461. } else {
  2462. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2463. }
  2464. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2465. tp->pci_clock_ctrl | newbits3, 40);
  2466. }
  2467. }
  2468. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2469. tg3_power_down_phy(tp, do_low_power);
  2470. tg3_frob_aux_power(tp, true);
  2471. /* Workaround for unstable PLL clock */
  2472. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2473. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2474. u32 val = tr32(0x7d00);
  2475. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2476. tw32(0x7d00, val);
  2477. if (!tg3_flag(tp, ENABLE_ASF)) {
  2478. int err;
  2479. err = tg3_nvram_lock(tp);
  2480. tg3_halt_cpu(tp, RX_CPU_BASE);
  2481. if (!err)
  2482. tg3_nvram_unlock(tp);
  2483. }
  2484. }
  2485. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2486. return 0;
  2487. }
  2488. static void tg3_power_down(struct tg3 *tp)
  2489. {
  2490. tg3_power_down_prepare(tp);
  2491. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2492. pci_set_power_state(tp->pdev, PCI_D3hot);
  2493. }
  2494. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2495. {
  2496. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2497. case MII_TG3_AUX_STAT_10HALF:
  2498. *speed = SPEED_10;
  2499. *duplex = DUPLEX_HALF;
  2500. break;
  2501. case MII_TG3_AUX_STAT_10FULL:
  2502. *speed = SPEED_10;
  2503. *duplex = DUPLEX_FULL;
  2504. break;
  2505. case MII_TG3_AUX_STAT_100HALF:
  2506. *speed = SPEED_100;
  2507. *duplex = DUPLEX_HALF;
  2508. break;
  2509. case MII_TG3_AUX_STAT_100FULL:
  2510. *speed = SPEED_100;
  2511. *duplex = DUPLEX_FULL;
  2512. break;
  2513. case MII_TG3_AUX_STAT_1000HALF:
  2514. *speed = SPEED_1000;
  2515. *duplex = DUPLEX_HALF;
  2516. break;
  2517. case MII_TG3_AUX_STAT_1000FULL:
  2518. *speed = SPEED_1000;
  2519. *duplex = DUPLEX_FULL;
  2520. break;
  2521. default:
  2522. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2523. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2524. SPEED_10;
  2525. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2526. DUPLEX_HALF;
  2527. break;
  2528. }
  2529. *speed = SPEED_INVALID;
  2530. *duplex = DUPLEX_INVALID;
  2531. break;
  2532. }
  2533. }
  2534. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2535. {
  2536. int err = 0;
  2537. u32 val, new_adv;
  2538. new_adv = ADVERTISE_CSMA;
  2539. if (advertise & ADVERTISED_10baseT_Half)
  2540. new_adv |= ADVERTISE_10HALF;
  2541. if (advertise & ADVERTISED_10baseT_Full)
  2542. new_adv |= ADVERTISE_10FULL;
  2543. if (advertise & ADVERTISED_100baseT_Half)
  2544. new_adv |= ADVERTISE_100HALF;
  2545. if (advertise & ADVERTISED_100baseT_Full)
  2546. new_adv |= ADVERTISE_100FULL;
  2547. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2548. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2549. if (err)
  2550. goto done;
  2551. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2552. goto done;
  2553. new_adv = 0;
  2554. if (advertise & ADVERTISED_1000baseT_Half)
  2555. new_adv |= ADVERTISE_1000HALF;
  2556. if (advertise & ADVERTISED_1000baseT_Full)
  2557. new_adv |= ADVERTISE_1000FULL;
  2558. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2559. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2560. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2561. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2562. if (err)
  2563. goto done;
  2564. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2565. goto done;
  2566. tw32(TG3_CPMU_EEE_MODE,
  2567. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2568. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2569. if (!err) {
  2570. u32 err2;
  2571. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2572. case ASIC_REV_5717:
  2573. case ASIC_REV_57765:
  2574. case ASIC_REV_5719:
  2575. val = MII_TG3_DSP_TAP26_ALNOKO |
  2576. MII_TG3_DSP_TAP26_RMRXSTO |
  2577. MII_TG3_DSP_TAP26_OPCSINPT;
  2578. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2579. /* Fall through */
  2580. case ASIC_REV_5720:
  2581. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2582. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2583. MII_TG3_DSP_CH34TP2_HIBW01);
  2584. }
  2585. val = 0;
  2586. /* Advertise 100-BaseTX EEE ability */
  2587. if (advertise & ADVERTISED_100baseT_Full)
  2588. val |= MDIO_AN_EEE_ADV_100TX;
  2589. /* Advertise 1000-BaseT EEE ability */
  2590. if (advertise & ADVERTISED_1000baseT_Full)
  2591. val |= MDIO_AN_EEE_ADV_1000T;
  2592. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2593. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2594. if (!err)
  2595. err = err2;
  2596. }
  2597. done:
  2598. return err;
  2599. }
  2600. static void tg3_phy_copper_begin(struct tg3 *tp)
  2601. {
  2602. u32 new_adv;
  2603. int i;
  2604. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2605. new_adv = ADVERTISED_10baseT_Half |
  2606. ADVERTISED_10baseT_Full;
  2607. if (tg3_flag(tp, WOL_SPEED_100MB))
  2608. new_adv |= ADVERTISED_100baseT_Half |
  2609. ADVERTISED_100baseT_Full;
  2610. tg3_phy_autoneg_cfg(tp, new_adv,
  2611. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2612. } else if (tp->link_config.speed == SPEED_INVALID) {
  2613. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2614. tp->link_config.advertising &=
  2615. ~(ADVERTISED_1000baseT_Half |
  2616. ADVERTISED_1000baseT_Full);
  2617. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2618. tp->link_config.flowctrl);
  2619. } else {
  2620. /* Asking for a specific link mode. */
  2621. if (tp->link_config.speed == SPEED_1000) {
  2622. if (tp->link_config.duplex == DUPLEX_FULL)
  2623. new_adv = ADVERTISED_1000baseT_Full;
  2624. else
  2625. new_adv = ADVERTISED_1000baseT_Half;
  2626. } else if (tp->link_config.speed == SPEED_100) {
  2627. if (tp->link_config.duplex == DUPLEX_FULL)
  2628. new_adv = ADVERTISED_100baseT_Full;
  2629. else
  2630. new_adv = ADVERTISED_100baseT_Half;
  2631. } else {
  2632. if (tp->link_config.duplex == DUPLEX_FULL)
  2633. new_adv = ADVERTISED_10baseT_Full;
  2634. else
  2635. new_adv = ADVERTISED_10baseT_Half;
  2636. }
  2637. tg3_phy_autoneg_cfg(tp, new_adv,
  2638. tp->link_config.flowctrl);
  2639. }
  2640. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2641. tp->link_config.speed != SPEED_INVALID) {
  2642. u32 bmcr, orig_bmcr;
  2643. tp->link_config.active_speed = tp->link_config.speed;
  2644. tp->link_config.active_duplex = tp->link_config.duplex;
  2645. bmcr = 0;
  2646. switch (tp->link_config.speed) {
  2647. default:
  2648. case SPEED_10:
  2649. break;
  2650. case SPEED_100:
  2651. bmcr |= BMCR_SPEED100;
  2652. break;
  2653. case SPEED_1000:
  2654. bmcr |= BMCR_SPEED1000;
  2655. break;
  2656. }
  2657. if (tp->link_config.duplex == DUPLEX_FULL)
  2658. bmcr |= BMCR_FULLDPLX;
  2659. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2660. (bmcr != orig_bmcr)) {
  2661. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2662. for (i = 0; i < 1500; i++) {
  2663. u32 tmp;
  2664. udelay(10);
  2665. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2666. tg3_readphy(tp, MII_BMSR, &tmp))
  2667. continue;
  2668. if (!(tmp & BMSR_LSTATUS)) {
  2669. udelay(40);
  2670. break;
  2671. }
  2672. }
  2673. tg3_writephy(tp, MII_BMCR, bmcr);
  2674. udelay(40);
  2675. }
  2676. } else {
  2677. tg3_writephy(tp, MII_BMCR,
  2678. BMCR_ANENABLE | BMCR_ANRESTART);
  2679. }
  2680. }
  2681. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2682. {
  2683. int err;
  2684. /* Turn off tap power management. */
  2685. /* Set Extended packet length bit */
  2686. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2687. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2688. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2689. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2690. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2691. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2692. udelay(40);
  2693. return err;
  2694. }
  2695. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2696. {
  2697. u32 adv_reg, all_mask = 0;
  2698. if (mask & ADVERTISED_10baseT_Half)
  2699. all_mask |= ADVERTISE_10HALF;
  2700. if (mask & ADVERTISED_10baseT_Full)
  2701. all_mask |= ADVERTISE_10FULL;
  2702. if (mask & ADVERTISED_100baseT_Half)
  2703. all_mask |= ADVERTISE_100HALF;
  2704. if (mask & ADVERTISED_100baseT_Full)
  2705. all_mask |= ADVERTISE_100FULL;
  2706. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2707. return 0;
  2708. if ((adv_reg & all_mask) != all_mask)
  2709. return 0;
  2710. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2711. u32 tg3_ctrl;
  2712. all_mask = 0;
  2713. if (mask & ADVERTISED_1000baseT_Half)
  2714. all_mask |= ADVERTISE_1000HALF;
  2715. if (mask & ADVERTISED_1000baseT_Full)
  2716. all_mask |= ADVERTISE_1000FULL;
  2717. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2718. return 0;
  2719. if ((tg3_ctrl & all_mask) != all_mask)
  2720. return 0;
  2721. }
  2722. return 1;
  2723. }
  2724. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2725. {
  2726. u32 curadv, reqadv;
  2727. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2728. return 1;
  2729. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2730. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2731. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2732. if (curadv != reqadv)
  2733. return 0;
  2734. if (tg3_flag(tp, PAUSE_AUTONEG))
  2735. tg3_readphy(tp, MII_LPA, rmtadv);
  2736. } else {
  2737. /* Reprogram the advertisement register, even if it
  2738. * does not affect the current link. If the link
  2739. * gets renegotiated in the future, we can save an
  2740. * additional renegotiation cycle by advertising
  2741. * it correctly in the first place.
  2742. */
  2743. if (curadv != reqadv) {
  2744. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2745. ADVERTISE_PAUSE_ASYM);
  2746. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2747. }
  2748. }
  2749. return 1;
  2750. }
  2751. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2752. {
  2753. int current_link_up;
  2754. u32 bmsr, val;
  2755. u32 lcl_adv, rmt_adv;
  2756. u16 current_speed;
  2757. u8 current_duplex;
  2758. int i, err;
  2759. tw32(MAC_EVENT, 0);
  2760. tw32_f(MAC_STATUS,
  2761. (MAC_STATUS_SYNC_CHANGED |
  2762. MAC_STATUS_CFG_CHANGED |
  2763. MAC_STATUS_MI_COMPLETION |
  2764. MAC_STATUS_LNKSTATE_CHANGED));
  2765. udelay(40);
  2766. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2767. tw32_f(MAC_MI_MODE,
  2768. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2769. udelay(80);
  2770. }
  2771. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2772. /* Some third-party PHYs need to be reset on link going
  2773. * down.
  2774. */
  2775. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2778. netif_carrier_ok(tp->dev)) {
  2779. tg3_readphy(tp, MII_BMSR, &bmsr);
  2780. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2781. !(bmsr & BMSR_LSTATUS))
  2782. force_reset = 1;
  2783. }
  2784. if (force_reset)
  2785. tg3_phy_reset(tp);
  2786. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2787. tg3_readphy(tp, MII_BMSR, &bmsr);
  2788. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2789. !tg3_flag(tp, INIT_COMPLETE))
  2790. bmsr = 0;
  2791. if (!(bmsr & BMSR_LSTATUS)) {
  2792. err = tg3_init_5401phy_dsp(tp);
  2793. if (err)
  2794. return err;
  2795. tg3_readphy(tp, MII_BMSR, &bmsr);
  2796. for (i = 0; i < 1000; i++) {
  2797. udelay(10);
  2798. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2799. (bmsr & BMSR_LSTATUS)) {
  2800. udelay(40);
  2801. break;
  2802. }
  2803. }
  2804. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2805. TG3_PHY_REV_BCM5401_B0 &&
  2806. !(bmsr & BMSR_LSTATUS) &&
  2807. tp->link_config.active_speed == SPEED_1000) {
  2808. err = tg3_phy_reset(tp);
  2809. if (!err)
  2810. err = tg3_init_5401phy_dsp(tp);
  2811. if (err)
  2812. return err;
  2813. }
  2814. }
  2815. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2816. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2817. /* 5701 {A0,B0} CRC bug workaround */
  2818. tg3_writephy(tp, 0x15, 0x0a75);
  2819. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2820. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2821. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2822. }
  2823. /* Clear pending interrupts... */
  2824. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2825. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2826. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2827. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2828. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2829. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2832. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2833. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2834. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2835. else
  2836. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2837. }
  2838. current_link_up = 0;
  2839. current_speed = SPEED_INVALID;
  2840. current_duplex = DUPLEX_INVALID;
  2841. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2842. err = tg3_phy_auxctl_read(tp,
  2843. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2844. &val);
  2845. if (!err && !(val & (1 << 10))) {
  2846. tg3_phy_auxctl_write(tp,
  2847. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2848. val | (1 << 10));
  2849. goto relink;
  2850. }
  2851. }
  2852. bmsr = 0;
  2853. for (i = 0; i < 100; i++) {
  2854. tg3_readphy(tp, MII_BMSR, &bmsr);
  2855. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2856. (bmsr & BMSR_LSTATUS))
  2857. break;
  2858. udelay(40);
  2859. }
  2860. if (bmsr & BMSR_LSTATUS) {
  2861. u32 aux_stat, bmcr;
  2862. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2863. for (i = 0; i < 2000; i++) {
  2864. udelay(10);
  2865. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2866. aux_stat)
  2867. break;
  2868. }
  2869. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2870. &current_speed,
  2871. &current_duplex);
  2872. bmcr = 0;
  2873. for (i = 0; i < 200; i++) {
  2874. tg3_readphy(tp, MII_BMCR, &bmcr);
  2875. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2876. continue;
  2877. if (bmcr && bmcr != 0x7fff)
  2878. break;
  2879. udelay(10);
  2880. }
  2881. lcl_adv = 0;
  2882. rmt_adv = 0;
  2883. tp->link_config.active_speed = current_speed;
  2884. tp->link_config.active_duplex = current_duplex;
  2885. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2886. if ((bmcr & BMCR_ANENABLE) &&
  2887. tg3_copper_is_advertising_all(tp,
  2888. tp->link_config.advertising)) {
  2889. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2890. &rmt_adv))
  2891. current_link_up = 1;
  2892. }
  2893. } else {
  2894. if (!(bmcr & BMCR_ANENABLE) &&
  2895. tp->link_config.speed == current_speed &&
  2896. tp->link_config.duplex == current_duplex &&
  2897. tp->link_config.flowctrl ==
  2898. tp->link_config.active_flowctrl) {
  2899. current_link_up = 1;
  2900. }
  2901. }
  2902. if (current_link_up == 1 &&
  2903. tp->link_config.active_duplex == DUPLEX_FULL)
  2904. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2905. }
  2906. relink:
  2907. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2908. tg3_phy_copper_begin(tp);
  2909. tg3_readphy(tp, MII_BMSR, &bmsr);
  2910. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2911. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2912. current_link_up = 1;
  2913. }
  2914. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2915. if (current_link_up == 1) {
  2916. if (tp->link_config.active_speed == SPEED_100 ||
  2917. tp->link_config.active_speed == SPEED_10)
  2918. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2919. else
  2920. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2921. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2922. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2923. else
  2924. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2925. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2926. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2927. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2929. if (current_link_up == 1 &&
  2930. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2931. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2932. else
  2933. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2934. }
  2935. /* ??? Without this setting Netgear GA302T PHY does not
  2936. * ??? send/receive packets...
  2937. */
  2938. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2939. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2940. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2941. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2942. udelay(80);
  2943. }
  2944. tw32_f(MAC_MODE, tp->mac_mode);
  2945. udelay(40);
  2946. tg3_phy_eee_adjust(tp, current_link_up);
  2947. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2948. /* Polled via timer. */
  2949. tw32_f(MAC_EVENT, 0);
  2950. } else {
  2951. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2952. }
  2953. udelay(40);
  2954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2955. current_link_up == 1 &&
  2956. tp->link_config.active_speed == SPEED_1000 &&
  2957. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2958. udelay(120);
  2959. tw32_f(MAC_STATUS,
  2960. (MAC_STATUS_SYNC_CHANGED |
  2961. MAC_STATUS_CFG_CHANGED));
  2962. udelay(40);
  2963. tg3_write_mem(tp,
  2964. NIC_SRAM_FIRMWARE_MBOX,
  2965. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2966. }
  2967. /* Prevent send BD corruption. */
  2968. if (tg3_flag(tp, CLKREQ_BUG)) {
  2969. u16 oldlnkctl, newlnkctl;
  2970. pci_read_config_word(tp->pdev,
  2971. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2972. &oldlnkctl);
  2973. if (tp->link_config.active_speed == SPEED_100 ||
  2974. tp->link_config.active_speed == SPEED_10)
  2975. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2976. else
  2977. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2978. if (newlnkctl != oldlnkctl)
  2979. pci_write_config_word(tp->pdev,
  2980. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2981. newlnkctl);
  2982. }
  2983. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2984. if (current_link_up)
  2985. netif_carrier_on(tp->dev);
  2986. else
  2987. netif_carrier_off(tp->dev);
  2988. tg3_link_report(tp);
  2989. }
  2990. return 0;
  2991. }
  2992. struct tg3_fiber_aneginfo {
  2993. int state;
  2994. #define ANEG_STATE_UNKNOWN 0
  2995. #define ANEG_STATE_AN_ENABLE 1
  2996. #define ANEG_STATE_RESTART_INIT 2
  2997. #define ANEG_STATE_RESTART 3
  2998. #define ANEG_STATE_DISABLE_LINK_OK 4
  2999. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3000. #define ANEG_STATE_ABILITY_DETECT 6
  3001. #define ANEG_STATE_ACK_DETECT_INIT 7
  3002. #define ANEG_STATE_ACK_DETECT 8
  3003. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3004. #define ANEG_STATE_COMPLETE_ACK 10
  3005. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3006. #define ANEG_STATE_IDLE_DETECT 12
  3007. #define ANEG_STATE_LINK_OK 13
  3008. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3009. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3010. u32 flags;
  3011. #define MR_AN_ENABLE 0x00000001
  3012. #define MR_RESTART_AN 0x00000002
  3013. #define MR_AN_COMPLETE 0x00000004
  3014. #define MR_PAGE_RX 0x00000008
  3015. #define MR_NP_LOADED 0x00000010
  3016. #define MR_TOGGLE_TX 0x00000020
  3017. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3018. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3019. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3020. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3021. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3022. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3023. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3024. #define MR_TOGGLE_RX 0x00002000
  3025. #define MR_NP_RX 0x00004000
  3026. #define MR_LINK_OK 0x80000000
  3027. unsigned long link_time, cur_time;
  3028. u32 ability_match_cfg;
  3029. int ability_match_count;
  3030. char ability_match, idle_match, ack_match;
  3031. u32 txconfig, rxconfig;
  3032. #define ANEG_CFG_NP 0x00000080
  3033. #define ANEG_CFG_ACK 0x00000040
  3034. #define ANEG_CFG_RF2 0x00000020
  3035. #define ANEG_CFG_RF1 0x00000010
  3036. #define ANEG_CFG_PS2 0x00000001
  3037. #define ANEG_CFG_PS1 0x00008000
  3038. #define ANEG_CFG_HD 0x00004000
  3039. #define ANEG_CFG_FD 0x00002000
  3040. #define ANEG_CFG_INVAL 0x00001f06
  3041. };
  3042. #define ANEG_OK 0
  3043. #define ANEG_DONE 1
  3044. #define ANEG_TIMER_ENAB 2
  3045. #define ANEG_FAILED -1
  3046. #define ANEG_STATE_SETTLE_TIME 10000
  3047. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3048. struct tg3_fiber_aneginfo *ap)
  3049. {
  3050. u16 flowctrl;
  3051. unsigned long delta;
  3052. u32 rx_cfg_reg;
  3053. int ret;
  3054. if (ap->state == ANEG_STATE_UNKNOWN) {
  3055. ap->rxconfig = 0;
  3056. ap->link_time = 0;
  3057. ap->cur_time = 0;
  3058. ap->ability_match_cfg = 0;
  3059. ap->ability_match_count = 0;
  3060. ap->ability_match = 0;
  3061. ap->idle_match = 0;
  3062. ap->ack_match = 0;
  3063. }
  3064. ap->cur_time++;
  3065. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3066. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3067. if (rx_cfg_reg != ap->ability_match_cfg) {
  3068. ap->ability_match_cfg = rx_cfg_reg;
  3069. ap->ability_match = 0;
  3070. ap->ability_match_count = 0;
  3071. } else {
  3072. if (++ap->ability_match_count > 1) {
  3073. ap->ability_match = 1;
  3074. ap->ability_match_cfg = rx_cfg_reg;
  3075. }
  3076. }
  3077. if (rx_cfg_reg & ANEG_CFG_ACK)
  3078. ap->ack_match = 1;
  3079. else
  3080. ap->ack_match = 0;
  3081. ap->idle_match = 0;
  3082. } else {
  3083. ap->idle_match = 1;
  3084. ap->ability_match_cfg = 0;
  3085. ap->ability_match_count = 0;
  3086. ap->ability_match = 0;
  3087. ap->ack_match = 0;
  3088. rx_cfg_reg = 0;
  3089. }
  3090. ap->rxconfig = rx_cfg_reg;
  3091. ret = ANEG_OK;
  3092. switch (ap->state) {
  3093. case ANEG_STATE_UNKNOWN:
  3094. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3095. ap->state = ANEG_STATE_AN_ENABLE;
  3096. /* fallthru */
  3097. case ANEG_STATE_AN_ENABLE:
  3098. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3099. if (ap->flags & MR_AN_ENABLE) {
  3100. ap->link_time = 0;
  3101. ap->cur_time = 0;
  3102. ap->ability_match_cfg = 0;
  3103. ap->ability_match_count = 0;
  3104. ap->ability_match = 0;
  3105. ap->idle_match = 0;
  3106. ap->ack_match = 0;
  3107. ap->state = ANEG_STATE_RESTART_INIT;
  3108. } else {
  3109. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3110. }
  3111. break;
  3112. case ANEG_STATE_RESTART_INIT:
  3113. ap->link_time = ap->cur_time;
  3114. ap->flags &= ~(MR_NP_LOADED);
  3115. ap->txconfig = 0;
  3116. tw32(MAC_TX_AUTO_NEG, 0);
  3117. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3118. tw32_f(MAC_MODE, tp->mac_mode);
  3119. udelay(40);
  3120. ret = ANEG_TIMER_ENAB;
  3121. ap->state = ANEG_STATE_RESTART;
  3122. /* fallthru */
  3123. case ANEG_STATE_RESTART:
  3124. delta = ap->cur_time - ap->link_time;
  3125. if (delta > ANEG_STATE_SETTLE_TIME)
  3126. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3127. else
  3128. ret = ANEG_TIMER_ENAB;
  3129. break;
  3130. case ANEG_STATE_DISABLE_LINK_OK:
  3131. ret = ANEG_DONE;
  3132. break;
  3133. case ANEG_STATE_ABILITY_DETECT_INIT:
  3134. ap->flags &= ~(MR_TOGGLE_TX);
  3135. ap->txconfig = ANEG_CFG_FD;
  3136. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3137. if (flowctrl & ADVERTISE_1000XPAUSE)
  3138. ap->txconfig |= ANEG_CFG_PS1;
  3139. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3140. ap->txconfig |= ANEG_CFG_PS2;
  3141. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3142. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3143. tw32_f(MAC_MODE, tp->mac_mode);
  3144. udelay(40);
  3145. ap->state = ANEG_STATE_ABILITY_DETECT;
  3146. break;
  3147. case ANEG_STATE_ABILITY_DETECT:
  3148. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3149. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3150. break;
  3151. case ANEG_STATE_ACK_DETECT_INIT:
  3152. ap->txconfig |= ANEG_CFG_ACK;
  3153. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3154. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3155. tw32_f(MAC_MODE, tp->mac_mode);
  3156. udelay(40);
  3157. ap->state = ANEG_STATE_ACK_DETECT;
  3158. /* fallthru */
  3159. case ANEG_STATE_ACK_DETECT:
  3160. if (ap->ack_match != 0) {
  3161. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3162. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3163. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3164. } else {
  3165. ap->state = ANEG_STATE_AN_ENABLE;
  3166. }
  3167. } else if (ap->ability_match != 0 &&
  3168. ap->rxconfig == 0) {
  3169. ap->state = ANEG_STATE_AN_ENABLE;
  3170. }
  3171. break;
  3172. case ANEG_STATE_COMPLETE_ACK_INIT:
  3173. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3174. ret = ANEG_FAILED;
  3175. break;
  3176. }
  3177. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3178. MR_LP_ADV_HALF_DUPLEX |
  3179. MR_LP_ADV_SYM_PAUSE |
  3180. MR_LP_ADV_ASYM_PAUSE |
  3181. MR_LP_ADV_REMOTE_FAULT1 |
  3182. MR_LP_ADV_REMOTE_FAULT2 |
  3183. MR_LP_ADV_NEXT_PAGE |
  3184. MR_TOGGLE_RX |
  3185. MR_NP_RX);
  3186. if (ap->rxconfig & ANEG_CFG_FD)
  3187. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3188. if (ap->rxconfig & ANEG_CFG_HD)
  3189. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3190. if (ap->rxconfig & ANEG_CFG_PS1)
  3191. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3192. if (ap->rxconfig & ANEG_CFG_PS2)
  3193. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3194. if (ap->rxconfig & ANEG_CFG_RF1)
  3195. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3196. if (ap->rxconfig & ANEG_CFG_RF2)
  3197. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3198. if (ap->rxconfig & ANEG_CFG_NP)
  3199. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3200. ap->link_time = ap->cur_time;
  3201. ap->flags ^= (MR_TOGGLE_TX);
  3202. if (ap->rxconfig & 0x0008)
  3203. ap->flags |= MR_TOGGLE_RX;
  3204. if (ap->rxconfig & ANEG_CFG_NP)
  3205. ap->flags |= MR_NP_RX;
  3206. ap->flags |= MR_PAGE_RX;
  3207. ap->state = ANEG_STATE_COMPLETE_ACK;
  3208. ret = ANEG_TIMER_ENAB;
  3209. break;
  3210. case ANEG_STATE_COMPLETE_ACK:
  3211. if (ap->ability_match != 0 &&
  3212. ap->rxconfig == 0) {
  3213. ap->state = ANEG_STATE_AN_ENABLE;
  3214. break;
  3215. }
  3216. delta = ap->cur_time - ap->link_time;
  3217. if (delta > ANEG_STATE_SETTLE_TIME) {
  3218. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3219. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3220. } else {
  3221. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3222. !(ap->flags & MR_NP_RX)) {
  3223. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3224. } else {
  3225. ret = ANEG_FAILED;
  3226. }
  3227. }
  3228. }
  3229. break;
  3230. case ANEG_STATE_IDLE_DETECT_INIT:
  3231. ap->link_time = ap->cur_time;
  3232. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3233. tw32_f(MAC_MODE, tp->mac_mode);
  3234. udelay(40);
  3235. ap->state = ANEG_STATE_IDLE_DETECT;
  3236. ret = ANEG_TIMER_ENAB;
  3237. break;
  3238. case ANEG_STATE_IDLE_DETECT:
  3239. if (ap->ability_match != 0 &&
  3240. ap->rxconfig == 0) {
  3241. ap->state = ANEG_STATE_AN_ENABLE;
  3242. break;
  3243. }
  3244. delta = ap->cur_time - ap->link_time;
  3245. if (delta > ANEG_STATE_SETTLE_TIME) {
  3246. /* XXX another gem from the Broadcom driver :( */
  3247. ap->state = ANEG_STATE_LINK_OK;
  3248. }
  3249. break;
  3250. case ANEG_STATE_LINK_OK:
  3251. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3252. ret = ANEG_DONE;
  3253. break;
  3254. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3255. /* ??? unimplemented */
  3256. break;
  3257. case ANEG_STATE_NEXT_PAGE_WAIT:
  3258. /* ??? unimplemented */
  3259. break;
  3260. default:
  3261. ret = ANEG_FAILED;
  3262. break;
  3263. }
  3264. return ret;
  3265. }
  3266. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3267. {
  3268. int res = 0;
  3269. struct tg3_fiber_aneginfo aninfo;
  3270. int status = ANEG_FAILED;
  3271. unsigned int tick;
  3272. u32 tmp;
  3273. tw32_f(MAC_TX_AUTO_NEG, 0);
  3274. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3275. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3276. udelay(40);
  3277. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3278. udelay(40);
  3279. memset(&aninfo, 0, sizeof(aninfo));
  3280. aninfo.flags |= MR_AN_ENABLE;
  3281. aninfo.state = ANEG_STATE_UNKNOWN;
  3282. aninfo.cur_time = 0;
  3283. tick = 0;
  3284. while (++tick < 195000) {
  3285. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3286. if (status == ANEG_DONE || status == ANEG_FAILED)
  3287. break;
  3288. udelay(1);
  3289. }
  3290. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3291. tw32_f(MAC_MODE, tp->mac_mode);
  3292. udelay(40);
  3293. *txflags = aninfo.txconfig;
  3294. *rxflags = aninfo.flags;
  3295. if (status == ANEG_DONE &&
  3296. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3297. MR_LP_ADV_FULL_DUPLEX)))
  3298. res = 1;
  3299. return res;
  3300. }
  3301. static void tg3_init_bcm8002(struct tg3 *tp)
  3302. {
  3303. u32 mac_status = tr32(MAC_STATUS);
  3304. int i;
  3305. /* Reset when initting first time or we have a link. */
  3306. if (tg3_flag(tp, INIT_COMPLETE) &&
  3307. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3308. return;
  3309. /* Set PLL lock range. */
  3310. tg3_writephy(tp, 0x16, 0x8007);
  3311. /* SW reset */
  3312. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3313. /* Wait for reset to complete. */
  3314. /* XXX schedule_timeout() ... */
  3315. for (i = 0; i < 500; i++)
  3316. udelay(10);
  3317. /* Config mode; select PMA/Ch 1 regs. */
  3318. tg3_writephy(tp, 0x10, 0x8411);
  3319. /* Enable auto-lock and comdet, select txclk for tx. */
  3320. tg3_writephy(tp, 0x11, 0x0a10);
  3321. tg3_writephy(tp, 0x18, 0x00a0);
  3322. tg3_writephy(tp, 0x16, 0x41ff);
  3323. /* Assert and deassert POR. */
  3324. tg3_writephy(tp, 0x13, 0x0400);
  3325. udelay(40);
  3326. tg3_writephy(tp, 0x13, 0x0000);
  3327. tg3_writephy(tp, 0x11, 0x0a50);
  3328. udelay(40);
  3329. tg3_writephy(tp, 0x11, 0x0a10);
  3330. /* Wait for signal to stabilize */
  3331. /* XXX schedule_timeout() ... */
  3332. for (i = 0; i < 15000; i++)
  3333. udelay(10);
  3334. /* Deselect the channel register so we can read the PHYID
  3335. * later.
  3336. */
  3337. tg3_writephy(tp, 0x10, 0x8011);
  3338. }
  3339. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3340. {
  3341. u16 flowctrl;
  3342. u32 sg_dig_ctrl, sg_dig_status;
  3343. u32 serdes_cfg, expected_sg_dig_ctrl;
  3344. int workaround, port_a;
  3345. int current_link_up;
  3346. serdes_cfg = 0;
  3347. expected_sg_dig_ctrl = 0;
  3348. workaround = 0;
  3349. port_a = 1;
  3350. current_link_up = 0;
  3351. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3352. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3353. workaround = 1;
  3354. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3355. port_a = 0;
  3356. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3357. /* preserve bits 20-23 for voltage regulator */
  3358. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3359. }
  3360. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3361. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3362. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3363. if (workaround) {
  3364. u32 val = serdes_cfg;
  3365. if (port_a)
  3366. val |= 0xc010000;
  3367. else
  3368. val |= 0x4010000;
  3369. tw32_f(MAC_SERDES_CFG, val);
  3370. }
  3371. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3372. }
  3373. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3374. tg3_setup_flow_control(tp, 0, 0);
  3375. current_link_up = 1;
  3376. }
  3377. goto out;
  3378. }
  3379. /* Want auto-negotiation. */
  3380. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3381. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3382. if (flowctrl & ADVERTISE_1000XPAUSE)
  3383. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3384. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3385. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3386. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3387. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3388. tp->serdes_counter &&
  3389. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3390. MAC_STATUS_RCVD_CFG)) ==
  3391. MAC_STATUS_PCS_SYNCED)) {
  3392. tp->serdes_counter--;
  3393. current_link_up = 1;
  3394. goto out;
  3395. }
  3396. restart_autoneg:
  3397. if (workaround)
  3398. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3399. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3400. udelay(5);
  3401. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3402. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3403. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3404. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3405. MAC_STATUS_SIGNAL_DET)) {
  3406. sg_dig_status = tr32(SG_DIG_STATUS);
  3407. mac_status = tr32(MAC_STATUS);
  3408. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3409. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3410. u32 local_adv = 0, remote_adv = 0;
  3411. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3412. local_adv |= ADVERTISE_1000XPAUSE;
  3413. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3414. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3415. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3416. remote_adv |= LPA_1000XPAUSE;
  3417. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3418. remote_adv |= LPA_1000XPAUSE_ASYM;
  3419. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3420. current_link_up = 1;
  3421. tp->serdes_counter = 0;
  3422. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3423. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3424. if (tp->serdes_counter)
  3425. tp->serdes_counter--;
  3426. else {
  3427. if (workaround) {
  3428. u32 val = serdes_cfg;
  3429. if (port_a)
  3430. val |= 0xc010000;
  3431. else
  3432. val |= 0x4010000;
  3433. tw32_f(MAC_SERDES_CFG, val);
  3434. }
  3435. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3436. udelay(40);
  3437. /* Link parallel detection - link is up */
  3438. /* only if we have PCS_SYNC and not */
  3439. /* receiving config code words */
  3440. mac_status = tr32(MAC_STATUS);
  3441. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3442. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3443. tg3_setup_flow_control(tp, 0, 0);
  3444. current_link_up = 1;
  3445. tp->phy_flags |=
  3446. TG3_PHYFLG_PARALLEL_DETECT;
  3447. tp->serdes_counter =
  3448. SERDES_PARALLEL_DET_TIMEOUT;
  3449. } else
  3450. goto restart_autoneg;
  3451. }
  3452. }
  3453. } else {
  3454. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3455. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3456. }
  3457. out:
  3458. return current_link_up;
  3459. }
  3460. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3461. {
  3462. int current_link_up = 0;
  3463. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3464. goto out;
  3465. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3466. u32 txflags, rxflags;
  3467. int i;
  3468. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3469. u32 local_adv = 0, remote_adv = 0;
  3470. if (txflags & ANEG_CFG_PS1)
  3471. local_adv |= ADVERTISE_1000XPAUSE;
  3472. if (txflags & ANEG_CFG_PS2)
  3473. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3474. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3475. remote_adv |= LPA_1000XPAUSE;
  3476. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3477. remote_adv |= LPA_1000XPAUSE_ASYM;
  3478. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3479. current_link_up = 1;
  3480. }
  3481. for (i = 0; i < 30; i++) {
  3482. udelay(20);
  3483. tw32_f(MAC_STATUS,
  3484. (MAC_STATUS_SYNC_CHANGED |
  3485. MAC_STATUS_CFG_CHANGED));
  3486. udelay(40);
  3487. if ((tr32(MAC_STATUS) &
  3488. (MAC_STATUS_SYNC_CHANGED |
  3489. MAC_STATUS_CFG_CHANGED)) == 0)
  3490. break;
  3491. }
  3492. mac_status = tr32(MAC_STATUS);
  3493. if (current_link_up == 0 &&
  3494. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3495. !(mac_status & MAC_STATUS_RCVD_CFG))
  3496. current_link_up = 1;
  3497. } else {
  3498. tg3_setup_flow_control(tp, 0, 0);
  3499. /* Forcing 1000FD link up. */
  3500. current_link_up = 1;
  3501. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3502. udelay(40);
  3503. tw32_f(MAC_MODE, tp->mac_mode);
  3504. udelay(40);
  3505. }
  3506. out:
  3507. return current_link_up;
  3508. }
  3509. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3510. {
  3511. u32 orig_pause_cfg;
  3512. u16 orig_active_speed;
  3513. u8 orig_active_duplex;
  3514. u32 mac_status;
  3515. int current_link_up;
  3516. int i;
  3517. orig_pause_cfg = tp->link_config.active_flowctrl;
  3518. orig_active_speed = tp->link_config.active_speed;
  3519. orig_active_duplex = tp->link_config.active_duplex;
  3520. if (!tg3_flag(tp, HW_AUTONEG) &&
  3521. netif_carrier_ok(tp->dev) &&
  3522. tg3_flag(tp, INIT_COMPLETE)) {
  3523. mac_status = tr32(MAC_STATUS);
  3524. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3525. MAC_STATUS_SIGNAL_DET |
  3526. MAC_STATUS_CFG_CHANGED |
  3527. MAC_STATUS_RCVD_CFG);
  3528. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3529. MAC_STATUS_SIGNAL_DET)) {
  3530. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3531. MAC_STATUS_CFG_CHANGED));
  3532. return 0;
  3533. }
  3534. }
  3535. tw32_f(MAC_TX_AUTO_NEG, 0);
  3536. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3537. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3538. tw32_f(MAC_MODE, tp->mac_mode);
  3539. udelay(40);
  3540. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3541. tg3_init_bcm8002(tp);
  3542. /* Enable link change event even when serdes polling. */
  3543. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3544. udelay(40);
  3545. current_link_up = 0;
  3546. mac_status = tr32(MAC_STATUS);
  3547. if (tg3_flag(tp, HW_AUTONEG))
  3548. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3549. else
  3550. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3551. tp->napi[0].hw_status->status =
  3552. (SD_STATUS_UPDATED |
  3553. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3554. for (i = 0; i < 100; i++) {
  3555. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3556. MAC_STATUS_CFG_CHANGED));
  3557. udelay(5);
  3558. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3559. MAC_STATUS_CFG_CHANGED |
  3560. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3561. break;
  3562. }
  3563. mac_status = tr32(MAC_STATUS);
  3564. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3565. current_link_up = 0;
  3566. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3567. tp->serdes_counter == 0) {
  3568. tw32_f(MAC_MODE, (tp->mac_mode |
  3569. MAC_MODE_SEND_CONFIGS));
  3570. udelay(1);
  3571. tw32_f(MAC_MODE, tp->mac_mode);
  3572. }
  3573. }
  3574. if (current_link_up == 1) {
  3575. tp->link_config.active_speed = SPEED_1000;
  3576. tp->link_config.active_duplex = DUPLEX_FULL;
  3577. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3578. LED_CTRL_LNKLED_OVERRIDE |
  3579. LED_CTRL_1000MBPS_ON));
  3580. } else {
  3581. tp->link_config.active_speed = SPEED_INVALID;
  3582. tp->link_config.active_duplex = DUPLEX_INVALID;
  3583. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3584. LED_CTRL_LNKLED_OVERRIDE |
  3585. LED_CTRL_TRAFFIC_OVERRIDE));
  3586. }
  3587. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3588. if (current_link_up)
  3589. netif_carrier_on(tp->dev);
  3590. else
  3591. netif_carrier_off(tp->dev);
  3592. tg3_link_report(tp);
  3593. } else {
  3594. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3595. if (orig_pause_cfg != now_pause_cfg ||
  3596. orig_active_speed != tp->link_config.active_speed ||
  3597. orig_active_duplex != tp->link_config.active_duplex)
  3598. tg3_link_report(tp);
  3599. }
  3600. return 0;
  3601. }
  3602. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3603. {
  3604. int current_link_up, err = 0;
  3605. u32 bmsr, bmcr;
  3606. u16 current_speed;
  3607. u8 current_duplex;
  3608. u32 local_adv, remote_adv;
  3609. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3610. tw32_f(MAC_MODE, tp->mac_mode);
  3611. udelay(40);
  3612. tw32(MAC_EVENT, 0);
  3613. tw32_f(MAC_STATUS,
  3614. (MAC_STATUS_SYNC_CHANGED |
  3615. MAC_STATUS_CFG_CHANGED |
  3616. MAC_STATUS_MI_COMPLETION |
  3617. MAC_STATUS_LNKSTATE_CHANGED));
  3618. udelay(40);
  3619. if (force_reset)
  3620. tg3_phy_reset(tp);
  3621. current_link_up = 0;
  3622. current_speed = SPEED_INVALID;
  3623. current_duplex = DUPLEX_INVALID;
  3624. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3625. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3627. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3628. bmsr |= BMSR_LSTATUS;
  3629. else
  3630. bmsr &= ~BMSR_LSTATUS;
  3631. }
  3632. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3633. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3634. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3635. /* do nothing, just check for link up at the end */
  3636. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3637. u32 adv, new_adv;
  3638. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3639. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3640. ADVERTISE_1000XPAUSE |
  3641. ADVERTISE_1000XPSE_ASYM |
  3642. ADVERTISE_SLCT);
  3643. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3644. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3645. new_adv |= ADVERTISE_1000XHALF;
  3646. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3647. new_adv |= ADVERTISE_1000XFULL;
  3648. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3649. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3650. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3651. tg3_writephy(tp, MII_BMCR, bmcr);
  3652. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3653. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3654. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3655. return err;
  3656. }
  3657. } else {
  3658. u32 new_bmcr;
  3659. bmcr &= ~BMCR_SPEED1000;
  3660. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3661. if (tp->link_config.duplex == DUPLEX_FULL)
  3662. new_bmcr |= BMCR_FULLDPLX;
  3663. if (new_bmcr != bmcr) {
  3664. /* BMCR_SPEED1000 is a reserved bit that needs
  3665. * to be set on write.
  3666. */
  3667. new_bmcr |= BMCR_SPEED1000;
  3668. /* Force a linkdown */
  3669. if (netif_carrier_ok(tp->dev)) {
  3670. u32 adv;
  3671. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3672. adv &= ~(ADVERTISE_1000XFULL |
  3673. ADVERTISE_1000XHALF |
  3674. ADVERTISE_SLCT);
  3675. tg3_writephy(tp, MII_ADVERTISE, adv);
  3676. tg3_writephy(tp, MII_BMCR, bmcr |
  3677. BMCR_ANRESTART |
  3678. BMCR_ANENABLE);
  3679. udelay(10);
  3680. netif_carrier_off(tp->dev);
  3681. }
  3682. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3683. bmcr = new_bmcr;
  3684. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3685. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3686. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3687. ASIC_REV_5714) {
  3688. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3689. bmsr |= BMSR_LSTATUS;
  3690. else
  3691. bmsr &= ~BMSR_LSTATUS;
  3692. }
  3693. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3694. }
  3695. }
  3696. if (bmsr & BMSR_LSTATUS) {
  3697. current_speed = SPEED_1000;
  3698. current_link_up = 1;
  3699. if (bmcr & BMCR_FULLDPLX)
  3700. current_duplex = DUPLEX_FULL;
  3701. else
  3702. current_duplex = DUPLEX_HALF;
  3703. local_adv = 0;
  3704. remote_adv = 0;
  3705. if (bmcr & BMCR_ANENABLE) {
  3706. u32 common;
  3707. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3708. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3709. common = local_adv & remote_adv;
  3710. if (common & (ADVERTISE_1000XHALF |
  3711. ADVERTISE_1000XFULL)) {
  3712. if (common & ADVERTISE_1000XFULL)
  3713. current_duplex = DUPLEX_FULL;
  3714. else
  3715. current_duplex = DUPLEX_HALF;
  3716. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3717. /* Link is up via parallel detect */
  3718. } else {
  3719. current_link_up = 0;
  3720. }
  3721. }
  3722. }
  3723. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3724. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3725. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3726. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3727. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3728. tw32_f(MAC_MODE, tp->mac_mode);
  3729. udelay(40);
  3730. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3731. tp->link_config.active_speed = current_speed;
  3732. tp->link_config.active_duplex = current_duplex;
  3733. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3734. if (current_link_up)
  3735. netif_carrier_on(tp->dev);
  3736. else {
  3737. netif_carrier_off(tp->dev);
  3738. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3739. }
  3740. tg3_link_report(tp);
  3741. }
  3742. return err;
  3743. }
  3744. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3745. {
  3746. if (tp->serdes_counter) {
  3747. /* Give autoneg time to complete. */
  3748. tp->serdes_counter--;
  3749. return;
  3750. }
  3751. if (!netif_carrier_ok(tp->dev) &&
  3752. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3753. u32 bmcr;
  3754. tg3_readphy(tp, MII_BMCR, &bmcr);
  3755. if (bmcr & BMCR_ANENABLE) {
  3756. u32 phy1, phy2;
  3757. /* Select shadow register 0x1f */
  3758. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3759. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3760. /* Select expansion interrupt status register */
  3761. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3762. MII_TG3_DSP_EXP1_INT_STAT);
  3763. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3764. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3765. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3766. /* We have signal detect and not receiving
  3767. * config code words, link is up by parallel
  3768. * detection.
  3769. */
  3770. bmcr &= ~BMCR_ANENABLE;
  3771. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3772. tg3_writephy(tp, MII_BMCR, bmcr);
  3773. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3774. }
  3775. }
  3776. } else if (netif_carrier_ok(tp->dev) &&
  3777. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3778. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3779. u32 phy2;
  3780. /* Select expansion interrupt status register */
  3781. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3782. MII_TG3_DSP_EXP1_INT_STAT);
  3783. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3784. if (phy2 & 0x20) {
  3785. u32 bmcr;
  3786. /* Config code words received, turn on autoneg. */
  3787. tg3_readphy(tp, MII_BMCR, &bmcr);
  3788. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3789. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3790. }
  3791. }
  3792. }
  3793. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3794. {
  3795. u32 val;
  3796. int err;
  3797. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3798. err = tg3_setup_fiber_phy(tp, force_reset);
  3799. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3800. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3801. else
  3802. err = tg3_setup_copper_phy(tp, force_reset);
  3803. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3804. u32 scale;
  3805. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3806. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3807. scale = 65;
  3808. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3809. scale = 6;
  3810. else
  3811. scale = 12;
  3812. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3813. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3814. tw32(GRC_MISC_CFG, val);
  3815. }
  3816. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3817. (6 << TX_LENGTHS_IPG_SHIFT);
  3818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3819. val |= tr32(MAC_TX_LENGTHS) &
  3820. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3821. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3822. if (tp->link_config.active_speed == SPEED_1000 &&
  3823. tp->link_config.active_duplex == DUPLEX_HALF)
  3824. tw32(MAC_TX_LENGTHS, val |
  3825. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3826. else
  3827. tw32(MAC_TX_LENGTHS, val |
  3828. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3829. if (!tg3_flag(tp, 5705_PLUS)) {
  3830. if (netif_carrier_ok(tp->dev)) {
  3831. tw32(HOSTCC_STAT_COAL_TICKS,
  3832. tp->coal.stats_block_coalesce_usecs);
  3833. } else {
  3834. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3835. }
  3836. }
  3837. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3838. val = tr32(PCIE_PWR_MGMT_THRESH);
  3839. if (!netif_carrier_ok(tp->dev))
  3840. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3841. tp->pwrmgmt_thresh;
  3842. else
  3843. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3844. tw32(PCIE_PWR_MGMT_THRESH, val);
  3845. }
  3846. return err;
  3847. }
  3848. static inline int tg3_irq_sync(struct tg3 *tp)
  3849. {
  3850. return tp->irq_sync;
  3851. }
  3852. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3853. {
  3854. int i;
  3855. dst = (u32 *)((u8 *)dst + off);
  3856. for (i = 0; i < len; i += sizeof(u32))
  3857. *dst++ = tr32(off + i);
  3858. }
  3859. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3860. {
  3861. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3862. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3863. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3864. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3865. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3866. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3867. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3868. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3869. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3870. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3871. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3872. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3873. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3874. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3875. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3876. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3877. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3878. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3879. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3880. if (tg3_flag(tp, SUPPORT_MSIX))
  3881. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3882. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3883. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3884. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3885. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3886. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3887. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3888. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3889. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3890. if (!tg3_flag(tp, 5705_PLUS)) {
  3891. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3892. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3893. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3894. }
  3895. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3896. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3897. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3898. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3899. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3900. if (tg3_flag(tp, NVRAM))
  3901. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3902. }
  3903. static void tg3_dump_state(struct tg3 *tp)
  3904. {
  3905. int i;
  3906. u32 *regs;
  3907. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3908. if (!regs) {
  3909. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3910. return;
  3911. }
  3912. if (tg3_flag(tp, PCI_EXPRESS)) {
  3913. /* Read up to but not including private PCI registers */
  3914. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3915. regs[i / sizeof(u32)] = tr32(i);
  3916. } else
  3917. tg3_dump_legacy_regs(tp, regs);
  3918. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3919. if (!regs[i + 0] && !regs[i + 1] &&
  3920. !regs[i + 2] && !regs[i + 3])
  3921. continue;
  3922. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3923. i * 4,
  3924. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3925. }
  3926. kfree(regs);
  3927. for (i = 0; i < tp->irq_cnt; i++) {
  3928. struct tg3_napi *tnapi = &tp->napi[i];
  3929. /* SW status block */
  3930. netdev_err(tp->dev,
  3931. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3932. i,
  3933. tnapi->hw_status->status,
  3934. tnapi->hw_status->status_tag,
  3935. tnapi->hw_status->rx_jumbo_consumer,
  3936. tnapi->hw_status->rx_consumer,
  3937. tnapi->hw_status->rx_mini_consumer,
  3938. tnapi->hw_status->idx[0].rx_producer,
  3939. tnapi->hw_status->idx[0].tx_consumer);
  3940. netdev_err(tp->dev,
  3941. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3942. i,
  3943. tnapi->last_tag, tnapi->last_irq_tag,
  3944. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3945. tnapi->rx_rcb_ptr,
  3946. tnapi->prodring.rx_std_prod_idx,
  3947. tnapi->prodring.rx_std_cons_idx,
  3948. tnapi->prodring.rx_jmb_prod_idx,
  3949. tnapi->prodring.rx_jmb_cons_idx);
  3950. }
  3951. }
  3952. /* This is called whenever we suspect that the system chipset is re-
  3953. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3954. * is bogus tx completions. We try to recover by setting the
  3955. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3956. * in the workqueue.
  3957. */
  3958. static void tg3_tx_recover(struct tg3 *tp)
  3959. {
  3960. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3961. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3962. netdev_warn(tp->dev,
  3963. "The system may be re-ordering memory-mapped I/O "
  3964. "cycles to the network device, attempting to recover. "
  3965. "Please report the problem to the driver maintainer "
  3966. "and include system chipset information.\n");
  3967. spin_lock(&tp->lock);
  3968. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3969. spin_unlock(&tp->lock);
  3970. }
  3971. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3972. {
  3973. /* Tell compiler to fetch tx indices from memory. */
  3974. barrier();
  3975. return tnapi->tx_pending -
  3976. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3977. }
  3978. /* Tigon3 never reports partial packet sends. So we do not
  3979. * need special logic to handle SKBs that have not had all
  3980. * of their frags sent yet, like SunGEM does.
  3981. */
  3982. static void tg3_tx(struct tg3_napi *tnapi)
  3983. {
  3984. struct tg3 *tp = tnapi->tp;
  3985. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3986. u32 sw_idx = tnapi->tx_cons;
  3987. struct netdev_queue *txq;
  3988. int index = tnapi - tp->napi;
  3989. if (tg3_flag(tp, ENABLE_TSS))
  3990. index--;
  3991. txq = netdev_get_tx_queue(tp->dev, index);
  3992. while (sw_idx != hw_idx) {
  3993. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3994. struct sk_buff *skb = ri->skb;
  3995. int i, tx_bug = 0;
  3996. if (unlikely(skb == NULL)) {
  3997. tg3_tx_recover(tp);
  3998. return;
  3999. }
  4000. pci_unmap_single(tp->pdev,
  4001. dma_unmap_addr(ri, mapping),
  4002. skb_headlen(skb),
  4003. PCI_DMA_TODEVICE);
  4004. ri->skb = NULL;
  4005. sw_idx = NEXT_TX(sw_idx);
  4006. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4007. ri = &tnapi->tx_buffers[sw_idx];
  4008. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4009. tx_bug = 1;
  4010. pci_unmap_page(tp->pdev,
  4011. dma_unmap_addr(ri, mapping),
  4012. skb_shinfo(skb)->frags[i].size,
  4013. PCI_DMA_TODEVICE);
  4014. sw_idx = NEXT_TX(sw_idx);
  4015. }
  4016. dev_kfree_skb(skb);
  4017. if (unlikely(tx_bug)) {
  4018. tg3_tx_recover(tp);
  4019. return;
  4020. }
  4021. }
  4022. tnapi->tx_cons = sw_idx;
  4023. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4024. * before checking for netif_queue_stopped(). Without the
  4025. * memory barrier, there is a small possibility that tg3_start_xmit()
  4026. * will miss it and cause the queue to be stopped forever.
  4027. */
  4028. smp_mb();
  4029. if (unlikely(netif_tx_queue_stopped(txq) &&
  4030. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4031. __netif_tx_lock(txq, smp_processor_id());
  4032. if (netif_tx_queue_stopped(txq) &&
  4033. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4034. netif_tx_wake_queue(txq);
  4035. __netif_tx_unlock(txq);
  4036. }
  4037. }
  4038. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4039. {
  4040. if (!ri->skb)
  4041. return;
  4042. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4043. map_sz, PCI_DMA_FROMDEVICE);
  4044. dev_kfree_skb_any(ri->skb);
  4045. ri->skb = NULL;
  4046. }
  4047. /* Returns size of skb allocated or < 0 on error.
  4048. *
  4049. * We only need to fill in the address because the other members
  4050. * of the RX descriptor are invariant, see tg3_init_rings.
  4051. *
  4052. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4053. * posting buffers we only dirty the first cache line of the RX
  4054. * descriptor (containing the address). Whereas for the RX status
  4055. * buffers the cpu only reads the last cacheline of the RX descriptor
  4056. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4057. */
  4058. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4059. u32 opaque_key, u32 dest_idx_unmasked)
  4060. {
  4061. struct tg3_rx_buffer_desc *desc;
  4062. struct ring_info *map;
  4063. struct sk_buff *skb;
  4064. dma_addr_t mapping;
  4065. int skb_size, dest_idx;
  4066. switch (opaque_key) {
  4067. case RXD_OPAQUE_RING_STD:
  4068. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4069. desc = &tpr->rx_std[dest_idx];
  4070. map = &tpr->rx_std_buffers[dest_idx];
  4071. skb_size = tp->rx_pkt_map_sz;
  4072. break;
  4073. case RXD_OPAQUE_RING_JUMBO:
  4074. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4075. desc = &tpr->rx_jmb[dest_idx].std;
  4076. map = &tpr->rx_jmb_buffers[dest_idx];
  4077. skb_size = TG3_RX_JMB_MAP_SZ;
  4078. break;
  4079. default:
  4080. return -EINVAL;
  4081. }
  4082. /* Do not overwrite any of the map or rp information
  4083. * until we are sure we can commit to a new buffer.
  4084. *
  4085. * Callers depend upon this behavior and assume that
  4086. * we leave everything unchanged if we fail.
  4087. */
  4088. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4089. if (skb == NULL)
  4090. return -ENOMEM;
  4091. skb_reserve(skb, tp->rx_offset);
  4092. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4093. PCI_DMA_FROMDEVICE);
  4094. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4095. dev_kfree_skb(skb);
  4096. return -EIO;
  4097. }
  4098. map->skb = skb;
  4099. dma_unmap_addr_set(map, mapping, mapping);
  4100. desc->addr_hi = ((u64)mapping >> 32);
  4101. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4102. return skb_size;
  4103. }
  4104. /* We only need to move over in the address because the other
  4105. * members of the RX descriptor are invariant. See notes above
  4106. * tg3_alloc_rx_skb for full details.
  4107. */
  4108. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4109. struct tg3_rx_prodring_set *dpr,
  4110. u32 opaque_key, int src_idx,
  4111. u32 dest_idx_unmasked)
  4112. {
  4113. struct tg3 *tp = tnapi->tp;
  4114. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4115. struct ring_info *src_map, *dest_map;
  4116. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4117. int dest_idx;
  4118. switch (opaque_key) {
  4119. case RXD_OPAQUE_RING_STD:
  4120. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4121. dest_desc = &dpr->rx_std[dest_idx];
  4122. dest_map = &dpr->rx_std_buffers[dest_idx];
  4123. src_desc = &spr->rx_std[src_idx];
  4124. src_map = &spr->rx_std_buffers[src_idx];
  4125. break;
  4126. case RXD_OPAQUE_RING_JUMBO:
  4127. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4128. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4129. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4130. src_desc = &spr->rx_jmb[src_idx].std;
  4131. src_map = &spr->rx_jmb_buffers[src_idx];
  4132. break;
  4133. default:
  4134. return;
  4135. }
  4136. dest_map->skb = src_map->skb;
  4137. dma_unmap_addr_set(dest_map, mapping,
  4138. dma_unmap_addr(src_map, mapping));
  4139. dest_desc->addr_hi = src_desc->addr_hi;
  4140. dest_desc->addr_lo = src_desc->addr_lo;
  4141. /* Ensure that the update to the skb happens after the physical
  4142. * addresses have been transferred to the new BD location.
  4143. */
  4144. smp_wmb();
  4145. src_map->skb = NULL;
  4146. }
  4147. /* The RX ring scheme is composed of multiple rings which post fresh
  4148. * buffers to the chip, and one special ring the chip uses to report
  4149. * status back to the host.
  4150. *
  4151. * The special ring reports the status of received packets to the
  4152. * host. The chip does not write into the original descriptor the
  4153. * RX buffer was obtained from. The chip simply takes the original
  4154. * descriptor as provided by the host, updates the status and length
  4155. * field, then writes this into the next status ring entry.
  4156. *
  4157. * Each ring the host uses to post buffers to the chip is described
  4158. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4159. * it is first placed into the on-chip ram. When the packet's length
  4160. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4161. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4162. * which is within the range of the new packet's length is chosen.
  4163. *
  4164. * The "separate ring for rx status" scheme may sound queer, but it makes
  4165. * sense from a cache coherency perspective. If only the host writes
  4166. * to the buffer post rings, and only the chip writes to the rx status
  4167. * rings, then cache lines never move beyond shared-modified state.
  4168. * If both the host and chip were to write into the same ring, cache line
  4169. * eviction could occur since both entities want it in an exclusive state.
  4170. */
  4171. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4172. {
  4173. struct tg3 *tp = tnapi->tp;
  4174. u32 work_mask, rx_std_posted = 0;
  4175. u32 std_prod_idx, jmb_prod_idx;
  4176. u32 sw_idx = tnapi->rx_rcb_ptr;
  4177. u16 hw_idx;
  4178. int received;
  4179. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4180. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4181. /*
  4182. * We need to order the read of hw_idx and the read of
  4183. * the opaque cookie.
  4184. */
  4185. rmb();
  4186. work_mask = 0;
  4187. received = 0;
  4188. std_prod_idx = tpr->rx_std_prod_idx;
  4189. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4190. while (sw_idx != hw_idx && budget > 0) {
  4191. struct ring_info *ri;
  4192. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4193. unsigned int len;
  4194. struct sk_buff *skb;
  4195. dma_addr_t dma_addr;
  4196. u32 opaque_key, desc_idx, *post_ptr;
  4197. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4198. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4199. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4200. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4201. dma_addr = dma_unmap_addr(ri, mapping);
  4202. skb = ri->skb;
  4203. post_ptr = &std_prod_idx;
  4204. rx_std_posted++;
  4205. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4206. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4207. dma_addr = dma_unmap_addr(ri, mapping);
  4208. skb = ri->skb;
  4209. post_ptr = &jmb_prod_idx;
  4210. } else
  4211. goto next_pkt_nopost;
  4212. work_mask |= opaque_key;
  4213. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4214. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4215. drop_it:
  4216. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4217. desc_idx, *post_ptr);
  4218. drop_it_no_recycle:
  4219. /* Other statistics kept track of by card. */
  4220. tp->rx_dropped++;
  4221. goto next_pkt;
  4222. }
  4223. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4224. ETH_FCS_LEN;
  4225. if (len > TG3_RX_COPY_THRESH(tp)) {
  4226. int skb_size;
  4227. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4228. *post_ptr);
  4229. if (skb_size < 0)
  4230. goto drop_it;
  4231. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4232. PCI_DMA_FROMDEVICE);
  4233. /* Ensure that the update to the skb happens
  4234. * after the usage of the old DMA mapping.
  4235. */
  4236. smp_wmb();
  4237. ri->skb = NULL;
  4238. skb_put(skb, len);
  4239. } else {
  4240. struct sk_buff *copy_skb;
  4241. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4242. desc_idx, *post_ptr);
  4243. copy_skb = netdev_alloc_skb(tp->dev, len +
  4244. TG3_RAW_IP_ALIGN);
  4245. if (copy_skb == NULL)
  4246. goto drop_it_no_recycle;
  4247. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4248. skb_put(copy_skb, len);
  4249. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4250. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4251. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4252. /* We'll reuse the original ring buffer. */
  4253. skb = copy_skb;
  4254. }
  4255. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4256. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4257. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4258. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4259. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4260. else
  4261. skb_checksum_none_assert(skb);
  4262. skb->protocol = eth_type_trans(skb, tp->dev);
  4263. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4264. skb->protocol != htons(ETH_P_8021Q)) {
  4265. dev_kfree_skb(skb);
  4266. goto drop_it_no_recycle;
  4267. }
  4268. if (desc->type_flags & RXD_FLAG_VLAN &&
  4269. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4270. __vlan_hwaccel_put_tag(skb,
  4271. desc->err_vlan & RXD_VLAN_MASK);
  4272. napi_gro_receive(&tnapi->napi, skb);
  4273. received++;
  4274. budget--;
  4275. next_pkt:
  4276. (*post_ptr)++;
  4277. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4278. tpr->rx_std_prod_idx = std_prod_idx &
  4279. tp->rx_std_ring_mask;
  4280. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4281. tpr->rx_std_prod_idx);
  4282. work_mask &= ~RXD_OPAQUE_RING_STD;
  4283. rx_std_posted = 0;
  4284. }
  4285. next_pkt_nopost:
  4286. sw_idx++;
  4287. sw_idx &= tp->rx_ret_ring_mask;
  4288. /* Refresh hw_idx to see if there is new work */
  4289. if (sw_idx == hw_idx) {
  4290. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4291. rmb();
  4292. }
  4293. }
  4294. /* ACK the status ring. */
  4295. tnapi->rx_rcb_ptr = sw_idx;
  4296. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4297. /* Refill RX ring(s). */
  4298. if (!tg3_flag(tp, ENABLE_RSS)) {
  4299. if (work_mask & RXD_OPAQUE_RING_STD) {
  4300. tpr->rx_std_prod_idx = std_prod_idx &
  4301. tp->rx_std_ring_mask;
  4302. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4303. tpr->rx_std_prod_idx);
  4304. }
  4305. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4306. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4307. tp->rx_jmb_ring_mask;
  4308. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4309. tpr->rx_jmb_prod_idx);
  4310. }
  4311. mmiowb();
  4312. } else if (work_mask) {
  4313. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4314. * updated before the producer indices can be updated.
  4315. */
  4316. smp_wmb();
  4317. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4318. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4319. if (tnapi != &tp->napi[1])
  4320. napi_schedule(&tp->napi[1].napi);
  4321. }
  4322. return received;
  4323. }
  4324. static void tg3_poll_link(struct tg3 *tp)
  4325. {
  4326. /* handle link change and other phy events */
  4327. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4328. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4329. if (sblk->status & SD_STATUS_LINK_CHG) {
  4330. sblk->status = SD_STATUS_UPDATED |
  4331. (sblk->status & ~SD_STATUS_LINK_CHG);
  4332. spin_lock(&tp->lock);
  4333. if (tg3_flag(tp, USE_PHYLIB)) {
  4334. tw32_f(MAC_STATUS,
  4335. (MAC_STATUS_SYNC_CHANGED |
  4336. MAC_STATUS_CFG_CHANGED |
  4337. MAC_STATUS_MI_COMPLETION |
  4338. MAC_STATUS_LNKSTATE_CHANGED));
  4339. udelay(40);
  4340. } else
  4341. tg3_setup_phy(tp, 0);
  4342. spin_unlock(&tp->lock);
  4343. }
  4344. }
  4345. }
  4346. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4347. struct tg3_rx_prodring_set *dpr,
  4348. struct tg3_rx_prodring_set *spr)
  4349. {
  4350. u32 si, di, cpycnt, src_prod_idx;
  4351. int i, err = 0;
  4352. while (1) {
  4353. src_prod_idx = spr->rx_std_prod_idx;
  4354. /* Make sure updates to the rx_std_buffers[] entries and the
  4355. * standard producer index are seen in the correct order.
  4356. */
  4357. smp_rmb();
  4358. if (spr->rx_std_cons_idx == src_prod_idx)
  4359. break;
  4360. if (spr->rx_std_cons_idx < src_prod_idx)
  4361. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4362. else
  4363. cpycnt = tp->rx_std_ring_mask + 1 -
  4364. spr->rx_std_cons_idx;
  4365. cpycnt = min(cpycnt,
  4366. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4367. si = spr->rx_std_cons_idx;
  4368. di = dpr->rx_std_prod_idx;
  4369. for (i = di; i < di + cpycnt; i++) {
  4370. if (dpr->rx_std_buffers[i].skb) {
  4371. cpycnt = i - di;
  4372. err = -ENOSPC;
  4373. break;
  4374. }
  4375. }
  4376. if (!cpycnt)
  4377. break;
  4378. /* Ensure that updates to the rx_std_buffers ring and the
  4379. * shadowed hardware producer ring from tg3_recycle_skb() are
  4380. * ordered correctly WRT the skb check above.
  4381. */
  4382. smp_rmb();
  4383. memcpy(&dpr->rx_std_buffers[di],
  4384. &spr->rx_std_buffers[si],
  4385. cpycnt * sizeof(struct ring_info));
  4386. for (i = 0; i < cpycnt; i++, di++, si++) {
  4387. struct tg3_rx_buffer_desc *sbd, *dbd;
  4388. sbd = &spr->rx_std[si];
  4389. dbd = &dpr->rx_std[di];
  4390. dbd->addr_hi = sbd->addr_hi;
  4391. dbd->addr_lo = sbd->addr_lo;
  4392. }
  4393. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4394. tp->rx_std_ring_mask;
  4395. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4396. tp->rx_std_ring_mask;
  4397. }
  4398. while (1) {
  4399. src_prod_idx = spr->rx_jmb_prod_idx;
  4400. /* Make sure updates to the rx_jmb_buffers[] entries and
  4401. * the jumbo producer index are seen in the correct order.
  4402. */
  4403. smp_rmb();
  4404. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4405. break;
  4406. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4407. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4408. else
  4409. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4410. spr->rx_jmb_cons_idx;
  4411. cpycnt = min(cpycnt,
  4412. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4413. si = spr->rx_jmb_cons_idx;
  4414. di = dpr->rx_jmb_prod_idx;
  4415. for (i = di; i < di + cpycnt; i++) {
  4416. if (dpr->rx_jmb_buffers[i].skb) {
  4417. cpycnt = i - di;
  4418. err = -ENOSPC;
  4419. break;
  4420. }
  4421. }
  4422. if (!cpycnt)
  4423. break;
  4424. /* Ensure that updates to the rx_jmb_buffers ring and the
  4425. * shadowed hardware producer ring from tg3_recycle_skb() are
  4426. * ordered correctly WRT the skb check above.
  4427. */
  4428. smp_rmb();
  4429. memcpy(&dpr->rx_jmb_buffers[di],
  4430. &spr->rx_jmb_buffers[si],
  4431. cpycnt * sizeof(struct ring_info));
  4432. for (i = 0; i < cpycnt; i++, di++, si++) {
  4433. struct tg3_rx_buffer_desc *sbd, *dbd;
  4434. sbd = &spr->rx_jmb[si].std;
  4435. dbd = &dpr->rx_jmb[di].std;
  4436. dbd->addr_hi = sbd->addr_hi;
  4437. dbd->addr_lo = sbd->addr_lo;
  4438. }
  4439. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4440. tp->rx_jmb_ring_mask;
  4441. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4442. tp->rx_jmb_ring_mask;
  4443. }
  4444. return err;
  4445. }
  4446. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4447. {
  4448. struct tg3 *tp = tnapi->tp;
  4449. /* run TX completion thread */
  4450. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4451. tg3_tx(tnapi);
  4452. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4453. return work_done;
  4454. }
  4455. /* run RX thread, within the bounds set by NAPI.
  4456. * All RX "locking" is done by ensuring outside
  4457. * code synchronizes with tg3->napi.poll()
  4458. */
  4459. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4460. work_done += tg3_rx(tnapi, budget - work_done);
  4461. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4462. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4463. int i, err = 0;
  4464. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4465. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4466. for (i = 1; i < tp->irq_cnt; i++)
  4467. err |= tg3_rx_prodring_xfer(tp, dpr,
  4468. &tp->napi[i].prodring);
  4469. wmb();
  4470. if (std_prod_idx != dpr->rx_std_prod_idx)
  4471. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4472. dpr->rx_std_prod_idx);
  4473. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4474. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4475. dpr->rx_jmb_prod_idx);
  4476. mmiowb();
  4477. if (err)
  4478. tw32_f(HOSTCC_MODE, tp->coal_now);
  4479. }
  4480. return work_done;
  4481. }
  4482. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4483. {
  4484. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4485. struct tg3 *tp = tnapi->tp;
  4486. int work_done = 0;
  4487. struct tg3_hw_status *sblk = tnapi->hw_status;
  4488. while (1) {
  4489. work_done = tg3_poll_work(tnapi, work_done, budget);
  4490. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4491. goto tx_recovery;
  4492. if (unlikely(work_done >= budget))
  4493. break;
  4494. /* tp->last_tag is used in tg3_int_reenable() below
  4495. * to tell the hw how much work has been processed,
  4496. * so we must read it before checking for more work.
  4497. */
  4498. tnapi->last_tag = sblk->status_tag;
  4499. tnapi->last_irq_tag = tnapi->last_tag;
  4500. rmb();
  4501. /* check for RX/TX work to do */
  4502. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4503. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4504. napi_complete(napi);
  4505. /* Reenable interrupts. */
  4506. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4507. mmiowb();
  4508. break;
  4509. }
  4510. }
  4511. return work_done;
  4512. tx_recovery:
  4513. /* work_done is guaranteed to be less than budget. */
  4514. napi_complete(napi);
  4515. schedule_work(&tp->reset_task);
  4516. return work_done;
  4517. }
  4518. static void tg3_process_error(struct tg3 *tp)
  4519. {
  4520. u32 val;
  4521. bool real_error = false;
  4522. if (tg3_flag(tp, ERROR_PROCESSED))
  4523. return;
  4524. /* Check Flow Attention register */
  4525. val = tr32(HOSTCC_FLOW_ATTN);
  4526. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4527. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4528. real_error = true;
  4529. }
  4530. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4531. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4532. real_error = true;
  4533. }
  4534. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4535. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4536. real_error = true;
  4537. }
  4538. if (!real_error)
  4539. return;
  4540. tg3_dump_state(tp);
  4541. tg3_flag_set(tp, ERROR_PROCESSED);
  4542. schedule_work(&tp->reset_task);
  4543. }
  4544. static int tg3_poll(struct napi_struct *napi, int budget)
  4545. {
  4546. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4547. struct tg3 *tp = tnapi->tp;
  4548. int work_done = 0;
  4549. struct tg3_hw_status *sblk = tnapi->hw_status;
  4550. while (1) {
  4551. if (sblk->status & SD_STATUS_ERROR)
  4552. tg3_process_error(tp);
  4553. tg3_poll_link(tp);
  4554. work_done = tg3_poll_work(tnapi, work_done, budget);
  4555. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4556. goto tx_recovery;
  4557. if (unlikely(work_done >= budget))
  4558. break;
  4559. if (tg3_flag(tp, TAGGED_STATUS)) {
  4560. /* tp->last_tag is used in tg3_int_reenable() below
  4561. * to tell the hw how much work has been processed,
  4562. * so we must read it before checking for more work.
  4563. */
  4564. tnapi->last_tag = sblk->status_tag;
  4565. tnapi->last_irq_tag = tnapi->last_tag;
  4566. rmb();
  4567. } else
  4568. sblk->status &= ~SD_STATUS_UPDATED;
  4569. if (likely(!tg3_has_work(tnapi))) {
  4570. napi_complete(napi);
  4571. tg3_int_reenable(tnapi);
  4572. break;
  4573. }
  4574. }
  4575. return work_done;
  4576. tx_recovery:
  4577. /* work_done is guaranteed to be less than budget. */
  4578. napi_complete(napi);
  4579. schedule_work(&tp->reset_task);
  4580. return work_done;
  4581. }
  4582. static void tg3_napi_disable(struct tg3 *tp)
  4583. {
  4584. int i;
  4585. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4586. napi_disable(&tp->napi[i].napi);
  4587. }
  4588. static void tg3_napi_enable(struct tg3 *tp)
  4589. {
  4590. int i;
  4591. for (i = 0; i < tp->irq_cnt; i++)
  4592. napi_enable(&tp->napi[i].napi);
  4593. }
  4594. static void tg3_napi_init(struct tg3 *tp)
  4595. {
  4596. int i;
  4597. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4598. for (i = 1; i < tp->irq_cnt; i++)
  4599. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4600. }
  4601. static void tg3_napi_fini(struct tg3 *tp)
  4602. {
  4603. int i;
  4604. for (i = 0; i < tp->irq_cnt; i++)
  4605. netif_napi_del(&tp->napi[i].napi);
  4606. }
  4607. static inline void tg3_netif_stop(struct tg3 *tp)
  4608. {
  4609. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4610. tg3_napi_disable(tp);
  4611. netif_tx_disable(tp->dev);
  4612. }
  4613. static inline void tg3_netif_start(struct tg3 *tp)
  4614. {
  4615. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4616. * appropriate so long as all callers are assured to
  4617. * have free tx slots (such as after tg3_init_hw)
  4618. */
  4619. netif_tx_wake_all_queues(tp->dev);
  4620. tg3_napi_enable(tp);
  4621. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4622. tg3_enable_ints(tp);
  4623. }
  4624. static void tg3_irq_quiesce(struct tg3 *tp)
  4625. {
  4626. int i;
  4627. BUG_ON(tp->irq_sync);
  4628. tp->irq_sync = 1;
  4629. smp_mb();
  4630. for (i = 0; i < tp->irq_cnt; i++)
  4631. synchronize_irq(tp->napi[i].irq_vec);
  4632. }
  4633. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4634. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4635. * with as well. Most of the time, this is not necessary except when
  4636. * shutting down the device.
  4637. */
  4638. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4639. {
  4640. spin_lock_bh(&tp->lock);
  4641. if (irq_sync)
  4642. tg3_irq_quiesce(tp);
  4643. }
  4644. static inline void tg3_full_unlock(struct tg3 *tp)
  4645. {
  4646. spin_unlock_bh(&tp->lock);
  4647. }
  4648. /* One-shot MSI handler - Chip automatically disables interrupt
  4649. * after sending MSI so driver doesn't have to do it.
  4650. */
  4651. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4652. {
  4653. struct tg3_napi *tnapi = dev_id;
  4654. struct tg3 *tp = tnapi->tp;
  4655. prefetch(tnapi->hw_status);
  4656. if (tnapi->rx_rcb)
  4657. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4658. if (likely(!tg3_irq_sync(tp)))
  4659. napi_schedule(&tnapi->napi);
  4660. return IRQ_HANDLED;
  4661. }
  4662. /* MSI ISR - No need to check for interrupt sharing and no need to
  4663. * flush status block and interrupt mailbox. PCI ordering rules
  4664. * guarantee that MSI will arrive after the status block.
  4665. */
  4666. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4667. {
  4668. struct tg3_napi *tnapi = dev_id;
  4669. struct tg3 *tp = tnapi->tp;
  4670. prefetch(tnapi->hw_status);
  4671. if (tnapi->rx_rcb)
  4672. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4673. /*
  4674. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4675. * chip-internal interrupt pending events.
  4676. * Writing non-zero to intr-mbox-0 additional tells the
  4677. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4678. * event coalescing.
  4679. */
  4680. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4681. if (likely(!tg3_irq_sync(tp)))
  4682. napi_schedule(&tnapi->napi);
  4683. return IRQ_RETVAL(1);
  4684. }
  4685. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4686. {
  4687. struct tg3_napi *tnapi = dev_id;
  4688. struct tg3 *tp = tnapi->tp;
  4689. struct tg3_hw_status *sblk = tnapi->hw_status;
  4690. unsigned int handled = 1;
  4691. /* In INTx mode, it is possible for the interrupt to arrive at
  4692. * the CPU before the status block posted prior to the interrupt.
  4693. * Reading the PCI State register will confirm whether the
  4694. * interrupt is ours and will flush the status block.
  4695. */
  4696. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4697. if (tg3_flag(tp, CHIP_RESETTING) ||
  4698. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4699. handled = 0;
  4700. goto out;
  4701. }
  4702. }
  4703. /*
  4704. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4705. * chip-internal interrupt pending events.
  4706. * Writing non-zero to intr-mbox-0 additional tells the
  4707. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4708. * event coalescing.
  4709. *
  4710. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4711. * spurious interrupts. The flush impacts performance but
  4712. * excessive spurious interrupts can be worse in some cases.
  4713. */
  4714. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4715. if (tg3_irq_sync(tp))
  4716. goto out;
  4717. sblk->status &= ~SD_STATUS_UPDATED;
  4718. if (likely(tg3_has_work(tnapi))) {
  4719. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4720. napi_schedule(&tnapi->napi);
  4721. } else {
  4722. /* No work, shared interrupt perhaps? re-enable
  4723. * interrupts, and flush that PCI write
  4724. */
  4725. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4726. 0x00000000);
  4727. }
  4728. out:
  4729. return IRQ_RETVAL(handled);
  4730. }
  4731. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4732. {
  4733. struct tg3_napi *tnapi = dev_id;
  4734. struct tg3 *tp = tnapi->tp;
  4735. struct tg3_hw_status *sblk = tnapi->hw_status;
  4736. unsigned int handled = 1;
  4737. /* In INTx mode, it is possible for the interrupt to arrive at
  4738. * the CPU before the status block posted prior to the interrupt.
  4739. * Reading the PCI State register will confirm whether the
  4740. * interrupt is ours and will flush the status block.
  4741. */
  4742. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4743. if (tg3_flag(tp, CHIP_RESETTING) ||
  4744. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4745. handled = 0;
  4746. goto out;
  4747. }
  4748. }
  4749. /*
  4750. * writing any value to intr-mbox-0 clears PCI INTA# and
  4751. * chip-internal interrupt pending events.
  4752. * writing non-zero to intr-mbox-0 additional tells the
  4753. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4754. * event coalescing.
  4755. *
  4756. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4757. * spurious interrupts. The flush impacts performance but
  4758. * excessive spurious interrupts can be worse in some cases.
  4759. */
  4760. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4761. /*
  4762. * In a shared interrupt configuration, sometimes other devices'
  4763. * interrupts will scream. We record the current status tag here
  4764. * so that the above check can report that the screaming interrupts
  4765. * are unhandled. Eventually they will be silenced.
  4766. */
  4767. tnapi->last_irq_tag = sblk->status_tag;
  4768. if (tg3_irq_sync(tp))
  4769. goto out;
  4770. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4771. napi_schedule(&tnapi->napi);
  4772. out:
  4773. return IRQ_RETVAL(handled);
  4774. }
  4775. /* ISR for interrupt test */
  4776. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4777. {
  4778. struct tg3_napi *tnapi = dev_id;
  4779. struct tg3 *tp = tnapi->tp;
  4780. struct tg3_hw_status *sblk = tnapi->hw_status;
  4781. if ((sblk->status & SD_STATUS_UPDATED) ||
  4782. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4783. tg3_disable_ints(tp);
  4784. return IRQ_RETVAL(1);
  4785. }
  4786. return IRQ_RETVAL(0);
  4787. }
  4788. static int tg3_init_hw(struct tg3 *, int);
  4789. static int tg3_halt(struct tg3 *, int, int);
  4790. /* Restart hardware after configuration changes, self-test, etc.
  4791. * Invoked with tp->lock held.
  4792. */
  4793. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4794. __releases(tp->lock)
  4795. __acquires(tp->lock)
  4796. {
  4797. int err;
  4798. err = tg3_init_hw(tp, reset_phy);
  4799. if (err) {
  4800. netdev_err(tp->dev,
  4801. "Failed to re-initialize device, aborting\n");
  4802. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4803. tg3_full_unlock(tp);
  4804. del_timer_sync(&tp->timer);
  4805. tp->irq_sync = 0;
  4806. tg3_napi_enable(tp);
  4807. dev_close(tp->dev);
  4808. tg3_full_lock(tp, 0);
  4809. }
  4810. return err;
  4811. }
  4812. #ifdef CONFIG_NET_POLL_CONTROLLER
  4813. static void tg3_poll_controller(struct net_device *dev)
  4814. {
  4815. int i;
  4816. struct tg3 *tp = netdev_priv(dev);
  4817. for (i = 0; i < tp->irq_cnt; i++)
  4818. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4819. }
  4820. #endif
  4821. static void tg3_reset_task(struct work_struct *work)
  4822. {
  4823. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4824. int err;
  4825. unsigned int restart_timer;
  4826. tg3_full_lock(tp, 0);
  4827. if (!netif_running(tp->dev)) {
  4828. tg3_full_unlock(tp);
  4829. return;
  4830. }
  4831. tg3_full_unlock(tp);
  4832. tg3_phy_stop(tp);
  4833. tg3_netif_stop(tp);
  4834. tg3_full_lock(tp, 1);
  4835. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4836. tg3_flag_clear(tp, RESTART_TIMER);
  4837. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4838. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4839. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4840. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4841. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4842. }
  4843. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4844. err = tg3_init_hw(tp, 1);
  4845. if (err)
  4846. goto out;
  4847. tg3_netif_start(tp);
  4848. if (restart_timer)
  4849. mod_timer(&tp->timer, jiffies + 1);
  4850. out:
  4851. tg3_full_unlock(tp);
  4852. if (!err)
  4853. tg3_phy_start(tp);
  4854. }
  4855. static void tg3_tx_timeout(struct net_device *dev)
  4856. {
  4857. struct tg3 *tp = netdev_priv(dev);
  4858. if (netif_msg_tx_err(tp)) {
  4859. netdev_err(dev, "transmit timed out, resetting\n");
  4860. tg3_dump_state(tp);
  4861. }
  4862. schedule_work(&tp->reset_task);
  4863. }
  4864. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4865. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4866. {
  4867. u32 base = (u32) mapping & 0xffffffff;
  4868. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4869. }
  4870. /* Test for DMA addresses > 40-bit */
  4871. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4872. int len)
  4873. {
  4874. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4875. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4876. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4877. return 0;
  4878. #else
  4879. return 0;
  4880. #endif
  4881. }
  4882. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4883. dma_addr_t mapping, int len, u32 flags,
  4884. u32 mss_and_is_end)
  4885. {
  4886. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4887. int is_end = (mss_and_is_end & 0x1);
  4888. u32 mss = (mss_and_is_end >> 1);
  4889. u32 vlan_tag = 0;
  4890. if (is_end)
  4891. flags |= TXD_FLAG_END;
  4892. if (flags & TXD_FLAG_VLAN) {
  4893. vlan_tag = flags >> 16;
  4894. flags &= 0xffff;
  4895. }
  4896. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4897. txd->addr_hi = ((u64) mapping >> 32);
  4898. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4899. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4900. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4901. }
  4902. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4903. struct sk_buff *skb, int last)
  4904. {
  4905. int i;
  4906. u32 entry = tnapi->tx_prod;
  4907. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4908. pci_unmap_single(tnapi->tp->pdev,
  4909. dma_unmap_addr(txb, mapping),
  4910. skb_headlen(skb),
  4911. PCI_DMA_TODEVICE);
  4912. for (i = 0; i < last; i++) {
  4913. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4914. entry = NEXT_TX(entry);
  4915. txb = &tnapi->tx_buffers[entry];
  4916. pci_unmap_page(tnapi->tp->pdev,
  4917. dma_unmap_addr(txb, mapping),
  4918. frag->size, PCI_DMA_TODEVICE);
  4919. }
  4920. }
  4921. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4922. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4923. struct sk_buff *skb,
  4924. u32 base_flags, u32 mss)
  4925. {
  4926. struct tg3 *tp = tnapi->tp;
  4927. struct sk_buff *new_skb;
  4928. dma_addr_t new_addr = 0;
  4929. u32 entry = tnapi->tx_prod;
  4930. int ret = 0;
  4931. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4932. new_skb = skb_copy(skb, GFP_ATOMIC);
  4933. else {
  4934. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4935. new_skb = skb_copy_expand(skb,
  4936. skb_headroom(skb) + more_headroom,
  4937. skb_tailroom(skb), GFP_ATOMIC);
  4938. }
  4939. if (!new_skb) {
  4940. ret = -1;
  4941. } else {
  4942. /* New SKB is guaranteed to be linear. */
  4943. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4944. PCI_DMA_TODEVICE);
  4945. /* Make sure the mapping succeeded */
  4946. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4947. ret = -1;
  4948. dev_kfree_skb(new_skb);
  4949. /* Make sure new skb does not cross any 4G boundaries.
  4950. * Drop the packet if it does.
  4951. */
  4952. } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4953. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4954. PCI_DMA_TODEVICE);
  4955. ret = -1;
  4956. dev_kfree_skb(new_skb);
  4957. } else {
  4958. tnapi->tx_buffers[entry].skb = new_skb;
  4959. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4960. mapping, new_addr);
  4961. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4962. base_flags, 1 | (mss << 1));
  4963. }
  4964. }
  4965. dev_kfree_skb(skb);
  4966. return ret;
  4967. }
  4968. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4969. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4970. * TSO header is greater than 80 bytes.
  4971. */
  4972. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4973. {
  4974. struct sk_buff *segs, *nskb;
  4975. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4976. /* Estimate the number of fragments in the worst case */
  4977. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4978. netif_stop_queue(tp->dev);
  4979. /* netif_tx_stop_queue() must be done before checking
  4980. * checking tx index in tg3_tx_avail() below, because in
  4981. * tg3_tx(), we update tx index before checking for
  4982. * netif_tx_queue_stopped().
  4983. */
  4984. smp_mb();
  4985. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4986. return NETDEV_TX_BUSY;
  4987. netif_wake_queue(tp->dev);
  4988. }
  4989. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4990. if (IS_ERR(segs))
  4991. goto tg3_tso_bug_end;
  4992. do {
  4993. nskb = segs;
  4994. segs = segs->next;
  4995. nskb->next = NULL;
  4996. tg3_start_xmit(nskb, tp->dev);
  4997. } while (segs);
  4998. tg3_tso_bug_end:
  4999. dev_kfree_skb(skb);
  5000. return NETDEV_TX_OK;
  5001. }
  5002. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5003. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5004. */
  5005. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5006. {
  5007. struct tg3 *tp = netdev_priv(dev);
  5008. u32 len, entry, base_flags, mss;
  5009. int i = -1, would_hit_hwbug;
  5010. dma_addr_t mapping;
  5011. struct tg3_napi *tnapi;
  5012. struct netdev_queue *txq;
  5013. unsigned int last;
  5014. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5015. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5016. if (tg3_flag(tp, ENABLE_TSS))
  5017. tnapi++;
  5018. /* We are running in BH disabled context with netif_tx_lock
  5019. * and TX reclaim runs via tp->napi.poll inside of a software
  5020. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5021. * no IRQ context deadlocks to worry about either. Rejoice!
  5022. */
  5023. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5024. if (!netif_tx_queue_stopped(txq)) {
  5025. netif_tx_stop_queue(txq);
  5026. /* This is a hard error, log it. */
  5027. netdev_err(dev,
  5028. "BUG! Tx Ring full when queue awake!\n");
  5029. }
  5030. return NETDEV_TX_BUSY;
  5031. }
  5032. entry = tnapi->tx_prod;
  5033. base_flags = 0;
  5034. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5035. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5036. mss = skb_shinfo(skb)->gso_size;
  5037. if (mss) {
  5038. struct iphdr *iph;
  5039. u32 tcp_opt_len, hdr_len;
  5040. if (skb_header_cloned(skb) &&
  5041. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5042. dev_kfree_skb(skb);
  5043. goto out_unlock;
  5044. }
  5045. iph = ip_hdr(skb);
  5046. tcp_opt_len = tcp_optlen(skb);
  5047. if (skb_is_gso_v6(skb)) {
  5048. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5049. } else {
  5050. u32 ip_tcp_len;
  5051. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5052. hdr_len = ip_tcp_len + tcp_opt_len;
  5053. iph->check = 0;
  5054. iph->tot_len = htons(mss + hdr_len);
  5055. }
  5056. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5057. tg3_flag(tp, TSO_BUG))
  5058. return tg3_tso_bug(tp, skb);
  5059. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5060. TXD_FLAG_CPU_POST_DMA);
  5061. if (tg3_flag(tp, HW_TSO_1) ||
  5062. tg3_flag(tp, HW_TSO_2) ||
  5063. tg3_flag(tp, HW_TSO_3)) {
  5064. tcp_hdr(skb)->check = 0;
  5065. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5066. } else
  5067. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5068. iph->daddr, 0,
  5069. IPPROTO_TCP,
  5070. 0);
  5071. if (tg3_flag(tp, HW_TSO_3)) {
  5072. mss |= (hdr_len & 0xc) << 12;
  5073. if (hdr_len & 0x10)
  5074. base_flags |= 0x00000010;
  5075. base_flags |= (hdr_len & 0x3e0) << 5;
  5076. } else if (tg3_flag(tp, HW_TSO_2))
  5077. mss |= hdr_len << 9;
  5078. else if (tg3_flag(tp, HW_TSO_1) ||
  5079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5080. if (tcp_opt_len || iph->ihl > 5) {
  5081. int tsflags;
  5082. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5083. mss |= (tsflags << 11);
  5084. }
  5085. } else {
  5086. if (tcp_opt_len || iph->ihl > 5) {
  5087. int tsflags;
  5088. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5089. base_flags |= tsflags << 12;
  5090. }
  5091. }
  5092. }
  5093. if (vlan_tx_tag_present(skb))
  5094. base_flags |= (TXD_FLAG_VLAN |
  5095. (vlan_tx_tag_get(skb) << 16));
  5096. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5097. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5098. base_flags |= TXD_FLAG_JMB_PKT;
  5099. len = skb_headlen(skb);
  5100. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5101. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5102. dev_kfree_skb(skb);
  5103. goto out_unlock;
  5104. }
  5105. tnapi->tx_buffers[entry].skb = skb;
  5106. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5107. would_hit_hwbug = 0;
  5108. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5109. would_hit_hwbug = 1;
  5110. if (tg3_4g_overflow_test(mapping, len))
  5111. would_hit_hwbug = 1;
  5112. if (tg3_40bit_overflow_test(tp, mapping, len))
  5113. would_hit_hwbug = 1;
  5114. if (tg3_flag(tp, 5701_DMA_BUG))
  5115. would_hit_hwbug = 1;
  5116. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5117. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5118. entry = NEXT_TX(entry);
  5119. /* Now loop through additional data fragments, and queue them. */
  5120. if (skb_shinfo(skb)->nr_frags > 0) {
  5121. last = skb_shinfo(skb)->nr_frags - 1;
  5122. for (i = 0; i <= last; i++) {
  5123. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5124. len = frag->size;
  5125. mapping = pci_map_page(tp->pdev,
  5126. frag->page,
  5127. frag->page_offset,
  5128. len, PCI_DMA_TODEVICE);
  5129. tnapi->tx_buffers[entry].skb = NULL;
  5130. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5131. mapping);
  5132. if (pci_dma_mapping_error(tp->pdev, mapping))
  5133. goto dma_error;
  5134. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5135. len <= 8)
  5136. would_hit_hwbug = 1;
  5137. if (tg3_4g_overflow_test(mapping, len))
  5138. would_hit_hwbug = 1;
  5139. if (tg3_40bit_overflow_test(tp, mapping, len))
  5140. would_hit_hwbug = 1;
  5141. if (tg3_flag(tp, HW_TSO_1) ||
  5142. tg3_flag(tp, HW_TSO_2) ||
  5143. tg3_flag(tp, HW_TSO_3))
  5144. tg3_set_txd(tnapi, entry, mapping, len,
  5145. base_flags, (i == last)|(mss << 1));
  5146. else
  5147. tg3_set_txd(tnapi, entry, mapping, len,
  5148. base_flags, (i == last));
  5149. entry = NEXT_TX(entry);
  5150. }
  5151. }
  5152. if (would_hit_hwbug) {
  5153. tg3_skb_error_unmap(tnapi, skb, i);
  5154. /* If the workaround fails due to memory/mapping
  5155. * failure, silently drop this packet.
  5156. */
  5157. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5158. goto out_unlock;
  5159. entry = NEXT_TX(tnapi->tx_prod);
  5160. }
  5161. skb_tx_timestamp(skb);
  5162. /* Packets are ready, update Tx producer idx local and on card. */
  5163. tw32_tx_mbox(tnapi->prodmbox, entry);
  5164. tnapi->tx_prod = entry;
  5165. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5166. netif_tx_stop_queue(txq);
  5167. /* netif_tx_stop_queue() must be done before checking
  5168. * checking tx index in tg3_tx_avail() below, because in
  5169. * tg3_tx(), we update tx index before checking for
  5170. * netif_tx_queue_stopped().
  5171. */
  5172. smp_mb();
  5173. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5174. netif_tx_wake_queue(txq);
  5175. }
  5176. out_unlock:
  5177. mmiowb();
  5178. return NETDEV_TX_OK;
  5179. dma_error:
  5180. tg3_skb_error_unmap(tnapi, skb, i);
  5181. dev_kfree_skb(skb);
  5182. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5183. return NETDEV_TX_OK;
  5184. }
  5185. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5186. {
  5187. struct tg3 *tp = netdev_priv(dev);
  5188. if (features & NETIF_F_LOOPBACK) {
  5189. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5190. return;
  5191. /*
  5192. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5193. * loopback mode if Half-Duplex mode was negotiated earlier.
  5194. */
  5195. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5196. /* Enable internal MAC loopback mode */
  5197. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5198. spin_lock_bh(&tp->lock);
  5199. tw32(MAC_MODE, tp->mac_mode);
  5200. netif_carrier_on(tp->dev);
  5201. spin_unlock_bh(&tp->lock);
  5202. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5203. } else {
  5204. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5205. return;
  5206. /* Disable internal MAC loopback mode */
  5207. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5208. spin_lock_bh(&tp->lock);
  5209. tw32(MAC_MODE, tp->mac_mode);
  5210. /* Force link status check */
  5211. tg3_setup_phy(tp, 1);
  5212. spin_unlock_bh(&tp->lock);
  5213. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5214. }
  5215. }
  5216. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5217. {
  5218. struct tg3 *tp = netdev_priv(dev);
  5219. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5220. features &= ~NETIF_F_ALL_TSO;
  5221. return features;
  5222. }
  5223. static int tg3_set_features(struct net_device *dev, u32 features)
  5224. {
  5225. u32 changed = dev->features ^ features;
  5226. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5227. tg3_set_loopback(dev, features);
  5228. return 0;
  5229. }
  5230. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5231. int new_mtu)
  5232. {
  5233. dev->mtu = new_mtu;
  5234. if (new_mtu > ETH_DATA_LEN) {
  5235. if (tg3_flag(tp, 5780_CLASS)) {
  5236. netdev_update_features(dev);
  5237. tg3_flag_clear(tp, TSO_CAPABLE);
  5238. } else {
  5239. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5240. }
  5241. } else {
  5242. if (tg3_flag(tp, 5780_CLASS)) {
  5243. tg3_flag_set(tp, TSO_CAPABLE);
  5244. netdev_update_features(dev);
  5245. }
  5246. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5247. }
  5248. }
  5249. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5250. {
  5251. struct tg3 *tp = netdev_priv(dev);
  5252. int err;
  5253. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5254. return -EINVAL;
  5255. if (!netif_running(dev)) {
  5256. /* We'll just catch it later when the
  5257. * device is up'd.
  5258. */
  5259. tg3_set_mtu(dev, tp, new_mtu);
  5260. return 0;
  5261. }
  5262. tg3_phy_stop(tp);
  5263. tg3_netif_stop(tp);
  5264. tg3_full_lock(tp, 1);
  5265. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5266. tg3_set_mtu(dev, tp, new_mtu);
  5267. err = tg3_restart_hw(tp, 0);
  5268. if (!err)
  5269. tg3_netif_start(tp);
  5270. tg3_full_unlock(tp);
  5271. if (!err)
  5272. tg3_phy_start(tp);
  5273. return err;
  5274. }
  5275. static void tg3_rx_prodring_free(struct tg3 *tp,
  5276. struct tg3_rx_prodring_set *tpr)
  5277. {
  5278. int i;
  5279. if (tpr != &tp->napi[0].prodring) {
  5280. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5281. i = (i + 1) & tp->rx_std_ring_mask)
  5282. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5283. tp->rx_pkt_map_sz);
  5284. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5285. for (i = tpr->rx_jmb_cons_idx;
  5286. i != tpr->rx_jmb_prod_idx;
  5287. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5288. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5289. TG3_RX_JMB_MAP_SZ);
  5290. }
  5291. }
  5292. return;
  5293. }
  5294. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5295. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5296. tp->rx_pkt_map_sz);
  5297. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5298. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5299. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5300. TG3_RX_JMB_MAP_SZ);
  5301. }
  5302. }
  5303. /* Initialize rx rings for packet processing.
  5304. *
  5305. * The chip has been shut down and the driver detached from
  5306. * the networking, so no interrupts or new tx packets will
  5307. * end up in the driver. tp->{tx,}lock are held and thus
  5308. * we may not sleep.
  5309. */
  5310. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5311. struct tg3_rx_prodring_set *tpr)
  5312. {
  5313. u32 i, rx_pkt_dma_sz;
  5314. tpr->rx_std_cons_idx = 0;
  5315. tpr->rx_std_prod_idx = 0;
  5316. tpr->rx_jmb_cons_idx = 0;
  5317. tpr->rx_jmb_prod_idx = 0;
  5318. if (tpr != &tp->napi[0].prodring) {
  5319. memset(&tpr->rx_std_buffers[0], 0,
  5320. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5321. if (tpr->rx_jmb_buffers)
  5322. memset(&tpr->rx_jmb_buffers[0], 0,
  5323. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5324. goto done;
  5325. }
  5326. /* Zero out all descriptors. */
  5327. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5328. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5329. if (tg3_flag(tp, 5780_CLASS) &&
  5330. tp->dev->mtu > ETH_DATA_LEN)
  5331. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5332. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5333. /* Initialize invariants of the rings, we only set this
  5334. * stuff once. This works because the card does not
  5335. * write into the rx buffer posting rings.
  5336. */
  5337. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5338. struct tg3_rx_buffer_desc *rxd;
  5339. rxd = &tpr->rx_std[i];
  5340. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5341. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5342. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5343. (i << RXD_OPAQUE_INDEX_SHIFT));
  5344. }
  5345. /* Now allocate fresh SKBs for each rx ring. */
  5346. for (i = 0; i < tp->rx_pending; i++) {
  5347. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5348. netdev_warn(tp->dev,
  5349. "Using a smaller RX standard ring. Only "
  5350. "%d out of %d buffers were allocated "
  5351. "successfully\n", i, tp->rx_pending);
  5352. if (i == 0)
  5353. goto initfail;
  5354. tp->rx_pending = i;
  5355. break;
  5356. }
  5357. }
  5358. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5359. goto done;
  5360. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5361. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5362. goto done;
  5363. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5364. struct tg3_rx_buffer_desc *rxd;
  5365. rxd = &tpr->rx_jmb[i].std;
  5366. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5367. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5368. RXD_FLAG_JUMBO;
  5369. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5370. (i << RXD_OPAQUE_INDEX_SHIFT));
  5371. }
  5372. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5373. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5374. netdev_warn(tp->dev,
  5375. "Using a smaller RX jumbo ring. Only %d "
  5376. "out of %d buffers were allocated "
  5377. "successfully\n", i, tp->rx_jumbo_pending);
  5378. if (i == 0)
  5379. goto initfail;
  5380. tp->rx_jumbo_pending = i;
  5381. break;
  5382. }
  5383. }
  5384. done:
  5385. return 0;
  5386. initfail:
  5387. tg3_rx_prodring_free(tp, tpr);
  5388. return -ENOMEM;
  5389. }
  5390. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5391. struct tg3_rx_prodring_set *tpr)
  5392. {
  5393. kfree(tpr->rx_std_buffers);
  5394. tpr->rx_std_buffers = NULL;
  5395. kfree(tpr->rx_jmb_buffers);
  5396. tpr->rx_jmb_buffers = NULL;
  5397. if (tpr->rx_std) {
  5398. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5399. tpr->rx_std, tpr->rx_std_mapping);
  5400. tpr->rx_std = NULL;
  5401. }
  5402. if (tpr->rx_jmb) {
  5403. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5404. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5405. tpr->rx_jmb = NULL;
  5406. }
  5407. }
  5408. static int tg3_rx_prodring_init(struct tg3 *tp,
  5409. struct tg3_rx_prodring_set *tpr)
  5410. {
  5411. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5412. GFP_KERNEL);
  5413. if (!tpr->rx_std_buffers)
  5414. return -ENOMEM;
  5415. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5416. TG3_RX_STD_RING_BYTES(tp),
  5417. &tpr->rx_std_mapping,
  5418. GFP_KERNEL);
  5419. if (!tpr->rx_std)
  5420. goto err_out;
  5421. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5422. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5423. GFP_KERNEL);
  5424. if (!tpr->rx_jmb_buffers)
  5425. goto err_out;
  5426. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5427. TG3_RX_JMB_RING_BYTES(tp),
  5428. &tpr->rx_jmb_mapping,
  5429. GFP_KERNEL);
  5430. if (!tpr->rx_jmb)
  5431. goto err_out;
  5432. }
  5433. return 0;
  5434. err_out:
  5435. tg3_rx_prodring_fini(tp, tpr);
  5436. return -ENOMEM;
  5437. }
  5438. /* Free up pending packets in all rx/tx rings.
  5439. *
  5440. * The chip has been shut down and the driver detached from
  5441. * the networking, so no interrupts or new tx packets will
  5442. * end up in the driver. tp->{tx,}lock is not held and we are not
  5443. * in an interrupt context and thus may sleep.
  5444. */
  5445. static void tg3_free_rings(struct tg3 *tp)
  5446. {
  5447. int i, j;
  5448. for (j = 0; j < tp->irq_cnt; j++) {
  5449. struct tg3_napi *tnapi = &tp->napi[j];
  5450. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5451. if (!tnapi->tx_buffers)
  5452. continue;
  5453. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5454. struct ring_info *txp;
  5455. struct sk_buff *skb;
  5456. unsigned int k;
  5457. txp = &tnapi->tx_buffers[i];
  5458. skb = txp->skb;
  5459. if (skb == NULL) {
  5460. i++;
  5461. continue;
  5462. }
  5463. pci_unmap_single(tp->pdev,
  5464. dma_unmap_addr(txp, mapping),
  5465. skb_headlen(skb),
  5466. PCI_DMA_TODEVICE);
  5467. txp->skb = NULL;
  5468. i++;
  5469. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5470. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5471. pci_unmap_page(tp->pdev,
  5472. dma_unmap_addr(txp, mapping),
  5473. skb_shinfo(skb)->frags[k].size,
  5474. PCI_DMA_TODEVICE);
  5475. i++;
  5476. }
  5477. dev_kfree_skb_any(skb);
  5478. }
  5479. }
  5480. }
  5481. /* Initialize tx/rx rings for packet processing.
  5482. *
  5483. * The chip has been shut down and the driver detached from
  5484. * the networking, so no interrupts or new tx packets will
  5485. * end up in the driver. tp->{tx,}lock are held and thus
  5486. * we may not sleep.
  5487. */
  5488. static int tg3_init_rings(struct tg3 *tp)
  5489. {
  5490. int i;
  5491. /* Free up all the SKBs. */
  5492. tg3_free_rings(tp);
  5493. for (i = 0; i < tp->irq_cnt; i++) {
  5494. struct tg3_napi *tnapi = &tp->napi[i];
  5495. tnapi->last_tag = 0;
  5496. tnapi->last_irq_tag = 0;
  5497. tnapi->hw_status->status = 0;
  5498. tnapi->hw_status->status_tag = 0;
  5499. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5500. tnapi->tx_prod = 0;
  5501. tnapi->tx_cons = 0;
  5502. if (tnapi->tx_ring)
  5503. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5504. tnapi->rx_rcb_ptr = 0;
  5505. if (tnapi->rx_rcb)
  5506. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5507. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5508. tg3_free_rings(tp);
  5509. return -ENOMEM;
  5510. }
  5511. }
  5512. return 0;
  5513. }
  5514. /*
  5515. * Must not be invoked with interrupt sources disabled and
  5516. * the hardware shutdown down.
  5517. */
  5518. static void tg3_free_consistent(struct tg3 *tp)
  5519. {
  5520. int i;
  5521. for (i = 0; i < tp->irq_cnt; i++) {
  5522. struct tg3_napi *tnapi = &tp->napi[i];
  5523. if (tnapi->tx_ring) {
  5524. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5525. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5526. tnapi->tx_ring = NULL;
  5527. }
  5528. kfree(tnapi->tx_buffers);
  5529. tnapi->tx_buffers = NULL;
  5530. if (tnapi->rx_rcb) {
  5531. dma_free_coherent(&tp->pdev->dev,
  5532. TG3_RX_RCB_RING_BYTES(tp),
  5533. tnapi->rx_rcb,
  5534. tnapi->rx_rcb_mapping);
  5535. tnapi->rx_rcb = NULL;
  5536. }
  5537. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5538. if (tnapi->hw_status) {
  5539. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5540. tnapi->hw_status,
  5541. tnapi->status_mapping);
  5542. tnapi->hw_status = NULL;
  5543. }
  5544. }
  5545. if (tp->hw_stats) {
  5546. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5547. tp->hw_stats, tp->stats_mapping);
  5548. tp->hw_stats = NULL;
  5549. }
  5550. }
  5551. /*
  5552. * Must not be invoked with interrupt sources disabled and
  5553. * the hardware shutdown down. Can sleep.
  5554. */
  5555. static int tg3_alloc_consistent(struct tg3 *tp)
  5556. {
  5557. int i;
  5558. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5559. sizeof(struct tg3_hw_stats),
  5560. &tp->stats_mapping,
  5561. GFP_KERNEL);
  5562. if (!tp->hw_stats)
  5563. goto err_out;
  5564. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5565. for (i = 0; i < tp->irq_cnt; i++) {
  5566. struct tg3_napi *tnapi = &tp->napi[i];
  5567. struct tg3_hw_status *sblk;
  5568. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5569. TG3_HW_STATUS_SIZE,
  5570. &tnapi->status_mapping,
  5571. GFP_KERNEL);
  5572. if (!tnapi->hw_status)
  5573. goto err_out;
  5574. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5575. sblk = tnapi->hw_status;
  5576. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5577. goto err_out;
  5578. /* If multivector TSS is enabled, vector 0 does not handle
  5579. * tx interrupts. Don't allocate any resources for it.
  5580. */
  5581. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5582. (i && tg3_flag(tp, ENABLE_TSS))) {
  5583. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5584. TG3_TX_RING_SIZE,
  5585. GFP_KERNEL);
  5586. if (!tnapi->tx_buffers)
  5587. goto err_out;
  5588. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5589. TG3_TX_RING_BYTES,
  5590. &tnapi->tx_desc_mapping,
  5591. GFP_KERNEL);
  5592. if (!tnapi->tx_ring)
  5593. goto err_out;
  5594. }
  5595. /*
  5596. * When RSS is enabled, the status block format changes
  5597. * slightly. The "rx_jumbo_consumer", "reserved",
  5598. * and "rx_mini_consumer" members get mapped to the
  5599. * other three rx return ring producer indexes.
  5600. */
  5601. switch (i) {
  5602. default:
  5603. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5604. break;
  5605. case 2:
  5606. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5607. break;
  5608. case 3:
  5609. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5610. break;
  5611. case 4:
  5612. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5613. break;
  5614. }
  5615. /*
  5616. * If multivector RSS is enabled, vector 0 does not handle
  5617. * rx or tx interrupts. Don't allocate any resources for it.
  5618. */
  5619. if (!i && tg3_flag(tp, ENABLE_RSS))
  5620. continue;
  5621. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5622. TG3_RX_RCB_RING_BYTES(tp),
  5623. &tnapi->rx_rcb_mapping,
  5624. GFP_KERNEL);
  5625. if (!tnapi->rx_rcb)
  5626. goto err_out;
  5627. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5628. }
  5629. return 0;
  5630. err_out:
  5631. tg3_free_consistent(tp);
  5632. return -ENOMEM;
  5633. }
  5634. #define MAX_WAIT_CNT 1000
  5635. /* To stop a block, clear the enable bit and poll till it
  5636. * clears. tp->lock is held.
  5637. */
  5638. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5639. {
  5640. unsigned int i;
  5641. u32 val;
  5642. if (tg3_flag(tp, 5705_PLUS)) {
  5643. switch (ofs) {
  5644. case RCVLSC_MODE:
  5645. case DMAC_MODE:
  5646. case MBFREE_MODE:
  5647. case BUFMGR_MODE:
  5648. case MEMARB_MODE:
  5649. /* We can't enable/disable these bits of the
  5650. * 5705/5750, just say success.
  5651. */
  5652. return 0;
  5653. default:
  5654. break;
  5655. }
  5656. }
  5657. val = tr32(ofs);
  5658. val &= ~enable_bit;
  5659. tw32_f(ofs, val);
  5660. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5661. udelay(100);
  5662. val = tr32(ofs);
  5663. if ((val & enable_bit) == 0)
  5664. break;
  5665. }
  5666. if (i == MAX_WAIT_CNT && !silent) {
  5667. dev_err(&tp->pdev->dev,
  5668. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5669. ofs, enable_bit);
  5670. return -ENODEV;
  5671. }
  5672. return 0;
  5673. }
  5674. /* tp->lock is held. */
  5675. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5676. {
  5677. int i, err;
  5678. tg3_disable_ints(tp);
  5679. tp->rx_mode &= ~RX_MODE_ENABLE;
  5680. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5681. udelay(10);
  5682. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5683. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5684. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5685. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5686. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5687. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5688. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5689. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5690. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5691. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5692. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5693. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5694. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5695. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5696. tw32_f(MAC_MODE, tp->mac_mode);
  5697. udelay(40);
  5698. tp->tx_mode &= ~TX_MODE_ENABLE;
  5699. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5700. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5701. udelay(100);
  5702. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5703. break;
  5704. }
  5705. if (i >= MAX_WAIT_CNT) {
  5706. dev_err(&tp->pdev->dev,
  5707. "%s timed out, TX_MODE_ENABLE will not clear "
  5708. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5709. err |= -ENODEV;
  5710. }
  5711. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5712. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5713. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5714. tw32(FTQ_RESET, 0xffffffff);
  5715. tw32(FTQ_RESET, 0x00000000);
  5716. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5717. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5718. for (i = 0; i < tp->irq_cnt; i++) {
  5719. struct tg3_napi *tnapi = &tp->napi[i];
  5720. if (tnapi->hw_status)
  5721. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5722. }
  5723. if (tp->hw_stats)
  5724. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5725. return err;
  5726. }
  5727. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5728. {
  5729. int i;
  5730. u32 apedata;
  5731. /* NCSI does not support APE events */
  5732. if (tg3_flag(tp, APE_HAS_NCSI))
  5733. return;
  5734. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5735. if (apedata != APE_SEG_SIG_MAGIC)
  5736. return;
  5737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5738. if (!(apedata & APE_FW_STATUS_READY))
  5739. return;
  5740. /* Wait for up to 1 millisecond for APE to service previous event. */
  5741. for (i = 0; i < 10; i++) {
  5742. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5743. return;
  5744. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5745. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5746. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5747. event | APE_EVENT_STATUS_EVENT_PENDING);
  5748. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5749. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5750. break;
  5751. udelay(100);
  5752. }
  5753. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5754. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5755. }
  5756. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5757. {
  5758. u32 event;
  5759. u32 apedata;
  5760. if (!tg3_flag(tp, ENABLE_APE))
  5761. return;
  5762. switch (kind) {
  5763. case RESET_KIND_INIT:
  5764. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5765. APE_HOST_SEG_SIG_MAGIC);
  5766. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5767. APE_HOST_SEG_LEN_MAGIC);
  5768. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5769. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5770. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5771. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5772. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5773. APE_HOST_BEHAV_NO_PHYLOCK);
  5774. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5775. TG3_APE_HOST_DRVR_STATE_START);
  5776. event = APE_EVENT_STATUS_STATE_START;
  5777. break;
  5778. case RESET_KIND_SHUTDOWN:
  5779. /* With the interface we are currently using,
  5780. * APE does not track driver state. Wiping
  5781. * out the HOST SEGMENT SIGNATURE forces
  5782. * the APE to assume OS absent status.
  5783. */
  5784. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5785. if (device_may_wakeup(&tp->pdev->dev) &&
  5786. tg3_flag(tp, WOL_ENABLE)) {
  5787. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5788. TG3_APE_HOST_WOL_SPEED_AUTO);
  5789. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5790. } else
  5791. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5792. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5793. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5794. break;
  5795. case RESET_KIND_SUSPEND:
  5796. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5797. break;
  5798. default:
  5799. return;
  5800. }
  5801. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5802. tg3_ape_send_event(tp, event);
  5803. }
  5804. /* tp->lock is held. */
  5805. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5806. {
  5807. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5808. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5809. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5810. switch (kind) {
  5811. case RESET_KIND_INIT:
  5812. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5813. DRV_STATE_START);
  5814. break;
  5815. case RESET_KIND_SHUTDOWN:
  5816. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5817. DRV_STATE_UNLOAD);
  5818. break;
  5819. case RESET_KIND_SUSPEND:
  5820. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5821. DRV_STATE_SUSPEND);
  5822. break;
  5823. default:
  5824. break;
  5825. }
  5826. }
  5827. if (kind == RESET_KIND_INIT ||
  5828. kind == RESET_KIND_SUSPEND)
  5829. tg3_ape_driver_state_change(tp, kind);
  5830. }
  5831. /* tp->lock is held. */
  5832. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5833. {
  5834. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5835. switch (kind) {
  5836. case RESET_KIND_INIT:
  5837. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5838. DRV_STATE_START_DONE);
  5839. break;
  5840. case RESET_KIND_SHUTDOWN:
  5841. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5842. DRV_STATE_UNLOAD_DONE);
  5843. break;
  5844. default:
  5845. break;
  5846. }
  5847. }
  5848. if (kind == RESET_KIND_SHUTDOWN)
  5849. tg3_ape_driver_state_change(tp, kind);
  5850. }
  5851. /* tp->lock is held. */
  5852. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5853. {
  5854. if (tg3_flag(tp, ENABLE_ASF)) {
  5855. switch (kind) {
  5856. case RESET_KIND_INIT:
  5857. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5858. DRV_STATE_START);
  5859. break;
  5860. case RESET_KIND_SHUTDOWN:
  5861. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5862. DRV_STATE_UNLOAD);
  5863. break;
  5864. case RESET_KIND_SUSPEND:
  5865. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5866. DRV_STATE_SUSPEND);
  5867. break;
  5868. default:
  5869. break;
  5870. }
  5871. }
  5872. }
  5873. static int tg3_poll_fw(struct tg3 *tp)
  5874. {
  5875. int i;
  5876. u32 val;
  5877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5878. /* Wait up to 20ms for init done. */
  5879. for (i = 0; i < 200; i++) {
  5880. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5881. return 0;
  5882. udelay(100);
  5883. }
  5884. return -ENODEV;
  5885. }
  5886. /* Wait for firmware initialization to complete. */
  5887. for (i = 0; i < 100000; i++) {
  5888. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5889. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5890. break;
  5891. udelay(10);
  5892. }
  5893. /* Chip might not be fitted with firmware. Some Sun onboard
  5894. * parts are configured like that. So don't signal the timeout
  5895. * of the above loop as an error, but do report the lack of
  5896. * running firmware once.
  5897. */
  5898. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5899. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5900. netdev_info(tp->dev, "No firmware running\n");
  5901. }
  5902. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5903. /* The 57765 A0 needs a little more
  5904. * time to do some important work.
  5905. */
  5906. mdelay(10);
  5907. }
  5908. return 0;
  5909. }
  5910. /* Save PCI command register before chip reset */
  5911. static void tg3_save_pci_state(struct tg3 *tp)
  5912. {
  5913. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5914. }
  5915. /* Restore PCI state after chip reset */
  5916. static void tg3_restore_pci_state(struct tg3 *tp)
  5917. {
  5918. u32 val;
  5919. /* Re-enable indirect register accesses. */
  5920. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5921. tp->misc_host_ctrl);
  5922. /* Set MAX PCI retry to zero. */
  5923. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5924. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5925. tg3_flag(tp, PCIX_MODE))
  5926. val |= PCISTATE_RETRY_SAME_DMA;
  5927. /* Allow reads and writes to the APE register and memory space. */
  5928. if (tg3_flag(tp, ENABLE_APE))
  5929. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5930. PCISTATE_ALLOW_APE_SHMEM_WR |
  5931. PCISTATE_ALLOW_APE_PSPACE_WR;
  5932. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5933. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5934. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5935. if (tg3_flag(tp, PCI_EXPRESS))
  5936. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5937. else {
  5938. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5939. tp->pci_cacheline_sz);
  5940. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5941. tp->pci_lat_timer);
  5942. }
  5943. }
  5944. /* Make sure PCI-X relaxed ordering bit is clear. */
  5945. if (tg3_flag(tp, PCIX_MODE)) {
  5946. u16 pcix_cmd;
  5947. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5948. &pcix_cmd);
  5949. pcix_cmd &= ~PCI_X_CMD_ERO;
  5950. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5951. pcix_cmd);
  5952. }
  5953. if (tg3_flag(tp, 5780_CLASS)) {
  5954. /* Chip reset on 5780 will reset MSI enable bit,
  5955. * so need to restore it.
  5956. */
  5957. if (tg3_flag(tp, USING_MSI)) {
  5958. u16 ctrl;
  5959. pci_read_config_word(tp->pdev,
  5960. tp->msi_cap + PCI_MSI_FLAGS,
  5961. &ctrl);
  5962. pci_write_config_word(tp->pdev,
  5963. tp->msi_cap + PCI_MSI_FLAGS,
  5964. ctrl | PCI_MSI_FLAGS_ENABLE);
  5965. val = tr32(MSGINT_MODE);
  5966. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5967. }
  5968. }
  5969. }
  5970. static void tg3_stop_fw(struct tg3 *);
  5971. /* tp->lock is held. */
  5972. static int tg3_chip_reset(struct tg3 *tp)
  5973. {
  5974. u32 val;
  5975. void (*write_op)(struct tg3 *, u32, u32);
  5976. int i, err;
  5977. tg3_nvram_lock(tp);
  5978. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5979. /* No matching tg3_nvram_unlock() after this because
  5980. * chip reset below will undo the nvram lock.
  5981. */
  5982. tp->nvram_lock_cnt = 0;
  5983. /* GRC_MISC_CFG core clock reset will clear the memory
  5984. * enable bit in PCI register 4 and the MSI enable bit
  5985. * on some chips, so we save relevant registers here.
  5986. */
  5987. tg3_save_pci_state(tp);
  5988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5989. tg3_flag(tp, 5755_PLUS))
  5990. tw32(GRC_FASTBOOT_PC, 0);
  5991. /*
  5992. * We must avoid the readl() that normally takes place.
  5993. * It locks machines, causes machine checks, and other
  5994. * fun things. So, temporarily disable the 5701
  5995. * hardware workaround, while we do the reset.
  5996. */
  5997. write_op = tp->write32;
  5998. if (write_op == tg3_write_flush_reg32)
  5999. tp->write32 = tg3_write32;
  6000. /* Prevent the irq handler from reading or writing PCI registers
  6001. * during chip reset when the memory enable bit in the PCI command
  6002. * register may be cleared. The chip does not generate interrupt
  6003. * at this time, but the irq handler may still be called due to irq
  6004. * sharing or irqpoll.
  6005. */
  6006. tg3_flag_set(tp, CHIP_RESETTING);
  6007. for (i = 0; i < tp->irq_cnt; i++) {
  6008. struct tg3_napi *tnapi = &tp->napi[i];
  6009. if (tnapi->hw_status) {
  6010. tnapi->hw_status->status = 0;
  6011. tnapi->hw_status->status_tag = 0;
  6012. }
  6013. tnapi->last_tag = 0;
  6014. tnapi->last_irq_tag = 0;
  6015. }
  6016. smp_mb();
  6017. for (i = 0; i < tp->irq_cnt; i++)
  6018. synchronize_irq(tp->napi[i].irq_vec);
  6019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6020. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6021. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6022. }
  6023. /* do the reset */
  6024. val = GRC_MISC_CFG_CORECLK_RESET;
  6025. if (tg3_flag(tp, PCI_EXPRESS)) {
  6026. /* Force PCIe 1.0a mode */
  6027. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6028. !tg3_flag(tp, 57765_PLUS) &&
  6029. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6030. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6031. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6032. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6033. tw32(GRC_MISC_CFG, (1 << 29));
  6034. val |= (1 << 29);
  6035. }
  6036. }
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6038. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6039. tw32(GRC_VCPU_EXT_CTRL,
  6040. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6041. }
  6042. /* Manage gphy power for all CPMU absent PCIe devices. */
  6043. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6044. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6045. tw32(GRC_MISC_CFG, val);
  6046. /* restore 5701 hardware bug workaround write method */
  6047. tp->write32 = write_op;
  6048. /* Unfortunately, we have to delay before the PCI read back.
  6049. * Some 575X chips even will not respond to a PCI cfg access
  6050. * when the reset command is given to the chip.
  6051. *
  6052. * How do these hardware designers expect things to work
  6053. * properly if the PCI write is posted for a long period
  6054. * of time? It is always necessary to have some method by
  6055. * which a register read back can occur to push the write
  6056. * out which does the reset.
  6057. *
  6058. * For most tg3 variants the trick below was working.
  6059. * Ho hum...
  6060. */
  6061. udelay(120);
  6062. /* Flush PCI posted writes. The normal MMIO registers
  6063. * are inaccessible at this time so this is the only
  6064. * way to make this reliably (actually, this is no longer
  6065. * the case, see above). I tried to use indirect
  6066. * register read/write but this upset some 5701 variants.
  6067. */
  6068. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6069. udelay(120);
  6070. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6071. u16 val16;
  6072. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6073. int i;
  6074. u32 cfg_val;
  6075. /* Wait for link training to complete. */
  6076. for (i = 0; i < 5000; i++)
  6077. udelay(100);
  6078. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6079. pci_write_config_dword(tp->pdev, 0xc4,
  6080. cfg_val | (1 << 15));
  6081. }
  6082. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6083. pci_read_config_word(tp->pdev,
  6084. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6085. &val16);
  6086. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6087. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6088. /*
  6089. * Older PCIe devices only support the 128 byte
  6090. * MPS setting. Enforce the restriction.
  6091. */
  6092. if (!tg3_flag(tp, CPMU_PRESENT))
  6093. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6094. pci_write_config_word(tp->pdev,
  6095. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6096. val16);
  6097. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6098. /* Clear error status */
  6099. pci_write_config_word(tp->pdev,
  6100. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6101. PCI_EXP_DEVSTA_CED |
  6102. PCI_EXP_DEVSTA_NFED |
  6103. PCI_EXP_DEVSTA_FED |
  6104. PCI_EXP_DEVSTA_URD);
  6105. }
  6106. tg3_restore_pci_state(tp);
  6107. tg3_flag_clear(tp, CHIP_RESETTING);
  6108. tg3_flag_clear(tp, ERROR_PROCESSED);
  6109. val = 0;
  6110. if (tg3_flag(tp, 5780_CLASS))
  6111. val = tr32(MEMARB_MODE);
  6112. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6113. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6114. tg3_stop_fw(tp);
  6115. tw32(0x5000, 0x400);
  6116. }
  6117. tw32(GRC_MODE, tp->grc_mode);
  6118. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6119. val = tr32(0xc4);
  6120. tw32(0xc4, val | (1 << 15));
  6121. }
  6122. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6124. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6125. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6126. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6127. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6128. }
  6129. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6130. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6131. val = tp->mac_mode;
  6132. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6133. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6134. val = tp->mac_mode;
  6135. } else
  6136. val = 0;
  6137. tw32_f(MAC_MODE, val);
  6138. udelay(40);
  6139. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6140. err = tg3_poll_fw(tp);
  6141. if (err)
  6142. return err;
  6143. tg3_mdio_start(tp);
  6144. if (tg3_flag(tp, PCI_EXPRESS) &&
  6145. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6146. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6147. !tg3_flag(tp, 57765_PLUS)) {
  6148. val = tr32(0x7c00);
  6149. tw32(0x7c00, val | (1 << 25));
  6150. }
  6151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6152. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6153. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6154. }
  6155. /* Reprobe ASF enable state. */
  6156. tg3_flag_clear(tp, ENABLE_ASF);
  6157. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6158. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6159. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6160. u32 nic_cfg;
  6161. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6162. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6163. tg3_flag_set(tp, ENABLE_ASF);
  6164. tp->last_event_jiffies = jiffies;
  6165. if (tg3_flag(tp, 5750_PLUS))
  6166. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6167. }
  6168. }
  6169. return 0;
  6170. }
  6171. /* tp->lock is held. */
  6172. static void tg3_stop_fw(struct tg3 *tp)
  6173. {
  6174. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6175. /* Wait for RX cpu to ACK the previous event. */
  6176. tg3_wait_for_event_ack(tp);
  6177. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6178. tg3_generate_fw_event(tp);
  6179. /* Wait for RX cpu to ACK this event. */
  6180. tg3_wait_for_event_ack(tp);
  6181. }
  6182. }
  6183. /* tp->lock is held. */
  6184. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6185. {
  6186. int err;
  6187. tg3_stop_fw(tp);
  6188. tg3_write_sig_pre_reset(tp, kind);
  6189. tg3_abort_hw(tp, silent);
  6190. err = tg3_chip_reset(tp);
  6191. __tg3_set_mac_addr(tp, 0);
  6192. tg3_write_sig_legacy(tp, kind);
  6193. tg3_write_sig_post_reset(tp, kind);
  6194. if (err)
  6195. return err;
  6196. return 0;
  6197. }
  6198. #define RX_CPU_SCRATCH_BASE 0x30000
  6199. #define RX_CPU_SCRATCH_SIZE 0x04000
  6200. #define TX_CPU_SCRATCH_BASE 0x34000
  6201. #define TX_CPU_SCRATCH_SIZE 0x04000
  6202. /* tp->lock is held. */
  6203. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6204. {
  6205. int i;
  6206. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6208. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6209. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6210. return 0;
  6211. }
  6212. if (offset == RX_CPU_BASE) {
  6213. for (i = 0; i < 10000; i++) {
  6214. tw32(offset + CPU_STATE, 0xffffffff);
  6215. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6216. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6217. break;
  6218. }
  6219. tw32(offset + CPU_STATE, 0xffffffff);
  6220. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6221. udelay(10);
  6222. } else {
  6223. for (i = 0; i < 10000; i++) {
  6224. tw32(offset + CPU_STATE, 0xffffffff);
  6225. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6226. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6227. break;
  6228. }
  6229. }
  6230. if (i >= 10000) {
  6231. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6232. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6233. return -ENODEV;
  6234. }
  6235. /* Clear firmware's nvram arbitration. */
  6236. if (tg3_flag(tp, NVRAM))
  6237. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6238. return 0;
  6239. }
  6240. struct fw_info {
  6241. unsigned int fw_base;
  6242. unsigned int fw_len;
  6243. const __be32 *fw_data;
  6244. };
  6245. /* tp->lock is held. */
  6246. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6247. int cpu_scratch_size, struct fw_info *info)
  6248. {
  6249. int err, lock_err, i;
  6250. void (*write_op)(struct tg3 *, u32, u32);
  6251. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6252. netdev_err(tp->dev,
  6253. "%s: Trying to load TX cpu firmware which is 5705\n",
  6254. __func__);
  6255. return -EINVAL;
  6256. }
  6257. if (tg3_flag(tp, 5705_PLUS))
  6258. write_op = tg3_write_mem;
  6259. else
  6260. write_op = tg3_write_indirect_reg32;
  6261. /* It is possible that bootcode is still loading at this point.
  6262. * Get the nvram lock first before halting the cpu.
  6263. */
  6264. lock_err = tg3_nvram_lock(tp);
  6265. err = tg3_halt_cpu(tp, cpu_base);
  6266. if (!lock_err)
  6267. tg3_nvram_unlock(tp);
  6268. if (err)
  6269. goto out;
  6270. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6271. write_op(tp, cpu_scratch_base + i, 0);
  6272. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6273. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6274. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6275. write_op(tp, (cpu_scratch_base +
  6276. (info->fw_base & 0xffff) +
  6277. (i * sizeof(u32))),
  6278. be32_to_cpu(info->fw_data[i]));
  6279. err = 0;
  6280. out:
  6281. return err;
  6282. }
  6283. /* tp->lock is held. */
  6284. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6285. {
  6286. struct fw_info info;
  6287. const __be32 *fw_data;
  6288. int err, i;
  6289. fw_data = (void *)tp->fw->data;
  6290. /* Firmware blob starts with version numbers, followed by
  6291. start address and length. We are setting complete length.
  6292. length = end_address_of_bss - start_address_of_text.
  6293. Remainder is the blob to be loaded contiguously
  6294. from start address. */
  6295. info.fw_base = be32_to_cpu(fw_data[1]);
  6296. info.fw_len = tp->fw->size - 12;
  6297. info.fw_data = &fw_data[3];
  6298. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6299. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6300. &info);
  6301. if (err)
  6302. return err;
  6303. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6304. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6305. &info);
  6306. if (err)
  6307. return err;
  6308. /* Now startup only the RX cpu. */
  6309. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6310. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6311. for (i = 0; i < 5; i++) {
  6312. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6313. break;
  6314. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6315. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6316. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6317. udelay(1000);
  6318. }
  6319. if (i >= 5) {
  6320. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6321. "should be %08x\n", __func__,
  6322. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6323. return -ENODEV;
  6324. }
  6325. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6326. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6327. return 0;
  6328. }
  6329. /* tp->lock is held. */
  6330. static int tg3_load_tso_firmware(struct tg3 *tp)
  6331. {
  6332. struct fw_info info;
  6333. const __be32 *fw_data;
  6334. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6335. int err, i;
  6336. if (tg3_flag(tp, HW_TSO_1) ||
  6337. tg3_flag(tp, HW_TSO_2) ||
  6338. tg3_flag(tp, HW_TSO_3))
  6339. return 0;
  6340. fw_data = (void *)tp->fw->data;
  6341. /* Firmware blob starts with version numbers, followed by
  6342. start address and length. We are setting complete length.
  6343. length = end_address_of_bss - start_address_of_text.
  6344. Remainder is the blob to be loaded contiguously
  6345. from start address. */
  6346. info.fw_base = be32_to_cpu(fw_data[1]);
  6347. cpu_scratch_size = tp->fw_len;
  6348. info.fw_len = tp->fw->size - 12;
  6349. info.fw_data = &fw_data[3];
  6350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6351. cpu_base = RX_CPU_BASE;
  6352. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6353. } else {
  6354. cpu_base = TX_CPU_BASE;
  6355. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6356. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6357. }
  6358. err = tg3_load_firmware_cpu(tp, cpu_base,
  6359. cpu_scratch_base, cpu_scratch_size,
  6360. &info);
  6361. if (err)
  6362. return err;
  6363. /* Now startup the cpu. */
  6364. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6365. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6366. for (i = 0; i < 5; i++) {
  6367. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6368. break;
  6369. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6370. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6371. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6372. udelay(1000);
  6373. }
  6374. if (i >= 5) {
  6375. netdev_err(tp->dev,
  6376. "%s fails to set CPU PC, is %08x should be %08x\n",
  6377. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6378. return -ENODEV;
  6379. }
  6380. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6381. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6382. return 0;
  6383. }
  6384. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6385. {
  6386. struct tg3 *tp = netdev_priv(dev);
  6387. struct sockaddr *addr = p;
  6388. int err = 0, skip_mac_1 = 0;
  6389. if (!is_valid_ether_addr(addr->sa_data))
  6390. return -EINVAL;
  6391. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6392. if (!netif_running(dev))
  6393. return 0;
  6394. if (tg3_flag(tp, ENABLE_ASF)) {
  6395. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6396. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6397. addr0_low = tr32(MAC_ADDR_0_LOW);
  6398. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6399. addr1_low = tr32(MAC_ADDR_1_LOW);
  6400. /* Skip MAC addr 1 if ASF is using it. */
  6401. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6402. !(addr1_high == 0 && addr1_low == 0))
  6403. skip_mac_1 = 1;
  6404. }
  6405. spin_lock_bh(&tp->lock);
  6406. __tg3_set_mac_addr(tp, skip_mac_1);
  6407. spin_unlock_bh(&tp->lock);
  6408. return err;
  6409. }
  6410. /* tp->lock is held. */
  6411. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6412. dma_addr_t mapping, u32 maxlen_flags,
  6413. u32 nic_addr)
  6414. {
  6415. tg3_write_mem(tp,
  6416. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6417. ((u64) mapping >> 32));
  6418. tg3_write_mem(tp,
  6419. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6420. ((u64) mapping & 0xffffffff));
  6421. tg3_write_mem(tp,
  6422. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6423. maxlen_flags);
  6424. if (!tg3_flag(tp, 5705_PLUS))
  6425. tg3_write_mem(tp,
  6426. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6427. nic_addr);
  6428. }
  6429. static void __tg3_set_rx_mode(struct net_device *);
  6430. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6431. {
  6432. int i;
  6433. if (!tg3_flag(tp, ENABLE_TSS)) {
  6434. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6435. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6436. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6437. } else {
  6438. tw32(HOSTCC_TXCOL_TICKS, 0);
  6439. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6440. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6441. }
  6442. if (!tg3_flag(tp, ENABLE_RSS)) {
  6443. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6444. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6445. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6446. } else {
  6447. tw32(HOSTCC_RXCOL_TICKS, 0);
  6448. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6449. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6450. }
  6451. if (!tg3_flag(tp, 5705_PLUS)) {
  6452. u32 val = ec->stats_block_coalesce_usecs;
  6453. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6454. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6455. if (!netif_carrier_ok(tp->dev))
  6456. val = 0;
  6457. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6458. }
  6459. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6460. u32 reg;
  6461. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6462. tw32(reg, ec->rx_coalesce_usecs);
  6463. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6464. tw32(reg, ec->rx_max_coalesced_frames);
  6465. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6466. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6467. if (tg3_flag(tp, ENABLE_TSS)) {
  6468. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6469. tw32(reg, ec->tx_coalesce_usecs);
  6470. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6471. tw32(reg, ec->tx_max_coalesced_frames);
  6472. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6473. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6474. }
  6475. }
  6476. for (; i < tp->irq_max - 1; i++) {
  6477. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6478. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6479. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6480. if (tg3_flag(tp, ENABLE_TSS)) {
  6481. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6482. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6483. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6484. }
  6485. }
  6486. }
  6487. /* tp->lock is held. */
  6488. static void tg3_rings_reset(struct tg3 *tp)
  6489. {
  6490. int i;
  6491. u32 stblk, txrcb, rxrcb, limit;
  6492. struct tg3_napi *tnapi = &tp->napi[0];
  6493. /* Disable all transmit rings but the first. */
  6494. if (!tg3_flag(tp, 5705_PLUS))
  6495. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6496. else if (tg3_flag(tp, 5717_PLUS))
  6497. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6498. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6499. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6500. else
  6501. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6502. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6503. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6504. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6505. BDINFO_FLAGS_DISABLED);
  6506. /* Disable all receive return rings but the first. */
  6507. if (tg3_flag(tp, 5717_PLUS))
  6508. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6509. else if (!tg3_flag(tp, 5705_PLUS))
  6510. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6511. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6513. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6514. else
  6515. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6516. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6517. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6518. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6519. BDINFO_FLAGS_DISABLED);
  6520. /* Disable interrupts */
  6521. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6522. tp->napi[0].chk_msi_cnt = 0;
  6523. tp->napi[0].last_rx_cons = 0;
  6524. tp->napi[0].last_tx_cons = 0;
  6525. /* Zero mailbox registers. */
  6526. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6527. for (i = 1; i < tp->irq_max; i++) {
  6528. tp->napi[i].tx_prod = 0;
  6529. tp->napi[i].tx_cons = 0;
  6530. if (tg3_flag(tp, ENABLE_TSS))
  6531. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6532. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6533. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6534. tp->napi[0].chk_msi_cnt = 0;
  6535. tp->napi[i].last_rx_cons = 0;
  6536. tp->napi[i].last_tx_cons = 0;
  6537. }
  6538. if (!tg3_flag(tp, ENABLE_TSS))
  6539. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6540. } else {
  6541. tp->napi[0].tx_prod = 0;
  6542. tp->napi[0].tx_cons = 0;
  6543. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6544. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6545. }
  6546. /* Make sure the NIC-based send BD rings are disabled. */
  6547. if (!tg3_flag(tp, 5705_PLUS)) {
  6548. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6549. for (i = 0; i < 16; i++)
  6550. tw32_tx_mbox(mbox + i * 8, 0);
  6551. }
  6552. txrcb = NIC_SRAM_SEND_RCB;
  6553. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6554. /* Clear status block in ram. */
  6555. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6556. /* Set status block DMA address */
  6557. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6558. ((u64) tnapi->status_mapping >> 32));
  6559. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6560. ((u64) tnapi->status_mapping & 0xffffffff));
  6561. if (tnapi->tx_ring) {
  6562. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6563. (TG3_TX_RING_SIZE <<
  6564. BDINFO_FLAGS_MAXLEN_SHIFT),
  6565. NIC_SRAM_TX_BUFFER_DESC);
  6566. txrcb += TG3_BDINFO_SIZE;
  6567. }
  6568. if (tnapi->rx_rcb) {
  6569. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6570. (tp->rx_ret_ring_mask + 1) <<
  6571. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6572. rxrcb += TG3_BDINFO_SIZE;
  6573. }
  6574. stblk = HOSTCC_STATBLCK_RING1;
  6575. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6576. u64 mapping = (u64)tnapi->status_mapping;
  6577. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6578. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6579. /* Clear status block in ram. */
  6580. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6581. if (tnapi->tx_ring) {
  6582. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6583. (TG3_TX_RING_SIZE <<
  6584. BDINFO_FLAGS_MAXLEN_SHIFT),
  6585. NIC_SRAM_TX_BUFFER_DESC);
  6586. txrcb += TG3_BDINFO_SIZE;
  6587. }
  6588. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6589. ((tp->rx_ret_ring_mask + 1) <<
  6590. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6591. stblk += 8;
  6592. rxrcb += TG3_BDINFO_SIZE;
  6593. }
  6594. }
  6595. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6596. {
  6597. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6598. if (!tg3_flag(tp, 5750_PLUS) ||
  6599. tg3_flag(tp, 5780_CLASS) ||
  6600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6602. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6603. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6605. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6606. else
  6607. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6608. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6609. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6610. val = min(nic_rep_thresh, host_rep_thresh);
  6611. tw32(RCVBDI_STD_THRESH, val);
  6612. if (tg3_flag(tp, 57765_PLUS))
  6613. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6614. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6615. return;
  6616. if (!tg3_flag(tp, 5705_PLUS))
  6617. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6618. else
  6619. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6620. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6621. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6622. tw32(RCVBDI_JUMBO_THRESH, val);
  6623. if (tg3_flag(tp, 57765_PLUS))
  6624. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6625. }
  6626. /* tp->lock is held. */
  6627. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6628. {
  6629. u32 val, rdmac_mode;
  6630. int i, err, limit;
  6631. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6632. tg3_disable_ints(tp);
  6633. tg3_stop_fw(tp);
  6634. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6635. if (tg3_flag(tp, INIT_COMPLETE))
  6636. tg3_abort_hw(tp, 1);
  6637. /* Enable MAC control of LPI */
  6638. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6639. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6640. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6641. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6642. tw32_f(TG3_CPMU_EEE_CTRL,
  6643. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6644. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6645. TG3_CPMU_EEEMD_LPI_IN_TX |
  6646. TG3_CPMU_EEEMD_LPI_IN_RX |
  6647. TG3_CPMU_EEEMD_EEE_ENABLE;
  6648. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6649. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6650. if (tg3_flag(tp, ENABLE_APE))
  6651. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6652. tw32_f(TG3_CPMU_EEE_MODE, val);
  6653. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6654. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6655. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6656. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6657. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6658. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6659. }
  6660. if (reset_phy)
  6661. tg3_phy_reset(tp);
  6662. err = tg3_chip_reset(tp);
  6663. if (err)
  6664. return err;
  6665. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6666. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6667. val = tr32(TG3_CPMU_CTRL);
  6668. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6669. tw32(TG3_CPMU_CTRL, val);
  6670. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6671. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6672. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6673. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6674. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6675. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6676. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6677. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6678. val = tr32(TG3_CPMU_HST_ACC);
  6679. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6680. val |= CPMU_HST_ACC_MACCLK_6_25;
  6681. tw32(TG3_CPMU_HST_ACC, val);
  6682. }
  6683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6684. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6685. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6686. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6687. tw32(PCIE_PWR_MGMT_THRESH, val);
  6688. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6689. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6690. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6691. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6692. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6693. }
  6694. if (tg3_flag(tp, L1PLLPD_EN)) {
  6695. u32 grc_mode = tr32(GRC_MODE);
  6696. /* Access the lower 1K of PL PCIE block registers. */
  6697. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6698. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6699. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6700. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6701. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6702. tw32(GRC_MODE, grc_mode);
  6703. }
  6704. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6705. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6706. u32 grc_mode = tr32(GRC_MODE);
  6707. /* Access the lower 1K of PL PCIE block registers. */
  6708. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6709. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6710. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6711. TG3_PCIE_PL_LO_PHYCTL5);
  6712. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6713. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6714. tw32(GRC_MODE, grc_mode);
  6715. }
  6716. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6717. u32 grc_mode = tr32(GRC_MODE);
  6718. /* Access the lower 1K of DL PCIE block registers. */
  6719. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6720. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6721. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6722. TG3_PCIE_DL_LO_FTSMAX);
  6723. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6724. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6725. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6726. tw32(GRC_MODE, grc_mode);
  6727. }
  6728. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6729. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6730. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6731. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6732. }
  6733. /* This works around an issue with Athlon chipsets on
  6734. * B3 tigon3 silicon. This bit has no effect on any
  6735. * other revision. But do not set this on PCI Express
  6736. * chips and don't even touch the clocks if the CPMU is present.
  6737. */
  6738. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6739. if (!tg3_flag(tp, PCI_EXPRESS))
  6740. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6741. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6742. }
  6743. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6744. tg3_flag(tp, PCIX_MODE)) {
  6745. val = tr32(TG3PCI_PCISTATE);
  6746. val |= PCISTATE_RETRY_SAME_DMA;
  6747. tw32(TG3PCI_PCISTATE, val);
  6748. }
  6749. if (tg3_flag(tp, ENABLE_APE)) {
  6750. /* Allow reads and writes to the
  6751. * APE register and memory space.
  6752. */
  6753. val = tr32(TG3PCI_PCISTATE);
  6754. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6755. PCISTATE_ALLOW_APE_SHMEM_WR |
  6756. PCISTATE_ALLOW_APE_PSPACE_WR;
  6757. tw32(TG3PCI_PCISTATE, val);
  6758. }
  6759. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6760. /* Enable some hw fixes. */
  6761. val = tr32(TG3PCI_MSI_DATA);
  6762. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6763. tw32(TG3PCI_MSI_DATA, val);
  6764. }
  6765. /* Descriptor ring init may make accesses to the
  6766. * NIC SRAM area to setup the TX descriptors, so we
  6767. * can only do this after the hardware has been
  6768. * successfully reset.
  6769. */
  6770. err = tg3_init_rings(tp);
  6771. if (err)
  6772. return err;
  6773. if (tg3_flag(tp, 57765_PLUS)) {
  6774. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6775. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6776. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6777. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6778. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6779. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6780. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6781. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6782. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6783. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6784. /* This value is determined during the probe time DMA
  6785. * engine test, tg3_test_dma.
  6786. */
  6787. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6788. }
  6789. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6790. GRC_MODE_4X_NIC_SEND_RINGS |
  6791. GRC_MODE_NO_TX_PHDR_CSUM |
  6792. GRC_MODE_NO_RX_PHDR_CSUM);
  6793. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6794. /* Pseudo-header checksum is done by hardware logic and not
  6795. * the offload processers, so make the chip do the pseudo-
  6796. * header checksums on receive. For transmit it is more
  6797. * convenient to do the pseudo-header checksum in software
  6798. * as Linux does that on transmit for us in all cases.
  6799. */
  6800. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6801. tw32(GRC_MODE,
  6802. tp->grc_mode |
  6803. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6804. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6805. val = tr32(GRC_MISC_CFG);
  6806. val &= ~0xff;
  6807. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6808. tw32(GRC_MISC_CFG, val);
  6809. /* Initialize MBUF/DESC pool. */
  6810. if (tg3_flag(tp, 5750_PLUS)) {
  6811. /* Do nothing. */
  6812. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6813. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6815. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6816. else
  6817. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6818. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6819. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6820. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6821. int fw_len;
  6822. fw_len = tp->fw_len;
  6823. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6824. tw32(BUFMGR_MB_POOL_ADDR,
  6825. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6826. tw32(BUFMGR_MB_POOL_SIZE,
  6827. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6828. }
  6829. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6830. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6831. tp->bufmgr_config.mbuf_read_dma_low_water);
  6832. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6833. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6834. tw32(BUFMGR_MB_HIGH_WATER,
  6835. tp->bufmgr_config.mbuf_high_water);
  6836. } else {
  6837. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6838. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6839. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6840. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6841. tw32(BUFMGR_MB_HIGH_WATER,
  6842. tp->bufmgr_config.mbuf_high_water_jumbo);
  6843. }
  6844. tw32(BUFMGR_DMA_LOW_WATER,
  6845. tp->bufmgr_config.dma_low_water);
  6846. tw32(BUFMGR_DMA_HIGH_WATER,
  6847. tp->bufmgr_config.dma_high_water);
  6848. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6850. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6852. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6853. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6854. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6855. tw32(BUFMGR_MODE, val);
  6856. for (i = 0; i < 2000; i++) {
  6857. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6858. break;
  6859. udelay(10);
  6860. }
  6861. if (i >= 2000) {
  6862. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6863. return -ENODEV;
  6864. }
  6865. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6866. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6867. tg3_setup_rxbd_thresholds(tp);
  6868. /* Initialize TG3_BDINFO's at:
  6869. * RCVDBDI_STD_BD: standard eth size rx ring
  6870. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6871. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6872. *
  6873. * like so:
  6874. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6875. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6876. * ring attribute flags
  6877. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6878. *
  6879. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6880. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6881. *
  6882. * The size of each ring is fixed in the firmware, but the location is
  6883. * configurable.
  6884. */
  6885. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6886. ((u64) tpr->rx_std_mapping >> 32));
  6887. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6888. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6889. if (!tg3_flag(tp, 5717_PLUS))
  6890. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6891. NIC_SRAM_RX_BUFFER_DESC);
  6892. /* Disable the mini ring */
  6893. if (!tg3_flag(tp, 5705_PLUS))
  6894. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6895. BDINFO_FLAGS_DISABLED);
  6896. /* Program the jumbo buffer descriptor ring control
  6897. * blocks on those devices that have them.
  6898. */
  6899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6900. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6901. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6902. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6903. ((u64) tpr->rx_jmb_mapping >> 32));
  6904. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6905. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6906. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6907. BDINFO_FLAGS_MAXLEN_SHIFT;
  6908. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6909. val | BDINFO_FLAGS_USE_EXT_RECV);
  6910. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6912. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6913. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6914. } else {
  6915. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6916. BDINFO_FLAGS_DISABLED);
  6917. }
  6918. if (tg3_flag(tp, 57765_PLUS)) {
  6919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6920. val = TG3_RX_STD_MAX_SIZE_5700;
  6921. else
  6922. val = TG3_RX_STD_MAX_SIZE_5717;
  6923. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6924. val |= (TG3_RX_STD_DMA_SZ << 2);
  6925. } else
  6926. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6927. } else
  6928. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6929. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6930. tpr->rx_std_prod_idx = tp->rx_pending;
  6931. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6932. tpr->rx_jmb_prod_idx =
  6933. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6934. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6935. tg3_rings_reset(tp);
  6936. /* Initialize MAC address and backoff seed. */
  6937. __tg3_set_mac_addr(tp, 0);
  6938. /* MTU + ethernet header + FCS + optional VLAN tag */
  6939. tw32(MAC_RX_MTU_SIZE,
  6940. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6941. /* The slot time is changed by tg3_setup_phy if we
  6942. * run at gigabit with half duplex.
  6943. */
  6944. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6945. (6 << TX_LENGTHS_IPG_SHIFT) |
  6946. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6948. val |= tr32(MAC_TX_LENGTHS) &
  6949. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6950. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6951. tw32(MAC_TX_LENGTHS, val);
  6952. /* Receive rules. */
  6953. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6954. tw32(RCVLPC_CONFIG, 0x0181);
  6955. /* Calculate RDMAC_MODE setting early, we need it to determine
  6956. * the RCVLPC_STATE_ENABLE mask.
  6957. */
  6958. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6959. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6960. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6961. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6962. RDMAC_MODE_LNGREAD_ENAB);
  6963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6964. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6968. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6969. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6970. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6972. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6973. if (tg3_flag(tp, TSO_CAPABLE) &&
  6974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6975. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6976. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6977. !tg3_flag(tp, IS_5788)) {
  6978. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6979. }
  6980. }
  6981. if (tg3_flag(tp, PCI_EXPRESS))
  6982. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6983. if (tg3_flag(tp, HW_TSO_1) ||
  6984. tg3_flag(tp, HW_TSO_2) ||
  6985. tg3_flag(tp, HW_TSO_3))
  6986. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6987. if (tg3_flag(tp, 57765_PLUS) ||
  6988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6990. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6992. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6997. tg3_flag(tp, 57765_PLUS)) {
  6998. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7001. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7002. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7003. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7004. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7005. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7006. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7007. }
  7008. tw32(TG3_RDMA_RSRVCTRL_REG,
  7009. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7010. }
  7011. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7013. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7014. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7015. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7016. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7017. }
  7018. /* Receive/send statistics. */
  7019. if (tg3_flag(tp, 5750_PLUS)) {
  7020. val = tr32(RCVLPC_STATS_ENABLE);
  7021. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7022. tw32(RCVLPC_STATS_ENABLE, val);
  7023. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7024. tg3_flag(tp, TSO_CAPABLE)) {
  7025. val = tr32(RCVLPC_STATS_ENABLE);
  7026. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7027. tw32(RCVLPC_STATS_ENABLE, val);
  7028. } else {
  7029. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7030. }
  7031. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7032. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7033. tw32(SNDDATAI_STATSCTRL,
  7034. (SNDDATAI_SCTRL_ENABLE |
  7035. SNDDATAI_SCTRL_FASTUPD));
  7036. /* Setup host coalescing engine. */
  7037. tw32(HOSTCC_MODE, 0);
  7038. for (i = 0; i < 2000; i++) {
  7039. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7040. break;
  7041. udelay(10);
  7042. }
  7043. __tg3_set_coalesce(tp, &tp->coal);
  7044. if (!tg3_flag(tp, 5705_PLUS)) {
  7045. /* Status/statistics block address. See tg3_timer,
  7046. * the tg3_periodic_fetch_stats call there, and
  7047. * tg3_get_stats to see how this works for 5705/5750 chips.
  7048. */
  7049. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7050. ((u64) tp->stats_mapping >> 32));
  7051. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7052. ((u64) tp->stats_mapping & 0xffffffff));
  7053. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7054. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7055. /* Clear statistics and status block memory areas */
  7056. for (i = NIC_SRAM_STATS_BLK;
  7057. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7058. i += sizeof(u32)) {
  7059. tg3_write_mem(tp, i, 0);
  7060. udelay(40);
  7061. }
  7062. }
  7063. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7064. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7065. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7066. if (!tg3_flag(tp, 5705_PLUS))
  7067. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7068. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7069. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7070. /* reset to prevent losing 1st rx packet intermittently */
  7071. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7072. udelay(10);
  7073. }
  7074. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7075. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7076. MAC_MODE_FHDE_ENABLE;
  7077. if (tg3_flag(tp, ENABLE_APE))
  7078. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7079. if (!tg3_flag(tp, 5705_PLUS) &&
  7080. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7081. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7082. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7083. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7084. udelay(40);
  7085. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7086. * If TG3_FLAG_IS_NIC is zero, we should read the
  7087. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7088. * whether used as inputs or outputs, are set by boot code after
  7089. * reset.
  7090. */
  7091. if (!tg3_flag(tp, IS_NIC)) {
  7092. u32 gpio_mask;
  7093. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7094. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7095. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7097. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7098. GRC_LCLCTRL_GPIO_OUTPUT3;
  7099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7100. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7101. tp->grc_local_ctrl &= ~gpio_mask;
  7102. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7103. /* GPIO1 must be driven high for eeprom write protect */
  7104. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7105. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7106. GRC_LCLCTRL_GPIO_OUTPUT1);
  7107. }
  7108. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7109. udelay(100);
  7110. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7111. val = tr32(MSGINT_MODE);
  7112. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7113. tw32(MSGINT_MODE, val);
  7114. }
  7115. if (!tg3_flag(tp, 5705_PLUS)) {
  7116. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7117. udelay(40);
  7118. }
  7119. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7120. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7121. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7122. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7123. WDMAC_MODE_LNGREAD_ENAB);
  7124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7125. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7126. if (tg3_flag(tp, TSO_CAPABLE) &&
  7127. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7128. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7129. /* nothing */
  7130. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7131. !tg3_flag(tp, IS_5788)) {
  7132. val |= WDMAC_MODE_RX_ACCEL;
  7133. }
  7134. }
  7135. /* Enable host coalescing bug fix */
  7136. if (tg3_flag(tp, 5755_PLUS))
  7137. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7138. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7139. val |= WDMAC_MODE_BURST_ALL_DATA;
  7140. tw32_f(WDMAC_MODE, val);
  7141. udelay(40);
  7142. if (tg3_flag(tp, PCIX_MODE)) {
  7143. u16 pcix_cmd;
  7144. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7145. &pcix_cmd);
  7146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7147. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7148. pcix_cmd |= PCI_X_CMD_READ_2K;
  7149. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7150. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7151. pcix_cmd |= PCI_X_CMD_READ_2K;
  7152. }
  7153. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7154. pcix_cmd);
  7155. }
  7156. tw32_f(RDMAC_MODE, rdmac_mode);
  7157. udelay(40);
  7158. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7159. if (!tg3_flag(tp, 5705_PLUS))
  7160. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7162. tw32(SNDDATAC_MODE,
  7163. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7164. else
  7165. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7166. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7167. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7168. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7169. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7170. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7171. tw32(RCVDBDI_MODE, val);
  7172. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7173. if (tg3_flag(tp, HW_TSO_1) ||
  7174. tg3_flag(tp, HW_TSO_2) ||
  7175. tg3_flag(tp, HW_TSO_3))
  7176. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7177. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7178. if (tg3_flag(tp, ENABLE_TSS))
  7179. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7180. tw32(SNDBDI_MODE, val);
  7181. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7182. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7183. err = tg3_load_5701_a0_firmware_fix(tp);
  7184. if (err)
  7185. return err;
  7186. }
  7187. if (tg3_flag(tp, TSO_CAPABLE)) {
  7188. err = tg3_load_tso_firmware(tp);
  7189. if (err)
  7190. return err;
  7191. }
  7192. tp->tx_mode = TX_MODE_ENABLE;
  7193. if (tg3_flag(tp, 5755_PLUS) ||
  7194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7195. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7197. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7198. tp->tx_mode &= ~val;
  7199. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7200. }
  7201. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7202. udelay(100);
  7203. if (tg3_flag(tp, ENABLE_RSS)) {
  7204. u32 reg = MAC_RSS_INDIR_TBL_0;
  7205. u8 *ent = (u8 *)&val;
  7206. /* Setup the indirection table */
  7207. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7208. int idx = i % sizeof(val);
  7209. ent[idx] = i % (tp->irq_cnt - 1);
  7210. if (idx == sizeof(val) - 1) {
  7211. tw32(reg, val);
  7212. reg += 4;
  7213. }
  7214. }
  7215. /* Setup the "secret" hash key. */
  7216. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7217. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7218. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7219. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7220. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7221. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7222. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7223. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7224. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7225. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7226. }
  7227. tp->rx_mode = RX_MODE_ENABLE;
  7228. if (tg3_flag(tp, 5755_PLUS))
  7229. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7230. if (tg3_flag(tp, ENABLE_RSS))
  7231. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7232. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7233. RX_MODE_RSS_IPV6_HASH_EN |
  7234. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7235. RX_MODE_RSS_IPV4_HASH_EN |
  7236. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7237. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7238. udelay(10);
  7239. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7240. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7241. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7242. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7243. udelay(10);
  7244. }
  7245. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7246. udelay(10);
  7247. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7248. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7249. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7250. /* Set drive transmission level to 1.2V */
  7251. /* only if the signal pre-emphasis bit is not set */
  7252. val = tr32(MAC_SERDES_CFG);
  7253. val &= 0xfffff000;
  7254. val |= 0x880;
  7255. tw32(MAC_SERDES_CFG, val);
  7256. }
  7257. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7258. tw32(MAC_SERDES_CFG, 0x616000);
  7259. }
  7260. /* Prevent chip from dropping frames when flow control
  7261. * is enabled.
  7262. */
  7263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7264. val = 1;
  7265. else
  7266. val = 2;
  7267. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7269. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7270. /* Use hardware link auto-negotiation */
  7271. tg3_flag_set(tp, HW_AUTONEG);
  7272. }
  7273. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7275. u32 tmp;
  7276. tmp = tr32(SERDES_RX_CTRL);
  7277. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7278. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7279. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7280. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7281. }
  7282. if (!tg3_flag(tp, USE_PHYLIB)) {
  7283. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7284. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7285. tp->link_config.speed = tp->link_config.orig_speed;
  7286. tp->link_config.duplex = tp->link_config.orig_duplex;
  7287. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7288. }
  7289. err = tg3_setup_phy(tp, 0);
  7290. if (err)
  7291. return err;
  7292. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7293. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7294. u32 tmp;
  7295. /* Clear CRC stats. */
  7296. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7297. tg3_writephy(tp, MII_TG3_TEST1,
  7298. tmp | MII_TG3_TEST1_CRC_EN);
  7299. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7300. }
  7301. }
  7302. }
  7303. __tg3_set_rx_mode(tp->dev);
  7304. /* Initialize receive rules. */
  7305. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7306. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7307. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7308. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7309. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7310. limit = 8;
  7311. else
  7312. limit = 16;
  7313. if (tg3_flag(tp, ENABLE_ASF))
  7314. limit -= 4;
  7315. switch (limit) {
  7316. case 16:
  7317. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7318. case 15:
  7319. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7320. case 14:
  7321. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7322. case 13:
  7323. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7324. case 12:
  7325. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7326. case 11:
  7327. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7328. case 10:
  7329. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7330. case 9:
  7331. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7332. case 8:
  7333. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7334. case 7:
  7335. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7336. case 6:
  7337. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7338. case 5:
  7339. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7340. case 4:
  7341. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7342. case 3:
  7343. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7344. case 2:
  7345. case 1:
  7346. default:
  7347. break;
  7348. }
  7349. if (tg3_flag(tp, ENABLE_APE))
  7350. /* Write our heartbeat update interval to APE. */
  7351. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7352. APE_HOST_HEARTBEAT_INT_DISABLE);
  7353. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7354. return 0;
  7355. }
  7356. /* Called at device open time to get the chip ready for
  7357. * packet processing. Invoked with tp->lock held.
  7358. */
  7359. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7360. {
  7361. tg3_switch_clocks(tp);
  7362. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7363. return tg3_reset_hw(tp, reset_phy);
  7364. }
  7365. #define TG3_STAT_ADD32(PSTAT, REG) \
  7366. do { u32 __val = tr32(REG); \
  7367. (PSTAT)->low += __val; \
  7368. if ((PSTAT)->low < __val) \
  7369. (PSTAT)->high += 1; \
  7370. } while (0)
  7371. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7372. {
  7373. struct tg3_hw_stats *sp = tp->hw_stats;
  7374. if (!netif_carrier_ok(tp->dev))
  7375. return;
  7376. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7377. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7378. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7379. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7380. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7381. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7382. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7383. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7384. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7385. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7386. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7387. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7388. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7389. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7390. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7391. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7392. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7393. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7394. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7395. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7396. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7397. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7398. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7399. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7400. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7401. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7402. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7403. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7404. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7405. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7406. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7407. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7408. } else {
  7409. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7410. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7411. if (val) {
  7412. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7413. sp->rx_discards.low += val;
  7414. if (sp->rx_discards.low < val)
  7415. sp->rx_discards.high += 1;
  7416. }
  7417. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7418. }
  7419. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7420. }
  7421. static void tg3_chk_missed_msi(struct tg3 *tp)
  7422. {
  7423. u32 i;
  7424. for (i = 0; i < tp->irq_cnt; i++) {
  7425. struct tg3_napi *tnapi = &tp->napi[i];
  7426. if (tg3_has_work(tnapi)) {
  7427. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7428. tnapi->last_tx_cons == tnapi->tx_cons) {
  7429. if (tnapi->chk_msi_cnt < 1) {
  7430. tnapi->chk_msi_cnt++;
  7431. return;
  7432. }
  7433. tw32_mailbox(tnapi->int_mbox,
  7434. tnapi->last_tag << 24);
  7435. }
  7436. }
  7437. tnapi->chk_msi_cnt = 0;
  7438. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7439. tnapi->last_tx_cons = tnapi->tx_cons;
  7440. }
  7441. }
  7442. static void tg3_timer(unsigned long __opaque)
  7443. {
  7444. struct tg3 *tp = (struct tg3 *) __opaque;
  7445. if (tp->irq_sync)
  7446. goto restart_timer;
  7447. spin_lock(&tp->lock);
  7448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7450. tg3_chk_missed_msi(tp);
  7451. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7452. /* All of this garbage is because when using non-tagged
  7453. * IRQ status the mailbox/status_block protocol the chip
  7454. * uses with the cpu is race prone.
  7455. */
  7456. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7457. tw32(GRC_LOCAL_CTRL,
  7458. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7459. } else {
  7460. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7461. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7462. }
  7463. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7464. tg3_flag_set(tp, RESTART_TIMER);
  7465. spin_unlock(&tp->lock);
  7466. schedule_work(&tp->reset_task);
  7467. return;
  7468. }
  7469. }
  7470. /* This part only runs once per second. */
  7471. if (!--tp->timer_counter) {
  7472. if (tg3_flag(tp, 5705_PLUS))
  7473. tg3_periodic_fetch_stats(tp);
  7474. if (tp->setlpicnt && !--tp->setlpicnt)
  7475. tg3_phy_eee_enable(tp);
  7476. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7477. u32 mac_stat;
  7478. int phy_event;
  7479. mac_stat = tr32(MAC_STATUS);
  7480. phy_event = 0;
  7481. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7482. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7483. phy_event = 1;
  7484. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7485. phy_event = 1;
  7486. if (phy_event)
  7487. tg3_setup_phy(tp, 0);
  7488. } else if (tg3_flag(tp, POLL_SERDES)) {
  7489. u32 mac_stat = tr32(MAC_STATUS);
  7490. int need_setup = 0;
  7491. if (netif_carrier_ok(tp->dev) &&
  7492. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7493. need_setup = 1;
  7494. }
  7495. if (!netif_carrier_ok(tp->dev) &&
  7496. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7497. MAC_STATUS_SIGNAL_DET))) {
  7498. need_setup = 1;
  7499. }
  7500. if (need_setup) {
  7501. if (!tp->serdes_counter) {
  7502. tw32_f(MAC_MODE,
  7503. (tp->mac_mode &
  7504. ~MAC_MODE_PORT_MODE_MASK));
  7505. udelay(40);
  7506. tw32_f(MAC_MODE, tp->mac_mode);
  7507. udelay(40);
  7508. }
  7509. tg3_setup_phy(tp, 0);
  7510. }
  7511. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7512. tg3_flag(tp, 5780_CLASS)) {
  7513. tg3_serdes_parallel_detect(tp);
  7514. }
  7515. tp->timer_counter = tp->timer_multiplier;
  7516. }
  7517. /* Heartbeat is only sent once every 2 seconds.
  7518. *
  7519. * The heartbeat is to tell the ASF firmware that the host
  7520. * driver is still alive. In the event that the OS crashes,
  7521. * ASF needs to reset the hardware to free up the FIFO space
  7522. * that may be filled with rx packets destined for the host.
  7523. * If the FIFO is full, ASF will no longer function properly.
  7524. *
  7525. * Unintended resets have been reported on real time kernels
  7526. * where the timer doesn't run on time. Netpoll will also have
  7527. * same problem.
  7528. *
  7529. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7530. * to check the ring condition when the heartbeat is expiring
  7531. * before doing the reset. This will prevent most unintended
  7532. * resets.
  7533. */
  7534. if (!--tp->asf_counter) {
  7535. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7536. tg3_wait_for_event_ack(tp);
  7537. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7538. FWCMD_NICDRV_ALIVE3);
  7539. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7540. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7541. TG3_FW_UPDATE_TIMEOUT_SEC);
  7542. tg3_generate_fw_event(tp);
  7543. }
  7544. tp->asf_counter = tp->asf_multiplier;
  7545. }
  7546. spin_unlock(&tp->lock);
  7547. restart_timer:
  7548. tp->timer.expires = jiffies + tp->timer_offset;
  7549. add_timer(&tp->timer);
  7550. }
  7551. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7552. {
  7553. irq_handler_t fn;
  7554. unsigned long flags;
  7555. char *name;
  7556. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7557. if (tp->irq_cnt == 1)
  7558. name = tp->dev->name;
  7559. else {
  7560. name = &tnapi->irq_lbl[0];
  7561. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7562. name[IFNAMSIZ-1] = 0;
  7563. }
  7564. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7565. fn = tg3_msi;
  7566. if (tg3_flag(tp, 1SHOT_MSI))
  7567. fn = tg3_msi_1shot;
  7568. flags = 0;
  7569. } else {
  7570. fn = tg3_interrupt;
  7571. if (tg3_flag(tp, TAGGED_STATUS))
  7572. fn = tg3_interrupt_tagged;
  7573. flags = IRQF_SHARED;
  7574. }
  7575. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7576. }
  7577. static int tg3_test_interrupt(struct tg3 *tp)
  7578. {
  7579. struct tg3_napi *tnapi = &tp->napi[0];
  7580. struct net_device *dev = tp->dev;
  7581. int err, i, intr_ok = 0;
  7582. u32 val;
  7583. if (!netif_running(dev))
  7584. return -ENODEV;
  7585. tg3_disable_ints(tp);
  7586. free_irq(tnapi->irq_vec, tnapi);
  7587. /*
  7588. * Turn off MSI one shot mode. Otherwise this test has no
  7589. * observable way to know whether the interrupt was delivered.
  7590. */
  7591. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7592. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7593. tw32(MSGINT_MODE, val);
  7594. }
  7595. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7596. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7597. if (err)
  7598. return err;
  7599. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7600. tg3_enable_ints(tp);
  7601. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7602. tnapi->coal_now);
  7603. for (i = 0; i < 5; i++) {
  7604. u32 int_mbox, misc_host_ctrl;
  7605. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7606. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7607. if ((int_mbox != 0) ||
  7608. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7609. intr_ok = 1;
  7610. break;
  7611. }
  7612. msleep(10);
  7613. }
  7614. tg3_disable_ints(tp);
  7615. free_irq(tnapi->irq_vec, tnapi);
  7616. err = tg3_request_irq(tp, 0);
  7617. if (err)
  7618. return err;
  7619. if (intr_ok) {
  7620. /* Reenable MSI one shot mode. */
  7621. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7622. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7623. tw32(MSGINT_MODE, val);
  7624. }
  7625. return 0;
  7626. }
  7627. return -EIO;
  7628. }
  7629. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7630. * successfully restored
  7631. */
  7632. static int tg3_test_msi(struct tg3 *tp)
  7633. {
  7634. int err;
  7635. u16 pci_cmd;
  7636. if (!tg3_flag(tp, USING_MSI))
  7637. return 0;
  7638. /* Turn off SERR reporting in case MSI terminates with Master
  7639. * Abort.
  7640. */
  7641. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7642. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7643. pci_cmd & ~PCI_COMMAND_SERR);
  7644. err = tg3_test_interrupt(tp);
  7645. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7646. if (!err)
  7647. return 0;
  7648. /* other failures */
  7649. if (err != -EIO)
  7650. return err;
  7651. /* MSI test failed, go back to INTx mode */
  7652. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7653. "to INTx mode. Please report this failure to the PCI "
  7654. "maintainer and include system chipset information\n");
  7655. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7656. pci_disable_msi(tp->pdev);
  7657. tg3_flag_clear(tp, USING_MSI);
  7658. tp->napi[0].irq_vec = tp->pdev->irq;
  7659. err = tg3_request_irq(tp, 0);
  7660. if (err)
  7661. return err;
  7662. /* Need to reset the chip because the MSI cycle may have terminated
  7663. * with Master Abort.
  7664. */
  7665. tg3_full_lock(tp, 1);
  7666. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7667. err = tg3_init_hw(tp, 1);
  7668. tg3_full_unlock(tp);
  7669. if (err)
  7670. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7671. return err;
  7672. }
  7673. static int tg3_request_firmware(struct tg3 *tp)
  7674. {
  7675. const __be32 *fw_data;
  7676. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7677. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7678. tp->fw_needed);
  7679. return -ENOENT;
  7680. }
  7681. fw_data = (void *)tp->fw->data;
  7682. /* Firmware blob starts with version numbers, followed by
  7683. * start address and _full_ length including BSS sections
  7684. * (which must be longer than the actual data, of course
  7685. */
  7686. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7687. if (tp->fw_len < (tp->fw->size - 12)) {
  7688. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7689. tp->fw_len, tp->fw_needed);
  7690. release_firmware(tp->fw);
  7691. tp->fw = NULL;
  7692. return -EINVAL;
  7693. }
  7694. /* We no longer need firmware; we have it. */
  7695. tp->fw_needed = NULL;
  7696. return 0;
  7697. }
  7698. static bool tg3_enable_msix(struct tg3 *tp)
  7699. {
  7700. int i, rc, cpus = num_online_cpus();
  7701. struct msix_entry msix_ent[tp->irq_max];
  7702. if (cpus == 1)
  7703. /* Just fallback to the simpler MSI mode. */
  7704. return false;
  7705. /*
  7706. * We want as many rx rings enabled as there are cpus.
  7707. * The first MSIX vector only deals with link interrupts, etc,
  7708. * so we add one to the number of vectors we are requesting.
  7709. */
  7710. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7711. for (i = 0; i < tp->irq_max; i++) {
  7712. msix_ent[i].entry = i;
  7713. msix_ent[i].vector = 0;
  7714. }
  7715. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7716. if (rc < 0) {
  7717. return false;
  7718. } else if (rc != 0) {
  7719. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7720. return false;
  7721. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7722. tp->irq_cnt, rc);
  7723. tp->irq_cnt = rc;
  7724. }
  7725. for (i = 0; i < tp->irq_max; i++)
  7726. tp->napi[i].irq_vec = msix_ent[i].vector;
  7727. netif_set_real_num_tx_queues(tp->dev, 1);
  7728. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7729. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7730. pci_disable_msix(tp->pdev);
  7731. return false;
  7732. }
  7733. if (tp->irq_cnt > 1) {
  7734. tg3_flag_set(tp, ENABLE_RSS);
  7735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7737. tg3_flag_set(tp, ENABLE_TSS);
  7738. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7739. }
  7740. }
  7741. return true;
  7742. }
  7743. static void tg3_ints_init(struct tg3 *tp)
  7744. {
  7745. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7746. !tg3_flag(tp, TAGGED_STATUS)) {
  7747. /* All MSI supporting chips should support tagged
  7748. * status. Assert that this is the case.
  7749. */
  7750. netdev_warn(tp->dev,
  7751. "MSI without TAGGED_STATUS? Not using MSI\n");
  7752. goto defcfg;
  7753. }
  7754. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7755. tg3_flag_set(tp, USING_MSIX);
  7756. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7757. tg3_flag_set(tp, USING_MSI);
  7758. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7759. u32 msi_mode = tr32(MSGINT_MODE);
  7760. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7761. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7762. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7763. }
  7764. defcfg:
  7765. if (!tg3_flag(tp, USING_MSIX)) {
  7766. tp->irq_cnt = 1;
  7767. tp->napi[0].irq_vec = tp->pdev->irq;
  7768. netif_set_real_num_tx_queues(tp->dev, 1);
  7769. netif_set_real_num_rx_queues(tp->dev, 1);
  7770. }
  7771. }
  7772. static void tg3_ints_fini(struct tg3 *tp)
  7773. {
  7774. if (tg3_flag(tp, USING_MSIX))
  7775. pci_disable_msix(tp->pdev);
  7776. else if (tg3_flag(tp, USING_MSI))
  7777. pci_disable_msi(tp->pdev);
  7778. tg3_flag_clear(tp, USING_MSI);
  7779. tg3_flag_clear(tp, USING_MSIX);
  7780. tg3_flag_clear(tp, ENABLE_RSS);
  7781. tg3_flag_clear(tp, ENABLE_TSS);
  7782. }
  7783. static int tg3_open(struct net_device *dev)
  7784. {
  7785. struct tg3 *tp = netdev_priv(dev);
  7786. int i, err;
  7787. if (tp->fw_needed) {
  7788. err = tg3_request_firmware(tp);
  7789. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7790. if (err)
  7791. return err;
  7792. } else if (err) {
  7793. netdev_warn(tp->dev, "TSO capability disabled\n");
  7794. tg3_flag_clear(tp, TSO_CAPABLE);
  7795. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7796. netdev_notice(tp->dev, "TSO capability restored\n");
  7797. tg3_flag_set(tp, TSO_CAPABLE);
  7798. }
  7799. }
  7800. netif_carrier_off(tp->dev);
  7801. err = tg3_power_up(tp);
  7802. if (err)
  7803. return err;
  7804. tg3_full_lock(tp, 0);
  7805. tg3_disable_ints(tp);
  7806. tg3_flag_clear(tp, INIT_COMPLETE);
  7807. tg3_full_unlock(tp);
  7808. /*
  7809. * Setup interrupts first so we know how
  7810. * many NAPI resources to allocate
  7811. */
  7812. tg3_ints_init(tp);
  7813. /* The placement of this call is tied
  7814. * to the setup and use of Host TX descriptors.
  7815. */
  7816. err = tg3_alloc_consistent(tp);
  7817. if (err)
  7818. goto err_out1;
  7819. tg3_napi_init(tp);
  7820. tg3_napi_enable(tp);
  7821. for (i = 0; i < tp->irq_cnt; i++) {
  7822. struct tg3_napi *tnapi = &tp->napi[i];
  7823. err = tg3_request_irq(tp, i);
  7824. if (err) {
  7825. for (i--; i >= 0; i--)
  7826. free_irq(tnapi->irq_vec, tnapi);
  7827. break;
  7828. }
  7829. }
  7830. if (err)
  7831. goto err_out2;
  7832. tg3_full_lock(tp, 0);
  7833. err = tg3_init_hw(tp, 1);
  7834. if (err) {
  7835. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7836. tg3_free_rings(tp);
  7837. } else {
  7838. if (tg3_flag(tp, TAGGED_STATUS) &&
  7839. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7840. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7841. tp->timer_offset = HZ;
  7842. else
  7843. tp->timer_offset = HZ / 10;
  7844. BUG_ON(tp->timer_offset > HZ);
  7845. tp->timer_counter = tp->timer_multiplier =
  7846. (HZ / tp->timer_offset);
  7847. tp->asf_counter = tp->asf_multiplier =
  7848. ((HZ / tp->timer_offset) * 2);
  7849. init_timer(&tp->timer);
  7850. tp->timer.expires = jiffies + tp->timer_offset;
  7851. tp->timer.data = (unsigned long) tp;
  7852. tp->timer.function = tg3_timer;
  7853. }
  7854. tg3_full_unlock(tp);
  7855. if (err)
  7856. goto err_out3;
  7857. if (tg3_flag(tp, USING_MSI)) {
  7858. err = tg3_test_msi(tp);
  7859. if (err) {
  7860. tg3_full_lock(tp, 0);
  7861. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7862. tg3_free_rings(tp);
  7863. tg3_full_unlock(tp);
  7864. goto err_out2;
  7865. }
  7866. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7867. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7868. tw32(PCIE_TRANSACTION_CFG,
  7869. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7870. }
  7871. }
  7872. tg3_phy_start(tp);
  7873. tg3_full_lock(tp, 0);
  7874. add_timer(&tp->timer);
  7875. tg3_flag_set(tp, INIT_COMPLETE);
  7876. tg3_enable_ints(tp);
  7877. tg3_full_unlock(tp);
  7878. netif_tx_start_all_queues(dev);
  7879. /*
  7880. * Reset loopback feature if it was turned on while the device was down
  7881. * make sure that it's installed properly now.
  7882. */
  7883. if (dev->features & NETIF_F_LOOPBACK)
  7884. tg3_set_loopback(dev, dev->features);
  7885. return 0;
  7886. err_out3:
  7887. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7888. struct tg3_napi *tnapi = &tp->napi[i];
  7889. free_irq(tnapi->irq_vec, tnapi);
  7890. }
  7891. err_out2:
  7892. tg3_napi_disable(tp);
  7893. tg3_napi_fini(tp);
  7894. tg3_free_consistent(tp);
  7895. err_out1:
  7896. tg3_ints_fini(tp);
  7897. tg3_frob_aux_power(tp, false);
  7898. pci_set_power_state(tp->pdev, PCI_D3hot);
  7899. return err;
  7900. }
  7901. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7902. struct rtnl_link_stats64 *);
  7903. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7904. static int tg3_close(struct net_device *dev)
  7905. {
  7906. int i;
  7907. struct tg3 *tp = netdev_priv(dev);
  7908. tg3_napi_disable(tp);
  7909. cancel_work_sync(&tp->reset_task);
  7910. netif_tx_stop_all_queues(dev);
  7911. del_timer_sync(&tp->timer);
  7912. tg3_phy_stop(tp);
  7913. tg3_full_lock(tp, 1);
  7914. tg3_disable_ints(tp);
  7915. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7916. tg3_free_rings(tp);
  7917. tg3_flag_clear(tp, INIT_COMPLETE);
  7918. tg3_full_unlock(tp);
  7919. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7920. struct tg3_napi *tnapi = &tp->napi[i];
  7921. free_irq(tnapi->irq_vec, tnapi);
  7922. }
  7923. tg3_ints_fini(tp);
  7924. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7925. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7926. sizeof(tp->estats_prev));
  7927. tg3_napi_fini(tp);
  7928. tg3_free_consistent(tp);
  7929. tg3_power_down(tp);
  7930. netif_carrier_off(tp->dev);
  7931. return 0;
  7932. }
  7933. static inline u64 get_stat64(tg3_stat64_t *val)
  7934. {
  7935. return ((u64)val->high << 32) | ((u64)val->low);
  7936. }
  7937. static u64 calc_crc_errors(struct tg3 *tp)
  7938. {
  7939. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7940. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7941. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7942. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7943. u32 val;
  7944. spin_lock_bh(&tp->lock);
  7945. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7946. tg3_writephy(tp, MII_TG3_TEST1,
  7947. val | MII_TG3_TEST1_CRC_EN);
  7948. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7949. } else
  7950. val = 0;
  7951. spin_unlock_bh(&tp->lock);
  7952. tp->phy_crc_errors += val;
  7953. return tp->phy_crc_errors;
  7954. }
  7955. return get_stat64(&hw_stats->rx_fcs_errors);
  7956. }
  7957. #define ESTAT_ADD(member) \
  7958. estats->member = old_estats->member + \
  7959. get_stat64(&hw_stats->member)
  7960. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7961. {
  7962. struct tg3_ethtool_stats *estats = &tp->estats;
  7963. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7964. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7965. if (!hw_stats)
  7966. return old_estats;
  7967. ESTAT_ADD(rx_octets);
  7968. ESTAT_ADD(rx_fragments);
  7969. ESTAT_ADD(rx_ucast_packets);
  7970. ESTAT_ADD(rx_mcast_packets);
  7971. ESTAT_ADD(rx_bcast_packets);
  7972. ESTAT_ADD(rx_fcs_errors);
  7973. ESTAT_ADD(rx_align_errors);
  7974. ESTAT_ADD(rx_xon_pause_rcvd);
  7975. ESTAT_ADD(rx_xoff_pause_rcvd);
  7976. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7977. ESTAT_ADD(rx_xoff_entered);
  7978. ESTAT_ADD(rx_frame_too_long_errors);
  7979. ESTAT_ADD(rx_jabbers);
  7980. ESTAT_ADD(rx_undersize_packets);
  7981. ESTAT_ADD(rx_in_length_errors);
  7982. ESTAT_ADD(rx_out_length_errors);
  7983. ESTAT_ADD(rx_64_or_less_octet_packets);
  7984. ESTAT_ADD(rx_65_to_127_octet_packets);
  7985. ESTAT_ADD(rx_128_to_255_octet_packets);
  7986. ESTAT_ADD(rx_256_to_511_octet_packets);
  7987. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7988. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7989. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7990. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7991. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7992. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7993. ESTAT_ADD(tx_octets);
  7994. ESTAT_ADD(tx_collisions);
  7995. ESTAT_ADD(tx_xon_sent);
  7996. ESTAT_ADD(tx_xoff_sent);
  7997. ESTAT_ADD(tx_flow_control);
  7998. ESTAT_ADD(tx_mac_errors);
  7999. ESTAT_ADD(tx_single_collisions);
  8000. ESTAT_ADD(tx_mult_collisions);
  8001. ESTAT_ADD(tx_deferred);
  8002. ESTAT_ADD(tx_excessive_collisions);
  8003. ESTAT_ADD(tx_late_collisions);
  8004. ESTAT_ADD(tx_collide_2times);
  8005. ESTAT_ADD(tx_collide_3times);
  8006. ESTAT_ADD(tx_collide_4times);
  8007. ESTAT_ADD(tx_collide_5times);
  8008. ESTAT_ADD(tx_collide_6times);
  8009. ESTAT_ADD(tx_collide_7times);
  8010. ESTAT_ADD(tx_collide_8times);
  8011. ESTAT_ADD(tx_collide_9times);
  8012. ESTAT_ADD(tx_collide_10times);
  8013. ESTAT_ADD(tx_collide_11times);
  8014. ESTAT_ADD(tx_collide_12times);
  8015. ESTAT_ADD(tx_collide_13times);
  8016. ESTAT_ADD(tx_collide_14times);
  8017. ESTAT_ADD(tx_collide_15times);
  8018. ESTAT_ADD(tx_ucast_packets);
  8019. ESTAT_ADD(tx_mcast_packets);
  8020. ESTAT_ADD(tx_bcast_packets);
  8021. ESTAT_ADD(tx_carrier_sense_errors);
  8022. ESTAT_ADD(tx_discards);
  8023. ESTAT_ADD(tx_errors);
  8024. ESTAT_ADD(dma_writeq_full);
  8025. ESTAT_ADD(dma_write_prioq_full);
  8026. ESTAT_ADD(rxbds_empty);
  8027. ESTAT_ADD(rx_discards);
  8028. ESTAT_ADD(rx_errors);
  8029. ESTAT_ADD(rx_threshold_hit);
  8030. ESTAT_ADD(dma_readq_full);
  8031. ESTAT_ADD(dma_read_prioq_full);
  8032. ESTAT_ADD(tx_comp_queue_full);
  8033. ESTAT_ADD(ring_set_send_prod_index);
  8034. ESTAT_ADD(ring_status_update);
  8035. ESTAT_ADD(nic_irqs);
  8036. ESTAT_ADD(nic_avoided_irqs);
  8037. ESTAT_ADD(nic_tx_threshold_hit);
  8038. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8039. return estats;
  8040. }
  8041. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8042. struct rtnl_link_stats64 *stats)
  8043. {
  8044. struct tg3 *tp = netdev_priv(dev);
  8045. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8046. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8047. if (!hw_stats)
  8048. return old_stats;
  8049. stats->rx_packets = old_stats->rx_packets +
  8050. get_stat64(&hw_stats->rx_ucast_packets) +
  8051. get_stat64(&hw_stats->rx_mcast_packets) +
  8052. get_stat64(&hw_stats->rx_bcast_packets);
  8053. stats->tx_packets = old_stats->tx_packets +
  8054. get_stat64(&hw_stats->tx_ucast_packets) +
  8055. get_stat64(&hw_stats->tx_mcast_packets) +
  8056. get_stat64(&hw_stats->tx_bcast_packets);
  8057. stats->rx_bytes = old_stats->rx_bytes +
  8058. get_stat64(&hw_stats->rx_octets);
  8059. stats->tx_bytes = old_stats->tx_bytes +
  8060. get_stat64(&hw_stats->tx_octets);
  8061. stats->rx_errors = old_stats->rx_errors +
  8062. get_stat64(&hw_stats->rx_errors);
  8063. stats->tx_errors = old_stats->tx_errors +
  8064. get_stat64(&hw_stats->tx_errors) +
  8065. get_stat64(&hw_stats->tx_mac_errors) +
  8066. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8067. get_stat64(&hw_stats->tx_discards);
  8068. stats->multicast = old_stats->multicast +
  8069. get_stat64(&hw_stats->rx_mcast_packets);
  8070. stats->collisions = old_stats->collisions +
  8071. get_stat64(&hw_stats->tx_collisions);
  8072. stats->rx_length_errors = old_stats->rx_length_errors +
  8073. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8074. get_stat64(&hw_stats->rx_undersize_packets);
  8075. stats->rx_over_errors = old_stats->rx_over_errors +
  8076. get_stat64(&hw_stats->rxbds_empty);
  8077. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8078. get_stat64(&hw_stats->rx_align_errors);
  8079. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8080. get_stat64(&hw_stats->tx_discards);
  8081. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8082. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8083. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8084. calc_crc_errors(tp);
  8085. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8086. get_stat64(&hw_stats->rx_discards);
  8087. stats->rx_dropped = tp->rx_dropped;
  8088. return stats;
  8089. }
  8090. static inline u32 calc_crc(unsigned char *buf, int len)
  8091. {
  8092. u32 reg;
  8093. u32 tmp;
  8094. int j, k;
  8095. reg = 0xffffffff;
  8096. for (j = 0; j < len; j++) {
  8097. reg ^= buf[j];
  8098. for (k = 0; k < 8; k++) {
  8099. tmp = reg & 0x01;
  8100. reg >>= 1;
  8101. if (tmp)
  8102. reg ^= 0xedb88320;
  8103. }
  8104. }
  8105. return ~reg;
  8106. }
  8107. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8108. {
  8109. /* accept or reject all multicast frames */
  8110. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8111. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8112. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8113. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8114. }
  8115. static void __tg3_set_rx_mode(struct net_device *dev)
  8116. {
  8117. struct tg3 *tp = netdev_priv(dev);
  8118. u32 rx_mode;
  8119. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8120. RX_MODE_KEEP_VLAN_TAG);
  8121. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8122. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8123. * flag clear.
  8124. */
  8125. if (!tg3_flag(tp, ENABLE_ASF))
  8126. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8127. #endif
  8128. if (dev->flags & IFF_PROMISC) {
  8129. /* Promiscuous mode. */
  8130. rx_mode |= RX_MODE_PROMISC;
  8131. } else if (dev->flags & IFF_ALLMULTI) {
  8132. /* Accept all multicast. */
  8133. tg3_set_multi(tp, 1);
  8134. } else if (netdev_mc_empty(dev)) {
  8135. /* Reject all multicast. */
  8136. tg3_set_multi(tp, 0);
  8137. } else {
  8138. /* Accept one or more multicast(s). */
  8139. struct netdev_hw_addr *ha;
  8140. u32 mc_filter[4] = { 0, };
  8141. u32 regidx;
  8142. u32 bit;
  8143. u32 crc;
  8144. netdev_for_each_mc_addr(ha, dev) {
  8145. crc = calc_crc(ha->addr, ETH_ALEN);
  8146. bit = ~crc & 0x7f;
  8147. regidx = (bit & 0x60) >> 5;
  8148. bit &= 0x1f;
  8149. mc_filter[regidx] |= (1 << bit);
  8150. }
  8151. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8152. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8153. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8154. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8155. }
  8156. if (rx_mode != tp->rx_mode) {
  8157. tp->rx_mode = rx_mode;
  8158. tw32_f(MAC_RX_MODE, rx_mode);
  8159. udelay(10);
  8160. }
  8161. }
  8162. static void tg3_set_rx_mode(struct net_device *dev)
  8163. {
  8164. struct tg3 *tp = netdev_priv(dev);
  8165. if (!netif_running(dev))
  8166. return;
  8167. tg3_full_lock(tp, 0);
  8168. __tg3_set_rx_mode(dev);
  8169. tg3_full_unlock(tp);
  8170. }
  8171. static int tg3_get_regs_len(struct net_device *dev)
  8172. {
  8173. return TG3_REG_BLK_SIZE;
  8174. }
  8175. static void tg3_get_regs(struct net_device *dev,
  8176. struct ethtool_regs *regs, void *_p)
  8177. {
  8178. struct tg3 *tp = netdev_priv(dev);
  8179. regs->version = 0;
  8180. memset(_p, 0, TG3_REG_BLK_SIZE);
  8181. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8182. return;
  8183. tg3_full_lock(tp, 0);
  8184. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8185. tg3_full_unlock(tp);
  8186. }
  8187. static int tg3_get_eeprom_len(struct net_device *dev)
  8188. {
  8189. struct tg3 *tp = netdev_priv(dev);
  8190. return tp->nvram_size;
  8191. }
  8192. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8193. {
  8194. struct tg3 *tp = netdev_priv(dev);
  8195. int ret;
  8196. u8 *pd;
  8197. u32 i, offset, len, b_offset, b_count;
  8198. __be32 val;
  8199. if (tg3_flag(tp, NO_NVRAM))
  8200. return -EINVAL;
  8201. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8202. return -EAGAIN;
  8203. offset = eeprom->offset;
  8204. len = eeprom->len;
  8205. eeprom->len = 0;
  8206. eeprom->magic = TG3_EEPROM_MAGIC;
  8207. if (offset & 3) {
  8208. /* adjustments to start on required 4 byte boundary */
  8209. b_offset = offset & 3;
  8210. b_count = 4 - b_offset;
  8211. if (b_count > len) {
  8212. /* i.e. offset=1 len=2 */
  8213. b_count = len;
  8214. }
  8215. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8216. if (ret)
  8217. return ret;
  8218. memcpy(data, ((char *)&val) + b_offset, b_count);
  8219. len -= b_count;
  8220. offset += b_count;
  8221. eeprom->len += b_count;
  8222. }
  8223. /* read bytes up to the last 4 byte boundary */
  8224. pd = &data[eeprom->len];
  8225. for (i = 0; i < (len - (len & 3)); i += 4) {
  8226. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8227. if (ret) {
  8228. eeprom->len += i;
  8229. return ret;
  8230. }
  8231. memcpy(pd + i, &val, 4);
  8232. }
  8233. eeprom->len += i;
  8234. if (len & 3) {
  8235. /* read last bytes not ending on 4 byte boundary */
  8236. pd = &data[eeprom->len];
  8237. b_count = len & 3;
  8238. b_offset = offset + len - b_count;
  8239. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8240. if (ret)
  8241. return ret;
  8242. memcpy(pd, &val, b_count);
  8243. eeprom->len += b_count;
  8244. }
  8245. return 0;
  8246. }
  8247. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8248. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8249. {
  8250. struct tg3 *tp = netdev_priv(dev);
  8251. int ret;
  8252. u32 offset, len, b_offset, odd_len;
  8253. u8 *buf;
  8254. __be32 start, end;
  8255. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8256. return -EAGAIN;
  8257. if (tg3_flag(tp, NO_NVRAM) ||
  8258. eeprom->magic != TG3_EEPROM_MAGIC)
  8259. return -EINVAL;
  8260. offset = eeprom->offset;
  8261. len = eeprom->len;
  8262. if ((b_offset = (offset & 3))) {
  8263. /* adjustments to start on required 4 byte boundary */
  8264. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8265. if (ret)
  8266. return ret;
  8267. len += b_offset;
  8268. offset &= ~3;
  8269. if (len < 4)
  8270. len = 4;
  8271. }
  8272. odd_len = 0;
  8273. if (len & 3) {
  8274. /* adjustments to end on required 4 byte boundary */
  8275. odd_len = 1;
  8276. len = (len + 3) & ~3;
  8277. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8278. if (ret)
  8279. return ret;
  8280. }
  8281. buf = data;
  8282. if (b_offset || odd_len) {
  8283. buf = kmalloc(len, GFP_KERNEL);
  8284. if (!buf)
  8285. return -ENOMEM;
  8286. if (b_offset)
  8287. memcpy(buf, &start, 4);
  8288. if (odd_len)
  8289. memcpy(buf+len-4, &end, 4);
  8290. memcpy(buf + b_offset, data, eeprom->len);
  8291. }
  8292. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8293. if (buf != data)
  8294. kfree(buf);
  8295. return ret;
  8296. }
  8297. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8298. {
  8299. struct tg3 *tp = netdev_priv(dev);
  8300. if (tg3_flag(tp, USE_PHYLIB)) {
  8301. struct phy_device *phydev;
  8302. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8303. return -EAGAIN;
  8304. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8305. return phy_ethtool_gset(phydev, cmd);
  8306. }
  8307. cmd->supported = (SUPPORTED_Autoneg);
  8308. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8309. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8310. SUPPORTED_1000baseT_Full);
  8311. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8312. cmd->supported |= (SUPPORTED_100baseT_Half |
  8313. SUPPORTED_100baseT_Full |
  8314. SUPPORTED_10baseT_Half |
  8315. SUPPORTED_10baseT_Full |
  8316. SUPPORTED_TP);
  8317. cmd->port = PORT_TP;
  8318. } else {
  8319. cmd->supported |= SUPPORTED_FIBRE;
  8320. cmd->port = PORT_FIBRE;
  8321. }
  8322. cmd->advertising = tp->link_config.advertising;
  8323. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8324. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8325. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8326. cmd->advertising |= ADVERTISED_Pause;
  8327. } else {
  8328. cmd->advertising |= ADVERTISED_Pause |
  8329. ADVERTISED_Asym_Pause;
  8330. }
  8331. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8332. cmd->advertising |= ADVERTISED_Asym_Pause;
  8333. }
  8334. }
  8335. if (netif_running(dev)) {
  8336. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8337. cmd->duplex = tp->link_config.active_duplex;
  8338. } else {
  8339. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8340. cmd->duplex = DUPLEX_INVALID;
  8341. }
  8342. cmd->phy_address = tp->phy_addr;
  8343. cmd->transceiver = XCVR_INTERNAL;
  8344. cmd->autoneg = tp->link_config.autoneg;
  8345. cmd->maxtxpkt = 0;
  8346. cmd->maxrxpkt = 0;
  8347. return 0;
  8348. }
  8349. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8350. {
  8351. struct tg3 *tp = netdev_priv(dev);
  8352. u32 speed = ethtool_cmd_speed(cmd);
  8353. if (tg3_flag(tp, USE_PHYLIB)) {
  8354. struct phy_device *phydev;
  8355. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8356. return -EAGAIN;
  8357. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8358. return phy_ethtool_sset(phydev, cmd);
  8359. }
  8360. if (cmd->autoneg != AUTONEG_ENABLE &&
  8361. cmd->autoneg != AUTONEG_DISABLE)
  8362. return -EINVAL;
  8363. if (cmd->autoneg == AUTONEG_DISABLE &&
  8364. cmd->duplex != DUPLEX_FULL &&
  8365. cmd->duplex != DUPLEX_HALF)
  8366. return -EINVAL;
  8367. if (cmd->autoneg == AUTONEG_ENABLE) {
  8368. u32 mask = ADVERTISED_Autoneg |
  8369. ADVERTISED_Pause |
  8370. ADVERTISED_Asym_Pause;
  8371. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8372. mask |= ADVERTISED_1000baseT_Half |
  8373. ADVERTISED_1000baseT_Full;
  8374. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8375. mask |= ADVERTISED_100baseT_Half |
  8376. ADVERTISED_100baseT_Full |
  8377. ADVERTISED_10baseT_Half |
  8378. ADVERTISED_10baseT_Full |
  8379. ADVERTISED_TP;
  8380. else
  8381. mask |= ADVERTISED_FIBRE;
  8382. if (cmd->advertising & ~mask)
  8383. return -EINVAL;
  8384. mask &= (ADVERTISED_1000baseT_Half |
  8385. ADVERTISED_1000baseT_Full |
  8386. ADVERTISED_100baseT_Half |
  8387. ADVERTISED_100baseT_Full |
  8388. ADVERTISED_10baseT_Half |
  8389. ADVERTISED_10baseT_Full);
  8390. cmd->advertising &= mask;
  8391. } else {
  8392. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8393. if (speed != SPEED_1000)
  8394. return -EINVAL;
  8395. if (cmd->duplex != DUPLEX_FULL)
  8396. return -EINVAL;
  8397. } else {
  8398. if (speed != SPEED_100 &&
  8399. speed != SPEED_10)
  8400. return -EINVAL;
  8401. }
  8402. }
  8403. tg3_full_lock(tp, 0);
  8404. tp->link_config.autoneg = cmd->autoneg;
  8405. if (cmd->autoneg == AUTONEG_ENABLE) {
  8406. tp->link_config.advertising = (cmd->advertising |
  8407. ADVERTISED_Autoneg);
  8408. tp->link_config.speed = SPEED_INVALID;
  8409. tp->link_config.duplex = DUPLEX_INVALID;
  8410. } else {
  8411. tp->link_config.advertising = 0;
  8412. tp->link_config.speed = speed;
  8413. tp->link_config.duplex = cmd->duplex;
  8414. }
  8415. tp->link_config.orig_speed = tp->link_config.speed;
  8416. tp->link_config.orig_duplex = tp->link_config.duplex;
  8417. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8418. if (netif_running(dev))
  8419. tg3_setup_phy(tp, 1);
  8420. tg3_full_unlock(tp);
  8421. return 0;
  8422. }
  8423. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8424. {
  8425. struct tg3 *tp = netdev_priv(dev);
  8426. strcpy(info->driver, DRV_MODULE_NAME);
  8427. strcpy(info->version, DRV_MODULE_VERSION);
  8428. strcpy(info->fw_version, tp->fw_ver);
  8429. strcpy(info->bus_info, pci_name(tp->pdev));
  8430. }
  8431. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8432. {
  8433. struct tg3 *tp = netdev_priv(dev);
  8434. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8435. wol->supported = WAKE_MAGIC;
  8436. else
  8437. wol->supported = 0;
  8438. wol->wolopts = 0;
  8439. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8440. wol->wolopts = WAKE_MAGIC;
  8441. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8442. }
  8443. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8444. {
  8445. struct tg3 *tp = netdev_priv(dev);
  8446. struct device *dp = &tp->pdev->dev;
  8447. if (wol->wolopts & ~WAKE_MAGIC)
  8448. return -EINVAL;
  8449. if ((wol->wolopts & WAKE_MAGIC) &&
  8450. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8451. return -EINVAL;
  8452. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8453. spin_lock_bh(&tp->lock);
  8454. if (device_may_wakeup(dp))
  8455. tg3_flag_set(tp, WOL_ENABLE);
  8456. else
  8457. tg3_flag_clear(tp, WOL_ENABLE);
  8458. spin_unlock_bh(&tp->lock);
  8459. return 0;
  8460. }
  8461. static u32 tg3_get_msglevel(struct net_device *dev)
  8462. {
  8463. struct tg3 *tp = netdev_priv(dev);
  8464. return tp->msg_enable;
  8465. }
  8466. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8467. {
  8468. struct tg3 *tp = netdev_priv(dev);
  8469. tp->msg_enable = value;
  8470. }
  8471. static int tg3_nway_reset(struct net_device *dev)
  8472. {
  8473. struct tg3 *tp = netdev_priv(dev);
  8474. int r;
  8475. if (!netif_running(dev))
  8476. return -EAGAIN;
  8477. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8478. return -EINVAL;
  8479. if (tg3_flag(tp, USE_PHYLIB)) {
  8480. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8481. return -EAGAIN;
  8482. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8483. } else {
  8484. u32 bmcr;
  8485. spin_lock_bh(&tp->lock);
  8486. r = -EINVAL;
  8487. tg3_readphy(tp, MII_BMCR, &bmcr);
  8488. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8489. ((bmcr & BMCR_ANENABLE) ||
  8490. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8491. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8492. BMCR_ANENABLE);
  8493. r = 0;
  8494. }
  8495. spin_unlock_bh(&tp->lock);
  8496. }
  8497. return r;
  8498. }
  8499. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8500. {
  8501. struct tg3 *tp = netdev_priv(dev);
  8502. ering->rx_max_pending = tp->rx_std_ring_mask;
  8503. ering->rx_mini_max_pending = 0;
  8504. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8505. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8506. else
  8507. ering->rx_jumbo_max_pending = 0;
  8508. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8509. ering->rx_pending = tp->rx_pending;
  8510. ering->rx_mini_pending = 0;
  8511. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8512. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8513. else
  8514. ering->rx_jumbo_pending = 0;
  8515. ering->tx_pending = tp->napi[0].tx_pending;
  8516. }
  8517. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8518. {
  8519. struct tg3 *tp = netdev_priv(dev);
  8520. int i, irq_sync = 0, err = 0;
  8521. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8522. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8523. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8524. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8525. (tg3_flag(tp, TSO_BUG) &&
  8526. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8527. return -EINVAL;
  8528. if (netif_running(dev)) {
  8529. tg3_phy_stop(tp);
  8530. tg3_netif_stop(tp);
  8531. irq_sync = 1;
  8532. }
  8533. tg3_full_lock(tp, irq_sync);
  8534. tp->rx_pending = ering->rx_pending;
  8535. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8536. tp->rx_pending > 63)
  8537. tp->rx_pending = 63;
  8538. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8539. for (i = 0; i < tp->irq_max; i++)
  8540. tp->napi[i].tx_pending = ering->tx_pending;
  8541. if (netif_running(dev)) {
  8542. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8543. err = tg3_restart_hw(tp, 1);
  8544. if (!err)
  8545. tg3_netif_start(tp);
  8546. }
  8547. tg3_full_unlock(tp);
  8548. if (irq_sync && !err)
  8549. tg3_phy_start(tp);
  8550. return err;
  8551. }
  8552. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8553. {
  8554. struct tg3 *tp = netdev_priv(dev);
  8555. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8556. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8557. epause->rx_pause = 1;
  8558. else
  8559. epause->rx_pause = 0;
  8560. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8561. epause->tx_pause = 1;
  8562. else
  8563. epause->tx_pause = 0;
  8564. }
  8565. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8566. {
  8567. struct tg3 *tp = netdev_priv(dev);
  8568. int err = 0;
  8569. if (tg3_flag(tp, USE_PHYLIB)) {
  8570. u32 newadv;
  8571. struct phy_device *phydev;
  8572. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8573. if (!(phydev->supported & SUPPORTED_Pause) ||
  8574. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8575. (epause->rx_pause != epause->tx_pause)))
  8576. return -EINVAL;
  8577. tp->link_config.flowctrl = 0;
  8578. if (epause->rx_pause) {
  8579. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8580. if (epause->tx_pause) {
  8581. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8582. newadv = ADVERTISED_Pause;
  8583. } else
  8584. newadv = ADVERTISED_Pause |
  8585. ADVERTISED_Asym_Pause;
  8586. } else if (epause->tx_pause) {
  8587. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8588. newadv = ADVERTISED_Asym_Pause;
  8589. } else
  8590. newadv = 0;
  8591. if (epause->autoneg)
  8592. tg3_flag_set(tp, PAUSE_AUTONEG);
  8593. else
  8594. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8595. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8596. u32 oldadv = phydev->advertising &
  8597. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8598. if (oldadv != newadv) {
  8599. phydev->advertising &=
  8600. ~(ADVERTISED_Pause |
  8601. ADVERTISED_Asym_Pause);
  8602. phydev->advertising |= newadv;
  8603. if (phydev->autoneg) {
  8604. /*
  8605. * Always renegotiate the link to
  8606. * inform our link partner of our
  8607. * flow control settings, even if the
  8608. * flow control is forced. Let
  8609. * tg3_adjust_link() do the final
  8610. * flow control setup.
  8611. */
  8612. return phy_start_aneg(phydev);
  8613. }
  8614. }
  8615. if (!epause->autoneg)
  8616. tg3_setup_flow_control(tp, 0, 0);
  8617. } else {
  8618. tp->link_config.orig_advertising &=
  8619. ~(ADVERTISED_Pause |
  8620. ADVERTISED_Asym_Pause);
  8621. tp->link_config.orig_advertising |= newadv;
  8622. }
  8623. } else {
  8624. int irq_sync = 0;
  8625. if (netif_running(dev)) {
  8626. tg3_netif_stop(tp);
  8627. irq_sync = 1;
  8628. }
  8629. tg3_full_lock(tp, irq_sync);
  8630. if (epause->autoneg)
  8631. tg3_flag_set(tp, PAUSE_AUTONEG);
  8632. else
  8633. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8634. if (epause->rx_pause)
  8635. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8636. else
  8637. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8638. if (epause->tx_pause)
  8639. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8640. else
  8641. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8642. if (netif_running(dev)) {
  8643. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8644. err = tg3_restart_hw(tp, 1);
  8645. if (!err)
  8646. tg3_netif_start(tp);
  8647. }
  8648. tg3_full_unlock(tp);
  8649. }
  8650. return err;
  8651. }
  8652. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8653. {
  8654. switch (sset) {
  8655. case ETH_SS_TEST:
  8656. return TG3_NUM_TEST;
  8657. case ETH_SS_STATS:
  8658. return TG3_NUM_STATS;
  8659. default:
  8660. return -EOPNOTSUPP;
  8661. }
  8662. }
  8663. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8664. {
  8665. switch (stringset) {
  8666. case ETH_SS_STATS:
  8667. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8668. break;
  8669. case ETH_SS_TEST:
  8670. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8671. break;
  8672. default:
  8673. WARN_ON(1); /* we need a WARN() */
  8674. break;
  8675. }
  8676. }
  8677. static int tg3_set_phys_id(struct net_device *dev,
  8678. enum ethtool_phys_id_state state)
  8679. {
  8680. struct tg3 *tp = netdev_priv(dev);
  8681. if (!netif_running(tp->dev))
  8682. return -EAGAIN;
  8683. switch (state) {
  8684. case ETHTOOL_ID_ACTIVE:
  8685. return 1; /* cycle on/off once per second */
  8686. case ETHTOOL_ID_ON:
  8687. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8688. LED_CTRL_1000MBPS_ON |
  8689. LED_CTRL_100MBPS_ON |
  8690. LED_CTRL_10MBPS_ON |
  8691. LED_CTRL_TRAFFIC_OVERRIDE |
  8692. LED_CTRL_TRAFFIC_BLINK |
  8693. LED_CTRL_TRAFFIC_LED);
  8694. break;
  8695. case ETHTOOL_ID_OFF:
  8696. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8697. LED_CTRL_TRAFFIC_OVERRIDE);
  8698. break;
  8699. case ETHTOOL_ID_INACTIVE:
  8700. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8701. break;
  8702. }
  8703. return 0;
  8704. }
  8705. static void tg3_get_ethtool_stats(struct net_device *dev,
  8706. struct ethtool_stats *estats, u64 *tmp_stats)
  8707. {
  8708. struct tg3 *tp = netdev_priv(dev);
  8709. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8710. }
  8711. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8712. {
  8713. int i;
  8714. __be32 *buf;
  8715. u32 offset = 0, len = 0;
  8716. u32 magic, val;
  8717. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8718. return NULL;
  8719. if (magic == TG3_EEPROM_MAGIC) {
  8720. for (offset = TG3_NVM_DIR_START;
  8721. offset < TG3_NVM_DIR_END;
  8722. offset += TG3_NVM_DIRENT_SIZE) {
  8723. if (tg3_nvram_read(tp, offset, &val))
  8724. return NULL;
  8725. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8726. TG3_NVM_DIRTYPE_EXTVPD)
  8727. break;
  8728. }
  8729. if (offset != TG3_NVM_DIR_END) {
  8730. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8731. if (tg3_nvram_read(tp, offset + 4, &offset))
  8732. return NULL;
  8733. offset = tg3_nvram_logical_addr(tp, offset);
  8734. }
  8735. }
  8736. if (!offset || !len) {
  8737. offset = TG3_NVM_VPD_OFF;
  8738. len = TG3_NVM_VPD_LEN;
  8739. }
  8740. buf = kmalloc(len, GFP_KERNEL);
  8741. if (buf == NULL)
  8742. return NULL;
  8743. if (magic == TG3_EEPROM_MAGIC) {
  8744. for (i = 0; i < len; i += 4) {
  8745. /* The data is in little-endian format in NVRAM.
  8746. * Use the big-endian read routines to preserve
  8747. * the byte order as it exists in NVRAM.
  8748. */
  8749. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8750. goto error;
  8751. }
  8752. } else {
  8753. u8 *ptr;
  8754. ssize_t cnt;
  8755. unsigned int pos = 0;
  8756. ptr = (u8 *)&buf[0];
  8757. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8758. cnt = pci_read_vpd(tp->pdev, pos,
  8759. len - pos, ptr);
  8760. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8761. cnt = 0;
  8762. else if (cnt < 0)
  8763. goto error;
  8764. }
  8765. if (pos != len)
  8766. goto error;
  8767. }
  8768. return buf;
  8769. error:
  8770. kfree(buf);
  8771. return NULL;
  8772. }
  8773. #define NVRAM_TEST_SIZE 0x100
  8774. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8775. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8776. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8777. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8778. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8779. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
  8780. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8781. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8782. static int tg3_test_nvram(struct tg3 *tp)
  8783. {
  8784. u32 csum, magic;
  8785. __be32 *buf;
  8786. int i, j, k, err = 0, size;
  8787. if (tg3_flag(tp, NO_NVRAM))
  8788. return 0;
  8789. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8790. return -EIO;
  8791. if (magic == TG3_EEPROM_MAGIC)
  8792. size = NVRAM_TEST_SIZE;
  8793. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8794. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8795. TG3_EEPROM_SB_FORMAT_1) {
  8796. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8797. case TG3_EEPROM_SB_REVISION_0:
  8798. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8799. break;
  8800. case TG3_EEPROM_SB_REVISION_2:
  8801. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8802. break;
  8803. case TG3_EEPROM_SB_REVISION_3:
  8804. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8805. break;
  8806. case TG3_EEPROM_SB_REVISION_4:
  8807. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8808. break;
  8809. case TG3_EEPROM_SB_REVISION_5:
  8810. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8811. break;
  8812. case TG3_EEPROM_SB_REVISION_6:
  8813. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8814. break;
  8815. default:
  8816. return -EIO;
  8817. }
  8818. } else
  8819. return 0;
  8820. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8821. size = NVRAM_SELFBOOT_HW_SIZE;
  8822. else
  8823. return -EIO;
  8824. buf = kmalloc(size, GFP_KERNEL);
  8825. if (buf == NULL)
  8826. return -ENOMEM;
  8827. err = -EIO;
  8828. for (i = 0, j = 0; i < size; i += 4, j++) {
  8829. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8830. if (err)
  8831. break;
  8832. }
  8833. if (i < size)
  8834. goto out;
  8835. /* Selfboot format */
  8836. magic = be32_to_cpu(buf[0]);
  8837. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8838. TG3_EEPROM_MAGIC_FW) {
  8839. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8840. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8841. TG3_EEPROM_SB_REVISION_2) {
  8842. /* For rev 2, the csum doesn't include the MBA. */
  8843. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8844. csum8 += buf8[i];
  8845. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8846. csum8 += buf8[i];
  8847. } else {
  8848. for (i = 0; i < size; i++)
  8849. csum8 += buf8[i];
  8850. }
  8851. if (csum8 == 0) {
  8852. err = 0;
  8853. goto out;
  8854. }
  8855. err = -EIO;
  8856. goto out;
  8857. }
  8858. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8859. TG3_EEPROM_MAGIC_HW) {
  8860. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8861. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8862. u8 *buf8 = (u8 *) buf;
  8863. /* Separate the parity bits and the data bytes. */
  8864. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8865. if ((i == 0) || (i == 8)) {
  8866. int l;
  8867. u8 msk;
  8868. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8869. parity[k++] = buf8[i] & msk;
  8870. i++;
  8871. } else if (i == 16) {
  8872. int l;
  8873. u8 msk;
  8874. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8875. parity[k++] = buf8[i] & msk;
  8876. i++;
  8877. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8878. parity[k++] = buf8[i] & msk;
  8879. i++;
  8880. }
  8881. data[j++] = buf8[i];
  8882. }
  8883. err = -EIO;
  8884. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8885. u8 hw8 = hweight8(data[i]);
  8886. if ((hw8 & 0x1) && parity[i])
  8887. goto out;
  8888. else if (!(hw8 & 0x1) && !parity[i])
  8889. goto out;
  8890. }
  8891. err = 0;
  8892. goto out;
  8893. }
  8894. err = -EIO;
  8895. /* Bootstrap checksum at offset 0x10 */
  8896. csum = calc_crc((unsigned char *) buf, 0x10);
  8897. if (csum != le32_to_cpu(buf[0x10/4]))
  8898. goto out;
  8899. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8900. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8901. if (csum != le32_to_cpu(buf[0xfc/4]))
  8902. goto out;
  8903. kfree(buf);
  8904. buf = tg3_vpd_readblock(tp);
  8905. if (!buf)
  8906. return -ENOMEM;
  8907. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8908. PCI_VPD_LRDT_RO_DATA);
  8909. if (i > 0) {
  8910. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8911. if (j < 0)
  8912. goto out;
  8913. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8914. goto out;
  8915. i += PCI_VPD_LRDT_TAG_SIZE;
  8916. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8917. PCI_VPD_RO_KEYWORD_CHKSUM);
  8918. if (j > 0) {
  8919. u8 csum8 = 0;
  8920. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8921. for (i = 0; i <= j; i++)
  8922. csum8 += ((u8 *)buf)[i];
  8923. if (csum8)
  8924. goto out;
  8925. }
  8926. }
  8927. err = 0;
  8928. out:
  8929. kfree(buf);
  8930. return err;
  8931. }
  8932. #define TG3_SERDES_TIMEOUT_SEC 2
  8933. #define TG3_COPPER_TIMEOUT_SEC 6
  8934. static int tg3_test_link(struct tg3 *tp)
  8935. {
  8936. int i, max;
  8937. if (!netif_running(tp->dev))
  8938. return -ENODEV;
  8939. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8940. max = TG3_SERDES_TIMEOUT_SEC;
  8941. else
  8942. max = TG3_COPPER_TIMEOUT_SEC;
  8943. for (i = 0; i < max; i++) {
  8944. if (netif_carrier_ok(tp->dev))
  8945. return 0;
  8946. if (msleep_interruptible(1000))
  8947. break;
  8948. }
  8949. return -EIO;
  8950. }
  8951. /* Only test the commonly used registers */
  8952. static int tg3_test_registers(struct tg3 *tp)
  8953. {
  8954. int i, is_5705, is_5750;
  8955. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8956. static struct {
  8957. u16 offset;
  8958. u16 flags;
  8959. #define TG3_FL_5705 0x1
  8960. #define TG3_FL_NOT_5705 0x2
  8961. #define TG3_FL_NOT_5788 0x4
  8962. #define TG3_FL_NOT_5750 0x8
  8963. u32 read_mask;
  8964. u32 write_mask;
  8965. } reg_tbl[] = {
  8966. /* MAC Control Registers */
  8967. { MAC_MODE, TG3_FL_NOT_5705,
  8968. 0x00000000, 0x00ef6f8c },
  8969. { MAC_MODE, TG3_FL_5705,
  8970. 0x00000000, 0x01ef6b8c },
  8971. { MAC_STATUS, TG3_FL_NOT_5705,
  8972. 0x03800107, 0x00000000 },
  8973. { MAC_STATUS, TG3_FL_5705,
  8974. 0x03800100, 0x00000000 },
  8975. { MAC_ADDR_0_HIGH, 0x0000,
  8976. 0x00000000, 0x0000ffff },
  8977. { MAC_ADDR_0_LOW, 0x0000,
  8978. 0x00000000, 0xffffffff },
  8979. { MAC_RX_MTU_SIZE, 0x0000,
  8980. 0x00000000, 0x0000ffff },
  8981. { MAC_TX_MODE, 0x0000,
  8982. 0x00000000, 0x00000070 },
  8983. { MAC_TX_LENGTHS, 0x0000,
  8984. 0x00000000, 0x00003fff },
  8985. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8986. 0x00000000, 0x000007fc },
  8987. { MAC_RX_MODE, TG3_FL_5705,
  8988. 0x00000000, 0x000007dc },
  8989. { MAC_HASH_REG_0, 0x0000,
  8990. 0x00000000, 0xffffffff },
  8991. { MAC_HASH_REG_1, 0x0000,
  8992. 0x00000000, 0xffffffff },
  8993. { MAC_HASH_REG_2, 0x0000,
  8994. 0x00000000, 0xffffffff },
  8995. { MAC_HASH_REG_3, 0x0000,
  8996. 0x00000000, 0xffffffff },
  8997. /* Receive Data and Receive BD Initiator Control Registers. */
  8998. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8999. 0x00000000, 0xffffffff },
  9000. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9001. 0x00000000, 0xffffffff },
  9002. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9003. 0x00000000, 0x00000003 },
  9004. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9005. 0x00000000, 0xffffffff },
  9006. { RCVDBDI_STD_BD+0, 0x0000,
  9007. 0x00000000, 0xffffffff },
  9008. { RCVDBDI_STD_BD+4, 0x0000,
  9009. 0x00000000, 0xffffffff },
  9010. { RCVDBDI_STD_BD+8, 0x0000,
  9011. 0x00000000, 0xffff0002 },
  9012. { RCVDBDI_STD_BD+0xc, 0x0000,
  9013. 0x00000000, 0xffffffff },
  9014. /* Receive BD Initiator Control Registers. */
  9015. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9016. 0x00000000, 0xffffffff },
  9017. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9018. 0x00000000, 0x000003ff },
  9019. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9020. 0x00000000, 0xffffffff },
  9021. /* Host Coalescing Control Registers. */
  9022. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9023. 0x00000000, 0x00000004 },
  9024. { HOSTCC_MODE, TG3_FL_5705,
  9025. 0x00000000, 0x000000f6 },
  9026. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9027. 0x00000000, 0xffffffff },
  9028. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9029. 0x00000000, 0x000003ff },
  9030. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9031. 0x00000000, 0xffffffff },
  9032. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9033. 0x00000000, 0x000003ff },
  9034. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9035. 0x00000000, 0xffffffff },
  9036. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9037. 0x00000000, 0x000000ff },
  9038. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9039. 0x00000000, 0xffffffff },
  9040. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9041. 0x00000000, 0x000000ff },
  9042. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9043. 0x00000000, 0xffffffff },
  9044. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9045. 0x00000000, 0xffffffff },
  9046. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9047. 0x00000000, 0xffffffff },
  9048. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9049. 0x00000000, 0x000000ff },
  9050. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9051. 0x00000000, 0xffffffff },
  9052. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9053. 0x00000000, 0x000000ff },
  9054. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9055. 0x00000000, 0xffffffff },
  9056. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9057. 0x00000000, 0xffffffff },
  9058. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9059. 0x00000000, 0xffffffff },
  9060. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9061. 0x00000000, 0xffffffff },
  9062. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9063. 0x00000000, 0xffffffff },
  9064. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9065. 0xffffffff, 0x00000000 },
  9066. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9067. 0xffffffff, 0x00000000 },
  9068. /* Buffer Manager Control Registers. */
  9069. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9070. 0x00000000, 0x007fff80 },
  9071. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9072. 0x00000000, 0x007fffff },
  9073. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9074. 0x00000000, 0x0000003f },
  9075. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9076. 0x00000000, 0x000001ff },
  9077. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9078. 0x00000000, 0x000001ff },
  9079. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9080. 0xffffffff, 0x00000000 },
  9081. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9082. 0xffffffff, 0x00000000 },
  9083. /* Mailbox Registers */
  9084. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9085. 0x00000000, 0x000001ff },
  9086. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9087. 0x00000000, 0x000001ff },
  9088. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9089. 0x00000000, 0x000007ff },
  9090. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9091. 0x00000000, 0x000001ff },
  9092. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9093. };
  9094. is_5705 = is_5750 = 0;
  9095. if (tg3_flag(tp, 5705_PLUS)) {
  9096. is_5705 = 1;
  9097. if (tg3_flag(tp, 5750_PLUS))
  9098. is_5750 = 1;
  9099. }
  9100. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9101. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9102. continue;
  9103. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9104. continue;
  9105. if (tg3_flag(tp, IS_5788) &&
  9106. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9107. continue;
  9108. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9109. continue;
  9110. offset = (u32) reg_tbl[i].offset;
  9111. read_mask = reg_tbl[i].read_mask;
  9112. write_mask = reg_tbl[i].write_mask;
  9113. /* Save the original register content */
  9114. save_val = tr32(offset);
  9115. /* Determine the read-only value. */
  9116. read_val = save_val & read_mask;
  9117. /* Write zero to the register, then make sure the read-only bits
  9118. * are not changed and the read/write bits are all zeros.
  9119. */
  9120. tw32(offset, 0);
  9121. val = tr32(offset);
  9122. /* Test the read-only and read/write bits. */
  9123. if (((val & read_mask) != read_val) || (val & write_mask))
  9124. goto out;
  9125. /* Write ones to all the bits defined by RdMask and WrMask, then
  9126. * make sure the read-only bits are not changed and the
  9127. * read/write bits are all ones.
  9128. */
  9129. tw32(offset, read_mask | write_mask);
  9130. val = tr32(offset);
  9131. /* Test the read-only bits. */
  9132. if ((val & read_mask) != read_val)
  9133. goto out;
  9134. /* Test the read/write bits. */
  9135. if ((val & write_mask) != write_mask)
  9136. goto out;
  9137. tw32(offset, save_val);
  9138. }
  9139. return 0;
  9140. out:
  9141. if (netif_msg_hw(tp))
  9142. netdev_err(tp->dev,
  9143. "Register test failed at offset %x\n", offset);
  9144. tw32(offset, save_val);
  9145. return -EIO;
  9146. }
  9147. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9148. {
  9149. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9150. int i;
  9151. u32 j;
  9152. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9153. for (j = 0; j < len; j += 4) {
  9154. u32 val;
  9155. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9156. tg3_read_mem(tp, offset + j, &val);
  9157. if (val != test_pattern[i])
  9158. return -EIO;
  9159. }
  9160. }
  9161. return 0;
  9162. }
  9163. static int tg3_test_memory(struct tg3 *tp)
  9164. {
  9165. static struct mem_entry {
  9166. u32 offset;
  9167. u32 len;
  9168. } mem_tbl_570x[] = {
  9169. { 0x00000000, 0x00b50},
  9170. { 0x00002000, 0x1c000},
  9171. { 0xffffffff, 0x00000}
  9172. }, mem_tbl_5705[] = {
  9173. { 0x00000100, 0x0000c},
  9174. { 0x00000200, 0x00008},
  9175. { 0x00004000, 0x00800},
  9176. { 0x00006000, 0x01000},
  9177. { 0x00008000, 0x02000},
  9178. { 0x00010000, 0x0e000},
  9179. { 0xffffffff, 0x00000}
  9180. }, mem_tbl_5755[] = {
  9181. { 0x00000200, 0x00008},
  9182. { 0x00004000, 0x00800},
  9183. { 0x00006000, 0x00800},
  9184. { 0x00008000, 0x02000},
  9185. { 0x00010000, 0x0c000},
  9186. { 0xffffffff, 0x00000}
  9187. }, mem_tbl_5906[] = {
  9188. { 0x00000200, 0x00008},
  9189. { 0x00004000, 0x00400},
  9190. { 0x00006000, 0x00400},
  9191. { 0x00008000, 0x01000},
  9192. { 0x00010000, 0x01000},
  9193. { 0xffffffff, 0x00000}
  9194. }, mem_tbl_5717[] = {
  9195. { 0x00000200, 0x00008},
  9196. { 0x00010000, 0x0a000},
  9197. { 0x00020000, 0x13c00},
  9198. { 0xffffffff, 0x00000}
  9199. }, mem_tbl_57765[] = {
  9200. { 0x00000200, 0x00008},
  9201. { 0x00004000, 0x00800},
  9202. { 0x00006000, 0x09800},
  9203. { 0x00010000, 0x0a000},
  9204. { 0xffffffff, 0x00000}
  9205. };
  9206. struct mem_entry *mem_tbl;
  9207. int err = 0;
  9208. int i;
  9209. if (tg3_flag(tp, 5717_PLUS))
  9210. mem_tbl = mem_tbl_5717;
  9211. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9212. mem_tbl = mem_tbl_57765;
  9213. else if (tg3_flag(tp, 5755_PLUS))
  9214. mem_tbl = mem_tbl_5755;
  9215. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9216. mem_tbl = mem_tbl_5906;
  9217. else if (tg3_flag(tp, 5705_PLUS))
  9218. mem_tbl = mem_tbl_5705;
  9219. else
  9220. mem_tbl = mem_tbl_570x;
  9221. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9222. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9223. if (err)
  9224. break;
  9225. }
  9226. return err;
  9227. }
  9228. #define TG3_MAC_LOOPBACK 0
  9229. #define TG3_PHY_LOOPBACK 1
  9230. #define TG3_TSO_LOOPBACK 2
  9231. #define TG3_TSO_MSS 500
  9232. #define TG3_TSO_IP_HDR_LEN 20
  9233. #define TG3_TSO_TCP_HDR_LEN 20
  9234. #define TG3_TSO_TCP_OPT_LEN 12
  9235. static const u8 tg3_tso_header[] = {
  9236. 0x08, 0x00,
  9237. 0x45, 0x00, 0x00, 0x00,
  9238. 0x00, 0x00, 0x40, 0x00,
  9239. 0x40, 0x06, 0x00, 0x00,
  9240. 0x0a, 0x00, 0x00, 0x01,
  9241. 0x0a, 0x00, 0x00, 0x02,
  9242. 0x0d, 0x00, 0xe0, 0x00,
  9243. 0x00, 0x00, 0x01, 0x00,
  9244. 0x00, 0x00, 0x02, 0x00,
  9245. 0x80, 0x10, 0x10, 0x00,
  9246. 0x14, 0x09, 0x00, 0x00,
  9247. 0x01, 0x01, 0x08, 0x0a,
  9248. 0x11, 0x11, 0x11, 0x11,
  9249. 0x11, 0x11, 0x11, 0x11,
  9250. };
  9251. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9252. {
  9253. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9254. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9255. struct sk_buff *skb, *rx_skb;
  9256. u8 *tx_data;
  9257. dma_addr_t map;
  9258. int num_pkts, tx_len, rx_len, i, err;
  9259. struct tg3_rx_buffer_desc *desc;
  9260. struct tg3_napi *tnapi, *rnapi;
  9261. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9262. tnapi = &tp->napi[0];
  9263. rnapi = &tp->napi[0];
  9264. if (tp->irq_cnt > 1) {
  9265. if (tg3_flag(tp, ENABLE_RSS))
  9266. rnapi = &tp->napi[1];
  9267. if (tg3_flag(tp, ENABLE_TSS))
  9268. tnapi = &tp->napi[1];
  9269. }
  9270. coal_now = tnapi->coal_now | rnapi->coal_now;
  9271. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9272. /* HW errata - mac loopback fails in some cases on 5780.
  9273. * Normal traffic and PHY loopback are not affected by
  9274. * errata. Also, the MAC loopback test is deprecated for
  9275. * all newer ASIC revisions.
  9276. */
  9277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9278. tg3_flag(tp, CPMU_PRESENT))
  9279. return 0;
  9280. mac_mode = tp->mac_mode &
  9281. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9282. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9283. if (!tg3_flag(tp, 5705_PLUS))
  9284. mac_mode |= MAC_MODE_LINK_POLARITY;
  9285. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9286. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9287. else
  9288. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9289. tw32(MAC_MODE, mac_mode);
  9290. } else {
  9291. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9292. tg3_phy_fet_toggle_apd(tp, false);
  9293. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9294. } else
  9295. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9296. tg3_phy_toggle_automdix(tp, 0);
  9297. tg3_writephy(tp, MII_BMCR, val);
  9298. udelay(40);
  9299. mac_mode = tp->mac_mode &
  9300. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9301. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9302. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9303. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9304. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9305. /* The write needs to be flushed for the AC131 */
  9306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9307. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9308. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9309. } else
  9310. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9311. /* reset to prevent losing 1st rx packet intermittently */
  9312. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9313. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9314. udelay(10);
  9315. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9316. }
  9317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9318. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9319. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9320. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9321. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9322. mac_mode |= MAC_MODE_LINK_POLARITY;
  9323. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9324. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9325. }
  9326. tw32(MAC_MODE, mac_mode);
  9327. /* Wait for link */
  9328. for (i = 0; i < 100; i++) {
  9329. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9330. break;
  9331. mdelay(1);
  9332. }
  9333. }
  9334. err = -EIO;
  9335. tx_len = pktsz;
  9336. skb = netdev_alloc_skb(tp->dev, tx_len);
  9337. if (!skb)
  9338. return -ENOMEM;
  9339. tx_data = skb_put(skb, tx_len);
  9340. memcpy(tx_data, tp->dev->dev_addr, 6);
  9341. memset(tx_data + 6, 0x0, 8);
  9342. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9343. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9344. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9345. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9346. TG3_TSO_TCP_OPT_LEN;
  9347. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9348. sizeof(tg3_tso_header));
  9349. mss = TG3_TSO_MSS;
  9350. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9351. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9352. /* Set the total length field in the IP header */
  9353. iph->tot_len = htons((u16)(mss + hdr_len));
  9354. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9355. TXD_FLAG_CPU_POST_DMA);
  9356. if (tg3_flag(tp, HW_TSO_1) ||
  9357. tg3_flag(tp, HW_TSO_2) ||
  9358. tg3_flag(tp, HW_TSO_3)) {
  9359. struct tcphdr *th;
  9360. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9361. th = (struct tcphdr *)&tx_data[val];
  9362. th->check = 0;
  9363. } else
  9364. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9365. if (tg3_flag(tp, HW_TSO_3)) {
  9366. mss |= (hdr_len & 0xc) << 12;
  9367. if (hdr_len & 0x10)
  9368. base_flags |= 0x00000010;
  9369. base_flags |= (hdr_len & 0x3e0) << 5;
  9370. } else if (tg3_flag(tp, HW_TSO_2))
  9371. mss |= hdr_len << 9;
  9372. else if (tg3_flag(tp, HW_TSO_1) ||
  9373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9374. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9375. } else {
  9376. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9377. }
  9378. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9379. } else {
  9380. num_pkts = 1;
  9381. data_off = ETH_HLEN;
  9382. }
  9383. for (i = data_off; i < tx_len; i++)
  9384. tx_data[i] = (u8) (i & 0xff);
  9385. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9386. if (pci_dma_mapping_error(tp->pdev, map)) {
  9387. dev_kfree_skb(skb);
  9388. return -EIO;
  9389. }
  9390. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9391. rnapi->coal_now);
  9392. udelay(10);
  9393. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9394. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9395. base_flags, (mss << 1) | 1);
  9396. tnapi->tx_prod++;
  9397. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9398. tr32_mailbox(tnapi->prodmbox);
  9399. udelay(10);
  9400. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9401. for (i = 0; i < 35; i++) {
  9402. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9403. coal_now);
  9404. udelay(10);
  9405. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9406. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9407. if ((tx_idx == tnapi->tx_prod) &&
  9408. (rx_idx == (rx_start_idx + num_pkts)))
  9409. break;
  9410. }
  9411. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9412. dev_kfree_skb(skb);
  9413. if (tx_idx != tnapi->tx_prod)
  9414. goto out;
  9415. if (rx_idx != rx_start_idx + num_pkts)
  9416. goto out;
  9417. val = data_off;
  9418. while (rx_idx != rx_start_idx) {
  9419. desc = &rnapi->rx_rcb[rx_start_idx++];
  9420. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9421. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9422. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9423. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9424. goto out;
  9425. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9426. - ETH_FCS_LEN;
  9427. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9428. if (rx_len != tx_len)
  9429. goto out;
  9430. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9431. if (opaque_key != RXD_OPAQUE_RING_STD)
  9432. goto out;
  9433. } else {
  9434. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9435. goto out;
  9436. }
  9437. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9438. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9439. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9440. goto out;
  9441. }
  9442. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9443. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9444. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9445. mapping);
  9446. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9447. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9448. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9449. mapping);
  9450. } else
  9451. goto out;
  9452. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9453. PCI_DMA_FROMDEVICE);
  9454. for (i = data_off; i < rx_len; i++, val++) {
  9455. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9456. goto out;
  9457. }
  9458. }
  9459. err = 0;
  9460. /* tg3_free_rings will unmap and free the rx_skb */
  9461. out:
  9462. return err;
  9463. }
  9464. #define TG3_STD_LOOPBACK_FAILED 1
  9465. #define TG3_JMB_LOOPBACK_FAILED 2
  9466. #define TG3_TSO_LOOPBACK_FAILED 4
  9467. #define TG3_MAC_LOOPBACK_SHIFT 0
  9468. #define TG3_PHY_LOOPBACK_SHIFT 4
  9469. #define TG3_LOOPBACK_FAILED 0x00000077
  9470. static int tg3_test_loopback(struct tg3 *tp)
  9471. {
  9472. int err = 0;
  9473. u32 eee_cap, cpmuctrl = 0;
  9474. if (!netif_running(tp->dev))
  9475. return TG3_LOOPBACK_FAILED;
  9476. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9477. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9478. err = tg3_reset_hw(tp, 1);
  9479. if (err) {
  9480. err = TG3_LOOPBACK_FAILED;
  9481. goto done;
  9482. }
  9483. if (tg3_flag(tp, ENABLE_RSS)) {
  9484. int i;
  9485. /* Reroute all rx packets to the 1st queue */
  9486. for (i = MAC_RSS_INDIR_TBL_0;
  9487. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9488. tw32(i, 0x0);
  9489. }
  9490. /* Turn off gphy autopowerdown. */
  9491. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9492. tg3_phy_toggle_apd(tp, false);
  9493. if (tg3_flag(tp, CPMU_PRESENT)) {
  9494. int i;
  9495. u32 status;
  9496. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9497. /* Wait for up to 40 microseconds to acquire lock. */
  9498. for (i = 0; i < 4; i++) {
  9499. status = tr32(TG3_CPMU_MUTEX_GNT);
  9500. if (status == CPMU_MUTEX_GNT_DRIVER)
  9501. break;
  9502. udelay(10);
  9503. }
  9504. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9505. err = TG3_LOOPBACK_FAILED;
  9506. goto done;
  9507. }
  9508. /* Turn off link-based power management. */
  9509. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9510. tw32(TG3_CPMU_CTRL,
  9511. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9512. CPMU_CTRL_LINK_AWARE_MODE));
  9513. }
  9514. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9515. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9516. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9517. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9518. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9519. if (tg3_flag(tp, CPMU_PRESENT)) {
  9520. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9521. /* Release the mutex */
  9522. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9523. }
  9524. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9525. !tg3_flag(tp, USE_PHYLIB)) {
  9526. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9527. err |= TG3_STD_LOOPBACK_FAILED <<
  9528. TG3_PHY_LOOPBACK_SHIFT;
  9529. if (tg3_flag(tp, TSO_CAPABLE) &&
  9530. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9531. err |= TG3_TSO_LOOPBACK_FAILED <<
  9532. TG3_PHY_LOOPBACK_SHIFT;
  9533. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9534. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9535. err |= TG3_JMB_LOOPBACK_FAILED <<
  9536. TG3_PHY_LOOPBACK_SHIFT;
  9537. }
  9538. /* Re-enable gphy autopowerdown. */
  9539. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9540. tg3_phy_toggle_apd(tp, true);
  9541. done:
  9542. tp->phy_flags |= eee_cap;
  9543. return err;
  9544. }
  9545. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9546. u64 *data)
  9547. {
  9548. struct tg3 *tp = netdev_priv(dev);
  9549. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9550. tg3_power_up(tp)) {
  9551. etest->flags |= ETH_TEST_FL_FAILED;
  9552. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9553. return;
  9554. }
  9555. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9556. if (tg3_test_nvram(tp) != 0) {
  9557. etest->flags |= ETH_TEST_FL_FAILED;
  9558. data[0] = 1;
  9559. }
  9560. if (tg3_test_link(tp) != 0) {
  9561. etest->flags |= ETH_TEST_FL_FAILED;
  9562. data[1] = 1;
  9563. }
  9564. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9565. int err, err2 = 0, irq_sync = 0;
  9566. if (netif_running(dev)) {
  9567. tg3_phy_stop(tp);
  9568. tg3_netif_stop(tp);
  9569. irq_sync = 1;
  9570. }
  9571. tg3_full_lock(tp, irq_sync);
  9572. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9573. err = tg3_nvram_lock(tp);
  9574. tg3_halt_cpu(tp, RX_CPU_BASE);
  9575. if (!tg3_flag(tp, 5705_PLUS))
  9576. tg3_halt_cpu(tp, TX_CPU_BASE);
  9577. if (!err)
  9578. tg3_nvram_unlock(tp);
  9579. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9580. tg3_phy_reset(tp);
  9581. if (tg3_test_registers(tp) != 0) {
  9582. etest->flags |= ETH_TEST_FL_FAILED;
  9583. data[2] = 1;
  9584. }
  9585. if (tg3_test_memory(tp) != 0) {
  9586. etest->flags |= ETH_TEST_FL_FAILED;
  9587. data[3] = 1;
  9588. }
  9589. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9590. etest->flags |= ETH_TEST_FL_FAILED;
  9591. tg3_full_unlock(tp);
  9592. if (tg3_test_interrupt(tp) != 0) {
  9593. etest->flags |= ETH_TEST_FL_FAILED;
  9594. data[5] = 1;
  9595. }
  9596. tg3_full_lock(tp, 0);
  9597. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9598. if (netif_running(dev)) {
  9599. tg3_flag_set(tp, INIT_COMPLETE);
  9600. err2 = tg3_restart_hw(tp, 1);
  9601. if (!err2)
  9602. tg3_netif_start(tp);
  9603. }
  9604. tg3_full_unlock(tp);
  9605. if (irq_sync && !err2)
  9606. tg3_phy_start(tp);
  9607. }
  9608. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9609. tg3_power_down(tp);
  9610. }
  9611. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9612. {
  9613. struct mii_ioctl_data *data = if_mii(ifr);
  9614. struct tg3 *tp = netdev_priv(dev);
  9615. int err;
  9616. if (tg3_flag(tp, USE_PHYLIB)) {
  9617. struct phy_device *phydev;
  9618. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9619. return -EAGAIN;
  9620. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9621. return phy_mii_ioctl(phydev, ifr, cmd);
  9622. }
  9623. switch (cmd) {
  9624. case SIOCGMIIPHY:
  9625. data->phy_id = tp->phy_addr;
  9626. /* fallthru */
  9627. case SIOCGMIIREG: {
  9628. u32 mii_regval;
  9629. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9630. break; /* We have no PHY */
  9631. if (!netif_running(dev))
  9632. return -EAGAIN;
  9633. spin_lock_bh(&tp->lock);
  9634. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9635. spin_unlock_bh(&tp->lock);
  9636. data->val_out = mii_regval;
  9637. return err;
  9638. }
  9639. case SIOCSMIIREG:
  9640. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9641. break; /* We have no PHY */
  9642. if (!netif_running(dev))
  9643. return -EAGAIN;
  9644. spin_lock_bh(&tp->lock);
  9645. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9646. spin_unlock_bh(&tp->lock);
  9647. return err;
  9648. default:
  9649. /* do nothing */
  9650. break;
  9651. }
  9652. return -EOPNOTSUPP;
  9653. }
  9654. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9655. {
  9656. struct tg3 *tp = netdev_priv(dev);
  9657. memcpy(ec, &tp->coal, sizeof(*ec));
  9658. return 0;
  9659. }
  9660. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9661. {
  9662. struct tg3 *tp = netdev_priv(dev);
  9663. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9664. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9665. if (!tg3_flag(tp, 5705_PLUS)) {
  9666. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9667. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9668. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9669. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9670. }
  9671. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9672. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9673. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9674. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9675. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9676. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9677. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9678. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9679. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9680. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9681. return -EINVAL;
  9682. /* No rx interrupts will be generated if both are zero */
  9683. if ((ec->rx_coalesce_usecs == 0) &&
  9684. (ec->rx_max_coalesced_frames == 0))
  9685. return -EINVAL;
  9686. /* No tx interrupts will be generated if both are zero */
  9687. if ((ec->tx_coalesce_usecs == 0) &&
  9688. (ec->tx_max_coalesced_frames == 0))
  9689. return -EINVAL;
  9690. /* Only copy relevant parameters, ignore all others. */
  9691. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9692. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9693. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9694. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9695. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9696. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9697. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9698. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9699. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9700. if (netif_running(dev)) {
  9701. tg3_full_lock(tp, 0);
  9702. __tg3_set_coalesce(tp, &tp->coal);
  9703. tg3_full_unlock(tp);
  9704. }
  9705. return 0;
  9706. }
  9707. static const struct ethtool_ops tg3_ethtool_ops = {
  9708. .get_settings = tg3_get_settings,
  9709. .set_settings = tg3_set_settings,
  9710. .get_drvinfo = tg3_get_drvinfo,
  9711. .get_regs_len = tg3_get_regs_len,
  9712. .get_regs = tg3_get_regs,
  9713. .get_wol = tg3_get_wol,
  9714. .set_wol = tg3_set_wol,
  9715. .get_msglevel = tg3_get_msglevel,
  9716. .set_msglevel = tg3_set_msglevel,
  9717. .nway_reset = tg3_nway_reset,
  9718. .get_link = ethtool_op_get_link,
  9719. .get_eeprom_len = tg3_get_eeprom_len,
  9720. .get_eeprom = tg3_get_eeprom,
  9721. .set_eeprom = tg3_set_eeprom,
  9722. .get_ringparam = tg3_get_ringparam,
  9723. .set_ringparam = tg3_set_ringparam,
  9724. .get_pauseparam = tg3_get_pauseparam,
  9725. .set_pauseparam = tg3_set_pauseparam,
  9726. .self_test = tg3_self_test,
  9727. .get_strings = tg3_get_strings,
  9728. .set_phys_id = tg3_set_phys_id,
  9729. .get_ethtool_stats = tg3_get_ethtool_stats,
  9730. .get_coalesce = tg3_get_coalesce,
  9731. .set_coalesce = tg3_set_coalesce,
  9732. .get_sset_count = tg3_get_sset_count,
  9733. };
  9734. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9735. {
  9736. u32 cursize, val, magic;
  9737. tp->nvram_size = EEPROM_CHIP_SIZE;
  9738. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9739. return;
  9740. if ((magic != TG3_EEPROM_MAGIC) &&
  9741. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9742. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9743. return;
  9744. /*
  9745. * Size the chip by reading offsets at increasing powers of two.
  9746. * When we encounter our validation signature, we know the addressing
  9747. * has wrapped around, and thus have our chip size.
  9748. */
  9749. cursize = 0x10;
  9750. while (cursize < tp->nvram_size) {
  9751. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9752. return;
  9753. if (val == magic)
  9754. break;
  9755. cursize <<= 1;
  9756. }
  9757. tp->nvram_size = cursize;
  9758. }
  9759. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9760. {
  9761. u32 val;
  9762. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9763. return;
  9764. /* Selfboot format */
  9765. if (val != TG3_EEPROM_MAGIC) {
  9766. tg3_get_eeprom_size(tp);
  9767. return;
  9768. }
  9769. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9770. if (val != 0) {
  9771. /* This is confusing. We want to operate on the
  9772. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9773. * call will read from NVRAM and byteswap the data
  9774. * according to the byteswapping settings for all
  9775. * other register accesses. This ensures the data we
  9776. * want will always reside in the lower 16-bits.
  9777. * However, the data in NVRAM is in LE format, which
  9778. * means the data from the NVRAM read will always be
  9779. * opposite the endianness of the CPU. The 16-bit
  9780. * byteswap then brings the data to CPU endianness.
  9781. */
  9782. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9783. return;
  9784. }
  9785. }
  9786. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9787. }
  9788. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9789. {
  9790. u32 nvcfg1;
  9791. nvcfg1 = tr32(NVRAM_CFG1);
  9792. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9793. tg3_flag_set(tp, FLASH);
  9794. } else {
  9795. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9796. tw32(NVRAM_CFG1, nvcfg1);
  9797. }
  9798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9799. tg3_flag(tp, 5780_CLASS)) {
  9800. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9801. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9802. tp->nvram_jedecnum = JEDEC_ATMEL;
  9803. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9804. tg3_flag_set(tp, NVRAM_BUFFERED);
  9805. break;
  9806. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9807. tp->nvram_jedecnum = JEDEC_ATMEL;
  9808. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9809. break;
  9810. case FLASH_VENDOR_ATMEL_EEPROM:
  9811. tp->nvram_jedecnum = JEDEC_ATMEL;
  9812. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9813. tg3_flag_set(tp, NVRAM_BUFFERED);
  9814. break;
  9815. case FLASH_VENDOR_ST:
  9816. tp->nvram_jedecnum = JEDEC_ST;
  9817. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9818. tg3_flag_set(tp, NVRAM_BUFFERED);
  9819. break;
  9820. case FLASH_VENDOR_SAIFUN:
  9821. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9822. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9823. break;
  9824. case FLASH_VENDOR_SST_SMALL:
  9825. case FLASH_VENDOR_SST_LARGE:
  9826. tp->nvram_jedecnum = JEDEC_SST;
  9827. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9828. break;
  9829. }
  9830. } else {
  9831. tp->nvram_jedecnum = JEDEC_ATMEL;
  9832. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9833. tg3_flag_set(tp, NVRAM_BUFFERED);
  9834. }
  9835. }
  9836. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9837. {
  9838. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9839. case FLASH_5752PAGE_SIZE_256:
  9840. tp->nvram_pagesize = 256;
  9841. break;
  9842. case FLASH_5752PAGE_SIZE_512:
  9843. tp->nvram_pagesize = 512;
  9844. break;
  9845. case FLASH_5752PAGE_SIZE_1K:
  9846. tp->nvram_pagesize = 1024;
  9847. break;
  9848. case FLASH_5752PAGE_SIZE_2K:
  9849. tp->nvram_pagesize = 2048;
  9850. break;
  9851. case FLASH_5752PAGE_SIZE_4K:
  9852. tp->nvram_pagesize = 4096;
  9853. break;
  9854. case FLASH_5752PAGE_SIZE_264:
  9855. tp->nvram_pagesize = 264;
  9856. break;
  9857. case FLASH_5752PAGE_SIZE_528:
  9858. tp->nvram_pagesize = 528;
  9859. break;
  9860. }
  9861. }
  9862. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9863. {
  9864. u32 nvcfg1;
  9865. nvcfg1 = tr32(NVRAM_CFG1);
  9866. /* NVRAM protection for TPM */
  9867. if (nvcfg1 & (1 << 27))
  9868. tg3_flag_set(tp, PROTECTED_NVRAM);
  9869. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9870. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9871. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9872. tp->nvram_jedecnum = JEDEC_ATMEL;
  9873. tg3_flag_set(tp, NVRAM_BUFFERED);
  9874. break;
  9875. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9876. tp->nvram_jedecnum = JEDEC_ATMEL;
  9877. tg3_flag_set(tp, NVRAM_BUFFERED);
  9878. tg3_flag_set(tp, FLASH);
  9879. break;
  9880. case FLASH_5752VENDOR_ST_M45PE10:
  9881. case FLASH_5752VENDOR_ST_M45PE20:
  9882. case FLASH_5752VENDOR_ST_M45PE40:
  9883. tp->nvram_jedecnum = JEDEC_ST;
  9884. tg3_flag_set(tp, NVRAM_BUFFERED);
  9885. tg3_flag_set(tp, FLASH);
  9886. break;
  9887. }
  9888. if (tg3_flag(tp, FLASH)) {
  9889. tg3_nvram_get_pagesize(tp, nvcfg1);
  9890. } else {
  9891. /* For eeprom, set pagesize to maximum eeprom size */
  9892. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9893. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9894. tw32(NVRAM_CFG1, nvcfg1);
  9895. }
  9896. }
  9897. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9898. {
  9899. u32 nvcfg1, protect = 0;
  9900. nvcfg1 = tr32(NVRAM_CFG1);
  9901. /* NVRAM protection for TPM */
  9902. if (nvcfg1 & (1 << 27)) {
  9903. tg3_flag_set(tp, PROTECTED_NVRAM);
  9904. protect = 1;
  9905. }
  9906. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9907. switch (nvcfg1) {
  9908. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9909. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9910. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9911. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9912. tp->nvram_jedecnum = JEDEC_ATMEL;
  9913. tg3_flag_set(tp, NVRAM_BUFFERED);
  9914. tg3_flag_set(tp, FLASH);
  9915. tp->nvram_pagesize = 264;
  9916. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9917. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9918. tp->nvram_size = (protect ? 0x3e200 :
  9919. TG3_NVRAM_SIZE_512KB);
  9920. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9921. tp->nvram_size = (protect ? 0x1f200 :
  9922. TG3_NVRAM_SIZE_256KB);
  9923. else
  9924. tp->nvram_size = (protect ? 0x1f200 :
  9925. TG3_NVRAM_SIZE_128KB);
  9926. break;
  9927. case FLASH_5752VENDOR_ST_M45PE10:
  9928. case FLASH_5752VENDOR_ST_M45PE20:
  9929. case FLASH_5752VENDOR_ST_M45PE40:
  9930. tp->nvram_jedecnum = JEDEC_ST;
  9931. tg3_flag_set(tp, NVRAM_BUFFERED);
  9932. tg3_flag_set(tp, FLASH);
  9933. tp->nvram_pagesize = 256;
  9934. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9935. tp->nvram_size = (protect ?
  9936. TG3_NVRAM_SIZE_64KB :
  9937. TG3_NVRAM_SIZE_128KB);
  9938. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9939. tp->nvram_size = (protect ?
  9940. TG3_NVRAM_SIZE_64KB :
  9941. TG3_NVRAM_SIZE_256KB);
  9942. else
  9943. tp->nvram_size = (protect ?
  9944. TG3_NVRAM_SIZE_128KB :
  9945. TG3_NVRAM_SIZE_512KB);
  9946. break;
  9947. }
  9948. }
  9949. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9950. {
  9951. u32 nvcfg1;
  9952. nvcfg1 = tr32(NVRAM_CFG1);
  9953. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9954. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9955. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9956. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9957. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9958. tp->nvram_jedecnum = JEDEC_ATMEL;
  9959. tg3_flag_set(tp, NVRAM_BUFFERED);
  9960. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9961. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9962. tw32(NVRAM_CFG1, nvcfg1);
  9963. break;
  9964. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9965. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9966. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9967. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9968. tp->nvram_jedecnum = JEDEC_ATMEL;
  9969. tg3_flag_set(tp, NVRAM_BUFFERED);
  9970. tg3_flag_set(tp, FLASH);
  9971. tp->nvram_pagesize = 264;
  9972. break;
  9973. case FLASH_5752VENDOR_ST_M45PE10:
  9974. case FLASH_5752VENDOR_ST_M45PE20:
  9975. case FLASH_5752VENDOR_ST_M45PE40:
  9976. tp->nvram_jedecnum = JEDEC_ST;
  9977. tg3_flag_set(tp, NVRAM_BUFFERED);
  9978. tg3_flag_set(tp, FLASH);
  9979. tp->nvram_pagesize = 256;
  9980. break;
  9981. }
  9982. }
  9983. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9984. {
  9985. u32 nvcfg1, protect = 0;
  9986. nvcfg1 = tr32(NVRAM_CFG1);
  9987. /* NVRAM protection for TPM */
  9988. if (nvcfg1 & (1 << 27)) {
  9989. tg3_flag_set(tp, PROTECTED_NVRAM);
  9990. protect = 1;
  9991. }
  9992. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9993. switch (nvcfg1) {
  9994. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9995. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9996. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9997. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9998. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9999. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10000. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10001. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10002. tp->nvram_jedecnum = JEDEC_ATMEL;
  10003. tg3_flag_set(tp, NVRAM_BUFFERED);
  10004. tg3_flag_set(tp, FLASH);
  10005. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10006. tp->nvram_pagesize = 256;
  10007. break;
  10008. case FLASH_5761VENDOR_ST_A_M45PE20:
  10009. case FLASH_5761VENDOR_ST_A_M45PE40:
  10010. case FLASH_5761VENDOR_ST_A_M45PE80:
  10011. case FLASH_5761VENDOR_ST_A_M45PE16:
  10012. case FLASH_5761VENDOR_ST_M_M45PE20:
  10013. case FLASH_5761VENDOR_ST_M_M45PE40:
  10014. case FLASH_5761VENDOR_ST_M_M45PE80:
  10015. case FLASH_5761VENDOR_ST_M_M45PE16:
  10016. tp->nvram_jedecnum = JEDEC_ST;
  10017. tg3_flag_set(tp, NVRAM_BUFFERED);
  10018. tg3_flag_set(tp, FLASH);
  10019. tp->nvram_pagesize = 256;
  10020. break;
  10021. }
  10022. if (protect) {
  10023. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10024. } else {
  10025. switch (nvcfg1) {
  10026. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10027. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10028. case FLASH_5761VENDOR_ST_A_M45PE16:
  10029. case FLASH_5761VENDOR_ST_M_M45PE16:
  10030. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10031. break;
  10032. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10033. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10034. case FLASH_5761VENDOR_ST_A_M45PE80:
  10035. case FLASH_5761VENDOR_ST_M_M45PE80:
  10036. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10037. break;
  10038. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10039. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10040. case FLASH_5761VENDOR_ST_A_M45PE40:
  10041. case FLASH_5761VENDOR_ST_M_M45PE40:
  10042. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10043. break;
  10044. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10045. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10046. case FLASH_5761VENDOR_ST_A_M45PE20:
  10047. case FLASH_5761VENDOR_ST_M_M45PE20:
  10048. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10049. break;
  10050. }
  10051. }
  10052. }
  10053. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10054. {
  10055. tp->nvram_jedecnum = JEDEC_ATMEL;
  10056. tg3_flag_set(tp, NVRAM_BUFFERED);
  10057. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10058. }
  10059. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10060. {
  10061. u32 nvcfg1;
  10062. nvcfg1 = tr32(NVRAM_CFG1);
  10063. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10064. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10065. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10066. tp->nvram_jedecnum = JEDEC_ATMEL;
  10067. tg3_flag_set(tp, NVRAM_BUFFERED);
  10068. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10069. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10070. tw32(NVRAM_CFG1, nvcfg1);
  10071. return;
  10072. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10073. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10074. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10075. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10076. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10077. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10078. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10079. tp->nvram_jedecnum = JEDEC_ATMEL;
  10080. tg3_flag_set(tp, NVRAM_BUFFERED);
  10081. tg3_flag_set(tp, FLASH);
  10082. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10083. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10084. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10085. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10086. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10087. break;
  10088. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10089. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10090. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10091. break;
  10092. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10093. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10094. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10095. break;
  10096. }
  10097. break;
  10098. case FLASH_5752VENDOR_ST_M45PE10:
  10099. case FLASH_5752VENDOR_ST_M45PE20:
  10100. case FLASH_5752VENDOR_ST_M45PE40:
  10101. tp->nvram_jedecnum = JEDEC_ST;
  10102. tg3_flag_set(tp, NVRAM_BUFFERED);
  10103. tg3_flag_set(tp, FLASH);
  10104. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10105. case FLASH_5752VENDOR_ST_M45PE10:
  10106. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10107. break;
  10108. case FLASH_5752VENDOR_ST_M45PE20:
  10109. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10110. break;
  10111. case FLASH_5752VENDOR_ST_M45PE40:
  10112. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10113. break;
  10114. }
  10115. break;
  10116. default:
  10117. tg3_flag_set(tp, NO_NVRAM);
  10118. return;
  10119. }
  10120. tg3_nvram_get_pagesize(tp, nvcfg1);
  10121. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10122. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10123. }
  10124. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10125. {
  10126. u32 nvcfg1;
  10127. nvcfg1 = tr32(NVRAM_CFG1);
  10128. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10129. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10130. case FLASH_5717VENDOR_MICRO_EEPROM:
  10131. tp->nvram_jedecnum = JEDEC_ATMEL;
  10132. tg3_flag_set(tp, NVRAM_BUFFERED);
  10133. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10134. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10135. tw32(NVRAM_CFG1, nvcfg1);
  10136. return;
  10137. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10138. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10139. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10140. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10141. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10142. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10143. case FLASH_5717VENDOR_ATMEL_45USPT:
  10144. tp->nvram_jedecnum = JEDEC_ATMEL;
  10145. tg3_flag_set(tp, NVRAM_BUFFERED);
  10146. tg3_flag_set(tp, FLASH);
  10147. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10148. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10149. /* Detect size with tg3_nvram_get_size() */
  10150. break;
  10151. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10152. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10153. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10154. break;
  10155. default:
  10156. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10157. break;
  10158. }
  10159. break;
  10160. case FLASH_5717VENDOR_ST_M_M25PE10:
  10161. case FLASH_5717VENDOR_ST_A_M25PE10:
  10162. case FLASH_5717VENDOR_ST_M_M45PE10:
  10163. case FLASH_5717VENDOR_ST_A_M45PE10:
  10164. case FLASH_5717VENDOR_ST_M_M25PE20:
  10165. case FLASH_5717VENDOR_ST_A_M25PE20:
  10166. case FLASH_5717VENDOR_ST_M_M45PE20:
  10167. case FLASH_5717VENDOR_ST_A_M45PE20:
  10168. case FLASH_5717VENDOR_ST_25USPT:
  10169. case FLASH_5717VENDOR_ST_45USPT:
  10170. tp->nvram_jedecnum = JEDEC_ST;
  10171. tg3_flag_set(tp, NVRAM_BUFFERED);
  10172. tg3_flag_set(tp, FLASH);
  10173. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10174. case FLASH_5717VENDOR_ST_M_M25PE20:
  10175. case FLASH_5717VENDOR_ST_M_M45PE20:
  10176. /* Detect size with tg3_nvram_get_size() */
  10177. break;
  10178. case FLASH_5717VENDOR_ST_A_M25PE20:
  10179. case FLASH_5717VENDOR_ST_A_M45PE20:
  10180. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10181. break;
  10182. default:
  10183. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10184. break;
  10185. }
  10186. break;
  10187. default:
  10188. tg3_flag_set(tp, NO_NVRAM);
  10189. return;
  10190. }
  10191. tg3_nvram_get_pagesize(tp, nvcfg1);
  10192. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10193. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10194. }
  10195. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10196. {
  10197. u32 nvcfg1, nvmpinstrp;
  10198. nvcfg1 = tr32(NVRAM_CFG1);
  10199. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10200. switch (nvmpinstrp) {
  10201. case FLASH_5720_EEPROM_HD:
  10202. case FLASH_5720_EEPROM_LD:
  10203. tp->nvram_jedecnum = JEDEC_ATMEL;
  10204. tg3_flag_set(tp, NVRAM_BUFFERED);
  10205. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10206. tw32(NVRAM_CFG1, nvcfg1);
  10207. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10208. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10209. else
  10210. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10211. return;
  10212. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10213. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10214. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10215. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10216. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10217. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10218. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10219. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10220. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10221. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10222. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10223. case FLASH_5720VENDOR_ATMEL_45USPT:
  10224. tp->nvram_jedecnum = JEDEC_ATMEL;
  10225. tg3_flag_set(tp, NVRAM_BUFFERED);
  10226. tg3_flag_set(tp, FLASH);
  10227. switch (nvmpinstrp) {
  10228. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10229. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10230. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10231. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10232. break;
  10233. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10234. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10235. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10236. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10237. break;
  10238. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10239. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10240. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10241. break;
  10242. default:
  10243. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10244. break;
  10245. }
  10246. break;
  10247. case FLASH_5720VENDOR_M_ST_M25PE10:
  10248. case FLASH_5720VENDOR_M_ST_M45PE10:
  10249. case FLASH_5720VENDOR_A_ST_M25PE10:
  10250. case FLASH_5720VENDOR_A_ST_M45PE10:
  10251. case FLASH_5720VENDOR_M_ST_M25PE20:
  10252. case FLASH_5720VENDOR_M_ST_M45PE20:
  10253. case FLASH_5720VENDOR_A_ST_M25PE20:
  10254. case FLASH_5720VENDOR_A_ST_M45PE20:
  10255. case FLASH_5720VENDOR_M_ST_M25PE40:
  10256. case FLASH_5720VENDOR_M_ST_M45PE40:
  10257. case FLASH_5720VENDOR_A_ST_M25PE40:
  10258. case FLASH_5720VENDOR_A_ST_M45PE40:
  10259. case FLASH_5720VENDOR_M_ST_M25PE80:
  10260. case FLASH_5720VENDOR_M_ST_M45PE80:
  10261. case FLASH_5720VENDOR_A_ST_M25PE80:
  10262. case FLASH_5720VENDOR_A_ST_M45PE80:
  10263. case FLASH_5720VENDOR_ST_25USPT:
  10264. case FLASH_5720VENDOR_ST_45USPT:
  10265. tp->nvram_jedecnum = JEDEC_ST;
  10266. tg3_flag_set(tp, NVRAM_BUFFERED);
  10267. tg3_flag_set(tp, FLASH);
  10268. switch (nvmpinstrp) {
  10269. case FLASH_5720VENDOR_M_ST_M25PE20:
  10270. case FLASH_5720VENDOR_M_ST_M45PE20:
  10271. case FLASH_5720VENDOR_A_ST_M25PE20:
  10272. case FLASH_5720VENDOR_A_ST_M45PE20:
  10273. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10274. break;
  10275. case FLASH_5720VENDOR_M_ST_M25PE40:
  10276. case FLASH_5720VENDOR_M_ST_M45PE40:
  10277. case FLASH_5720VENDOR_A_ST_M25PE40:
  10278. case FLASH_5720VENDOR_A_ST_M45PE40:
  10279. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10280. break;
  10281. case FLASH_5720VENDOR_M_ST_M25PE80:
  10282. case FLASH_5720VENDOR_M_ST_M45PE80:
  10283. case FLASH_5720VENDOR_A_ST_M25PE80:
  10284. case FLASH_5720VENDOR_A_ST_M45PE80:
  10285. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10286. break;
  10287. default:
  10288. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10289. break;
  10290. }
  10291. break;
  10292. default:
  10293. tg3_flag_set(tp, NO_NVRAM);
  10294. return;
  10295. }
  10296. tg3_nvram_get_pagesize(tp, nvcfg1);
  10297. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10298. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10299. }
  10300. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10301. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10302. {
  10303. tw32_f(GRC_EEPROM_ADDR,
  10304. (EEPROM_ADDR_FSM_RESET |
  10305. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10306. EEPROM_ADDR_CLKPERD_SHIFT)));
  10307. msleep(1);
  10308. /* Enable seeprom accesses. */
  10309. tw32_f(GRC_LOCAL_CTRL,
  10310. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10311. udelay(100);
  10312. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10313. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10314. tg3_flag_set(tp, NVRAM);
  10315. if (tg3_nvram_lock(tp)) {
  10316. netdev_warn(tp->dev,
  10317. "Cannot get nvram lock, %s failed\n",
  10318. __func__);
  10319. return;
  10320. }
  10321. tg3_enable_nvram_access(tp);
  10322. tp->nvram_size = 0;
  10323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10324. tg3_get_5752_nvram_info(tp);
  10325. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10326. tg3_get_5755_nvram_info(tp);
  10327. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10330. tg3_get_5787_nvram_info(tp);
  10331. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10332. tg3_get_5761_nvram_info(tp);
  10333. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10334. tg3_get_5906_nvram_info(tp);
  10335. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10337. tg3_get_57780_nvram_info(tp);
  10338. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10340. tg3_get_5717_nvram_info(tp);
  10341. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10342. tg3_get_5720_nvram_info(tp);
  10343. else
  10344. tg3_get_nvram_info(tp);
  10345. if (tp->nvram_size == 0)
  10346. tg3_get_nvram_size(tp);
  10347. tg3_disable_nvram_access(tp);
  10348. tg3_nvram_unlock(tp);
  10349. } else {
  10350. tg3_flag_clear(tp, NVRAM);
  10351. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10352. tg3_get_eeprom_size(tp);
  10353. }
  10354. }
  10355. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10356. u32 offset, u32 len, u8 *buf)
  10357. {
  10358. int i, j, rc = 0;
  10359. u32 val;
  10360. for (i = 0; i < len; i += 4) {
  10361. u32 addr;
  10362. __be32 data;
  10363. addr = offset + i;
  10364. memcpy(&data, buf + i, 4);
  10365. /*
  10366. * The SEEPROM interface expects the data to always be opposite
  10367. * the native endian format. We accomplish this by reversing
  10368. * all the operations that would have been performed on the
  10369. * data from a call to tg3_nvram_read_be32().
  10370. */
  10371. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10372. val = tr32(GRC_EEPROM_ADDR);
  10373. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10374. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10375. EEPROM_ADDR_READ);
  10376. tw32(GRC_EEPROM_ADDR, val |
  10377. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10378. (addr & EEPROM_ADDR_ADDR_MASK) |
  10379. EEPROM_ADDR_START |
  10380. EEPROM_ADDR_WRITE);
  10381. for (j = 0; j < 1000; j++) {
  10382. val = tr32(GRC_EEPROM_ADDR);
  10383. if (val & EEPROM_ADDR_COMPLETE)
  10384. break;
  10385. msleep(1);
  10386. }
  10387. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10388. rc = -EBUSY;
  10389. break;
  10390. }
  10391. }
  10392. return rc;
  10393. }
  10394. /* offset and length are dword aligned */
  10395. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10396. u8 *buf)
  10397. {
  10398. int ret = 0;
  10399. u32 pagesize = tp->nvram_pagesize;
  10400. u32 pagemask = pagesize - 1;
  10401. u32 nvram_cmd;
  10402. u8 *tmp;
  10403. tmp = kmalloc(pagesize, GFP_KERNEL);
  10404. if (tmp == NULL)
  10405. return -ENOMEM;
  10406. while (len) {
  10407. int j;
  10408. u32 phy_addr, page_off, size;
  10409. phy_addr = offset & ~pagemask;
  10410. for (j = 0; j < pagesize; j += 4) {
  10411. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10412. (__be32 *) (tmp + j));
  10413. if (ret)
  10414. break;
  10415. }
  10416. if (ret)
  10417. break;
  10418. page_off = offset & pagemask;
  10419. size = pagesize;
  10420. if (len < size)
  10421. size = len;
  10422. len -= size;
  10423. memcpy(tmp + page_off, buf, size);
  10424. offset = offset + (pagesize - page_off);
  10425. tg3_enable_nvram_access(tp);
  10426. /*
  10427. * Before we can erase the flash page, we need
  10428. * to issue a special "write enable" command.
  10429. */
  10430. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10431. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10432. break;
  10433. /* Erase the target page */
  10434. tw32(NVRAM_ADDR, phy_addr);
  10435. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10436. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10437. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10438. break;
  10439. /* Issue another write enable to start the write. */
  10440. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10441. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10442. break;
  10443. for (j = 0; j < pagesize; j += 4) {
  10444. __be32 data;
  10445. data = *((__be32 *) (tmp + j));
  10446. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10447. tw32(NVRAM_ADDR, phy_addr + j);
  10448. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10449. NVRAM_CMD_WR;
  10450. if (j == 0)
  10451. nvram_cmd |= NVRAM_CMD_FIRST;
  10452. else if (j == (pagesize - 4))
  10453. nvram_cmd |= NVRAM_CMD_LAST;
  10454. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10455. break;
  10456. }
  10457. if (ret)
  10458. break;
  10459. }
  10460. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10461. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10462. kfree(tmp);
  10463. return ret;
  10464. }
  10465. /* offset and length are dword aligned */
  10466. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10467. u8 *buf)
  10468. {
  10469. int i, ret = 0;
  10470. for (i = 0; i < len; i += 4, offset += 4) {
  10471. u32 page_off, phy_addr, nvram_cmd;
  10472. __be32 data;
  10473. memcpy(&data, buf + i, 4);
  10474. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10475. page_off = offset % tp->nvram_pagesize;
  10476. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10477. tw32(NVRAM_ADDR, phy_addr);
  10478. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10479. if (page_off == 0 || i == 0)
  10480. nvram_cmd |= NVRAM_CMD_FIRST;
  10481. if (page_off == (tp->nvram_pagesize - 4))
  10482. nvram_cmd |= NVRAM_CMD_LAST;
  10483. if (i == (len - 4))
  10484. nvram_cmd |= NVRAM_CMD_LAST;
  10485. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10486. !tg3_flag(tp, 5755_PLUS) &&
  10487. (tp->nvram_jedecnum == JEDEC_ST) &&
  10488. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10489. if ((ret = tg3_nvram_exec_cmd(tp,
  10490. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10491. NVRAM_CMD_DONE)))
  10492. break;
  10493. }
  10494. if (!tg3_flag(tp, FLASH)) {
  10495. /* We always do complete word writes to eeprom. */
  10496. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10497. }
  10498. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10499. break;
  10500. }
  10501. return ret;
  10502. }
  10503. /* offset and length are dword aligned */
  10504. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10505. {
  10506. int ret;
  10507. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10508. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10509. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10510. udelay(40);
  10511. }
  10512. if (!tg3_flag(tp, NVRAM)) {
  10513. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10514. } else {
  10515. u32 grc_mode;
  10516. ret = tg3_nvram_lock(tp);
  10517. if (ret)
  10518. return ret;
  10519. tg3_enable_nvram_access(tp);
  10520. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10521. tw32(NVRAM_WRITE1, 0x406);
  10522. grc_mode = tr32(GRC_MODE);
  10523. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10524. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10525. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10526. buf);
  10527. } else {
  10528. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10529. buf);
  10530. }
  10531. grc_mode = tr32(GRC_MODE);
  10532. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10533. tg3_disable_nvram_access(tp);
  10534. tg3_nvram_unlock(tp);
  10535. }
  10536. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10537. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10538. udelay(40);
  10539. }
  10540. return ret;
  10541. }
  10542. struct subsys_tbl_ent {
  10543. u16 subsys_vendor, subsys_devid;
  10544. u32 phy_id;
  10545. };
  10546. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10547. /* Broadcom boards. */
  10548. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10549. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10550. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10551. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10552. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10553. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10554. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10555. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10556. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10557. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10558. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10559. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10560. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10561. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10562. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10563. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10564. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10565. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10566. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10567. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10568. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10569. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10570. /* 3com boards. */
  10571. { TG3PCI_SUBVENDOR_ID_3COM,
  10572. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10573. { TG3PCI_SUBVENDOR_ID_3COM,
  10574. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10575. { TG3PCI_SUBVENDOR_ID_3COM,
  10576. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10577. { TG3PCI_SUBVENDOR_ID_3COM,
  10578. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10579. { TG3PCI_SUBVENDOR_ID_3COM,
  10580. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10581. /* DELL boards. */
  10582. { TG3PCI_SUBVENDOR_ID_DELL,
  10583. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10584. { TG3PCI_SUBVENDOR_ID_DELL,
  10585. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10586. { TG3PCI_SUBVENDOR_ID_DELL,
  10587. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10588. { TG3PCI_SUBVENDOR_ID_DELL,
  10589. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10590. /* Compaq boards. */
  10591. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10592. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10593. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10594. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10595. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10596. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10597. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10598. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10599. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10600. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10601. /* IBM boards. */
  10602. { TG3PCI_SUBVENDOR_ID_IBM,
  10603. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10604. };
  10605. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10606. {
  10607. int i;
  10608. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10609. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10610. tp->pdev->subsystem_vendor) &&
  10611. (subsys_id_to_phy_id[i].subsys_devid ==
  10612. tp->pdev->subsystem_device))
  10613. return &subsys_id_to_phy_id[i];
  10614. }
  10615. return NULL;
  10616. }
  10617. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10618. {
  10619. u32 val;
  10620. tp->phy_id = TG3_PHY_ID_INVALID;
  10621. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10622. /* Assume an onboard device and WOL capable by default. */
  10623. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10624. tg3_flag_set(tp, WOL_CAP);
  10625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10626. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10627. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10628. tg3_flag_set(tp, IS_NIC);
  10629. }
  10630. val = tr32(VCPU_CFGSHDW);
  10631. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10632. tg3_flag_set(tp, ASPM_WORKAROUND);
  10633. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10634. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10635. tg3_flag_set(tp, WOL_ENABLE);
  10636. device_set_wakeup_enable(&tp->pdev->dev, true);
  10637. }
  10638. goto done;
  10639. }
  10640. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10641. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10642. u32 nic_cfg, led_cfg;
  10643. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10644. int eeprom_phy_serdes = 0;
  10645. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10646. tp->nic_sram_data_cfg = nic_cfg;
  10647. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10648. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10650. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10651. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10652. (ver > 0) && (ver < 0x100))
  10653. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10655. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10656. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10657. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10658. eeprom_phy_serdes = 1;
  10659. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10660. if (nic_phy_id != 0) {
  10661. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10662. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10663. eeprom_phy_id = (id1 >> 16) << 10;
  10664. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10665. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10666. } else
  10667. eeprom_phy_id = 0;
  10668. tp->phy_id = eeprom_phy_id;
  10669. if (eeprom_phy_serdes) {
  10670. if (!tg3_flag(tp, 5705_PLUS))
  10671. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10672. else
  10673. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10674. }
  10675. if (tg3_flag(tp, 5750_PLUS))
  10676. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10677. SHASTA_EXT_LED_MODE_MASK);
  10678. else
  10679. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10680. switch (led_cfg) {
  10681. default:
  10682. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10683. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10684. break;
  10685. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10686. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10687. break;
  10688. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10689. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10690. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10691. * read on some older 5700/5701 bootcode.
  10692. */
  10693. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10694. ASIC_REV_5700 ||
  10695. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10696. ASIC_REV_5701)
  10697. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10698. break;
  10699. case SHASTA_EXT_LED_SHARED:
  10700. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10701. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10702. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10703. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10704. LED_CTRL_MODE_PHY_2);
  10705. break;
  10706. case SHASTA_EXT_LED_MAC:
  10707. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10708. break;
  10709. case SHASTA_EXT_LED_COMBO:
  10710. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10711. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10712. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10713. LED_CTRL_MODE_PHY_2);
  10714. break;
  10715. }
  10716. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10718. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10719. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10720. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10721. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10722. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10723. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10724. if ((tp->pdev->subsystem_vendor ==
  10725. PCI_VENDOR_ID_ARIMA) &&
  10726. (tp->pdev->subsystem_device == 0x205a ||
  10727. tp->pdev->subsystem_device == 0x2063))
  10728. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10729. } else {
  10730. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10731. tg3_flag_set(tp, IS_NIC);
  10732. }
  10733. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10734. tg3_flag_set(tp, ENABLE_ASF);
  10735. if (tg3_flag(tp, 5750_PLUS))
  10736. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10737. }
  10738. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10739. tg3_flag(tp, 5750_PLUS))
  10740. tg3_flag_set(tp, ENABLE_APE);
  10741. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10742. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10743. tg3_flag_clear(tp, WOL_CAP);
  10744. if (tg3_flag(tp, WOL_CAP) &&
  10745. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10746. tg3_flag_set(tp, WOL_ENABLE);
  10747. device_set_wakeup_enable(&tp->pdev->dev, true);
  10748. }
  10749. if (cfg2 & (1 << 17))
  10750. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10751. /* serdes signal pre-emphasis in register 0x590 set by */
  10752. /* bootcode if bit 18 is set */
  10753. if (cfg2 & (1 << 18))
  10754. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10755. if ((tg3_flag(tp, 57765_PLUS) ||
  10756. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10757. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10758. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10759. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10760. if (tg3_flag(tp, PCI_EXPRESS) &&
  10761. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10762. !tg3_flag(tp, 57765_PLUS)) {
  10763. u32 cfg3;
  10764. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10765. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10766. tg3_flag_set(tp, ASPM_WORKAROUND);
  10767. }
  10768. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10769. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10770. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10771. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10772. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10773. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10774. }
  10775. done:
  10776. if (tg3_flag(tp, WOL_CAP))
  10777. device_set_wakeup_enable(&tp->pdev->dev,
  10778. tg3_flag(tp, WOL_ENABLE));
  10779. else
  10780. device_set_wakeup_capable(&tp->pdev->dev, false);
  10781. }
  10782. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10783. {
  10784. int i;
  10785. u32 val;
  10786. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10787. tw32(OTP_CTRL, cmd);
  10788. /* Wait for up to 1 ms for command to execute. */
  10789. for (i = 0; i < 100; i++) {
  10790. val = tr32(OTP_STATUS);
  10791. if (val & OTP_STATUS_CMD_DONE)
  10792. break;
  10793. udelay(10);
  10794. }
  10795. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10796. }
  10797. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10798. * configuration is a 32-bit value that straddles the alignment boundary.
  10799. * We do two 32-bit reads and then shift and merge the results.
  10800. */
  10801. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10802. {
  10803. u32 bhalf_otp, thalf_otp;
  10804. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10805. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10806. return 0;
  10807. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10808. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10809. return 0;
  10810. thalf_otp = tr32(OTP_READ_DATA);
  10811. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10812. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10813. return 0;
  10814. bhalf_otp = tr32(OTP_READ_DATA);
  10815. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10816. }
  10817. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10818. {
  10819. u32 adv = ADVERTISED_Autoneg |
  10820. ADVERTISED_Pause;
  10821. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10822. adv |= ADVERTISED_1000baseT_Half |
  10823. ADVERTISED_1000baseT_Full;
  10824. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10825. adv |= ADVERTISED_100baseT_Half |
  10826. ADVERTISED_100baseT_Full |
  10827. ADVERTISED_10baseT_Half |
  10828. ADVERTISED_10baseT_Full |
  10829. ADVERTISED_TP;
  10830. else
  10831. adv |= ADVERTISED_FIBRE;
  10832. tp->link_config.advertising = adv;
  10833. tp->link_config.speed = SPEED_INVALID;
  10834. tp->link_config.duplex = DUPLEX_INVALID;
  10835. tp->link_config.autoneg = AUTONEG_ENABLE;
  10836. tp->link_config.active_speed = SPEED_INVALID;
  10837. tp->link_config.active_duplex = DUPLEX_INVALID;
  10838. tp->link_config.orig_speed = SPEED_INVALID;
  10839. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10840. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10841. }
  10842. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10843. {
  10844. u32 hw_phy_id_1, hw_phy_id_2;
  10845. u32 hw_phy_id, hw_phy_id_masked;
  10846. int err;
  10847. /* flow control autonegotiation is default behavior */
  10848. tg3_flag_set(tp, PAUSE_AUTONEG);
  10849. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10850. if (tg3_flag(tp, USE_PHYLIB))
  10851. return tg3_phy_init(tp);
  10852. /* Reading the PHY ID register can conflict with ASF
  10853. * firmware access to the PHY hardware.
  10854. */
  10855. err = 0;
  10856. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10857. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10858. } else {
  10859. /* Now read the physical PHY_ID from the chip and verify
  10860. * that it is sane. If it doesn't look good, we fall back
  10861. * to either the hard-coded table based PHY_ID and failing
  10862. * that the value found in the eeprom area.
  10863. */
  10864. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10865. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10866. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10867. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10868. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10869. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10870. }
  10871. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10872. tp->phy_id = hw_phy_id;
  10873. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10874. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10875. else
  10876. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10877. } else {
  10878. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10879. /* Do nothing, phy ID already set up in
  10880. * tg3_get_eeprom_hw_cfg().
  10881. */
  10882. } else {
  10883. struct subsys_tbl_ent *p;
  10884. /* No eeprom signature? Try the hardcoded
  10885. * subsys device table.
  10886. */
  10887. p = tg3_lookup_by_subsys(tp);
  10888. if (!p)
  10889. return -ENODEV;
  10890. tp->phy_id = p->phy_id;
  10891. if (!tp->phy_id ||
  10892. tp->phy_id == TG3_PHY_ID_BCM8002)
  10893. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10894. }
  10895. }
  10896. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10897. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10898. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10899. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10900. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10901. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10902. tg3_phy_init_link_config(tp);
  10903. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10904. !tg3_flag(tp, ENABLE_APE) &&
  10905. !tg3_flag(tp, ENABLE_ASF)) {
  10906. u32 bmsr, mask;
  10907. tg3_readphy(tp, MII_BMSR, &bmsr);
  10908. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10909. (bmsr & BMSR_LSTATUS))
  10910. goto skip_phy_reset;
  10911. err = tg3_phy_reset(tp);
  10912. if (err)
  10913. return err;
  10914. tg3_phy_set_wirespeed(tp);
  10915. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10916. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10917. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10918. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10919. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10920. tp->link_config.flowctrl);
  10921. tg3_writephy(tp, MII_BMCR,
  10922. BMCR_ANENABLE | BMCR_ANRESTART);
  10923. }
  10924. }
  10925. skip_phy_reset:
  10926. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10927. err = tg3_init_5401phy_dsp(tp);
  10928. if (err)
  10929. return err;
  10930. err = tg3_init_5401phy_dsp(tp);
  10931. }
  10932. return err;
  10933. }
  10934. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10935. {
  10936. u8 *vpd_data;
  10937. unsigned int block_end, rosize, len;
  10938. int j, i = 0;
  10939. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10940. if (!vpd_data)
  10941. goto out_no_vpd;
  10942. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10943. PCI_VPD_LRDT_RO_DATA);
  10944. if (i < 0)
  10945. goto out_not_found;
  10946. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10947. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10948. i += PCI_VPD_LRDT_TAG_SIZE;
  10949. if (block_end > TG3_NVM_VPD_LEN)
  10950. goto out_not_found;
  10951. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10952. PCI_VPD_RO_KEYWORD_MFR_ID);
  10953. if (j > 0) {
  10954. len = pci_vpd_info_field_size(&vpd_data[j]);
  10955. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10956. if (j + len > block_end || len != 4 ||
  10957. memcmp(&vpd_data[j], "1028", 4))
  10958. goto partno;
  10959. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10960. PCI_VPD_RO_KEYWORD_VENDOR0);
  10961. if (j < 0)
  10962. goto partno;
  10963. len = pci_vpd_info_field_size(&vpd_data[j]);
  10964. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10965. if (j + len > block_end)
  10966. goto partno;
  10967. memcpy(tp->fw_ver, &vpd_data[j], len);
  10968. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10969. }
  10970. partno:
  10971. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10972. PCI_VPD_RO_KEYWORD_PARTNO);
  10973. if (i < 0)
  10974. goto out_not_found;
  10975. len = pci_vpd_info_field_size(&vpd_data[i]);
  10976. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10977. if (len > TG3_BPN_SIZE ||
  10978. (len + i) > TG3_NVM_VPD_LEN)
  10979. goto out_not_found;
  10980. memcpy(tp->board_part_number, &vpd_data[i], len);
  10981. out_not_found:
  10982. kfree(vpd_data);
  10983. if (tp->board_part_number[0])
  10984. return;
  10985. out_no_vpd:
  10986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10987. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10988. strcpy(tp->board_part_number, "BCM5717");
  10989. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10990. strcpy(tp->board_part_number, "BCM5718");
  10991. else
  10992. goto nomatch;
  10993. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10994. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10995. strcpy(tp->board_part_number, "BCM57780");
  10996. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10997. strcpy(tp->board_part_number, "BCM57760");
  10998. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10999. strcpy(tp->board_part_number, "BCM57790");
  11000. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11001. strcpy(tp->board_part_number, "BCM57788");
  11002. else
  11003. goto nomatch;
  11004. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11005. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11006. strcpy(tp->board_part_number, "BCM57761");
  11007. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11008. strcpy(tp->board_part_number, "BCM57765");
  11009. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11010. strcpy(tp->board_part_number, "BCM57781");
  11011. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11012. strcpy(tp->board_part_number, "BCM57785");
  11013. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11014. strcpy(tp->board_part_number, "BCM57791");
  11015. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11016. strcpy(tp->board_part_number, "BCM57795");
  11017. else
  11018. goto nomatch;
  11019. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11020. strcpy(tp->board_part_number, "BCM95906");
  11021. } else {
  11022. nomatch:
  11023. strcpy(tp->board_part_number, "none");
  11024. }
  11025. }
  11026. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11027. {
  11028. u32 val;
  11029. if (tg3_nvram_read(tp, offset, &val) ||
  11030. (val & 0xfc000000) != 0x0c000000 ||
  11031. tg3_nvram_read(tp, offset + 4, &val) ||
  11032. val != 0)
  11033. return 0;
  11034. return 1;
  11035. }
  11036. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11037. {
  11038. u32 val, offset, start, ver_offset;
  11039. int i, dst_off;
  11040. bool newver = false;
  11041. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11042. tg3_nvram_read(tp, 0x4, &start))
  11043. return;
  11044. offset = tg3_nvram_logical_addr(tp, offset);
  11045. if (tg3_nvram_read(tp, offset, &val))
  11046. return;
  11047. if ((val & 0xfc000000) == 0x0c000000) {
  11048. if (tg3_nvram_read(tp, offset + 4, &val))
  11049. return;
  11050. if (val == 0)
  11051. newver = true;
  11052. }
  11053. dst_off = strlen(tp->fw_ver);
  11054. if (newver) {
  11055. if (TG3_VER_SIZE - dst_off < 16 ||
  11056. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11057. return;
  11058. offset = offset + ver_offset - start;
  11059. for (i = 0; i < 16; i += 4) {
  11060. __be32 v;
  11061. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11062. return;
  11063. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11064. }
  11065. } else {
  11066. u32 major, minor;
  11067. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11068. return;
  11069. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11070. TG3_NVM_BCVER_MAJSFT;
  11071. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11072. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11073. "v%d.%02d", major, minor);
  11074. }
  11075. }
  11076. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11077. {
  11078. u32 val, major, minor;
  11079. /* Use native endian representation */
  11080. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11081. return;
  11082. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11083. TG3_NVM_HWSB_CFG1_MAJSFT;
  11084. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11085. TG3_NVM_HWSB_CFG1_MINSFT;
  11086. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11087. }
  11088. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11089. {
  11090. u32 offset, major, minor, build;
  11091. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11092. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11093. return;
  11094. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11095. case TG3_EEPROM_SB_REVISION_0:
  11096. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11097. break;
  11098. case TG3_EEPROM_SB_REVISION_2:
  11099. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11100. break;
  11101. case TG3_EEPROM_SB_REVISION_3:
  11102. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11103. break;
  11104. case TG3_EEPROM_SB_REVISION_4:
  11105. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11106. break;
  11107. case TG3_EEPROM_SB_REVISION_5:
  11108. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11109. break;
  11110. case TG3_EEPROM_SB_REVISION_6:
  11111. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11112. break;
  11113. default:
  11114. return;
  11115. }
  11116. if (tg3_nvram_read(tp, offset, &val))
  11117. return;
  11118. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11119. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11120. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11121. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11122. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11123. if (minor > 99 || build > 26)
  11124. return;
  11125. offset = strlen(tp->fw_ver);
  11126. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11127. " v%d.%02d", major, minor);
  11128. if (build > 0) {
  11129. offset = strlen(tp->fw_ver);
  11130. if (offset < TG3_VER_SIZE - 1)
  11131. tp->fw_ver[offset] = 'a' + build - 1;
  11132. }
  11133. }
  11134. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11135. {
  11136. u32 val, offset, start;
  11137. int i, vlen;
  11138. for (offset = TG3_NVM_DIR_START;
  11139. offset < TG3_NVM_DIR_END;
  11140. offset += TG3_NVM_DIRENT_SIZE) {
  11141. if (tg3_nvram_read(tp, offset, &val))
  11142. return;
  11143. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11144. break;
  11145. }
  11146. if (offset == TG3_NVM_DIR_END)
  11147. return;
  11148. if (!tg3_flag(tp, 5705_PLUS))
  11149. start = 0x08000000;
  11150. else if (tg3_nvram_read(tp, offset - 4, &start))
  11151. return;
  11152. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11153. !tg3_fw_img_is_valid(tp, offset) ||
  11154. tg3_nvram_read(tp, offset + 8, &val))
  11155. return;
  11156. offset += val - start;
  11157. vlen = strlen(tp->fw_ver);
  11158. tp->fw_ver[vlen++] = ',';
  11159. tp->fw_ver[vlen++] = ' ';
  11160. for (i = 0; i < 4; i++) {
  11161. __be32 v;
  11162. if (tg3_nvram_read_be32(tp, offset, &v))
  11163. return;
  11164. offset += sizeof(v);
  11165. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11166. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11167. break;
  11168. }
  11169. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11170. vlen += sizeof(v);
  11171. }
  11172. }
  11173. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11174. {
  11175. int vlen;
  11176. u32 apedata;
  11177. char *fwtype;
  11178. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11179. return;
  11180. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11181. if (apedata != APE_SEG_SIG_MAGIC)
  11182. return;
  11183. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11184. if (!(apedata & APE_FW_STATUS_READY))
  11185. return;
  11186. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11187. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11188. tg3_flag_set(tp, APE_HAS_NCSI);
  11189. fwtype = "NCSI";
  11190. } else {
  11191. fwtype = "DASH";
  11192. }
  11193. vlen = strlen(tp->fw_ver);
  11194. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11195. fwtype,
  11196. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11197. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11198. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11199. (apedata & APE_FW_VERSION_BLDMSK));
  11200. }
  11201. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11202. {
  11203. u32 val;
  11204. bool vpd_vers = false;
  11205. if (tp->fw_ver[0] != 0)
  11206. vpd_vers = true;
  11207. if (tg3_flag(tp, NO_NVRAM)) {
  11208. strcat(tp->fw_ver, "sb");
  11209. return;
  11210. }
  11211. if (tg3_nvram_read(tp, 0, &val))
  11212. return;
  11213. if (val == TG3_EEPROM_MAGIC)
  11214. tg3_read_bc_ver(tp);
  11215. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11216. tg3_read_sb_ver(tp, val);
  11217. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11218. tg3_read_hwsb_ver(tp);
  11219. else
  11220. return;
  11221. if (vpd_vers)
  11222. goto done;
  11223. if (tg3_flag(tp, ENABLE_APE)) {
  11224. if (tg3_flag(tp, ENABLE_ASF))
  11225. tg3_read_dash_ver(tp);
  11226. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11227. tg3_read_mgmtfw_ver(tp);
  11228. }
  11229. done:
  11230. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11231. }
  11232. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11233. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11234. {
  11235. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11236. return TG3_RX_RET_MAX_SIZE_5717;
  11237. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11238. return TG3_RX_RET_MAX_SIZE_5700;
  11239. else
  11240. return TG3_RX_RET_MAX_SIZE_5705;
  11241. }
  11242. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11243. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11244. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11245. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11246. { },
  11247. };
  11248. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11249. {
  11250. u32 misc_ctrl_reg;
  11251. u32 pci_state_reg, grc_misc_cfg;
  11252. u32 val;
  11253. u16 pci_cmd;
  11254. int err;
  11255. /* Force memory write invalidate off. If we leave it on,
  11256. * then on 5700_BX chips we have to enable a workaround.
  11257. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11258. * to match the cacheline size. The Broadcom driver have this
  11259. * workaround but turns MWI off all the times so never uses
  11260. * it. This seems to suggest that the workaround is insufficient.
  11261. */
  11262. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11263. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11264. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11265. /* Important! -- Make sure register accesses are byteswapped
  11266. * correctly. Also, for those chips that require it, make
  11267. * sure that indirect register accesses are enabled before
  11268. * the first operation.
  11269. */
  11270. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11271. &misc_ctrl_reg);
  11272. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11273. MISC_HOST_CTRL_CHIPREV);
  11274. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11275. tp->misc_host_ctrl);
  11276. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11277. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11278. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11279. u32 prod_id_asic_rev;
  11280. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11281. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11282. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11283. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11284. pci_read_config_dword(tp->pdev,
  11285. TG3PCI_GEN2_PRODID_ASICREV,
  11286. &prod_id_asic_rev);
  11287. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11288. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11289. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11290. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11291. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11292. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11293. pci_read_config_dword(tp->pdev,
  11294. TG3PCI_GEN15_PRODID_ASICREV,
  11295. &prod_id_asic_rev);
  11296. else
  11297. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11298. &prod_id_asic_rev);
  11299. tp->pci_chip_rev_id = prod_id_asic_rev;
  11300. }
  11301. /* Wrong chip ID in 5752 A0. This code can be removed later
  11302. * as A0 is not in production.
  11303. */
  11304. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11305. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11306. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11307. * we need to disable memory and use config. cycles
  11308. * only to access all registers. The 5702/03 chips
  11309. * can mistakenly decode the special cycles from the
  11310. * ICH chipsets as memory write cycles, causing corruption
  11311. * of register and memory space. Only certain ICH bridges
  11312. * will drive special cycles with non-zero data during the
  11313. * address phase which can fall within the 5703's address
  11314. * range. This is not an ICH bug as the PCI spec allows
  11315. * non-zero address during special cycles. However, only
  11316. * these ICH bridges are known to drive non-zero addresses
  11317. * during special cycles.
  11318. *
  11319. * Since special cycles do not cross PCI bridges, we only
  11320. * enable this workaround if the 5703 is on the secondary
  11321. * bus of these ICH bridges.
  11322. */
  11323. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11324. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11325. static struct tg3_dev_id {
  11326. u32 vendor;
  11327. u32 device;
  11328. u32 rev;
  11329. } ich_chipsets[] = {
  11330. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11331. PCI_ANY_ID },
  11332. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11333. PCI_ANY_ID },
  11334. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11335. 0xa },
  11336. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11337. PCI_ANY_ID },
  11338. { },
  11339. };
  11340. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11341. struct pci_dev *bridge = NULL;
  11342. while (pci_id->vendor != 0) {
  11343. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11344. bridge);
  11345. if (!bridge) {
  11346. pci_id++;
  11347. continue;
  11348. }
  11349. if (pci_id->rev != PCI_ANY_ID) {
  11350. if (bridge->revision > pci_id->rev)
  11351. continue;
  11352. }
  11353. if (bridge->subordinate &&
  11354. (bridge->subordinate->number ==
  11355. tp->pdev->bus->number)) {
  11356. tg3_flag_set(tp, ICH_WORKAROUND);
  11357. pci_dev_put(bridge);
  11358. break;
  11359. }
  11360. }
  11361. }
  11362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11363. static struct tg3_dev_id {
  11364. u32 vendor;
  11365. u32 device;
  11366. } bridge_chipsets[] = {
  11367. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11368. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11369. { },
  11370. };
  11371. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11372. struct pci_dev *bridge = NULL;
  11373. while (pci_id->vendor != 0) {
  11374. bridge = pci_get_device(pci_id->vendor,
  11375. pci_id->device,
  11376. bridge);
  11377. if (!bridge) {
  11378. pci_id++;
  11379. continue;
  11380. }
  11381. if (bridge->subordinate &&
  11382. (bridge->subordinate->number <=
  11383. tp->pdev->bus->number) &&
  11384. (bridge->subordinate->subordinate >=
  11385. tp->pdev->bus->number)) {
  11386. tg3_flag_set(tp, 5701_DMA_BUG);
  11387. pci_dev_put(bridge);
  11388. break;
  11389. }
  11390. }
  11391. }
  11392. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11393. * DMA addresses > 40-bit. This bridge may have other additional
  11394. * 57xx devices behind it in some 4-port NIC designs for example.
  11395. * Any tg3 device found behind the bridge will also need the 40-bit
  11396. * DMA workaround.
  11397. */
  11398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11400. tg3_flag_set(tp, 5780_CLASS);
  11401. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11402. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11403. } else {
  11404. struct pci_dev *bridge = NULL;
  11405. do {
  11406. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11407. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11408. bridge);
  11409. if (bridge && bridge->subordinate &&
  11410. (bridge->subordinate->number <=
  11411. tp->pdev->bus->number) &&
  11412. (bridge->subordinate->subordinate >=
  11413. tp->pdev->bus->number)) {
  11414. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11415. pci_dev_put(bridge);
  11416. break;
  11417. }
  11418. } while (bridge);
  11419. }
  11420. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11421. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11422. tp->pdev_peer = tg3_find_peer(tp);
  11423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11426. tg3_flag_set(tp, 5717_PLUS);
  11427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11428. tg3_flag(tp, 5717_PLUS))
  11429. tg3_flag_set(tp, 57765_PLUS);
  11430. /* Intentionally exclude ASIC_REV_5906 */
  11431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11432. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11434. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11436. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11437. tg3_flag(tp, 57765_PLUS))
  11438. tg3_flag_set(tp, 5755_PLUS);
  11439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11442. tg3_flag(tp, 5755_PLUS) ||
  11443. tg3_flag(tp, 5780_CLASS))
  11444. tg3_flag_set(tp, 5750_PLUS);
  11445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11446. tg3_flag(tp, 5750_PLUS))
  11447. tg3_flag_set(tp, 5705_PLUS);
  11448. /* Determine TSO capabilities */
  11449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11450. ; /* Do nothing. HW bug. */
  11451. else if (tg3_flag(tp, 57765_PLUS))
  11452. tg3_flag_set(tp, HW_TSO_3);
  11453. else if (tg3_flag(tp, 5755_PLUS) ||
  11454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11455. tg3_flag_set(tp, HW_TSO_2);
  11456. else if (tg3_flag(tp, 5750_PLUS)) {
  11457. tg3_flag_set(tp, HW_TSO_1);
  11458. tg3_flag_set(tp, TSO_BUG);
  11459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11460. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11461. tg3_flag_clear(tp, TSO_BUG);
  11462. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11463. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11464. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11465. tg3_flag_set(tp, TSO_BUG);
  11466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11467. tp->fw_needed = FIRMWARE_TG3TSO5;
  11468. else
  11469. tp->fw_needed = FIRMWARE_TG3TSO;
  11470. }
  11471. /* Selectively allow TSO based on operating conditions */
  11472. if (tg3_flag(tp, HW_TSO_1) ||
  11473. tg3_flag(tp, HW_TSO_2) ||
  11474. tg3_flag(tp, HW_TSO_3) ||
  11475. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11476. tg3_flag_set(tp, TSO_CAPABLE);
  11477. else {
  11478. tg3_flag_clear(tp, TSO_CAPABLE);
  11479. tg3_flag_clear(tp, TSO_BUG);
  11480. tp->fw_needed = NULL;
  11481. }
  11482. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11483. tp->fw_needed = FIRMWARE_TG3;
  11484. tp->irq_max = 1;
  11485. if (tg3_flag(tp, 5750_PLUS)) {
  11486. tg3_flag_set(tp, SUPPORT_MSI);
  11487. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11488. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11489. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11490. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11491. tp->pdev_peer == tp->pdev))
  11492. tg3_flag_clear(tp, SUPPORT_MSI);
  11493. if (tg3_flag(tp, 5755_PLUS) ||
  11494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11495. tg3_flag_set(tp, 1SHOT_MSI);
  11496. }
  11497. if (tg3_flag(tp, 57765_PLUS)) {
  11498. tg3_flag_set(tp, SUPPORT_MSIX);
  11499. tp->irq_max = TG3_IRQ_MAX_VECS;
  11500. }
  11501. }
  11502. if (tg3_flag(tp, 5755_PLUS))
  11503. tg3_flag_set(tp, SHORT_DMA_BUG);
  11504. if (tg3_flag(tp, 5717_PLUS))
  11505. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11506. if (tg3_flag(tp, 57765_PLUS) &&
  11507. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11508. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11509. if (!tg3_flag(tp, 5705_PLUS) ||
  11510. tg3_flag(tp, 5780_CLASS) ||
  11511. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11512. tg3_flag_set(tp, JUMBO_CAPABLE);
  11513. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11514. &pci_state_reg);
  11515. if (pci_is_pcie(tp->pdev)) {
  11516. u16 lnkctl;
  11517. tg3_flag_set(tp, PCI_EXPRESS);
  11518. tp->pcie_readrq = 4096;
  11519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11521. tp->pcie_readrq = 2048;
  11522. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11523. pci_read_config_word(tp->pdev,
  11524. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11525. &lnkctl);
  11526. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11527. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11528. ASIC_REV_5906) {
  11529. tg3_flag_clear(tp, HW_TSO_2);
  11530. tg3_flag_clear(tp, TSO_CAPABLE);
  11531. }
  11532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11534. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11535. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11536. tg3_flag_set(tp, CLKREQ_BUG);
  11537. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11538. tg3_flag_set(tp, L1PLLPD_EN);
  11539. }
  11540. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11541. /* BCM5785 devices are effectively PCIe devices, and should
  11542. * follow PCIe codepaths, but do not have a PCIe capabilities
  11543. * section.
  11544. */
  11545. tg3_flag_set(tp, PCI_EXPRESS);
  11546. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11547. tg3_flag(tp, 5780_CLASS)) {
  11548. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11549. if (!tp->pcix_cap) {
  11550. dev_err(&tp->pdev->dev,
  11551. "Cannot find PCI-X capability, aborting\n");
  11552. return -EIO;
  11553. }
  11554. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11555. tg3_flag_set(tp, PCIX_MODE);
  11556. }
  11557. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11558. * reordering to the mailbox registers done by the host
  11559. * controller can cause major troubles. We read back from
  11560. * every mailbox register write to force the writes to be
  11561. * posted to the chip in order.
  11562. */
  11563. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11564. !tg3_flag(tp, PCI_EXPRESS))
  11565. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11566. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11567. &tp->pci_cacheline_sz);
  11568. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11569. &tp->pci_lat_timer);
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11571. tp->pci_lat_timer < 64) {
  11572. tp->pci_lat_timer = 64;
  11573. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11574. tp->pci_lat_timer);
  11575. }
  11576. /* Important! -- It is critical that the PCI-X hw workaround
  11577. * situation is decided before the first MMIO register access.
  11578. */
  11579. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11580. /* 5700 BX chips need to have their TX producer index
  11581. * mailboxes written twice to workaround a bug.
  11582. */
  11583. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11584. /* If we are in PCI-X mode, enable register write workaround.
  11585. *
  11586. * The workaround is to use indirect register accesses
  11587. * for all chip writes not to mailbox registers.
  11588. */
  11589. if (tg3_flag(tp, PCIX_MODE)) {
  11590. u32 pm_reg;
  11591. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11592. /* The chip can have it's power management PCI config
  11593. * space registers clobbered due to this bug.
  11594. * So explicitly force the chip into D0 here.
  11595. */
  11596. pci_read_config_dword(tp->pdev,
  11597. tp->pm_cap + PCI_PM_CTRL,
  11598. &pm_reg);
  11599. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11600. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11601. pci_write_config_dword(tp->pdev,
  11602. tp->pm_cap + PCI_PM_CTRL,
  11603. pm_reg);
  11604. /* Also, force SERR#/PERR# in PCI command. */
  11605. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11606. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11607. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11608. }
  11609. }
  11610. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11611. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11612. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11613. tg3_flag_set(tp, PCI_32BIT);
  11614. /* Chip-specific fixup from Broadcom driver */
  11615. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11616. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11617. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11618. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11619. }
  11620. /* Default fast path register access methods */
  11621. tp->read32 = tg3_read32;
  11622. tp->write32 = tg3_write32;
  11623. tp->read32_mbox = tg3_read32;
  11624. tp->write32_mbox = tg3_write32;
  11625. tp->write32_tx_mbox = tg3_write32;
  11626. tp->write32_rx_mbox = tg3_write32;
  11627. /* Various workaround register access methods */
  11628. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11629. tp->write32 = tg3_write_indirect_reg32;
  11630. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11631. (tg3_flag(tp, PCI_EXPRESS) &&
  11632. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11633. /*
  11634. * Back to back register writes can cause problems on these
  11635. * chips, the workaround is to read back all reg writes
  11636. * except those to mailbox regs.
  11637. *
  11638. * See tg3_write_indirect_reg32().
  11639. */
  11640. tp->write32 = tg3_write_flush_reg32;
  11641. }
  11642. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11643. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11644. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11645. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11646. }
  11647. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11648. tp->read32 = tg3_read_indirect_reg32;
  11649. tp->write32 = tg3_write_indirect_reg32;
  11650. tp->read32_mbox = tg3_read_indirect_mbox;
  11651. tp->write32_mbox = tg3_write_indirect_mbox;
  11652. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11653. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11654. iounmap(tp->regs);
  11655. tp->regs = NULL;
  11656. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11657. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11658. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11659. }
  11660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11661. tp->read32_mbox = tg3_read32_mbox_5906;
  11662. tp->write32_mbox = tg3_write32_mbox_5906;
  11663. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11664. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11665. }
  11666. if (tp->write32 == tg3_write_indirect_reg32 ||
  11667. (tg3_flag(tp, PCIX_MODE) &&
  11668. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11670. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11671. /* The memory arbiter has to be enabled in order for SRAM accesses
  11672. * to succeed. Normally on powerup the tg3 chip firmware will make
  11673. * sure it is enabled, but other entities such as system netboot
  11674. * code might disable it.
  11675. */
  11676. val = tr32(MEMARB_MODE);
  11677. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11678. if (tg3_flag(tp, PCIX_MODE)) {
  11679. pci_read_config_dword(tp->pdev,
  11680. tp->pcix_cap + PCI_X_STATUS, &val);
  11681. tp->pci_fn = val & 0x7;
  11682. } else {
  11683. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11684. }
  11685. /* Get eeprom hw config before calling tg3_set_power_state().
  11686. * In particular, the TG3_FLAG_IS_NIC flag must be
  11687. * determined before calling tg3_set_power_state() so that
  11688. * we know whether or not to switch out of Vaux power.
  11689. * When the flag is set, it means that GPIO1 is used for eeprom
  11690. * write protect and also implies that it is a LOM where GPIOs
  11691. * are not used to switch power.
  11692. */
  11693. tg3_get_eeprom_hw_cfg(tp);
  11694. if (tg3_flag(tp, ENABLE_APE)) {
  11695. /* Allow reads and writes to the
  11696. * APE register and memory space.
  11697. */
  11698. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11699. PCISTATE_ALLOW_APE_SHMEM_WR |
  11700. PCISTATE_ALLOW_APE_PSPACE_WR;
  11701. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11702. pci_state_reg);
  11703. tg3_ape_lock_init(tp);
  11704. }
  11705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11706. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11707. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11709. tg3_flag(tp, 57765_PLUS))
  11710. tg3_flag_set(tp, CPMU_PRESENT);
  11711. /* Set up tp->grc_local_ctrl before calling
  11712. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11713. * will bring 5700's external PHY out of reset.
  11714. * It is also used as eeprom write protect on LOMs.
  11715. */
  11716. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11718. tg3_flag(tp, EEPROM_WRITE_PROT))
  11719. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11720. GRC_LCLCTRL_GPIO_OUTPUT1);
  11721. /* Unused GPIO3 must be driven as output on 5752 because there
  11722. * are no pull-up resistors on unused GPIO pins.
  11723. */
  11724. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11725. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11727. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11729. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11730. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11731. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11732. /* Turn off the debug UART. */
  11733. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11734. if (tg3_flag(tp, IS_NIC))
  11735. /* Keep VMain power. */
  11736. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11737. GRC_LCLCTRL_GPIO_OUTPUT0;
  11738. }
  11739. /* Switch out of Vaux if it is a NIC */
  11740. tg3_pwrsrc_switch_to_vmain(tp);
  11741. /* Derive initial jumbo mode from MTU assigned in
  11742. * ether_setup() via the alloc_etherdev() call
  11743. */
  11744. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11745. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11746. /* Determine WakeOnLan speed to use. */
  11747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11748. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11749. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11750. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11751. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11752. } else {
  11753. tg3_flag_set(tp, WOL_SPEED_100MB);
  11754. }
  11755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11756. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11757. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11759. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11760. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11761. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11762. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11763. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11764. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11765. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11766. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11767. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11768. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11769. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11770. if (tg3_flag(tp, 5705_PLUS) &&
  11771. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11772. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11773. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11774. !tg3_flag(tp, 57765_PLUS)) {
  11775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11779. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11780. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11781. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11782. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11783. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11784. } else
  11785. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11786. }
  11787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11788. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11789. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11790. if (tp->phy_otp == 0)
  11791. tp->phy_otp = TG3_OTP_DEFAULT;
  11792. }
  11793. if (tg3_flag(tp, CPMU_PRESENT))
  11794. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11795. else
  11796. tp->mi_mode = MAC_MI_MODE_BASE;
  11797. tp->coalesce_mode = 0;
  11798. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11799. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11800. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11801. /* Set these bits to enable statistics workaround. */
  11802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11803. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11804. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11805. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11806. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11807. }
  11808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11810. tg3_flag_set(tp, USE_PHYLIB);
  11811. err = tg3_mdio_init(tp);
  11812. if (err)
  11813. return err;
  11814. /* Initialize data/descriptor byte/word swapping. */
  11815. val = tr32(GRC_MODE);
  11816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11817. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11818. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11819. GRC_MODE_B2HRX_ENABLE |
  11820. GRC_MODE_HTX2B_ENABLE |
  11821. GRC_MODE_HOST_STACKUP);
  11822. else
  11823. val &= GRC_MODE_HOST_STACKUP;
  11824. tw32(GRC_MODE, val | tp->grc_mode);
  11825. tg3_switch_clocks(tp);
  11826. /* Clear this out for sanity. */
  11827. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11828. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11829. &pci_state_reg);
  11830. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11831. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11832. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11833. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11834. chiprevid == CHIPREV_ID_5701_B0 ||
  11835. chiprevid == CHIPREV_ID_5701_B2 ||
  11836. chiprevid == CHIPREV_ID_5701_B5) {
  11837. void __iomem *sram_base;
  11838. /* Write some dummy words into the SRAM status block
  11839. * area, see if it reads back correctly. If the return
  11840. * value is bad, force enable the PCIX workaround.
  11841. */
  11842. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11843. writel(0x00000000, sram_base);
  11844. writel(0x00000000, sram_base + 4);
  11845. writel(0xffffffff, sram_base + 4);
  11846. if (readl(sram_base) != 0x00000000)
  11847. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11848. }
  11849. }
  11850. udelay(50);
  11851. tg3_nvram_init(tp);
  11852. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11853. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11855. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11856. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11857. tg3_flag_set(tp, IS_5788);
  11858. if (!tg3_flag(tp, IS_5788) &&
  11859. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11860. tg3_flag_set(tp, TAGGED_STATUS);
  11861. if (tg3_flag(tp, TAGGED_STATUS)) {
  11862. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11863. HOSTCC_MODE_CLRTICK_TXBD);
  11864. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11865. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11866. tp->misc_host_ctrl);
  11867. }
  11868. /* Preserve the APE MAC_MODE bits */
  11869. if (tg3_flag(tp, ENABLE_APE))
  11870. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11871. else
  11872. tp->mac_mode = TG3_DEF_MAC_MODE;
  11873. /* these are limited to 10/100 only */
  11874. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11875. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11876. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11877. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11878. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11879. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11880. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11881. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11882. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11883. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11884. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11885. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11886. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11887. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11888. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11889. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11890. err = tg3_phy_probe(tp);
  11891. if (err) {
  11892. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11893. /* ... but do not return immediately ... */
  11894. tg3_mdio_fini(tp);
  11895. }
  11896. tg3_read_vpd(tp);
  11897. tg3_read_fw_ver(tp);
  11898. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11899. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11900. } else {
  11901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11902. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11903. else
  11904. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11905. }
  11906. /* 5700 {AX,BX} chips have a broken status block link
  11907. * change bit implementation, so we must use the
  11908. * status register in those cases.
  11909. */
  11910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11911. tg3_flag_set(tp, USE_LINKCHG_REG);
  11912. else
  11913. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11914. /* The led_ctrl is set during tg3_phy_probe, here we might
  11915. * have to force the link status polling mechanism based
  11916. * upon subsystem IDs.
  11917. */
  11918. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11920. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11921. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11922. tg3_flag_set(tp, USE_LINKCHG_REG);
  11923. }
  11924. /* For all SERDES we poll the MAC status register. */
  11925. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11926. tg3_flag_set(tp, POLL_SERDES);
  11927. else
  11928. tg3_flag_clear(tp, POLL_SERDES);
  11929. tp->rx_offset = NET_IP_ALIGN;
  11930. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11932. tg3_flag(tp, PCIX_MODE)) {
  11933. tp->rx_offset = 0;
  11934. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11935. tp->rx_copy_thresh = ~(u16)0;
  11936. #endif
  11937. }
  11938. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11939. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11940. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11941. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11942. /* Increment the rx prod index on the rx std ring by at most
  11943. * 8 for these chips to workaround hw errata.
  11944. */
  11945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11948. tp->rx_std_max_post = 8;
  11949. if (tg3_flag(tp, ASPM_WORKAROUND))
  11950. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11951. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11952. return err;
  11953. }
  11954. #ifdef CONFIG_SPARC
  11955. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11956. {
  11957. struct net_device *dev = tp->dev;
  11958. struct pci_dev *pdev = tp->pdev;
  11959. struct device_node *dp = pci_device_to_OF_node(pdev);
  11960. const unsigned char *addr;
  11961. int len;
  11962. addr = of_get_property(dp, "local-mac-address", &len);
  11963. if (addr && len == 6) {
  11964. memcpy(dev->dev_addr, addr, 6);
  11965. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11966. return 0;
  11967. }
  11968. return -ENODEV;
  11969. }
  11970. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11971. {
  11972. struct net_device *dev = tp->dev;
  11973. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11974. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11975. return 0;
  11976. }
  11977. #endif
  11978. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11979. {
  11980. struct net_device *dev = tp->dev;
  11981. u32 hi, lo, mac_offset;
  11982. int addr_ok = 0;
  11983. #ifdef CONFIG_SPARC
  11984. if (!tg3_get_macaddr_sparc(tp))
  11985. return 0;
  11986. #endif
  11987. mac_offset = 0x7c;
  11988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11989. tg3_flag(tp, 5780_CLASS)) {
  11990. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11991. mac_offset = 0xcc;
  11992. if (tg3_nvram_lock(tp))
  11993. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11994. else
  11995. tg3_nvram_unlock(tp);
  11996. } else if (tg3_flag(tp, 5717_PLUS)) {
  11997. if (tp->pci_fn & 1)
  11998. mac_offset = 0xcc;
  11999. if (tp->pci_fn > 1)
  12000. mac_offset += 0x18c;
  12001. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12002. mac_offset = 0x10;
  12003. /* First try to get it from MAC address mailbox. */
  12004. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12005. if ((hi >> 16) == 0x484b) {
  12006. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12007. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12008. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12009. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12010. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12011. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12012. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12013. /* Some old bootcode may report a 0 MAC address in SRAM */
  12014. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12015. }
  12016. if (!addr_ok) {
  12017. /* Next, try NVRAM. */
  12018. if (!tg3_flag(tp, NO_NVRAM) &&
  12019. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12020. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12021. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12022. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12023. }
  12024. /* Finally just fetch it out of the MAC control regs. */
  12025. else {
  12026. hi = tr32(MAC_ADDR_0_HIGH);
  12027. lo = tr32(MAC_ADDR_0_LOW);
  12028. dev->dev_addr[5] = lo & 0xff;
  12029. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12030. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12031. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12032. dev->dev_addr[1] = hi & 0xff;
  12033. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12034. }
  12035. }
  12036. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12037. #ifdef CONFIG_SPARC
  12038. if (!tg3_get_default_macaddr_sparc(tp))
  12039. return 0;
  12040. #endif
  12041. return -EINVAL;
  12042. }
  12043. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12044. return 0;
  12045. }
  12046. #define BOUNDARY_SINGLE_CACHELINE 1
  12047. #define BOUNDARY_MULTI_CACHELINE 2
  12048. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12049. {
  12050. int cacheline_size;
  12051. u8 byte;
  12052. int goal;
  12053. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12054. if (byte == 0)
  12055. cacheline_size = 1024;
  12056. else
  12057. cacheline_size = (int) byte * 4;
  12058. /* On 5703 and later chips, the boundary bits have no
  12059. * effect.
  12060. */
  12061. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12062. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12063. !tg3_flag(tp, PCI_EXPRESS))
  12064. goto out;
  12065. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12066. goal = BOUNDARY_MULTI_CACHELINE;
  12067. #else
  12068. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12069. goal = BOUNDARY_SINGLE_CACHELINE;
  12070. #else
  12071. goal = 0;
  12072. #endif
  12073. #endif
  12074. if (tg3_flag(tp, 57765_PLUS)) {
  12075. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12076. goto out;
  12077. }
  12078. if (!goal)
  12079. goto out;
  12080. /* PCI controllers on most RISC systems tend to disconnect
  12081. * when a device tries to burst across a cache-line boundary.
  12082. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12083. *
  12084. * Unfortunately, for PCI-E there are only limited
  12085. * write-side controls for this, and thus for reads
  12086. * we will still get the disconnects. We'll also waste
  12087. * these PCI cycles for both read and write for chips
  12088. * other than 5700 and 5701 which do not implement the
  12089. * boundary bits.
  12090. */
  12091. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12092. switch (cacheline_size) {
  12093. case 16:
  12094. case 32:
  12095. case 64:
  12096. case 128:
  12097. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12098. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12099. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12100. } else {
  12101. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12102. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12103. }
  12104. break;
  12105. case 256:
  12106. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12107. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12108. break;
  12109. default:
  12110. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12111. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12112. break;
  12113. }
  12114. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12115. switch (cacheline_size) {
  12116. case 16:
  12117. case 32:
  12118. case 64:
  12119. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12120. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12121. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12122. break;
  12123. }
  12124. /* fallthrough */
  12125. case 128:
  12126. default:
  12127. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12128. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12129. break;
  12130. }
  12131. } else {
  12132. switch (cacheline_size) {
  12133. case 16:
  12134. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12135. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12136. DMA_RWCTRL_WRITE_BNDRY_16);
  12137. break;
  12138. }
  12139. /* fallthrough */
  12140. case 32:
  12141. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12142. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12143. DMA_RWCTRL_WRITE_BNDRY_32);
  12144. break;
  12145. }
  12146. /* fallthrough */
  12147. case 64:
  12148. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12149. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12150. DMA_RWCTRL_WRITE_BNDRY_64);
  12151. break;
  12152. }
  12153. /* fallthrough */
  12154. case 128:
  12155. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12156. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12157. DMA_RWCTRL_WRITE_BNDRY_128);
  12158. break;
  12159. }
  12160. /* fallthrough */
  12161. case 256:
  12162. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12163. DMA_RWCTRL_WRITE_BNDRY_256);
  12164. break;
  12165. case 512:
  12166. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12167. DMA_RWCTRL_WRITE_BNDRY_512);
  12168. break;
  12169. case 1024:
  12170. default:
  12171. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12172. DMA_RWCTRL_WRITE_BNDRY_1024);
  12173. break;
  12174. }
  12175. }
  12176. out:
  12177. return val;
  12178. }
  12179. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12180. {
  12181. struct tg3_internal_buffer_desc test_desc;
  12182. u32 sram_dma_descs;
  12183. int i, ret;
  12184. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12185. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12186. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12187. tw32(RDMAC_STATUS, 0);
  12188. tw32(WDMAC_STATUS, 0);
  12189. tw32(BUFMGR_MODE, 0);
  12190. tw32(FTQ_RESET, 0);
  12191. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12192. test_desc.addr_lo = buf_dma & 0xffffffff;
  12193. test_desc.nic_mbuf = 0x00002100;
  12194. test_desc.len = size;
  12195. /*
  12196. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12197. * the *second* time the tg3 driver was getting loaded after an
  12198. * initial scan.
  12199. *
  12200. * Broadcom tells me:
  12201. * ...the DMA engine is connected to the GRC block and a DMA
  12202. * reset may affect the GRC block in some unpredictable way...
  12203. * The behavior of resets to individual blocks has not been tested.
  12204. *
  12205. * Broadcom noted the GRC reset will also reset all sub-components.
  12206. */
  12207. if (to_device) {
  12208. test_desc.cqid_sqid = (13 << 8) | 2;
  12209. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12210. udelay(40);
  12211. } else {
  12212. test_desc.cqid_sqid = (16 << 8) | 7;
  12213. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12214. udelay(40);
  12215. }
  12216. test_desc.flags = 0x00000005;
  12217. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12218. u32 val;
  12219. val = *(((u32 *)&test_desc) + i);
  12220. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12221. sram_dma_descs + (i * sizeof(u32)));
  12222. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12223. }
  12224. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12225. if (to_device)
  12226. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12227. else
  12228. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12229. ret = -ENODEV;
  12230. for (i = 0; i < 40; i++) {
  12231. u32 val;
  12232. if (to_device)
  12233. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12234. else
  12235. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12236. if ((val & 0xffff) == sram_dma_descs) {
  12237. ret = 0;
  12238. break;
  12239. }
  12240. udelay(100);
  12241. }
  12242. return ret;
  12243. }
  12244. #define TEST_BUFFER_SIZE 0x2000
  12245. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12246. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12247. { },
  12248. };
  12249. static int __devinit tg3_test_dma(struct tg3 *tp)
  12250. {
  12251. dma_addr_t buf_dma;
  12252. u32 *buf, saved_dma_rwctrl;
  12253. int ret = 0;
  12254. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12255. &buf_dma, GFP_KERNEL);
  12256. if (!buf) {
  12257. ret = -ENOMEM;
  12258. goto out_nofree;
  12259. }
  12260. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12261. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12262. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12263. if (tg3_flag(tp, 57765_PLUS))
  12264. goto out;
  12265. if (tg3_flag(tp, PCI_EXPRESS)) {
  12266. /* DMA read watermark not used on PCIE */
  12267. tp->dma_rwctrl |= 0x00180000;
  12268. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12271. tp->dma_rwctrl |= 0x003f0000;
  12272. else
  12273. tp->dma_rwctrl |= 0x003f000f;
  12274. } else {
  12275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12277. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12278. u32 read_water = 0x7;
  12279. /* If the 5704 is behind the EPB bridge, we can
  12280. * do the less restrictive ONE_DMA workaround for
  12281. * better performance.
  12282. */
  12283. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12285. tp->dma_rwctrl |= 0x8000;
  12286. else if (ccval == 0x6 || ccval == 0x7)
  12287. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12289. read_water = 4;
  12290. /* Set bit 23 to enable PCIX hw bug fix */
  12291. tp->dma_rwctrl |=
  12292. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12293. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12294. (1 << 23);
  12295. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12296. /* 5780 always in PCIX mode */
  12297. tp->dma_rwctrl |= 0x00144000;
  12298. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12299. /* 5714 always in PCIX mode */
  12300. tp->dma_rwctrl |= 0x00148000;
  12301. } else {
  12302. tp->dma_rwctrl |= 0x001b000f;
  12303. }
  12304. }
  12305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12307. tp->dma_rwctrl &= 0xfffffff0;
  12308. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12310. /* Remove this if it causes problems for some boards. */
  12311. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12312. /* On 5700/5701 chips, we need to set this bit.
  12313. * Otherwise the chip will issue cacheline transactions
  12314. * to streamable DMA memory with not all the byte
  12315. * enables turned on. This is an error on several
  12316. * RISC PCI controllers, in particular sparc64.
  12317. *
  12318. * On 5703/5704 chips, this bit has been reassigned
  12319. * a different meaning. In particular, it is used
  12320. * on those chips to enable a PCI-X workaround.
  12321. */
  12322. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12323. }
  12324. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12325. #if 0
  12326. /* Unneeded, already done by tg3_get_invariants. */
  12327. tg3_switch_clocks(tp);
  12328. #endif
  12329. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12330. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12331. goto out;
  12332. /* It is best to perform DMA test with maximum write burst size
  12333. * to expose the 5700/5701 write DMA bug.
  12334. */
  12335. saved_dma_rwctrl = tp->dma_rwctrl;
  12336. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12337. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12338. while (1) {
  12339. u32 *p = buf, i;
  12340. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12341. p[i] = i;
  12342. /* Send the buffer to the chip. */
  12343. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12344. if (ret) {
  12345. dev_err(&tp->pdev->dev,
  12346. "%s: Buffer write failed. err = %d\n",
  12347. __func__, ret);
  12348. break;
  12349. }
  12350. #if 0
  12351. /* validate data reached card RAM correctly. */
  12352. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12353. u32 val;
  12354. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12355. if (le32_to_cpu(val) != p[i]) {
  12356. dev_err(&tp->pdev->dev,
  12357. "%s: Buffer corrupted on device! "
  12358. "(%d != %d)\n", __func__, val, i);
  12359. /* ret = -ENODEV here? */
  12360. }
  12361. p[i] = 0;
  12362. }
  12363. #endif
  12364. /* Now read it back. */
  12365. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12366. if (ret) {
  12367. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12368. "err = %d\n", __func__, ret);
  12369. break;
  12370. }
  12371. /* Verify it. */
  12372. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12373. if (p[i] == i)
  12374. continue;
  12375. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12376. DMA_RWCTRL_WRITE_BNDRY_16) {
  12377. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12378. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12379. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12380. break;
  12381. } else {
  12382. dev_err(&tp->pdev->dev,
  12383. "%s: Buffer corrupted on read back! "
  12384. "(%d != %d)\n", __func__, p[i], i);
  12385. ret = -ENODEV;
  12386. goto out;
  12387. }
  12388. }
  12389. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12390. /* Success. */
  12391. ret = 0;
  12392. break;
  12393. }
  12394. }
  12395. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12396. DMA_RWCTRL_WRITE_BNDRY_16) {
  12397. /* DMA test passed without adjusting DMA boundary,
  12398. * now look for chipsets that are known to expose the
  12399. * DMA bug without failing the test.
  12400. */
  12401. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12402. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12403. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12404. } else {
  12405. /* Safe to use the calculated DMA boundary. */
  12406. tp->dma_rwctrl = saved_dma_rwctrl;
  12407. }
  12408. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12409. }
  12410. out:
  12411. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12412. out_nofree:
  12413. return ret;
  12414. }
  12415. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12416. {
  12417. if (tg3_flag(tp, 57765_PLUS)) {
  12418. tp->bufmgr_config.mbuf_read_dma_low_water =
  12419. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12420. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12421. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12422. tp->bufmgr_config.mbuf_high_water =
  12423. DEFAULT_MB_HIGH_WATER_57765;
  12424. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12425. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12426. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12427. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12428. tp->bufmgr_config.mbuf_high_water_jumbo =
  12429. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12430. } else if (tg3_flag(tp, 5705_PLUS)) {
  12431. tp->bufmgr_config.mbuf_read_dma_low_water =
  12432. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12433. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12434. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12435. tp->bufmgr_config.mbuf_high_water =
  12436. DEFAULT_MB_HIGH_WATER_5705;
  12437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12438. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12439. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12440. tp->bufmgr_config.mbuf_high_water =
  12441. DEFAULT_MB_HIGH_WATER_5906;
  12442. }
  12443. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12444. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12445. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12446. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12447. tp->bufmgr_config.mbuf_high_water_jumbo =
  12448. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12449. } else {
  12450. tp->bufmgr_config.mbuf_read_dma_low_water =
  12451. DEFAULT_MB_RDMA_LOW_WATER;
  12452. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12453. DEFAULT_MB_MACRX_LOW_WATER;
  12454. tp->bufmgr_config.mbuf_high_water =
  12455. DEFAULT_MB_HIGH_WATER;
  12456. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12457. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12458. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12459. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12460. tp->bufmgr_config.mbuf_high_water_jumbo =
  12461. DEFAULT_MB_HIGH_WATER_JUMBO;
  12462. }
  12463. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12464. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12465. }
  12466. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12467. {
  12468. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12469. case TG3_PHY_ID_BCM5400: return "5400";
  12470. case TG3_PHY_ID_BCM5401: return "5401";
  12471. case TG3_PHY_ID_BCM5411: return "5411";
  12472. case TG3_PHY_ID_BCM5701: return "5701";
  12473. case TG3_PHY_ID_BCM5703: return "5703";
  12474. case TG3_PHY_ID_BCM5704: return "5704";
  12475. case TG3_PHY_ID_BCM5705: return "5705";
  12476. case TG3_PHY_ID_BCM5750: return "5750";
  12477. case TG3_PHY_ID_BCM5752: return "5752";
  12478. case TG3_PHY_ID_BCM5714: return "5714";
  12479. case TG3_PHY_ID_BCM5780: return "5780";
  12480. case TG3_PHY_ID_BCM5755: return "5755";
  12481. case TG3_PHY_ID_BCM5787: return "5787";
  12482. case TG3_PHY_ID_BCM5784: return "5784";
  12483. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12484. case TG3_PHY_ID_BCM5906: return "5906";
  12485. case TG3_PHY_ID_BCM5761: return "5761";
  12486. case TG3_PHY_ID_BCM5718C: return "5718C";
  12487. case TG3_PHY_ID_BCM5718S: return "5718S";
  12488. case TG3_PHY_ID_BCM57765: return "57765";
  12489. case TG3_PHY_ID_BCM5719C: return "5719C";
  12490. case TG3_PHY_ID_BCM5720C: return "5720C";
  12491. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12492. case 0: return "serdes";
  12493. default: return "unknown";
  12494. }
  12495. }
  12496. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12497. {
  12498. if (tg3_flag(tp, PCI_EXPRESS)) {
  12499. strcpy(str, "PCI Express");
  12500. return str;
  12501. } else if (tg3_flag(tp, PCIX_MODE)) {
  12502. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12503. strcpy(str, "PCIX:");
  12504. if ((clock_ctrl == 7) ||
  12505. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12506. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12507. strcat(str, "133MHz");
  12508. else if (clock_ctrl == 0)
  12509. strcat(str, "33MHz");
  12510. else if (clock_ctrl == 2)
  12511. strcat(str, "50MHz");
  12512. else if (clock_ctrl == 4)
  12513. strcat(str, "66MHz");
  12514. else if (clock_ctrl == 6)
  12515. strcat(str, "100MHz");
  12516. } else {
  12517. strcpy(str, "PCI:");
  12518. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12519. strcat(str, "66MHz");
  12520. else
  12521. strcat(str, "33MHz");
  12522. }
  12523. if (tg3_flag(tp, PCI_32BIT))
  12524. strcat(str, ":32-bit");
  12525. else
  12526. strcat(str, ":64-bit");
  12527. return str;
  12528. }
  12529. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12530. {
  12531. struct pci_dev *peer;
  12532. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12533. for (func = 0; func < 8; func++) {
  12534. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12535. if (peer && peer != tp->pdev)
  12536. break;
  12537. pci_dev_put(peer);
  12538. }
  12539. /* 5704 can be configured in single-port mode, set peer to
  12540. * tp->pdev in that case.
  12541. */
  12542. if (!peer) {
  12543. peer = tp->pdev;
  12544. return peer;
  12545. }
  12546. /*
  12547. * We don't need to keep the refcount elevated; there's no way
  12548. * to remove one half of this device without removing the other
  12549. */
  12550. pci_dev_put(peer);
  12551. return peer;
  12552. }
  12553. static void __devinit tg3_init_coal(struct tg3 *tp)
  12554. {
  12555. struct ethtool_coalesce *ec = &tp->coal;
  12556. memset(ec, 0, sizeof(*ec));
  12557. ec->cmd = ETHTOOL_GCOALESCE;
  12558. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12559. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12560. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12561. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12562. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12563. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12564. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12565. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12566. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12567. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12568. HOSTCC_MODE_CLRTICK_TXBD)) {
  12569. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12570. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12571. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12572. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12573. }
  12574. if (tg3_flag(tp, 5705_PLUS)) {
  12575. ec->rx_coalesce_usecs_irq = 0;
  12576. ec->tx_coalesce_usecs_irq = 0;
  12577. ec->stats_block_coalesce_usecs = 0;
  12578. }
  12579. }
  12580. static const struct net_device_ops tg3_netdev_ops = {
  12581. .ndo_open = tg3_open,
  12582. .ndo_stop = tg3_close,
  12583. .ndo_start_xmit = tg3_start_xmit,
  12584. .ndo_get_stats64 = tg3_get_stats64,
  12585. .ndo_validate_addr = eth_validate_addr,
  12586. .ndo_set_multicast_list = tg3_set_rx_mode,
  12587. .ndo_set_mac_address = tg3_set_mac_addr,
  12588. .ndo_do_ioctl = tg3_ioctl,
  12589. .ndo_tx_timeout = tg3_tx_timeout,
  12590. .ndo_change_mtu = tg3_change_mtu,
  12591. .ndo_fix_features = tg3_fix_features,
  12592. .ndo_set_features = tg3_set_features,
  12593. #ifdef CONFIG_NET_POLL_CONTROLLER
  12594. .ndo_poll_controller = tg3_poll_controller,
  12595. #endif
  12596. };
  12597. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12598. const struct pci_device_id *ent)
  12599. {
  12600. struct net_device *dev;
  12601. struct tg3 *tp;
  12602. int i, err, pm_cap;
  12603. u32 sndmbx, rcvmbx, intmbx;
  12604. char str[40];
  12605. u64 dma_mask, persist_dma_mask;
  12606. u32 features = 0;
  12607. printk_once(KERN_INFO "%s\n", version);
  12608. err = pci_enable_device(pdev);
  12609. if (err) {
  12610. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12611. return err;
  12612. }
  12613. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12614. if (err) {
  12615. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12616. goto err_out_disable_pdev;
  12617. }
  12618. pci_set_master(pdev);
  12619. /* Find power-management capability. */
  12620. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12621. if (pm_cap == 0) {
  12622. dev_err(&pdev->dev,
  12623. "Cannot find Power Management capability, aborting\n");
  12624. err = -EIO;
  12625. goto err_out_free_res;
  12626. }
  12627. err = pci_set_power_state(pdev, PCI_D0);
  12628. if (err) {
  12629. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12630. goto err_out_free_res;
  12631. }
  12632. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12633. if (!dev) {
  12634. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12635. err = -ENOMEM;
  12636. goto err_out_power_down;
  12637. }
  12638. SET_NETDEV_DEV(dev, &pdev->dev);
  12639. tp = netdev_priv(dev);
  12640. tp->pdev = pdev;
  12641. tp->dev = dev;
  12642. tp->pm_cap = pm_cap;
  12643. tp->rx_mode = TG3_DEF_RX_MODE;
  12644. tp->tx_mode = TG3_DEF_TX_MODE;
  12645. if (tg3_debug > 0)
  12646. tp->msg_enable = tg3_debug;
  12647. else
  12648. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12649. /* The word/byte swap controls here control register access byte
  12650. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12651. * setting below.
  12652. */
  12653. tp->misc_host_ctrl =
  12654. MISC_HOST_CTRL_MASK_PCI_INT |
  12655. MISC_HOST_CTRL_WORD_SWAP |
  12656. MISC_HOST_CTRL_INDIR_ACCESS |
  12657. MISC_HOST_CTRL_PCISTATE_RW;
  12658. /* The NONFRM (non-frame) byte/word swap controls take effect
  12659. * on descriptor entries, anything which isn't packet data.
  12660. *
  12661. * The StrongARM chips on the board (one for tx, one for rx)
  12662. * are running in big-endian mode.
  12663. */
  12664. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12665. GRC_MODE_WSWAP_NONFRM_DATA);
  12666. #ifdef __BIG_ENDIAN
  12667. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12668. #endif
  12669. spin_lock_init(&tp->lock);
  12670. spin_lock_init(&tp->indirect_lock);
  12671. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12672. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12673. if (!tp->regs) {
  12674. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12675. err = -ENOMEM;
  12676. goto err_out_free_dev;
  12677. }
  12678. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12679. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12680. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12682. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12683. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12684. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12685. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12686. tg3_flag_set(tp, ENABLE_APE);
  12687. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12688. if (!tp->aperegs) {
  12689. dev_err(&pdev->dev,
  12690. "Cannot map APE registers, aborting\n");
  12691. err = -ENOMEM;
  12692. goto err_out_iounmap;
  12693. }
  12694. }
  12695. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12696. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12697. dev->ethtool_ops = &tg3_ethtool_ops;
  12698. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12699. dev->netdev_ops = &tg3_netdev_ops;
  12700. dev->irq = pdev->irq;
  12701. err = tg3_get_invariants(tp);
  12702. if (err) {
  12703. dev_err(&pdev->dev,
  12704. "Problem fetching invariants of chip, aborting\n");
  12705. goto err_out_apeunmap;
  12706. }
  12707. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12708. * device behind the EPB cannot support DMA addresses > 40-bit.
  12709. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12710. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12711. * do DMA address check in tg3_start_xmit().
  12712. */
  12713. if (tg3_flag(tp, IS_5788))
  12714. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12715. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12716. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12717. #ifdef CONFIG_HIGHMEM
  12718. dma_mask = DMA_BIT_MASK(64);
  12719. #endif
  12720. } else
  12721. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12722. /* Configure DMA attributes. */
  12723. if (dma_mask > DMA_BIT_MASK(32)) {
  12724. err = pci_set_dma_mask(pdev, dma_mask);
  12725. if (!err) {
  12726. features |= NETIF_F_HIGHDMA;
  12727. err = pci_set_consistent_dma_mask(pdev,
  12728. persist_dma_mask);
  12729. if (err < 0) {
  12730. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12731. "DMA for consistent allocations\n");
  12732. goto err_out_apeunmap;
  12733. }
  12734. }
  12735. }
  12736. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12737. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12738. if (err) {
  12739. dev_err(&pdev->dev,
  12740. "No usable DMA configuration, aborting\n");
  12741. goto err_out_apeunmap;
  12742. }
  12743. }
  12744. tg3_init_bufmgr_config(tp);
  12745. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12746. /* 5700 B0 chips do not support checksumming correctly due
  12747. * to hardware bugs.
  12748. */
  12749. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12750. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12751. if (tg3_flag(tp, 5755_PLUS))
  12752. features |= NETIF_F_IPV6_CSUM;
  12753. }
  12754. /* TSO is on by default on chips that support hardware TSO.
  12755. * Firmware TSO on older chips gives lower performance, so it
  12756. * is off by default, but can be enabled using ethtool.
  12757. */
  12758. if ((tg3_flag(tp, HW_TSO_1) ||
  12759. tg3_flag(tp, HW_TSO_2) ||
  12760. tg3_flag(tp, HW_TSO_3)) &&
  12761. (features & NETIF_F_IP_CSUM))
  12762. features |= NETIF_F_TSO;
  12763. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12764. if (features & NETIF_F_IPV6_CSUM)
  12765. features |= NETIF_F_TSO6;
  12766. if (tg3_flag(tp, HW_TSO_3) ||
  12767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12768. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12769. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12772. features |= NETIF_F_TSO_ECN;
  12773. }
  12774. dev->features |= features;
  12775. dev->vlan_features |= features;
  12776. /*
  12777. * Add loopback capability only for a subset of devices that support
  12778. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12779. * loopback for the remaining devices.
  12780. */
  12781. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12782. !tg3_flag(tp, CPMU_PRESENT))
  12783. /* Add the loopback capability */
  12784. features |= NETIF_F_LOOPBACK;
  12785. dev->hw_features |= features;
  12786. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12787. !tg3_flag(tp, TSO_CAPABLE) &&
  12788. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12789. tg3_flag_set(tp, MAX_RXPEND_64);
  12790. tp->rx_pending = 63;
  12791. }
  12792. err = tg3_get_device_address(tp);
  12793. if (err) {
  12794. dev_err(&pdev->dev,
  12795. "Could not obtain valid ethernet address, aborting\n");
  12796. goto err_out_apeunmap;
  12797. }
  12798. /*
  12799. * Reset chip in case UNDI or EFI driver did not shutdown
  12800. * DMA self test will enable WDMAC and we'll see (spurious)
  12801. * pending DMA on the PCI bus at that point.
  12802. */
  12803. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12804. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12805. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12806. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12807. }
  12808. err = tg3_test_dma(tp);
  12809. if (err) {
  12810. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12811. goto err_out_apeunmap;
  12812. }
  12813. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12814. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12815. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12816. for (i = 0; i < tp->irq_max; i++) {
  12817. struct tg3_napi *tnapi = &tp->napi[i];
  12818. tnapi->tp = tp;
  12819. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12820. tnapi->int_mbox = intmbx;
  12821. if (i < 4)
  12822. intmbx += 0x8;
  12823. else
  12824. intmbx += 0x4;
  12825. tnapi->consmbox = rcvmbx;
  12826. tnapi->prodmbox = sndmbx;
  12827. if (i)
  12828. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12829. else
  12830. tnapi->coal_now = HOSTCC_MODE_NOW;
  12831. if (!tg3_flag(tp, SUPPORT_MSIX))
  12832. break;
  12833. /*
  12834. * If we support MSIX, we'll be using RSS. If we're using
  12835. * RSS, the first vector only handles link interrupts and the
  12836. * remaining vectors handle rx and tx interrupts. Reuse the
  12837. * mailbox values for the next iteration. The values we setup
  12838. * above are still useful for the single vectored mode.
  12839. */
  12840. if (!i)
  12841. continue;
  12842. rcvmbx += 0x8;
  12843. if (sndmbx & 0x4)
  12844. sndmbx -= 0x4;
  12845. else
  12846. sndmbx += 0xc;
  12847. }
  12848. tg3_init_coal(tp);
  12849. pci_set_drvdata(pdev, dev);
  12850. if (tg3_flag(tp, 5717_PLUS)) {
  12851. /* Resume a low-power mode */
  12852. tg3_frob_aux_power(tp, false);
  12853. }
  12854. err = register_netdev(dev);
  12855. if (err) {
  12856. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12857. goto err_out_apeunmap;
  12858. }
  12859. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12860. tp->board_part_number,
  12861. tp->pci_chip_rev_id,
  12862. tg3_bus_string(tp, str),
  12863. dev->dev_addr);
  12864. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12865. struct phy_device *phydev;
  12866. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12867. netdev_info(dev,
  12868. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12869. phydev->drv->name, dev_name(&phydev->dev));
  12870. } else {
  12871. char *ethtype;
  12872. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12873. ethtype = "10/100Base-TX";
  12874. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12875. ethtype = "1000Base-SX";
  12876. else
  12877. ethtype = "10/100/1000Base-T";
  12878. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12879. "(WireSpeed[%d], EEE[%d])\n",
  12880. tg3_phy_string(tp), ethtype,
  12881. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12882. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12883. }
  12884. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12885. (dev->features & NETIF_F_RXCSUM) != 0,
  12886. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12887. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12888. tg3_flag(tp, ENABLE_ASF) != 0,
  12889. tg3_flag(tp, TSO_CAPABLE) != 0);
  12890. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12891. tp->dma_rwctrl,
  12892. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12893. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12894. pci_save_state(pdev);
  12895. return 0;
  12896. err_out_apeunmap:
  12897. if (tp->aperegs) {
  12898. iounmap(tp->aperegs);
  12899. tp->aperegs = NULL;
  12900. }
  12901. err_out_iounmap:
  12902. if (tp->regs) {
  12903. iounmap(tp->regs);
  12904. tp->regs = NULL;
  12905. }
  12906. err_out_free_dev:
  12907. free_netdev(dev);
  12908. err_out_power_down:
  12909. pci_set_power_state(pdev, PCI_D3hot);
  12910. err_out_free_res:
  12911. pci_release_regions(pdev);
  12912. err_out_disable_pdev:
  12913. pci_disable_device(pdev);
  12914. pci_set_drvdata(pdev, NULL);
  12915. return err;
  12916. }
  12917. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12918. {
  12919. struct net_device *dev = pci_get_drvdata(pdev);
  12920. if (dev) {
  12921. struct tg3 *tp = netdev_priv(dev);
  12922. if (tp->fw)
  12923. release_firmware(tp->fw);
  12924. cancel_work_sync(&tp->reset_task);
  12925. if (!tg3_flag(tp, USE_PHYLIB)) {
  12926. tg3_phy_fini(tp);
  12927. tg3_mdio_fini(tp);
  12928. }
  12929. unregister_netdev(dev);
  12930. if (tp->aperegs) {
  12931. iounmap(tp->aperegs);
  12932. tp->aperegs = NULL;
  12933. }
  12934. if (tp->regs) {
  12935. iounmap(tp->regs);
  12936. tp->regs = NULL;
  12937. }
  12938. free_netdev(dev);
  12939. pci_release_regions(pdev);
  12940. pci_disable_device(pdev);
  12941. pci_set_drvdata(pdev, NULL);
  12942. }
  12943. }
  12944. #ifdef CONFIG_PM_SLEEP
  12945. static int tg3_suspend(struct device *device)
  12946. {
  12947. struct pci_dev *pdev = to_pci_dev(device);
  12948. struct net_device *dev = pci_get_drvdata(pdev);
  12949. struct tg3 *tp = netdev_priv(dev);
  12950. int err;
  12951. if (!netif_running(dev))
  12952. return 0;
  12953. flush_work_sync(&tp->reset_task);
  12954. tg3_phy_stop(tp);
  12955. tg3_netif_stop(tp);
  12956. del_timer_sync(&tp->timer);
  12957. tg3_full_lock(tp, 1);
  12958. tg3_disable_ints(tp);
  12959. tg3_full_unlock(tp);
  12960. netif_device_detach(dev);
  12961. tg3_full_lock(tp, 0);
  12962. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12963. tg3_flag_clear(tp, INIT_COMPLETE);
  12964. tg3_full_unlock(tp);
  12965. err = tg3_power_down_prepare(tp);
  12966. if (err) {
  12967. int err2;
  12968. tg3_full_lock(tp, 0);
  12969. tg3_flag_set(tp, INIT_COMPLETE);
  12970. err2 = tg3_restart_hw(tp, 1);
  12971. if (err2)
  12972. goto out;
  12973. tp->timer.expires = jiffies + tp->timer_offset;
  12974. add_timer(&tp->timer);
  12975. netif_device_attach(dev);
  12976. tg3_netif_start(tp);
  12977. out:
  12978. tg3_full_unlock(tp);
  12979. if (!err2)
  12980. tg3_phy_start(tp);
  12981. }
  12982. return err;
  12983. }
  12984. static int tg3_resume(struct device *device)
  12985. {
  12986. struct pci_dev *pdev = to_pci_dev(device);
  12987. struct net_device *dev = pci_get_drvdata(pdev);
  12988. struct tg3 *tp = netdev_priv(dev);
  12989. int err;
  12990. if (!netif_running(dev))
  12991. return 0;
  12992. netif_device_attach(dev);
  12993. tg3_full_lock(tp, 0);
  12994. tg3_flag_set(tp, INIT_COMPLETE);
  12995. err = tg3_restart_hw(tp, 1);
  12996. if (err)
  12997. goto out;
  12998. tp->timer.expires = jiffies + tp->timer_offset;
  12999. add_timer(&tp->timer);
  13000. tg3_netif_start(tp);
  13001. out:
  13002. tg3_full_unlock(tp);
  13003. if (!err)
  13004. tg3_phy_start(tp);
  13005. return err;
  13006. }
  13007. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13008. #define TG3_PM_OPS (&tg3_pm_ops)
  13009. #else
  13010. #define TG3_PM_OPS NULL
  13011. #endif /* CONFIG_PM_SLEEP */
  13012. /**
  13013. * tg3_io_error_detected - called when PCI error is detected
  13014. * @pdev: Pointer to PCI device
  13015. * @state: The current pci connection state
  13016. *
  13017. * This function is called after a PCI bus error affecting
  13018. * this device has been detected.
  13019. */
  13020. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13021. pci_channel_state_t state)
  13022. {
  13023. struct net_device *netdev = pci_get_drvdata(pdev);
  13024. struct tg3 *tp = netdev_priv(netdev);
  13025. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13026. netdev_info(netdev, "PCI I/O error detected\n");
  13027. rtnl_lock();
  13028. if (!netif_running(netdev))
  13029. goto done;
  13030. tg3_phy_stop(tp);
  13031. tg3_netif_stop(tp);
  13032. del_timer_sync(&tp->timer);
  13033. tg3_flag_clear(tp, RESTART_TIMER);
  13034. /* Want to make sure that the reset task doesn't run */
  13035. cancel_work_sync(&tp->reset_task);
  13036. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13037. tg3_flag_clear(tp, RESTART_TIMER);
  13038. netif_device_detach(netdev);
  13039. /* Clean up software state, even if MMIO is blocked */
  13040. tg3_full_lock(tp, 0);
  13041. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13042. tg3_full_unlock(tp);
  13043. done:
  13044. if (state == pci_channel_io_perm_failure)
  13045. err = PCI_ERS_RESULT_DISCONNECT;
  13046. else
  13047. pci_disable_device(pdev);
  13048. rtnl_unlock();
  13049. return err;
  13050. }
  13051. /**
  13052. * tg3_io_slot_reset - called after the pci bus has been reset.
  13053. * @pdev: Pointer to PCI device
  13054. *
  13055. * Restart the card from scratch, as if from a cold-boot.
  13056. * At this point, the card has exprienced a hard reset,
  13057. * followed by fixups by BIOS, and has its config space
  13058. * set up identically to what it was at cold boot.
  13059. */
  13060. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13061. {
  13062. struct net_device *netdev = pci_get_drvdata(pdev);
  13063. struct tg3 *tp = netdev_priv(netdev);
  13064. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13065. int err;
  13066. rtnl_lock();
  13067. if (pci_enable_device(pdev)) {
  13068. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13069. goto done;
  13070. }
  13071. pci_set_master(pdev);
  13072. pci_restore_state(pdev);
  13073. pci_save_state(pdev);
  13074. if (!netif_running(netdev)) {
  13075. rc = PCI_ERS_RESULT_RECOVERED;
  13076. goto done;
  13077. }
  13078. err = tg3_power_up(tp);
  13079. if (err)
  13080. goto done;
  13081. rc = PCI_ERS_RESULT_RECOVERED;
  13082. done:
  13083. rtnl_unlock();
  13084. return rc;
  13085. }
  13086. /**
  13087. * tg3_io_resume - called when traffic can start flowing again.
  13088. * @pdev: Pointer to PCI device
  13089. *
  13090. * This callback is called when the error recovery driver tells
  13091. * us that its OK to resume normal operation.
  13092. */
  13093. static void tg3_io_resume(struct pci_dev *pdev)
  13094. {
  13095. struct net_device *netdev = pci_get_drvdata(pdev);
  13096. struct tg3 *tp = netdev_priv(netdev);
  13097. int err;
  13098. rtnl_lock();
  13099. if (!netif_running(netdev))
  13100. goto done;
  13101. tg3_full_lock(tp, 0);
  13102. tg3_flag_set(tp, INIT_COMPLETE);
  13103. err = tg3_restart_hw(tp, 1);
  13104. tg3_full_unlock(tp);
  13105. if (err) {
  13106. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13107. goto done;
  13108. }
  13109. netif_device_attach(netdev);
  13110. tp->timer.expires = jiffies + tp->timer_offset;
  13111. add_timer(&tp->timer);
  13112. tg3_netif_start(tp);
  13113. tg3_phy_start(tp);
  13114. done:
  13115. rtnl_unlock();
  13116. }
  13117. static struct pci_error_handlers tg3_err_handler = {
  13118. .error_detected = tg3_io_error_detected,
  13119. .slot_reset = tg3_io_slot_reset,
  13120. .resume = tg3_io_resume
  13121. };
  13122. static struct pci_driver tg3_driver = {
  13123. .name = DRV_MODULE_NAME,
  13124. .id_table = tg3_pci_tbl,
  13125. .probe = tg3_init_one,
  13126. .remove = __devexit_p(tg3_remove_one),
  13127. .err_handler = &tg3_err_handler,
  13128. .driver.pm = TG3_PM_OPS,
  13129. };
  13130. static int __init tg3_init(void)
  13131. {
  13132. return pci_register_driver(&tg3_driver);
  13133. }
  13134. static void __exit tg3_cleanup(void)
  13135. {
  13136. pci_unregister_driver(&tg3_driver);
  13137. }
  13138. module_init(tg3_init);
  13139. module_exit(tg3_cleanup);