iwl-agn.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. #include "iwl-agn-led.h"
  57. /******************************************************************************
  58. *
  59. * module boiler plate
  60. *
  61. ******************************************************************************/
  62. /*
  63. * module name, copyright, version, etc.
  64. */
  65. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  66. #ifdef CONFIG_IWLWIFI_DEBUG
  67. #define VD "d"
  68. #else
  69. #define VD
  70. #endif
  71. #define DRV_VERSION IWLWIFI_VERSION VD
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_VERSION(DRV_VERSION);
  74. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  75. MODULE_LICENSE("GPL");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. void iwl_update_chain_flags(struct iwl_priv *priv)
  79. {
  80. struct iwl_rxon_context *ctx;
  81. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  82. for_each_context(priv, ctx) {
  83. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  84. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  85. iwlcore_commit_rxon(priv, ctx);
  86. }
  87. }
  88. }
  89. static void iwl_clear_free_frames(struct iwl_priv *priv)
  90. {
  91. struct list_head *element;
  92. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  93. priv->frames_count);
  94. while (!list_empty(&priv->free_frames)) {
  95. element = priv->free_frames.next;
  96. list_del(element);
  97. kfree(list_entry(element, struct iwl_frame, list));
  98. priv->frames_count--;
  99. }
  100. if (priv->frames_count) {
  101. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  102. priv->frames_count);
  103. priv->frames_count = 0;
  104. }
  105. }
  106. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  107. {
  108. struct iwl_frame *frame;
  109. struct list_head *element;
  110. if (list_empty(&priv->free_frames)) {
  111. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  112. if (!frame) {
  113. IWL_ERR(priv, "Could not allocate frame!\n");
  114. return NULL;
  115. }
  116. priv->frames_count++;
  117. return frame;
  118. }
  119. element = priv->free_frames.next;
  120. list_del(element);
  121. return list_entry(element, struct iwl_frame, list);
  122. }
  123. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  124. {
  125. memset(frame, 0, sizeof(*frame));
  126. list_add(&frame->list, &priv->free_frames);
  127. }
  128. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  129. struct ieee80211_hdr *hdr,
  130. int left)
  131. {
  132. lockdep_assert_held(&priv->mutex);
  133. if (!priv->beacon_skb)
  134. return 0;
  135. if (priv->beacon_skb->len > left)
  136. return 0;
  137. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  138. return priv->beacon_skb->len;
  139. }
  140. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  141. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  142. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  143. u8 *beacon, u32 frame_size)
  144. {
  145. u16 tim_idx;
  146. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  147. /*
  148. * The index is relative to frame start but we start looking at the
  149. * variable-length part of the beacon.
  150. */
  151. tim_idx = mgmt->u.beacon.variable - beacon;
  152. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  153. while ((tim_idx < (frame_size - 2)) &&
  154. (beacon[tim_idx] != WLAN_EID_TIM))
  155. tim_idx += beacon[tim_idx+1] + 2;
  156. /* If TIM field was found, set variables */
  157. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  158. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  159. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  160. } else
  161. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  162. }
  163. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  164. struct iwl_frame *frame)
  165. {
  166. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  167. u32 frame_size;
  168. u32 rate_flags;
  169. u32 rate;
  170. /*
  171. * We have to set up the TX command, the TX Beacon command, and the
  172. * beacon contents.
  173. */
  174. lockdep_assert_held(&priv->mutex);
  175. if (!priv->beacon_ctx) {
  176. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  177. return 0;
  178. }
  179. /* Initialize memory */
  180. tx_beacon_cmd = &frame->u.beacon;
  181. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  182. /* Set up TX beacon contents */
  183. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  184. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  185. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  186. return 0;
  187. if (!frame_size)
  188. return 0;
  189. /* Set up TX command fields */
  190. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  191. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  192. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  193. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  194. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  195. /* Set up TX beacon command fields */
  196. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  197. frame_size);
  198. /* Set up packet rate and flags */
  199. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  200. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  201. priv->hw_params.valid_tx_ant);
  202. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  203. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  204. rate_flags |= RATE_MCS_CCK_MSK;
  205. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  206. rate_flags);
  207. return sizeof(*tx_beacon_cmd) + frame_size;
  208. }
  209. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  210. {
  211. struct iwl_frame *frame;
  212. unsigned int frame_size;
  213. int rc;
  214. frame = iwl_get_free_frame(priv);
  215. if (!frame) {
  216. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  217. "command.\n");
  218. return -ENOMEM;
  219. }
  220. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  221. if (!frame_size) {
  222. IWL_ERR(priv, "Error configuring the beacon command\n");
  223. iwl_free_frame(priv, frame);
  224. return -EINVAL;
  225. }
  226. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  227. &frame->u.cmd[0]);
  228. iwl_free_frame(priv, frame);
  229. return rc;
  230. }
  231. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  232. {
  233. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  234. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  235. if (sizeof(dma_addr_t) > sizeof(u32))
  236. addr |=
  237. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  238. return addr;
  239. }
  240. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  241. {
  242. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  243. return le16_to_cpu(tb->hi_n_len) >> 4;
  244. }
  245. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  246. dma_addr_t addr, u16 len)
  247. {
  248. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  249. u16 hi_n_len = len << 4;
  250. put_unaligned_le32(addr, &tb->lo);
  251. if (sizeof(dma_addr_t) > sizeof(u32))
  252. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  253. tb->hi_n_len = cpu_to_le16(hi_n_len);
  254. tfd->num_tbs = idx + 1;
  255. }
  256. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  257. {
  258. return tfd->num_tbs & 0x1f;
  259. }
  260. /**
  261. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  262. * @priv - driver private data
  263. * @txq - tx queue
  264. *
  265. * Does NOT advance any TFD circular buffer read/write indexes
  266. * Does NOT free the TFD itself (which is within circular buffer)
  267. */
  268. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  269. {
  270. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  271. struct iwl_tfd *tfd;
  272. struct pci_dev *dev = priv->pci_dev;
  273. int index = txq->q.read_ptr;
  274. int i;
  275. int num_tbs;
  276. tfd = &tfd_tmp[index];
  277. /* Sanity check on number of chunks */
  278. num_tbs = iwl_tfd_get_num_tbs(tfd);
  279. if (num_tbs >= IWL_NUM_OF_TBS) {
  280. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  281. /* @todo issue fatal error, it is quite serious situation */
  282. return;
  283. }
  284. /* Unmap tx_cmd */
  285. if (num_tbs)
  286. pci_unmap_single(dev,
  287. dma_unmap_addr(&txq->meta[index], mapping),
  288. dma_unmap_len(&txq->meta[index], len),
  289. PCI_DMA_BIDIRECTIONAL);
  290. /* Unmap chunks, if any. */
  291. for (i = 1; i < num_tbs; i++)
  292. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  293. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  294. /* free SKB */
  295. if (txq->txb) {
  296. struct sk_buff *skb;
  297. skb = txq->txb[txq->q.read_ptr].skb;
  298. /* can be called from irqs-disabled context */
  299. if (skb) {
  300. dev_kfree_skb_any(skb);
  301. txq->txb[txq->q.read_ptr].skb = NULL;
  302. }
  303. }
  304. }
  305. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  306. struct iwl_tx_queue *txq,
  307. dma_addr_t addr, u16 len,
  308. u8 reset, u8 pad)
  309. {
  310. struct iwl_queue *q;
  311. struct iwl_tfd *tfd, *tfd_tmp;
  312. u32 num_tbs;
  313. q = &txq->q;
  314. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  315. tfd = &tfd_tmp[q->write_ptr];
  316. if (reset)
  317. memset(tfd, 0, sizeof(*tfd));
  318. num_tbs = iwl_tfd_get_num_tbs(tfd);
  319. /* Each TFD can point to a maximum 20 Tx buffers */
  320. if (num_tbs >= IWL_NUM_OF_TBS) {
  321. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  322. IWL_NUM_OF_TBS);
  323. return -EINVAL;
  324. }
  325. BUG_ON(addr & ~DMA_BIT_MASK(36));
  326. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  327. IWL_ERR(priv, "Unaligned address = %llx\n",
  328. (unsigned long long)addr);
  329. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  330. return 0;
  331. }
  332. /*
  333. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  334. * given Tx queue, and enable the DMA channel used for that queue.
  335. *
  336. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  337. * channels supported in hardware.
  338. */
  339. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  340. struct iwl_tx_queue *txq)
  341. {
  342. int txq_id = txq->q.id;
  343. /* Circular buffer (TFD queue in DRAM) physical base address */
  344. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  345. txq->q.dma_addr >> 8);
  346. return 0;
  347. }
  348. /******************************************************************************
  349. *
  350. * Generic RX handler implementations
  351. *
  352. ******************************************************************************/
  353. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  354. struct iwl_rx_mem_buffer *rxb)
  355. {
  356. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  357. struct iwl_alive_resp *palive;
  358. struct delayed_work *pwork;
  359. palive = &pkt->u.alive_frame;
  360. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  361. "0x%01X 0x%01X\n",
  362. palive->is_valid, palive->ver_type,
  363. palive->ver_subtype);
  364. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  365. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  366. memcpy(&priv->card_alive_init,
  367. &pkt->u.alive_frame,
  368. sizeof(struct iwl_init_alive_resp));
  369. pwork = &priv->init_alive_start;
  370. } else {
  371. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  372. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  373. sizeof(struct iwl_alive_resp));
  374. pwork = &priv->alive_start;
  375. }
  376. /* We delay the ALIVE response by 5ms to
  377. * give the HW RF Kill time to activate... */
  378. if (palive->is_valid == UCODE_VALID_OK)
  379. queue_delayed_work(priv->workqueue, pwork,
  380. msecs_to_jiffies(5));
  381. else {
  382. IWL_WARN(priv, "%s uCode did not respond OK.\n",
  383. (palive->ver_subtype == INITIALIZE_SUBTYPE) ?
  384. "init" : "runtime");
  385. /*
  386. * If fail to load init uCode,
  387. * let's try to load the init uCode again.
  388. * We should not get into this situation, but if it
  389. * does happen, we should not move on and loading "runtime"
  390. * without proper calibrate the device.
  391. */
  392. if (palive->ver_subtype == INITIALIZE_SUBTYPE)
  393. priv->ucode_type = UCODE_NONE;
  394. queue_work(priv->workqueue, &priv->restart);
  395. }
  396. }
  397. static void iwl_bg_beacon_update(struct work_struct *work)
  398. {
  399. struct iwl_priv *priv =
  400. container_of(work, struct iwl_priv, beacon_update);
  401. struct sk_buff *beacon;
  402. mutex_lock(&priv->mutex);
  403. if (!priv->beacon_ctx) {
  404. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  405. goto out;
  406. }
  407. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  408. /*
  409. * The ucode will send beacon notifications even in
  410. * IBSS mode, but we don't want to process them. But
  411. * we need to defer the type check to here due to
  412. * requiring locking around the beacon_ctx access.
  413. */
  414. goto out;
  415. }
  416. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  417. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  418. if (!beacon) {
  419. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  420. goto out;
  421. }
  422. /* new beacon skb is allocated every time; dispose previous.*/
  423. dev_kfree_skb(priv->beacon_skb);
  424. priv->beacon_skb = beacon;
  425. iwlagn_send_beacon_cmd(priv);
  426. out:
  427. mutex_unlock(&priv->mutex);
  428. }
  429. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  430. {
  431. struct iwl_priv *priv =
  432. container_of(work, struct iwl_priv, bt_runtime_config);
  433. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  434. return;
  435. /* dont send host command if rf-kill is on */
  436. if (!iwl_is_ready_rf(priv))
  437. return;
  438. priv->cfg->ops->hcmd->send_bt_config(priv);
  439. }
  440. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  441. {
  442. struct iwl_priv *priv =
  443. container_of(work, struct iwl_priv, bt_full_concurrency);
  444. struct iwl_rxon_context *ctx;
  445. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  446. return;
  447. /* dont send host command if rf-kill is on */
  448. if (!iwl_is_ready_rf(priv))
  449. return;
  450. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  451. priv->bt_full_concurrent ?
  452. "full concurrency" : "3-wire");
  453. /*
  454. * LQ & RXON updated cmds must be sent before BT Config cmd
  455. * to avoid 3-wire collisions
  456. */
  457. mutex_lock(&priv->mutex);
  458. for_each_context(priv, ctx) {
  459. if (priv->cfg->ops->hcmd->set_rxon_chain)
  460. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  461. iwlcore_commit_rxon(priv, ctx);
  462. }
  463. mutex_unlock(&priv->mutex);
  464. priv->cfg->ops->hcmd->send_bt_config(priv);
  465. }
  466. /**
  467. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  468. *
  469. * This callback is provided in order to send a statistics request.
  470. *
  471. * This timer function is continually reset to execute within
  472. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  473. * was received. We need to ensure we receive the statistics in order
  474. * to update the temperature used for calibrating the TXPOWER.
  475. */
  476. static void iwl_bg_statistics_periodic(unsigned long data)
  477. {
  478. struct iwl_priv *priv = (struct iwl_priv *)data;
  479. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  480. return;
  481. /* dont send host command if rf-kill is on */
  482. if (!iwl_is_ready_rf(priv))
  483. return;
  484. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  485. }
  486. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  487. u32 start_idx, u32 num_events,
  488. u32 mode)
  489. {
  490. u32 i;
  491. u32 ptr; /* SRAM byte address of log data */
  492. u32 ev, time, data; /* event log data */
  493. unsigned long reg_flags;
  494. if (mode == 0)
  495. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  496. else
  497. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  498. /* Make sure device is powered up for SRAM reads */
  499. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  500. if (iwl_grab_nic_access(priv)) {
  501. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  502. return;
  503. }
  504. /* Set starting address; reads will auto-increment */
  505. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  506. rmb();
  507. /*
  508. * "time" is actually "data" for mode 0 (no timestamp).
  509. * place event id # at far right for easier visual parsing.
  510. */
  511. for (i = 0; i < num_events; i++) {
  512. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  513. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  514. if (mode == 0) {
  515. trace_iwlwifi_dev_ucode_cont_event(priv,
  516. 0, time, ev);
  517. } else {
  518. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  519. trace_iwlwifi_dev_ucode_cont_event(priv,
  520. time, data, ev);
  521. }
  522. }
  523. /* Allow device to power down */
  524. iwl_release_nic_access(priv);
  525. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  526. }
  527. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  528. {
  529. u32 capacity; /* event log capacity in # entries */
  530. u32 base; /* SRAM byte address of event log header */
  531. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  532. u32 num_wraps; /* # times uCode wrapped to top of log */
  533. u32 next_entry; /* index of next entry to be written by uCode */
  534. if (priv->ucode_type == UCODE_INIT)
  535. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  536. else
  537. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  538. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  539. capacity = iwl_read_targ_mem(priv, base);
  540. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  541. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  542. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  543. } else
  544. return;
  545. if (num_wraps == priv->event_log.num_wraps) {
  546. iwl_print_cont_event_trace(priv,
  547. base, priv->event_log.next_entry,
  548. next_entry - priv->event_log.next_entry,
  549. mode);
  550. priv->event_log.non_wraps_count++;
  551. } else {
  552. if ((num_wraps - priv->event_log.num_wraps) > 1)
  553. priv->event_log.wraps_more_count++;
  554. else
  555. priv->event_log.wraps_once_count++;
  556. trace_iwlwifi_dev_ucode_wrap_event(priv,
  557. num_wraps - priv->event_log.num_wraps,
  558. next_entry, priv->event_log.next_entry);
  559. if (next_entry < priv->event_log.next_entry) {
  560. iwl_print_cont_event_trace(priv, base,
  561. priv->event_log.next_entry,
  562. capacity - priv->event_log.next_entry,
  563. mode);
  564. iwl_print_cont_event_trace(priv, base, 0,
  565. next_entry, mode);
  566. } else {
  567. iwl_print_cont_event_trace(priv, base,
  568. next_entry, capacity - next_entry,
  569. mode);
  570. iwl_print_cont_event_trace(priv, base, 0,
  571. next_entry, mode);
  572. }
  573. }
  574. priv->event_log.num_wraps = num_wraps;
  575. priv->event_log.next_entry = next_entry;
  576. }
  577. /**
  578. * iwl_bg_ucode_trace - Timer callback to log ucode event
  579. *
  580. * The timer is continually set to execute every
  581. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  582. * this function is to perform continuous uCode event logging operation
  583. * if enabled
  584. */
  585. static void iwl_bg_ucode_trace(unsigned long data)
  586. {
  587. struct iwl_priv *priv = (struct iwl_priv *)data;
  588. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  589. return;
  590. if (priv->event_log.ucode_trace) {
  591. iwl_continuous_event_trace(priv);
  592. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  593. mod_timer(&priv->ucode_trace,
  594. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  595. }
  596. }
  597. static void iwlagn_rx_beacon_notif(struct iwl_priv *priv,
  598. struct iwl_rx_mem_buffer *rxb)
  599. {
  600. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  601. struct iwlagn_beacon_notif *beacon = (void *)pkt->u.raw;
  602. #ifdef CONFIG_IWLWIFI_DEBUG
  603. u16 status = le16_to_cpu(beacon->beacon_notify_hdr.status.status);
  604. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  605. IWL_DEBUG_RX(priv, "beacon status %#x, retries:%d ibssmgr:%d "
  606. "tsf:0x%.8x%.8x rate:%d\n",
  607. status & TX_STATUS_MSK,
  608. beacon->beacon_notify_hdr.failure_frame,
  609. le32_to_cpu(beacon->ibss_mgr_status),
  610. le32_to_cpu(beacon->high_tsf),
  611. le32_to_cpu(beacon->low_tsf), rate);
  612. #endif
  613. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  614. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  615. queue_work(priv->workqueue, &priv->beacon_update);
  616. }
  617. /* Handle notification from uCode that card's power state is changing
  618. * due to software, hardware, or critical temperature RFKILL */
  619. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  620. struct iwl_rx_mem_buffer *rxb)
  621. {
  622. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  623. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  624. unsigned long status = priv->status;
  625. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  626. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  627. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  628. (flags & CT_CARD_DISABLED) ?
  629. "Reached" : "Not reached");
  630. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  631. CT_CARD_DISABLED)) {
  632. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  633. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  634. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  635. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  636. if (!(flags & RXON_CARD_DISABLED)) {
  637. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  638. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  639. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  640. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  641. }
  642. if (flags & CT_CARD_DISABLED)
  643. iwl_tt_enter_ct_kill(priv);
  644. }
  645. if (!(flags & CT_CARD_DISABLED))
  646. iwl_tt_exit_ct_kill(priv);
  647. if (flags & HW_CARD_DISABLED)
  648. set_bit(STATUS_RF_KILL_HW, &priv->status);
  649. else
  650. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  651. if (!(flags & RXON_CARD_DISABLED))
  652. iwl_scan_cancel(priv);
  653. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  654. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  655. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  656. test_bit(STATUS_RF_KILL_HW, &priv->status));
  657. else
  658. wake_up_interruptible(&priv->wait_command_queue);
  659. }
  660. static void iwl_bg_tx_flush(struct work_struct *work)
  661. {
  662. struct iwl_priv *priv =
  663. container_of(work, struct iwl_priv, tx_flush);
  664. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  665. return;
  666. /* do nothing if rf-kill is on */
  667. if (!iwl_is_ready_rf(priv))
  668. return;
  669. if (priv->cfg->ops->lib->txfifo_flush) {
  670. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  671. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  672. }
  673. }
  674. /**
  675. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  676. *
  677. * Setup the RX handlers for each of the reply types sent from the uCode
  678. * to the host.
  679. *
  680. * This function chains into the hardware specific files for them to setup
  681. * any hardware specific handlers as well.
  682. */
  683. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  684. {
  685. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  686. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  687. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  688. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  689. iwl_rx_spectrum_measure_notif;
  690. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  691. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  692. iwl_rx_pm_debug_statistics_notif;
  693. priv->rx_handlers[BEACON_NOTIFICATION] = iwlagn_rx_beacon_notif;
  694. /*
  695. * The same handler is used for both the REPLY to a discrete
  696. * statistics request from the host as well as for the periodic
  697. * statistics notifications (after received beacons) from the uCode.
  698. */
  699. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  700. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  701. iwl_setup_rx_scan_handlers(priv);
  702. /* status change handler */
  703. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  704. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  705. iwl_rx_missed_beacon_notif;
  706. /* Rx handlers */
  707. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  708. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  709. /* block ack */
  710. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  711. /* Set up hardware specific Rx handlers */
  712. priv->cfg->ops->lib->rx_handler_setup(priv);
  713. }
  714. /**
  715. * iwl_rx_handle - Main entry function for receiving responses from uCode
  716. *
  717. * Uses the priv->rx_handlers callback function array to invoke
  718. * the appropriate handlers, including command responses,
  719. * frame-received notifications, and other notifications.
  720. */
  721. static void iwl_rx_handle(struct iwl_priv *priv)
  722. {
  723. struct iwl_rx_mem_buffer *rxb;
  724. struct iwl_rx_packet *pkt;
  725. struct iwl_rx_queue *rxq = &priv->rxq;
  726. u32 r, i;
  727. int reclaim;
  728. unsigned long flags;
  729. u8 fill_rx = 0;
  730. u32 count = 8;
  731. int total_empty;
  732. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  733. * buffer that the driver may process (last buffer filled by ucode). */
  734. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  735. i = rxq->read;
  736. /* Rx interrupt, but nothing sent from uCode */
  737. if (i == r)
  738. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  739. /* calculate total frames need to be restock after handling RX */
  740. total_empty = r - rxq->write_actual;
  741. if (total_empty < 0)
  742. total_empty += RX_QUEUE_SIZE;
  743. if (total_empty > (RX_QUEUE_SIZE / 2))
  744. fill_rx = 1;
  745. while (i != r) {
  746. int len;
  747. rxb = rxq->queue[i];
  748. /* If an RXB doesn't have a Rx queue slot associated with it,
  749. * then a bug has been introduced in the queue refilling
  750. * routines -- catch it here */
  751. BUG_ON(rxb == NULL);
  752. rxq->queue[i] = NULL;
  753. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  754. PAGE_SIZE << priv->hw_params.rx_page_order,
  755. PCI_DMA_FROMDEVICE);
  756. pkt = rxb_addr(rxb);
  757. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  758. len += sizeof(u32); /* account for status word */
  759. trace_iwlwifi_dev_rx(priv, pkt, len);
  760. /* Reclaim a command buffer only if this packet is a response
  761. * to a (driver-originated) command.
  762. * If the packet (e.g. Rx frame) originated from uCode,
  763. * there is no command buffer to reclaim.
  764. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  765. * but apparently a few don't get set; catch them here. */
  766. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  767. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  768. (pkt->hdr.cmd != REPLY_RX) &&
  769. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  770. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  771. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  772. (pkt->hdr.cmd != REPLY_TX);
  773. /*
  774. * Do the notification wait before RX handlers so
  775. * even if the RX handler consumes the RXB we have
  776. * access to it in the notification wait entry.
  777. */
  778. if (!list_empty(&priv->_agn.notif_waits)) {
  779. struct iwl_notification_wait *w;
  780. spin_lock(&priv->_agn.notif_wait_lock);
  781. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  782. if (w->cmd == pkt->hdr.cmd) {
  783. w->triggered = true;
  784. if (w->fn)
  785. w->fn(priv, pkt);
  786. }
  787. }
  788. spin_unlock(&priv->_agn.notif_wait_lock);
  789. wake_up_all(&priv->_agn.notif_waitq);
  790. }
  791. /* Based on type of command response or notification,
  792. * handle those that need handling via function in
  793. * rx_handlers table. See iwl_setup_rx_handlers() */
  794. if (priv->rx_handlers[pkt->hdr.cmd]) {
  795. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  796. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  797. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  798. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  799. } else {
  800. /* No handling needed */
  801. IWL_DEBUG_RX(priv,
  802. "r %d i %d No handler needed for %s, 0x%02x\n",
  803. r, i, get_cmd_string(pkt->hdr.cmd),
  804. pkt->hdr.cmd);
  805. }
  806. /*
  807. * XXX: After here, we should always check rxb->page
  808. * against NULL before touching it or its virtual
  809. * memory (pkt). Because some rx_handler might have
  810. * already taken or freed the pages.
  811. */
  812. if (reclaim) {
  813. /* Invoke any callbacks, transfer the buffer to caller,
  814. * and fire off the (possibly) blocking iwl_send_cmd()
  815. * as we reclaim the driver command queue */
  816. if (rxb->page)
  817. iwl_tx_cmd_complete(priv, rxb);
  818. else
  819. IWL_WARN(priv, "Claim null rxb?\n");
  820. }
  821. /* Reuse the page if possible. For notification packets and
  822. * SKBs that fail to Rx correctly, add them back into the
  823. * rx_free list for reuse later. */
  824. spin_lock_irqsave(&rxq->lock, flags);
  825. if (rxb->page != NULL) {
  826. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  827. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  828. PCI_DMA_FROMDEVICE);
  829. list_add_tail(&rxb->list, &rxq->rx_free);
  830. rxq->free_count++;
  831. } else
  832. list_add_tail(&rxb->list, &rxq->rx_used);
  833. spin_unlock_irqrestore(&rxq->lock, flags);
  834. i = (i + 1) & RX_QUEUE_MASK;
  835. /* If there are a lot of unused frames,
  836. * restock the Rx queue so ucode wont assert. */
  837. if (fill_rx) {
  838. count++;
  839. if (count >= 8) {
  840. rxq->read = i;
  841. iwlagn_rx_replenish_now(priv);
  842. count = 0;
  843. }
  844. }
  845. }
  846. /* Backtrack one entry */
  847. rxq->read = i;
  848. if (fill_rx)
  849. iwlagn_rx_replenish_now(priv);
  850. else
  851. iwlagn_rx_queue_restock(priv);
  852. }
  853. /* call this function to flush any scheduled tasklet */
  854. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  855. {
  856. /* wait to make sure we flush pending tasklet*/
  857. synchronize_irq(priv->pci_dev->irq);
  858. tasklet_kill(&priv->irq_tasklet);
  859. }
  860. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  861. {
  862. u32 inta, handled = 0;
  863. u32 inta_fh;
  864. unsigned long flags;
  865. u32 i;
  866. #ifdef CONFIG_IWLWIFI_DEBUG
  867. u32 inta_mask;
  868. #endif
  869. spin_lock_irqsave(&priv->lock, flags);
  870. /* Ack/clear/reset pending uCode interrupts.
  871. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  872. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  873. inta = iwl_read32(priv, CSR_INT);
  874. iwl_write32(priv, CSR_INT, inta);
  875. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  876. * Any new interrupts that happen after this, either while we're
  877. * in this tasklet, or later, will show up in next ISR/tasklet. */
  878. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  879. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  880. #ifdef CONFIG_IWLWIFI_DEBUG
  881. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  882. /* just for debug */
  883. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  884. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  885. inta, inta_mask, inta_fh);
  886. }
  887. #endif
  888. spin_unlock_irqrestore(&priv->lock, flags);
  889. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  890. * atomic, make sure that inta covers all the interrupts that
  891. * we've discovered, even if FH interrupt came in just after
  892. * reading CSR_INT. */
  893. if (inta_fh & CSR49_FH_INT_RX_MASK)
  894. inta |= CSR_INT_BIT_FH_RX;
  895. if (inta_fh & CSR49_FH_INT_TX_MASK)
  896. inta |= CSR_INT_BIT_FH_TX;
  897. /* Now service all interrupt bits discovered above. */
  898. if (inta & CSR_INT_BIT_HW_ERR) {
  899. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  900. /* Tell the device to stop sending interrupts */
  901. iwl_disable_interrupts(priv);
  902. priv->isr_stats.hw++;
  903. iwl_irq_handle_error(priv);
  904. handled |= CSR_INT_BIT_HW_ERR;
  905. return;
  906. }
  907. #ifdef CONFIG_IWLWIFI_DEBUG
  908. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  909. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  910. if (inta & CSR_INT_BIT_SCD) {
  911. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  912. "the frame/frames.\n");
  913. priv->isr_stats.sch++;
  914. }
  915. /* Alive notification via Rx interrupt will do the real work */
  916. if (inta & CSR_INT_BIT_ALIVE) {
  917. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  918. priv->isr_stats.alive++;
  919. }
  920. }
  921. #endif
  922. /* Safely ignore these bits for debug checks below */
  923. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  924. /* HW RF KILL switch toggled */
  925. if (inta & CSR_INT_BIT_RF_KILL) {
  926. int hw_rf_kill = 0;
  927. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  928. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  929. hw_rf_kill = 1;
  930. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  931. hw_rf_kill ? "disable radio" : "enable radio");
  932. priv->isr_stats.rfkill++;
  933. /* driver only loads ucode once setting the interface up.
  934. * the driver allows loading the ucode even if the radio
  935. * is killed. Hence update the killswitch state here. The
  936. * rfkill handler will care about restarting if needed.
  937. */
  938. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  939. if (hw_rf_kill)
  940. set_bit(STATUS_RF_KILL_HW, &priv->status);
  941. else
  942. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  943. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  944. }
  945. handled |= CSR_INT_BIT_RF_KILL;
  946. }
  947. /* Chip got too hot and stopped itself */
  948. if (inta & CSR_INT_BIT_CT_KILL) {
  949. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  950. priv->isr_stats.ctkill++;
  951. handled |= CSR_INT_BIT_CT_KILL;
  952. }
  953. /* Error detected by uCode */
  954. if (inta & CSR_INT_BIT_SW_ERR) {
  955. IWL_ERR(priv, "Microcode SW error detected. "
  956. " Restarting 0x%X.\n", inta);
  957. priv->isr_stats.sw++;
  958. iwl_irq_handle_error(priv);
  959. handled |= CSR_INT_BIT_SW_ERR;
  960. }
  961. /*
  962. * uCode wakes up after power-down sleep.
  963. * Tell device about any new tx or host commands enqueued,
  964. * and about any Rx buffers made available while asleep.
  965. */
  966. if (inta & CSR_INT_BIT_WAKEUP) {
  967. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  968. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  969. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  970. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  971. priv->isr_stats.wakeup++;
  972. handled |= CSR_INT_BIT_WAKEUP;
  973. }
  974. /* All uCode command responses, including Tx command responses,
  975. * Rx "responses" (frame-received notification), and other
  976. * notifications from uCode come through here*/
  977. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  978. iwl_rx_handle(priv);
  979. priv->isr_stats.rx++;
  980. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  981. }
  982. /* This "Tx" DMA channel is used only for loading uCode */
  983. if (inta & CSR_INT_BIT_FH_TX) {
  984. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  985. priv->isr_stats.tx++;
  986. handled |= CSR_INT_BIT_FH_TX;
  987. /* Wake up uCode load routine, now that load is complete */
  988. priv->ucode_write_complete = 1;
  989. wake_up_interruptible(&priv->wait_command_queue);
  990. }
  991. if (inta & ~handled) {
  992. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  993. priv->isr_stats.unhandled++;
  994. }
  995. if (inta & ~(priv->inta_mask)) {
  996. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  997. inta & ~priv->inta_mask);
  998. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  999. }
  1000. /* Re-enable all interrupts */
  1001. /* only Re-enable if disabled by irq */
  1002. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1003. iwl_enable_interrupts(priv);
  1004. /* Re-enable RF_KILL if it occurred */
  1005. else if (handled & CSR_INT_BIT_RF_KILL)
  1006. iwl_enable_rfkill_int(priv);
  1007. #ifdef CONFIG_IWLWIFI_DEBUG
  1008. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1009. inta = iwl_read32(priv, CSR_INT);
  1010. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1011. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1012. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1013. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1014. }
  1015. #endif
  1016. }
  1017. /* tasklet for iwlagn interrupt */
  1018. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1019. {
  1020. u32 inta = 0;
  1021. u32 handled = 0;
  1022. unsigned long flags;
  1023. u32 i;
  1024. #ifdef CONFIG_IWLWIFI_DEBUG
  1025. u32 inta_mask;
  1026. #endif
  1027. spin_lock_irqsave(&priv->lock, flags);
  1028. /* Ack/clear/reset pending uCode interrupts.
  1029. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1030. */
  1031. /* There is a hardware bug in the interrupt mask function that some
  1032. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1033. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1034. * ICT interrupt handling mechanism has another bug that might cause
  1035. * these unmasked interrupts fail to be detected. We workaround the
  1036. * hardware bugs here by ACKing all the possible interrupts so that
  1037. * interrupt coalescing can still be achieved.
  1038. */
  1039. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1040. inta = priv->_agn.inta;
  1041. #ifdef CONFIG_IWLWIFI_DEBUG
  1042. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1043. /* just for debug */
  1044. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1045. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1046. inta, inta_mask);
  1047. }
  1048. #endif
  1049. spin_unlock_irqrestore(&priv->lock, flags);
  1050. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1051. priv->_agn.inta = 0;
  1052. /* Now service all interrupt bits discovered above. */
  1053. if (inta & CSR_INT_BIT_HW_ERR) {
  1054. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1055. /* Tell the device to stop sending interrupts */
  1056. iwl_disable_interrupts(priv);
  1057. priv->isr_stats.hw++;
  1058. iwl_irq_handle_error(priv);
  1059. handled |= CSR_INT_BIT_HW_ERR;
  1060. return;
  1061. }
  1062. #ifdef CONFIG_IWLWIFI_DEBUG
  1063. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1064. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1065. if (inta & CSR_INT_BIT_SCD) {
  1066. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1067. "the frame/frames.\n");
  1068. priv->isr_stats.sch++;
  1069. }
  1070. /* Alive notification via Rx interrupt will do the real work */
  1071. if (inta & CSR_INT_BIT_ALIVE) {
  1072. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1073. priv->isr_stats.alive++;
  1074. }
  1075. }
  1076. #endif
  1077. /* Safely ignore these bits for debug checks below */
  1078. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1079. /* HW RF KILL switch toggled */
  1080. if (inta & CSR_INT_BIT_RF_KILL) {
  1081. int hw_rf_kill = 0;
  1082. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1083. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1084. hw_rf_kill = 1;
  1085. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1086. hw_rf_kill ? "disable radio" : "enable radio");
  1087. priv->isr_stats.rfkill++;
  1088. /* driver only loads ucode once setting the interface up.
  1089. * the driver allows loading the ucode even if the radio
  1090. * is killed. Hence update the killswitch state here. The
  1091. * rfkill handler will care about restarting if needed.
  1092. */
  1093. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1094. if (hw_rf_kill)
  1095. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1096. else
  1097. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1098. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1099. }
  1100. handled |= CSR_INT_BIT_RF_KILL;
  1101. }
  1102. /* Chip got too hot and stopped itself */
  1103. if (inta & CSR_INT_BIT_CT_KILL) {
  1104. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1105. priv->isr_stats.ctkill++;
  1106. handled |= CSR_INT_BIT_CT_KILL;
  1107. }
  1108. /* Error detected by uCode */
  1109. if (inta & CSR_INT_BIT_SW_ERR) {
  1110. IWL_ERR(priv, "Microcode SW error detected. "
  1111. " Restarting 0x%X.\n", inta);
  1112. priv->isr_stats.sw++;
  1113. iwl_irq_handle_error(priv);
  1114. handled |= CSR_INT_BIT_SW_ERR;
  1115. }
  1116. /* uCode wakes up after power-down sleep */
  1117. if (inta & CSR_INT_BIT_WAKEUP) {
  1118. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1119. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1120. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1121. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1122. priv->isr_stats.wakeup++;
  1123. handled |= CSR_INT_BIT_WAKEUP;
  1124. }
  1125. /* All uCode command responses, including Tx command responses,
  1126. * Rx "responses" (frame-received notification), and other
  1127. * notifications from uCode come through here*/
  1128. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1129. CSR_INT_BIT_RX_PERIODIC)) {
  1130. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1131. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1132. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1133. iwl_write32(priv, CSR_FH_INT_STATUS,
  1134. CSR49_FH_INT_RX_MASK);
  1135. }
  1136. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1137. handled |= CSR_INT_BIT_RX_PERIODIC;
  1138. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1139. }
  1140. /* Sending RX interrupt require many steps to be done in the
  1141. * the device:
  1142. * 1- write interrupt to current index in ICT table.
  1143. * 2- dma RX frame.
  1144. * 3- update RX shared data to indicate last write index.
  1145. * 4- send interrupt.
  1146. * This could lead to RX race, driver could receive RX interrupt
  1147. * but the shared data changes does not reflect this;
  1148. * periodic interrupt will detect any dangling Rx activity.
  1149. */
  1150. /* Disable periodic interrupt; we use it as just a one-shot. */
  1151. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1152. CSR_INT_PERIODIC_DIS);
  1153. iwl_rx_handle(priv);
  1154. /*
  1155. * Enable periodic interrupt in 8 msec only if we received
  1156. * real RX interrupt (instead of just periodic int), to catch
  1157. * any dangling Rx interrupt. If it was just the periodic
  1158. * interrupt, there was no dangling Rx activity, and no need
  1159. * to extend the periodic interrupt; one-shot is enough.
  1160. */
  1161. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1162. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1163. CSR_INT_PERIODIC_ENA);
  1164. priv->isr_stats.rx++;
  1165. }
  1166. /* This "Tx" DMA channel is used only for loading uCode */
  1167. if (inta & CSR_INT_BIT_FH_TX) {
  1168. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1169. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1170. priv->isr_stats.tx++;
  1171. handled |= CSR_INT_BIT_FH_TX;
  1172. /* Wake up uCode load routine, now that load is complete */
  1173. priv->ucode_write_complete = 1;
  1174. wake_up_interruptible(&priv->wait_command_queue);
  1175. }
  1176. if (inta & ~handled) {
  1177. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1178. priv->isr_stats.unhandled++;
  1179. }
  1180. if (inta & ~(priv->inta_mask)) {
  1181. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1182. inta & ~priv->inta_mask);
  1183. }
  1184. /* Re-enable all interrupts */
  1185. /* only Re-enable if disabled by irq */
  1186. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1187. iwl_enable_interrupts(priv);
  1188. /* Re-enable RF_KILL if it occurred */
  1189. else if (handled & CSR_INT_BIT_RF_KILL)
  1190. iwl_enable_rfkill_int(priv);
  1191. }
  1192. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1193. #define ACK_CNT_RATIO (50)
  1194. #define BA_TIMEOUT_CNT (5)
  1195. #define BA_TIMEOUT_MAX (16)
  1196. /**
  1197. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1198. *
  1199. * When the ACK count ratio is low and aggregated BA timeout retries exceeding
  1200. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1201. * operation state.
  1202. */
  1203. bool iwl_good_ack_health(struct iwl_priv *priv, struct iwl_rx_packet *pkt)
  1204. {
  1205. int actual_delta, expected_delta, ba_timeout_delta;
  1206. struct statistics_tx *cur, *old;
  1207. if (priv->_agn.agg_tids_count)
  1208. return true;
  1209. if (iwl_bt_statistics(priv)) {
  1210. cur = &pkt->u.stats_bt.tx;
  1211. old = &priv->_agn.statistics_bt.tx;
  1212. } else {
  1213. cur = &pkt->u.stats.tx;
  1214. old = &priv->_agn.statistics.tx;
  1215. }
  1216. actual_delta = le32_to_cpu(cur->actual_ack_cnt) -
  1217. le32_to_cpu(old->actual_ack_cnt);
  1218. expected_delta = le32_to_cpu(cur->expected_ack_cnt) -
  1219. le32_to_cpu(old->expected_ack_cnt);
  1220. /* Values should not be negative, but we do not trust the firmware */
  1221. if (actual_delta <= 0 || expected_delta <= 0)
  1222. return true;
  1223. ba_timeout_delta = le32_to_cpu(cur->agg.ba_timeout) -
  1224. le32_to_cpu(old->agg.ba_timeout);
  1225. if ((actual_delta * 100 / expected_delta) < ACK_CNT_RATIO &&
  1226. ba_timeout_delta > BA_TIMEOUT_CNT) {
  1227. IWL_DEBUG_RADIO(priv, "deltas: actual %d expected %d ba_timeout %d\n",
  1228. actual_delta, expected_delta, ba_timeout_delta);
  1229. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1230. /*
  1231. * This is ifdef'ed on DEBUGFS because otherwise the
  1232. * statistics aren't available. If DEBUGFS is set but
  1233. * DEBUG is not, these will just compile out.
  1234. */
  1235. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta %d\n",
  1236. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1237. IWL_DEBUG_RADIO(priv,
  1238. "ack_or_ba_timeout_collision delta %d\n",
  1239. priv->_agn.delta_statistics.tx.ack_or_ba_timeout_collision);
  1240. #endif
  1241. if (ba_timeout_delta >= BA_TIMEOUT_MAX)
  1242. return false;
  1243. }
  1244. return true;
  1245. }
  1246. /*****************************************************************************
  1247. *
  1248. * sysfs attributes
  1249. *
  1250. *****************************************************************************/
  1251. #ifdef CONFIG_IWLWIFI_DEBUG
  1252. /*
  1253. * The following adds a new attribute to the sysfs representation
  1254. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1255. * used for controlling the debug level.
  1256. *
  1257. * See the level definitions in iwl for details.
  1258. *
  1259. * The debug_level being managed using sysfs below is a per device debug
  1260. * level that is used instead of the global debug level if it (the per
  1261. * device debug level) is set.
  1262. */
  1263. static ssize_t show_debug_level(struct device *d,
  1264. struct device_attribute *attr, char *buf)
  1265. {
  1266. struct iwl_priv *priv = dev_get_drvdata(d);
  1267. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1268. }
  1269. static ssize_t store_debug_level(struct device *d,
  1270. struct device_attribute *attr,
  1271. const char *buf, size_t count)
  1272. {
  1273. struct iwl_priv *priv = dev_get_drvdata(d);
  1274. unsigned long val;
  1275. int ret;
  1276. ret = strict_strtoul(buf, 0, &val);
  1277. if (ret)
  1278. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1279. else {
  1280. priv->debug_level = val;
  1281. if (iwl_alloc_traffic_mem(priv))
  1282. IWL_ERR(priv,
  1283. "Not enough memory to generate traffic log\n");
  1284. }
  1285. return strnlen(buf, count);
  1286. }
  1287. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1288. show_debug_level, store_debug_level);
  1289. #endif /* CONFIG_IWLWIFI_DEBUG */
  1290. static ssize_t show_temperature(struct device *d,
  1291. struct device_attribute *attr, char *buf)
  1292. {
  1293. struct iwl_priv *priv = dev_get_drvdata(d);
  1294. if (!iwl_is_alive(priv))
  1295. return -EAGAIN;
  1296. return sprintf(buf, "%d\n", priv->temperature);
  1297. }
  1298. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1299. static ssize_t show_tx_power(struct device *d,
  1300. struct device_attribute *attr, char *buf)
  1301. {
  1302. struct iwl_priv *priv = dev_get_drvdata(d);
  1303. if (!iwl_is_ready_rf(priv))
  1304. return sprintf(buf, "off\n");
  1305. else
  1306. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1307. }
  1308. static ssize_t store_tx_power(struct device *d,
  1309. struct device_attribute *attr,
  1310. const char *buf, size_t count)
  1311. {
  1312. struct iwl_priv *priv = dev_get_drvdata(d);
  1313. unsigned long val;
  1314. int ret;
  1315. ret = strict_strtoul(buf, 10, &val);
  1316. if (ret)
  1317. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1318. else {
  1319. ret = iwl_set_tx_power(priv, val, false);
  1320. if (ret)
  1321. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1322. ret);
  1323. else
  1324. ret = count;
  1325. }
  1326. return ret;
  1327. }
  1328. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1329. static struct attribute *iwl_sysfs_entries[] = {
  1330. &dev_attr_temperature.attr,
  1331. &dev_attr_tx_power.attr,
  1332. #ifdef CONFIG_IWLWIFI_DEBUG
  1333. &dev_attr_debug_level.attr,
  1334. #endif
  1335. NULL
  1336. };
  1337. static struct attribute_group iwl_attribute_group = {
  1338. .name = NULL, /* put in device directory */
  1339. .attrs = iwl_sysfs_entries,
  1340. };
  1341. /******************************************************************************
  1342. *
  1343. * uCode download functions
  1344. *
  1345. ******************************************************************************/
  1346. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1347. {
  1348. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1349. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1350. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1351. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1352. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1353. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1354. }
  1355. static void iwl_nic_start(struct iwl_priv *priv)
  1356. {
  1357. /* Remove all resets to allow NIC to operate */
  1358. iwl_write32(priv, CSR_RESET, 0);
  1359. }
  1360. struct iwlagn_ucode_capabilities {
  1361. u32 max_probe_length;
  1362. u32 standard_phy_calibration_size;
  1363. bool pan;
  1364. };
  1365. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1366. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1367. struct iwlagn_ucode_capabilities *capa);
  1368. #define UCODE_EXPERIMENTAL_INDEX 100
  1369. #define UCODE_EXPERIMENTAL_TAG "exp"
  1370. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1371. {
  1372. const char *name_pre = priv->cfg->fw_name_pre;
  1373. char tag[8];
  1374. if (first) {
  1375. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1376. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1377. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1378. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1379. #endif
  1380. priv->fw_index = priv->cfg->ucode_api_max;
  1381. sprintf(tag, "%d", priv->fw_index);
  1382. } else {
  1383. priv->fw_index--;
  1384. sprintf(tag, "%d", priv->fw_index);
  1385. }
  1386. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1387. IWL_ERR(priv, "no suitable firmware found!\n");
  1388. return -ENOENT;
  1389. }
  1390. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1391. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1392. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1393. ? "EXPERIMENTAL " : "",
  1394. priv->firmware_name);
  1395. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1396. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1397. iwl_ucode_callback);
  1398. }
  1399. struct iwlagn_firmware_pieces {
  1400. const void *inst, *data, *init, *init_data, *boot;
  1401. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1402. u32 build;
  1403. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1404. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1405. };
  1406. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1407. const struct firmware *ucode_raw,
  1408. struct iwlagn_firmware_pieces *pieces)
  1409. {
  1410. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1411. u32 api_ver, hdr_size;
  1412. const u8 *src;
  1413. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1414. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1415. switch (api_ver) {
  1416. default:
  1417. /*
  1418. * 4965 doesn't revision the firmware file format
  1419. * along with the API version, it always uses v1
  1420. * file format.
  1421. */
  1422. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1423. CSR_HW_REV_TYPE_4965) {
  1424. hdr_size = 28;
  1425. if (ucode_raw->size < hdr_size) {
  1426. IWL_ERR(priv, "File size too small!\n");
  1427. return -EINVAL;
  1428. }
  1429. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1430. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1431. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1432. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1433. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1434. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1435. src = ucode->u.v2.data;
  1436. break;
  1437. }
  1438. /* fall through for 4965 */
  1439. case 0:
  1440. case 1:
  1441. case 2:
  1442. hdr_size = 24;
  1443. if (ucode_raw->size < hdr_size) {
  1444. IWL_ERR(priv, "File size too small!\n");
  1445. return -EINVAL;
  1446. }
  1447. pieces->build = 0;
  1448. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1449. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1450. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1451. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1452. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1453. src = ucode->u.v1.data;
  1454. break;
  1455. }
  1456. /* Verify size of file vs. image size info in file's header */
  1457. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1458. pieces->data_size + pieces->init_size +
  1459. pieces->init_data_size + pieces->boot_size) {
  1460. IWL_ERR(priv,
  1461. "uCode file size %d does not match expected size\n",
  1462. (int)ucode_raw->size);
  1463. return -EINVAL;
  1464. }
  1465. pieces->inst = src;
  1466. src += pieces->inst_size;
  1467. pieces->data = src;
  1468. src += pieces->data_size;
  1469. pieces->init = src;
  1470. src += pieces->init_size;
  1471. pieces->init_data = src;
  1472. src += pieces->init_data_size;
  1473. pieces->boot = src;
  1474. src += pieces->boot_size;
  1475. return 0;
  1476. }
  1477. static int iwlagn_wanted_ucode_alternative = 1;
  1478. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1479. const struct firmware *ucode_raw,
  1480. struct iwlagn_firmware_pieces *pieces,
  1481. struct iwlagn_ucode_capabilities *capa)
  1482. {
  1483. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1484. struct iwl_ucode_tlv *tlv;
  1485. size_t len = ucode_raw->size;
  1486. const u8 *data;
  1487. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1488. u64 alternatives;
  1489. u32 tlv_len;
  1490. enum iwl_ucode_tlv_type tlv_type;
  1491. const u8 *tlv_data;
  1492. if (len < sizeof(*ucode)) {
  1493. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1494. return -EINVAL;
  1495. }
  1496. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1497. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1498. le32_to_cpu(ucode->magic));
  1499. return -EINVAL;
  1500. }
  1501. /*
  1502. * Check which alternatives are present, and "downgrade"
  1503. * when the chosen alternative is not present, warning
  1504. * the user when that happens. Some files may not have
  1505. * any alternatives, so don't warn in that case.
  1506. */
  1507. alternatives = le64_to_cpu(ucode->alternatives);
  1508. tmp = wanted_alternative;
  1509. if (wanted_alternative > 63)
  1510. wanted_alternative = 63;
  1511. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1512. wanted_alternative--;
  1513. if (wanted_alternative && wanted_alternative != tmp)
  1514. IWL_WARN(priv,
  1515. "uCode alternative %d not available, choosing %d\n",
  1516. tmp, wanted_alternative);
  1517. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1518. pieces->build = le32_to_cpu(ucode->build);
  1519. data = ucode->data;
  1520. len -= sizeof(*ucode);
  1521. while (len >= sizeof(*tlv)) {
  1522. u16 tlv_alt;
  1523. len -= sizeof(*tlv);
  1524. tlv = (void *)data;
  1525. tlv_len = le32_to_cpu(tlv->length);
  1526. tlv_type = le16_to_cpu(tlv->type);
  1527. tlv_alt = le16_to_cpu(tlv->alternative);
  1528. tlv_data = tlv->data;
  1529. if (len < tlv_len) {
  1530. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1531. len, tlv_len);
  1532. return -EINVAL;
  1533. }
  1534. len -= ALIGN(tlv_len, 4);
  1535. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1536. /*
  1537. * Alternative 0 is always valid.
  1538. *
  1539. * Skip alternative TLVs that are not selected.
  1540. */
  1541. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1542. continue;
  1543. switch (tlv_type) {
  1544. case IWL_UCODE_TLV_INST:
  1545. pieces->inst = tlv_data;
  1546. pieces->inst_size = tlv_len;
  1547. break;
  1548. case IWL_UCODE_TLV_DATA:
  1549. pieces->data = tlv_data;
  1550. pieces->data_size = tlv_len;
  1551. break;
  1552. case IWL_UCODE_TLV_INIT:
  1553. pieces->init = tlv_data;
  1554. pieces->init_size = tlv_len;
  1555. break;
  1556. case IWL_UCODE_TLV_INIT_DATA:
  1557. pieces->init_data = tlv_data;
  1558. pieces->init_data_size = tlv_len;
  1559. break;
  1560. case IWL_UCODE_TLV_BOOT:
  1561. pieces->boot = tlv_data;
  1562. pieces->boot_size = tlv_len;
  1563. break;
  1564. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1565. if (tlv_len != sizeof(u32))
  1566. goto invalid_tlv_len;
  1567. capa->max_probe_length =
  1568. le32_to_cpup((__le32 *)tlv_data);
  1569. break;
  1570. case IWL_UCODE_TLV_PAN:
  1571. if (tlv_len)
  1572. goto invalid_tlv_len;
  1573. capa->pan = true;
  1574. break;
  1575. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1576. if (tlv_len != sizeof(u32))
  1577. goto invalid_tlv_len;
  1578. pieces->init_evtlog_ptr =
  1579. le32_to_cpup((__le32 *)tlv_data);
  1580. break;
  1581. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1582. if (tlv_len != sizeof(u32))
  1583. goto invalid_tlv_len;
  1584. pieces->init_evtlog_size =
  1585. le32_to_cpup((__le32 *)tlv_data);
  1586. break;
  1587. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1588. if (tlv_len != sizeof(u32))
  1589. goto invalid_tlv_len;
  1590. pieces->init_errlog_ptr =
  1591. le32_to_cpup((__le32 *)tlv_data);
  1592. break;
  1593. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1594. if (tlv_len != sizeof(u32))
  1595. goto invalid_tlv_len;
  1596. pieces->inst_evtlog_ptr =
  1597. le32_to_cpup((__le32 *)tlv_data);
  1598. break;
  1599. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1600. if (tlv_len != sizeof(u32))
  1601. goto invalid_tlv_len;
  1602. pieces->inst_evtlog_size =
  1603. le32_to_cpup((__le32 *)tlv_data);
  1604. break;
  1605. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1606. if (tlv_len != sizeof(u32))
  1607. goto invalid_tlv_len;
  1608. pieces->inst_errlog_ptr =
  1609. le32_to_cpup((__le32 *)tlv_data);
  1610. break;
  1611. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1612. if (tlv_len)
  1613. goto invalid_tlv_len;
  1614. priv->enhance_sensitivity_table = true;
  1615. break;
  1616. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1617. if (tlv_len != sizeof(u32))
  1618. goto invalid_tlv_len;
  1619. capa->standard_phy_calibration_size =
  1620. le32_to_cpup((__le32 *)tlv_data);
  1621. break;
  1622. default:
  1623. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1624. break;
  1625. }
  1626. }
  1627. if (len) {
  1628. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1629. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1630. return -EINVAL;
  1631. }
  1632. return 0;
  1633. invalid_tlv_len:
  1634. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1635. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1636. return -EINVAL;
  1637. }
  1638. /**
  1639. * iwl_ucode_callback - callback when firmware was loaded
  1640. *
  1641. * If loaded successfully, copies the firmware into buffers
  1642. * for the card to fetch (via DMA).
  1643. */
  1644. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1645. {
  1646. struct iwl_priv *priv = context;
  1647. struct iwl_ucode_header *ucode;
  1648. int err;
  1649. struct iwlagn_firmware_pieces pieces;
  1650. const unsigned int api_max = priv->cfg->ucode_api_max;
  1651. const unsigned int api_min = priv->cfg->ucode_api_min;
  1652. u32 api_ver;
  1653. char buildstr[25];
  1654. u32 build;
  1655. struct iwlagn_ucode_capabilities ucode_capa = {
  1656. .max_probe_length = 200,
  1657. .standard_phy_calibration_size =
  1658. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1659. };
  1660. memset(&pieces, 0, sizeof(pieces));
  1661. if (!ucode_raw) {
  1662. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1663. IWL_ERR(priv,
  1664. "request for firmware file '%s' failed.\n",
  1665. priv->firmware_name);
  1666. goto try_again;
  1667. }
  1668. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1669. priv->firmware_name, ucode_raw->size);
  1670. /* Make sure that we got at least the API version number */
  1671. if (ucode_raw->size < 4) {
  1672. IWL_ERR(priv, "File size way too small!\n");
  1673. goto try_again;
  1674. }
  1675. /* Data from ucode file: header followed by uCode images */
  1676. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1677. if (ucode->ver)
  1678. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1679. else
  1680. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1681. &ucode_capa);
  1682. if (err)
  1683. goto try_again;
  1684. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1685. build = pieces.build;
  1686. /*
  1687. * api_ver should match the api version forming part of the
  1688. * firmware filename ... but we don't check for that and only rely
  1689. * on the API version read from firmware header from here on forward
  1690. */
  1691. /* no api version check required for experimental uCode */
  1692. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1693. if (api_ver < api_min || api_ver > api_max) {
  1694. IWL_ERR(priv,
  1695. "Driver unable to support your firmware API. "
  1696. "Driver supports v%u, firmware is v%u.\n",
  1697. api_max, api_ver);
  1698. goto try_again;
  1699. }
  1700. if (api_ver != api_max)
  1701. IWL_ERR(priv,
  1702. "Firmware has old API version. Expected v%u, "
  1703. "got v%u. New firmware can be obtained "
  1704. "from http://www.intellinuxwireless.org.\n",
  1705. api_max, api_ver);
  1706. }
  1707. if (build)
  1708. sprintf(buildstr, " build %u%s", build,
  1709. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1710. ? " (EXP)" : "");
  1711. else
  1712. buildstr[0] = '\0';
  1713. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1714. IWL_UCODE_MAJOR(priv->ucode_ver),
  1715. IWL_UCODE_MINOR(priv->ucode_ver),
  1716. IWL_UCODE_API(priv->ucode_ver),
  1717. IWL_UCODE_SERIAL(priv->ucode_ver),
  1718. buildstr);
  1719. snprintf(priv->hw->wiphy->fw_version,
  1720. sizeof(priv->hw->wiphy->fw_version),
  1721. "%u.%u.%u.%u%s",
  1722. IWL_UCODE_MAJOR(priv->ucode_ver),
  1723. IWL_UCODE_MINOR(priv->ucode_ver),
  1724. IWL_UCODE_API(priv->ucode_ver),
  1725. IWL_UCODE_SERIAL(priv->ucode_ver),
  1726. buildstr);
  1727. /*
  1728. * For any of the failures below (before allocating pci memory)
  1729. * we will try to load a version with a smaller API -- maybe the
  1730. * user just got a corrupted version of the latest API.
  1731. */
  1732. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1733. priv->ucode_ver);
  1734. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1735. pieces.inst_size);
  1736. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1737. pieces.data_size);
  1738. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1739. pieces.init_size);
  1740. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1741. pieces.init_data_size);
  1742. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1743. pieces.boot_size);
  1744. /* Verify that uCode images will fit in card's SRAM */
  1745. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1746. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1747. pieces.inst_size);
  1748. goto try_again;
  1749. }
  1750. if (pieces.data_size > priv->hw_params.max_data_size) {
  1751. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1752. pieces.data_size);
  1753. goto try_again;
  1754. }
  1755. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1756. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1757. pieces.init_size);
  1758. goto try_again;
  1759. }
  1760. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1761. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1762. pieces.init_data_size);
  1763. goto try_again;
  1764. }
  1765. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1766. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1767. pieces.boot_size);
  1768. goto try_again;
  1769. }
  1770. /* Allocate ucode buffers for card's bus-master loading ... */
  1771. /* Runtime instructions and 2 copies of data:
  1772. * 1) unmodified from disk
  1773. * 2) backup cache for save/restore during power-downs */
  1774. priv->ucode_code.len = pieces.inst_size;
  1775. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1776. priv->ucode_data.len = pieces.data_size;
  1777. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1778. priv->ucode_data_backup.len = pieces.data_size;
  1779. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1780. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1781. !priv->ucode_data_backup.v_addr)
  1782. goto err_pci_alloc;
  1783. /* Initialization instructions and data */
  1784. if (pieces.init_size && pieces.init_data_size) {
  1785. priv->ucode_init.len = pieces.init_size;
  1786. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1787. priv->ucode_init_data.len = pieces.init_data_size;
  1788. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1789. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1790. goto err_pci_alloc;
  1791. }
  1792. /* Bootstrap (instructions only, no data) */
  1793. if (pieces.boot_size) {
  1794. priv->ucode_boot.len = pieces.boot_size;
  1795. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1796. if (!priv->ucode_boot.v_addr)
  1797. goto err_pci_alloc;
  1798. }
  1799. /* Now that we can no longer fail, copy information */
  1800. /*
  1801. * The (size - 16) / 12 formula is based on the information recorded
  1802. * for each event, which is of mode 1 (including timestamp) for all
  1803. * new microcodes that include this information.
  1804. */
  1805. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1806. if (pieces.init_evtlog_size)
  1807. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1808. else
  1809. priv->_agn.init_evtlog_size =
  1810. priv->cfg->base_params->max_event_log_size;
  1811. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1812. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1813. if (pieces.inst_evtlog_size)
  1814. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1815. else
  1816. priv->_agn.inst_evtlog_size =
  1817. priv->cfg->base_params->max_event_log_size;
  1818. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1819. if (ucode_capa.pan) {
  1820. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1821. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1822. } else
  1823. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1824. /* Copy images into buffers for card's bus-master reads ... */
  1825. /* Runtime instructions (first block of data in file) */
  1826. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1827. pieces.inst_size);
  1828. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1829. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1830. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1831. /*
  1832. * Runtime data
  1833. * NOTE: Copy into backup buffer will be done in iwl_up()
  1834. */
  1835. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1836. pieces.data_size);
  1837. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1838. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1839. /* Initialization instructions */
  1840. if (pieces.init_size) {
  1841. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1842. pieces.init_size);
  1843. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1844. }
  1845. /* Initialization data */
  1846. if (pieces.init_data_size) {
  1847. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1848. pieces.init_data_size);
  1849. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1850. pieces.init_data_size);
  1851. }
  1852. /* Bootstrap instructions */
  1853. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1854. pieces.boot_size);
  1855. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1856. /*
  1857. * figure out the offset of chain noise reset and gain commands
  1858. * base on the size of standard phy calibration commands table size
  1859. */
  1860. if (ucode_capa.standard_phy_calibration_size >
  1861. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1862. ucode_capa.standard_phy_calibration_size =
  1863. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1864. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1865. ucode_capa.standard_phy_calibration_size;
  1866. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1867. ucode_capa.standard_phy_calibration_size + 1;
  1868. /**************************************************
  1869. * This is still part of probe() in a sense...
  1870. *
  1871. * 9. Setup and register with mac80211 and debugfs
  1872. **************************************************/
  1873. err = iwl_mac_setup_register(priv, &ucode_capa);
  1874. if (err)
  1875. goto out_unbind;
  1876. err = iwl_dbgfs_register(priv, DRV_NAME);
  1877. if (err)
  1878. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1879. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1880. &iwl_attribute_group);
  1881. if (err) {
  1882. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1883. goto out_unbind;
  1884. }
  1885. /* We have our copies now, allow OS release its copies */
  1886. release_firmware(ucode_raw);
  1887. complete(&priv->_agn.firmware_loading_complete);
  1888. return;
  1889. try_again:
  1890. /* try next, if any */
  1891. if (iwl_request_firmware(priv, false))
  1892. goto out_unbind;
  1893. release_firmware(ucode_raw);
  1894. return;
  1895. err_pci_alloc:
  1896. IWL_ERR(priv, "failed to allocate pci memory\n");
  1897. iwl_dealloc_ucode_pci(priv);
  1898. out_unbind:
  1899. complete(&priv->_agn.firmware_loading_complete);
  1900. device_release_driver(&priv->pci_dev->dev);
  1901. release_firmware(ucode_raw);
  1902. }
  1903. static const char *desc_lookup_text[] = {
  1904. "OK",
  1905. "FAIL",
  1906. "BAD_PARAM",
  1907. "BAD_CHECKSUM",
  1908. "NMI_INTERRUPT_WDG",
  1909. "SYSASSERT",
  1910. "FATAL_ERROR",
  1911. "BAD_COMMAND",
  1912. "HW_ERROR_TUNE_LOCK",
  1913. "HW_ERROR_TEMPERATURE",
  1914. "ILLEGAL_CHAN_FREQ",
  1915. "VCC_NOT_STABLE",
  1916. "FH_ERROR",
  1917. "NMI_INTERRUPT_HOST",
  1918. "NMI_INTERRUPT_ACTION_PT",
  1919. "NMI_INTERRUPT_UNKNOWN",
  1920. "UCODE_VERSION_MISMATCH",
  1921. "HW_ERROR_ABS_LOCK",
  1922. "HW_ERROR_CAL_LOCK_FAIL",
  1923. "NMI_INTERRUPT_INST_ACTION_PT",
  1924. "NMI_INTERRUPT_DATA_ACTION_PT",
  1925. "NMI_TRM_HW_ER",
  1926. "NMI_INTERRUPT_TRM",
  1927. "NMI_INTERRUPT_BREAK_POINT"
  1928. "DEBUG_0",
  1929. "DEBUG_1",
  1930. "DEBUG_2",
  1931. "DEBUG_3",
  1932. };
  1933. static struct { char *name; u8 num; } advanced_lookup[] = {
  1934. { "NMI_INTERRUPT_WDG", 0x34 },
  1935. { "SYSASSERT", 0x35 },
  1936. { "UCODE_VERSION_MISMATCH", 0x37 },
  1937. { "BAD_COMMAND", 0x38 },
  1938. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1939. { "FATAL_ERROR", 0x3D },
  1940. { "NMI_TRM_HW_ERR", 0x46 },
  1941. { "NMI_INTERRUPT_TRM", 0x4C },
  1942. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1943. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1944. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1945. { "NMI_INTERRUPT_HOST", 0x66 },
  1946. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1947. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1948. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1949. { "ADVANCED_SYSASSERT", 0 },
  1950. };
  1951. static const char *desc_lookup(u32 num)
  1952. {
  1953. int i;
  1954. int max = ARRAY_SIZE(desc_lookup_text);
  1955. if (num < max)
  1956. return desc_lookup_text[num];
  1957. max = ARRAY_SIZE(advanced_lookup) - 1;
  1958. for (i = 0; i < max; i++) {
  1959. if (advanced_lookup[i].num == num)
  1960. break;;
  1961. }
  1962. return advanced_lookup[i].name;
  1963. }
  1964. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1965. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1966. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1967. {
  1968. u32 data2, line;
  1969. u32 desc, time, count, base, data1;
  1970. u32 blink1, blink2, ilink1, ilink2;
  1971. u32 pc, hcmd;
  1972. if (priv->ucode_type == UCODE_INIT) {
  1973. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1974. if (!base)
  1975. base = priv->_agn.init_errlog_ptr;
  1976. } else {
  1977. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1978. if (!base)
  1979. base = priv->_agn.inst_errlog_ptr;
  1980. }
  1981. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1982. IWL_ERR(priv,
  1983. "Not valid error log pointer 0x%08X for %s uCode\n",
  1984. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1985. return;
  1986. }
  1987. count = iwl_read_targ_mem(priv, base);
  1988. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1989. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1990. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1991. priv->status, count);
  1992. }
  1993. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1994. priv->isr_stats.err_code = desc;
  1995. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1996. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1997. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1998. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1999. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2000. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2001. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2002. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2003. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2004. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2005. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2006. blink1, blink2, ilink1, ilink2);
  2007. IWL_ERR(priv, "Desc Time "
  2008. "data1 data2 line\n");
  2009. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2010. desc_lookup(desc), desc, time, data1, data2, line);
  2011. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2012. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2013. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2014. }
  2015. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2016. /**
  2017. * iwl_print_event_log - Dump error event log to syslog
  2018. *
  2019. */
  2020. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2021. u32 num_events, u32 mode,
  2022. int pos, char **buf, size_t bufsz)
  2023. {
  2024. u32 i;
  2025. u32 base; /* SRAM byte address of event log header */
  2026. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2027. u32 ptr; /* SRAM byte address of log data */
  2028. u32 ev, time, data; /* event log data */
  2029. unsigned long reg_flags;
  2030. if (num_events == 0)
  2031. return pos;
  2032. if (priv->ucode_type == UCODE_INIT) {
  2033. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2034. if (!base)
  2035. base = priv->_agn.init_evtlog_ptr;
  2036. } else {
  2037. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2038. if (!base)
  2039. base = priv->_agn.inst_evtlog_ptr;
  2040. }
  2041. if (mode == 0)
  2042. event_size = 2 * sizeof(u32);
  2043. else
  2044. event_size = 3 * sizeof(u32);
  2045. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2046. /* Make sure device is powered up for SRAM reads */
  2047. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2048. iwl_grab_nic_access(priv);
  2049. /* Set starting address; reads will auto-increment */
  2050. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2051. rmb();
  2052. /* "time" is actually "data" for mode 0 (no timestamp).
  2053. * place event id # at far right for easier visual parsing. */
  2054. for (i = 0; i < num_events; i++) {
  2055. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2056. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2057. if (mode == 0) {
  2058. /* data, ev */
  2059. if (bufsz) {
  2060. pos += scnprintf(*buf + pos, bufsz - pos,
  2061. "EVT_LOG:0x%08x:%04u\n",
  2062. time, ev);
  2063. } else {
  2064. trace_iwlwifi_dev_ucode_event(priv, 0,
  2065. time, ev);
  2066. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2067. time, ev);
  2068. }
  2069. } else {
  2070. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2071. if (bufsz) {
  2072. pos += scnprintf(*buf + pos, bufsz - pos,
  2073. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2074. time, data, ev);
  2075. } else {
  2076. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2077. time, data, ev);
  2078. trace_iwlwifi_dev_ucode_event(priv, time,
  2079. data, ev);
  2080. }
  2081. }
  2082. }
  2083. /* Allow device to power down */
  2084. iwl_release_nic_access(priv);
  2085. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2086. return pos;
  2087. }
  2088. /**
  2089. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2090. */
  2091. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2092. u32 num_wraps, u32 next_entry,
  2093. u32 size, u32 mode,
  2094. int pos, char **buf, size_t bufsz)
  2095. {
  2096. /*
  2097. * display the newest DEFAULT_LOG_ENTRIES entries
  2098. * i.e the entries just before the next ont that uCode would fill.
  2099. */
  2100. if (num_wraps) {
  2101. if (next_entry < size) {
  2102. pos = iwl_print_event_log(priv,
  2103. capacity - (size - next_entry),
  2104. size - next_entry, mode,
  2105. pos, buf, bufsz);
  2106. pos = iwl_print_event_log(priv, 0,
  2107. next_entry, mode,
  2108. pos, buf, bufsz);
  2109. } else
  2110. pos = iwl_print_event_log(priv, next_entry - size,
  2111. size, mode, pos, buf, bufsz);
  2112. } else {
  2113. if (next_entry < size) {
  2114. pos = iwl_print_event_log(priv, 0, next_entry,
  2115. mode, pos, buf, bufsz);
  2116. } else {
  2117. pos = iwl_print_event_log(priv, next_entry - size,
  2118. size, mode, pos, buf, bufsz);
  2119. }
  2120. }
  2121. return pos;
  2122. }
  2123. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2124. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2125. char **buf, bool display)
  2126. {
  2127. u32 base; /* SRAM byte address of event log header */
  2128. u32 capacity; /* event log capacity in # entries */
  2129. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2130. u32 num_wraps; /* # times uCode wrapped to top of log */
  2131. u32 next_entry; /* index of next entry to be written by uCode */
  2132. u32 size; /* # entries that we'll print */
  2133. u32 logsize;
  2134. int pos = 0;
  2135. size_t bufsz = 0;
  2136. if (priv->ucode_type == UCODE_INIT) {
  2137. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2138. logsize = priv->_agn.init_evtlog_size;
  2139. if (!base)
  2140. base = priv->_agn.init_evtlog_ptr;
  2141. } else {
  2142. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2143. logsize = priv->_agn.inst_evtlog_size;
  2144. if (!base)
  2145. base = priv->_agn.inst_evtlog_ptr;
  2146. }
  2147. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2148. IWL_ERR(priv,
  2149. "Invalid event log pointer 0x%08X for %s uCode\n",
  2150. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2151. return -EINVAL;
  2152. }
  2153. /* event log header */
  2154. capacity = iwl_read_targ_mem(priv, base);
  2155. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2156. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2157. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2158. if (capacity > logsize) {
  2159. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2160. capacity, logsize);
  2161. capacity = logsize;
  2162. }
  2163. if (next_entry > logsize) {
  2164. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2165. next_entry, logsize);
  2166. next_entry = logsize;
  2167. }
  2168. size = num_wraps ? capacity : next_entry;
  2169. /* bail out if nothing in log */
  2170. if (size == 0) {
  2171. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2172. return pos;
  2173. }
  2174. /* enable/disable bt channel inhibition */
  2175. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2176. #ifdef CONFIG_IWLWIFI_DEBUG
  2177. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2178. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2179. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2180. #else
  2181. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2182. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2183. #endif
  2184. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2185. size);
  2186. #ifdef CONFIG_IWLWIFI_DEBUG
  2187. if (display) {
  2188. if (full_log)
  2189. bufsz = capacity * 48;
  2190. else
  2191. bufsz = size * 48;
  2192. *buf = kmalloc(bufsz, GFP_KERNEL);
  2193. if (!*buf)
  2194. return -ENOMEM;
  2195. }
  2196. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2197. /*
  2198. * if uCode has wrapped back to top of log,
  2199. * start at the oldest entry,
  2200. * i.e the next one that uCode would fill.
  2201. */
  2202. if (num_wraps)
  2203. pos = iwl_print_event_log(priv, next_entry,
  2204. capacity - next_entry, mode,
  2205. pos, buf, bufsz);
  2206. /* (then/else) start at top of log */
  2207. pos = iwl_print_event_log(priv, 0,
  2208. next_entry, mode, pos, buf, bufsz);
  2209. } else
  2210. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2211. next_entry, size, mode,
  2212. pos, buf, bufsz);
  2213. #else
  2214. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2215. next_entry, size, mode,
  2216. pos, buf, bufsz);
  2217. #endif
  2218. return pos;
  2219. }
  2220. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2221. {
  2222. struct iwl_ct_kill_config cmd;
  2223. struct iwl_ct_kill_throttling_config adv_cmd;
  2224. unsigned long flags;
  2225. int ret = 0;
  2226. spin_lock_irqsave(&priv->lock, flags);
  2227. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2228. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2229. spin_unlock_irqrestore(&priv->lock, flags);
  2230. priv->thermal_throttle.ct_kill_toggle = false;
  2231. if (priv->cfg->base_params->support_ct_kill_exit) {
  2232. adv_cmd.critical_temperature_enter =
  2233. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2234. adv_cmd.critical_temperature_exit =
  2235. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2236. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2237. sizeof(adv_cmd), &adv_cmd);
  2238. if (ret)
  2239. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2240. else
  2241. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2242. "succeeded, "
  2243. "critical temperature enter is %d,"
  2244. "exit is %d\n",
  2245. priv->hw_params.ct_kill_threshold,
  2246. priv->hw_params.ct_kill_exit_threshold);
  2247. } else {
  2248. cmd.critical_temperature_R =
  2249. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2250. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2251. sizeof(cmd), &cmd);
  2252. if (ret)
  2253. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2254. else
  2255. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2256. "succeeded, "
  2257. "critical temperature is %d\n",
  2258. priv->hw_params.ct_kill_threshold);
  2259. }
  2260. }
  2261. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2262. {
  2263. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2264. struct iwl_host_cmd cmd = {
  2265. .id = CALIBRATION_CFG_CMD,
  2266. .len = sizeof(struct iwl_calib_cfg_cmd),
  2267. .data = &calib_cfg_cmd,
  2268. };
  2269. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2270. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2271. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2272. return iwl_send_cmd(priv, &cmd);
  2273. }
  2274. /**
  2275. * iwl_alive_start - called after REPLY_ALIVE notification received
  2276. * from protocol/runtime uCode (initialization uCode's
  2277. * Alive gets handled by iwl_init_alive_start()).
  2278. */
  2279. static void iwl_alive_start(struct iwl_priv *priv)
  2280. {
  2281. int ret = 0;
  2282. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2283. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2284. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2285. * This is a paranoid check, because we would not have gotten the
  2286. * "runtime" alive if code weren't properly loaded. */
  2287. if (iwl_verify_ucode(priv)) {
  2288. /* Runtime instruction load was bad;
  2289. * take it all the way back down so we can try again */
  2290. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2291. goto restart;
  2292. }
  2293. ret = priv->cfg->ops->lib->alive_notify(priv);
  2294. if (ret) {
  2295. IWL_WARN(priv,
  2296. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2297. goto restart;
  2298. }
  2299. /* After the ALIVE response, we can send host commands to the uCode */
  2300. set_bit(STATUS_ALIVE, &priv->status);
  2301. /* Enable watchdog to monitor the driver tx queues */
  2302. iwl_setup_watchdog(priv);
  2303. if (iwl_is_rfkill(priv))
  2304. return;
  2305. /* download priority table before any calibration request */
  2306. if (priv->cfg->bt_params &&
  2307. priv->cfg->bt_params->advanced_bt_coexist) {
  2308. /* Configure Bluetooth device coexistence support */
  2309. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2310. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2311. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2312. priv->cfg->ops->hcmd->send_bt_config(priv);
  2313. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2314. iwlagn_send_prio_tbl(priv);
  2315. /* FIXME: w/a to force change uCode BT state machine */
  2316. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2317. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2318. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2319. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2320. }
  2321. if (priv->hw_params.calib_rt_cfg)
  2322. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2323. ieee80211_wake_queues(priv->hw);
  2324. priv->active_rate = IWL_RATES_MASK;
  2325. /* Configure Tx antenna selection based on H/W config */
  2326. if (priv->cfg->ops->hcmd->set_tx_ant)
  2327. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2328. if (iwl_is_associated_ctx(ctx)) {
  2329. struct iwl_rxon_cmd *active_rxon =
  2330. (struct iwl_rxon_cmd *)&ctx->active;
  2331. /* apply any changes in staging */
  2332. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2333. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2334. } else {
  2335. struct iwl_rxon_context *tmp;
  2336. /* Initialize our rx_config data */
  2337. for_each_context(priv, tmp)
  2338. iwl_connection_init_rx_config(priv, tmp);
  2339. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2340. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2341. }
  2342. if (!priv->cfg->bt_params || (priv->cfg->bt_params &&
  2343. !priv->cfg->bt_params->advanced_bt_coexist)) {
  2344. /*
  2345. * default is 2-wire BT coexexistence support
  2346. */
  2347. priv->cfg->ops->hcmd->send_bt_config(priv);
  2348. }
  2349. iwl_reset_run_time_calib(priv);
  2350. set_bit(STATUS_READY, &priv->status);
  2351. /* Configure the adapter for unassociated operation */
  2352. iwlcore_commit_rxon(priv, ctx);
  2353. /* At this point, the NIC is initialized and operational */
  2354. iwl_rf_kill_ct_config(priv);
  2355. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2356. wake_up_interruptible(&priv->wait_command_queue);
  2357. iwl_power_update_mode(priv, true);
  2358. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2359. return;
  2360. restart:
  2361. queue_work(priv->workqueue, &priv->restart);
  2362. }
  2363. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2364. static void __iwl_down(struct iwl_priv *priv)
  2365. {
  2366. unsigned long flags;
  2367. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2368. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2369. iwl_scan_cancel_timeout(priv, 200);
  2370. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2371. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2372. * to prevent rearm timer */
  2373. del_timer_sync(&priv->watchdog);
  2374. iwl_clear_ucode_stations(priv, NULL);
  2375. iwl_dealloc_bcast_stations(priv);
  2376. iwl_clear_driver_stations(priv);
  2377. /* reset BT coex data */
  2378. priv->bt_status = 0;
  2379. if (priv->cfg->bt_params)
  2380. priv->bt_traffic_load =
  2381. priv->cfg->bt_params->bt_init_traffic_load;
  2382. else
  2383. priv->bt_traffic_load = 0;
  2384. priv->bt_full_concurrent = false;
  2385. priv->bt_ci_compliance = 0;
  2386. /* Unblock any waiting calls */
  2387. wake_up_interruptible_all(&priv->wait_command_queue);
  2388. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2389. * exiting the module */
  2390. if (!exit_pending)
  2391. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2392. /* stop and reset the on-board processor */
  2393. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2394. /* tell the device to stop sending interrupts */
  2395. spin_lock_irqsave(&priv->lock, flags);
  2396. iwl_disable_interrupts(priv);
  2397. spin_unlock_irqrestore(&priv->lock, flags);
  2398. iwl_synchronize_irq(priv);
  2399. if (priv->mac80211_registered)
  2400. ieee80211_stop_queues(priv->hw);
  2401. /* If we have not previously called iwl_init() then
  2402. * clear all bits but the RF Kill bit and return */
  2403. if (!iwl_is_init(priv)) {
  2404. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2405. STATUS_RF_KILL_HW |
  2406. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2407. STATUS_GEO_CONFIGURED |
  2408. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2409. STATUS_EXIT_PENDING;
  2410. goto exit;
  2411. }
  2412. /* ...otherwise clear out all the status bits but the RF Kill
  2413. * bit and continue taking the NIC down. */
  2414. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2415. STATUS_RF_KILL_HW |
  2416. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2417. STATUS_GEO_CONFIGURED |
  2418. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2419. STATUS_FW_ERROR |
  2420. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2421. STATUS_EXIT_PENDING;
  2422. /* device going down, Stop using ICT table */
  2423. if (priv->cfg->ops->lib->isr_ops.disable)
  2424. priv->cfg->ops->lib->isr_ops.disable(priv);
  2425. iwlagn_txq_ctx_stop(priv);
  2426. iwlagn_rxq_stop(priv);
  2427. /* Power-down device's busmaster DMA clocks */
  2428. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2429. udelay(5);
  2430. /* Make sure (redundant) we've released our request to stay awake */
  2431. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2432. /* Stop the device, and put it in low power state */
  2433. iwl_apm_stop(priv);
  2434. exit:
  2435. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2436. dev_kfree_skb(priv->beacon_skb);
  2437. priv->beacon_skb = NULL;
  2438. /* clear out any free frames */
  2439. iwl_clear_free_frames(priv);
  2440. }
  2441. static void iwl_down(struct iwl_priv *priv)
  2442. {
  2443. mutex_lock(&priv->mutex);
  2444. __iwl_down(priv);
  2445. mutex_unlock(&priv->mutex);
  2446. iwl_cancel_deferred_work(priv);
  2447. }
  2448. #define HW_READY_TIMEOUT (50)
  2449. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2450. {
  2451. int ret = 0;
  2452. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2453. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2454. /* See if we got it */
  2455. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2456. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2457. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2458. HW_READY_TIMEOUT);
  2459. if (ret != -ETIMEDOUT)
  2460. priv->hw_ready = true;
  2461. else
  2462. priv->hw_ready = false;
  2463. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2464. (priv->hw_ready == 1) ? "ready" : "not ready");
  2465. return ret;
  2466. }
  2467. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2468. {
  2469. int ret = 0;
  2470. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2471. ret = iwl_set_hw_ready(priv);
  2472. if (priv->hw_ready)
  2473. return ret;
  2474. /* If HW is not ready, prepare the conditions to check again */
  2475. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2476. CSR_HW_IF_CONFIG_REG_PREPARE);
  2477. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2478. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2479. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2480. /* HW should be ready by now, check again. */
  2481. if (ret != -ETIMEDOUT)
  2482. iwl_set_hw_ready(priv);
  2483. return ret;
  2484. }
  2485. #define MAX_HW_RESTARTS 5
  2486. static int __iwl_up(struct iwl_priv *priv)
  2487. {
  2488. struct iwl_rxon_context *ctx;
  2489. int i;
  2490. int ret;
  2491. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2492. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2493. return -EIO;
  2494. }
  2495. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2496. IWL_ERR(priv, "ucode not available for device bringup\n");
  2497. return -EIO;
  2498. }
  2499. for_each_context(priv, ctx) {
  2500. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2501. if (ret) {
  2502. iwl_dealloc_bcast_stations(priv);
  2503. return ret;
  2504. }
  2505. }
  2506. iwl_prepare_card_hw(priv);
  2507. if (!priv->hw_ready) {
  2508. IWL_WARN(priv, "Exit HW not ready\n");
  2509. return -EIO;
  2510. }
  2511. /* If platform's RF_KILL switch is NOT set to KILL */
  2512. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2513. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2514. else
  2515. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2516. if (iwl_is_rfkill(priv)) {
  2517. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2518. iwl_enable_interrupts(priv);
  2519. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2520. return 0;
  2521. }
  2522. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2523. /* must be initialised before iwl_hw_nic_init */
  2524. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2525. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2526. else
  2527. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2528. ret = iwlagn_hw_nic_init(priv);
  2529. if (ret) {
  2530. IWL_ERR(priv, "Unable to init nic\n");
  2531. return ret;
  2532. }
  2533. /* make sure rfkill handshake bits are cleared */
  2534. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2535. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2536. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2537. /* clear (again), then enable host interrupts */
  2538. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2539. iwl_enable_interrupts(priv);
  2540. /* really make sure rfkill handshake bits are cleared */
  2541. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2542. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2543. /* Copy original ucode data image from disk into backup cache.
  2544. * This will be used to initialize the on-board processor's
  2545. * data SRAM for a clean start when the runtime program first loads. */
  2546. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2547. priv->ucode_data.len);
  2548. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2549. /* load bootstrap state machine,
  2550. * load bootstrap program into processor's memory,
  2551. * prepare to load the "initialize" uCode */
  2552. ret = priv->cfg->ops->lib->load_ucode(priv);
  2553. if (ret) {
  2554. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2555. ret);
  2556. continue;
  2557. }
  2558. /* start card; "initialize" will load runtime ucode */
  2559. iwl_nic_start(priv);
  2560. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2561. return 0;
  2562. }
  2563. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2564. __iwl_down(priv);
  2565. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2566. /* tried to restart and config the device for as long as our
  2567. * patience could withstand */
  2568. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2569. return -EIO;
  2570. }
  2571. /*****************************************************************************
  2572. *
  2573. * Workqueue callbacks
  2574. *
  2575. *****************************************************************************/
  2576. static void iwl_bg_init_alive_start(struct work_struct *data)
  2577. {
  2578. struct iwl_priv *priv =
  2579. container_of(data, struct iwl_priv, init_alive_start.work);
  2580. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2581. return;
  2582. mutex_lock(&priv->mutex);
  2583. priv->cfg->ops->lib->init_alive_start(priv);
  2584. mutex_unlock(&priv->mutex);
  2585. }
  2586. static void iwl_bg_alive_start(struct work_struct *data)
  2587. {
  2588. struct iwl_priv *priv =
  2589. container_of(data, struct iwl_priv, alive_start.work);
  2590. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2591. return;
  2592. /* enable dram interrupt */
  2593. if (priv->cfg->ops->lib->isr_ops.reset)
  2594. priv->cfg->ops->lib->isr_ops.reset(priv);
  2595. mutex_lock(&priv->mutex);
  2596. iwl_alive_start(priv);
  2597. mutex_unlock(&priv->mutex);
  2598. }
  2599. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2600. {
  2601. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2602. run_time_calib_work);
  2603. mutex_lock(&priv->mutex);
  2604. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2605. test_bit(STATUS_SCANNING, &priv->status)) {
  2606. mutex_unlock(&priv->mutex);
  2607. return;
  2608. }
  2609. if (priv->start_calib) {
  2610. if (iwl_bt_statistics(priv)) {
  2611. iwl_chain_noise_calibration(priv,
  2612. (void *)&priv->_agn.statistics_bt);
  2613. iwl_sensitivity_calibration(priv,
  2614. (void *)&priv->_agn.statistics_bt);
  2615. } else {
  2616. iwl_chain_noise_calibration(priv,
  2617. (void *)&priv->_agn.statistics);
  2618. iwl_sensitivity_calibration(priv,
  2619. (void *)&priv->_agn.statistics);
  2620. }
  2621. }
  2622. mutex_unlock(&priv->mutex);
  2623. }
  2624. static void iwl_bg_restart(struct work_struct *data)
  2625. {
  2626. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2627. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2628. return;
  2629. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2630. struct iwl_rxon_context *ctx;
  2631. bool bt_full_concurrent;
  2632. u8 bt_ci_compliance;
  2633. u8 bt_load;
  2634. u8 bt_status;
  2635. mutex_lock(&priv->mutex);
  2636. for_each_context(priv, ctx)
  2637. ctx->vif = NULL;
  2638. priv->is_open = 0;
  2639. /*
  2640. * __iwl_down() will clear the BT status variables,
  2641. * which is correct, but when we restart we really
  2642. * want to keep them so restore them afterwards.
  2643. *
  2644. * The restart process will later pick them up and
  2645. * re-configure the hw when we reconfigure the BT
  2646. * command.
  2647. */
  2648. bt_full_concurrent = priv->bt_full_concurrent;
  2649. bt_ci_compliance = priv->bt_ci_compliance;
  2650. bt_load = priv->bt_traffic_load;
  2651. bt_status = priv->bt_status;
  2652. __iwl_down(priv);
  2653. priv->bt_full_concurrent = bt_full_concurrent;
  2654. priv->bt_ci_compliance = bt_ci_compliance;
  2655. priv->bt_traffic_load = bt_load;
  2656. priv->bt_status = bt_status;
  2657. mutex_unlock(&priv->mutex);
  2658. iwl_cancel_deferred_work(priv);
  2659. ieee80211_restart_hw(priv->hw);
  2660. } else {
  2661. iwl_down(priv);
  2662. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2663. return;
  2664. mutex_lock(&priv->mutex);
  2665. __iwl_up(priv);
  2666. mutex_unlock(&priv->mutex);
  2667. }
  2668. }
  2669. static void iwl_bg_rx_replenish(struct work_struct *data)
  2670. {
  2671. struct iwl_priv *priv =
  2672. container_of(data, struct iwl_priv, rx_replenish);
  2673. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2674. return;
  2675. mutex_lock(&priv->mutex);
  2676. iwlagn_rx_replenish(priv);
  2677. mutex_unlock(&priv->mutex);
  2678. }
  2679. /*****************************************************************************
  2680. *
  2681. * mac80211 entry point functions
  2682. *
  2683. *****************************************************************************/
  2684. #define UCODE_READY_TIMEOUT (4 * HZ)
  2685. /*
  2686. * Not a mac80211 entry point function, but it fits in with all the
  2687. * other mac80211 functions grouped here.
  2688. */
  2689. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2690. struct iwlagn_ucode_capabilities *capa)
  2691. {
  2692. int ret;
  2693. struct ieee80211_hw *hw = priv->hw;
  2694. struct iwl_rxon_context *ctx;
  2695. hw->rate_control_algorithm = "iwl-agn-rs";
  2696. /* Tell mac80211 our characteristics */
  2697. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2698. IEEE80211_HW_AMPDU_AGGREGATION |
  2699. IEEE80211_HW_NEED_DTIM_PERIOD |
  2700. IEEE80211_HW_SPECTRUM_MGMT |
  2701. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2702. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2703. if (!priv->cfg->base_params->broken_powersave)
  2704. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2705. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2706. if (priv->cfg->sku & IWL_SKU_N)
  2707. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2708. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2709. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2710. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2711. for_each_context(priv, ctx) {
  2712. hw->wiphy->interface_modes |= ctx->interface_modes;
  2713. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2714. }
  2715. hw->wiphy->max_remain_on_channel_duration = 1000;
  2716. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2717. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2718. WIPHY_FLAG_IBSS_RSN;
  2719. /*
  2720. * For now, disable PS by default because it affects
  2721. * RX performance significantly.
  2722. */
  2723. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2724. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2725. /* we create the 802.11 header and a zero-length SSID element */
  2726. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2727. /* Default value; 4 EDCA QOS priorities */
  2728. hw->queues = 4;
  2729. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2730. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2731. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2732. &priv->bands[IEEE80211_BAND_2GHZ];
  2733. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2734. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2735. &priv->bands[IEEE80211_BAND_5GHZ];
  2736. iwl_leds_init(priv);
  2737. ret = ieee80211_register_hw(priv->hw);
  2738. if (ret) {
  2739. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2740. return ret;
  2741. }
  2742. priv->mac80211_registered = 1;
  2743. return 0;
  2744. }
  2745. int iwlagn_mac_start(struct ieee80211_hw *hw)
  2746. {
  2747. struct iwl_priv *priv = hw->priv;
  2748. int ret;
  2749. IWL_DEBUG_MAC80211(priv, "enter\n");
  2750. /* we should be verifying the device is ready to be opened */
  2751. mutex_lock(&priv->mutex);
  2752. ret = __iwl_up(priv);
  2753. mutex_unlock(&priv->mutex);
  2754. if (ret)
  2755. return ret;
  2756. if (iwl_is_rfkill(priv))
  2757. goto out;
  2758. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2759. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2760. * mac80211 will not be run successfully. */
  2761. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2762. test_bit(STATUS_READY, &priv->status),
  2763. UCODE_READY_TIMEOUT);
  2764. if (!ret) {
  2765. if (!test_bit(STATUS_READY, &priv->status)) {
  2766. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2767. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2768. return -ETIMEDOUT;
  2769. }
  2770. }
  2771. iwlagn_led_enable(priv);
  2772. out:
  2773. priv->is_open = 1;
  2774. IWL_DEBUG_MAC80211(priv, "leave\n");
  2775. return 0;
  2776. }
  2777. void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2778. {
  2779. struct iwl_priv *priv = hw->priv;
  2780. IWL_DEBUG_MAC80211(priv, "enter\n");
  2781. if (!priv->is_open)
  2782. return;
  2783. priv->is_open = 0;
  2784. iwl_down(priv);
  2785. flush_workqueue(priv->workqueue);
  2786. /* User space software may expect getting rfkill changes
  2787. * even if interface is down */
  2788. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2789. iwl_enable_rfkill_int(priv);
  2790. IWL_DEBUG_MAC80211(priv, "leave\n");
  2791. }
  2792. int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2793. {
  2794. struct iwl_priv *priv = hw->priv;
  2795. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2796. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2797. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2798. if (iwlagn_tx_skb(priv, skb))
  2799. dev_kfree_skb_any(skb);
  2800. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2801. return NETDEV_TX_OK;
  2802. }
  2803. void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2804. struct ieee80211_vif *vif,
  2805. struct ieee80211_key_conf *keyconf,
  2806. struct ieee80211_sta *sta,
  2807. u32 iv32, u16 *phase1key)
  2808. {
  2809. struct iwl_priv *priv = hw->priv;
  2810. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2811. IWL_DEBUG_MAC80211(priv, "enter\n");
  2812. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2813. iv32, phase1key);
  2814. IWL_DEBUG_MAC80211(priv, "leave\n");
  2815. }
  2816. int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2817. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2818. struct ieee80211_key_conf *key)
  2819. {
  2820. struct iwl_priv *priv = hw->priv;
  2821. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2822. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2823. int ret;
  2824. u8 sta_id;
  2825. bool is_default_wep_key = false;
  2826. IWL_DEBUG_MAC80211(priv, "enter\n");
  2827. if (priv->cfg->mod_params->sw_crypto) {
  2828. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2829. return -EOPNOTSUPP;
  2830. }
  2831. /*
  2832. * To support IBSS RSN, don't program group keys in IBSS, the
  2833. * hardware will then not attempt to decrypt the frames.
  2834. */
  2835. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2836. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2837. return -EOPNOTSUPP;
  2838. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2839. if (sta_id == IWL_INVALID_STATION)
  2840. return -EINVAL;
  2841. mutex_lock(&priv->mutex);
  2842. iwl_scan_cancel_timeout(priv, 100);
  2843. /*
  2844. * If we are getting WEP group key and we didn't receive any key mapping
  2845. * so far, we are in legacy wep mode (group key only), otherwise we are
  2846. * in 1X mode.
  2847. * In legacy wep mode, we use another host command to the uCode.
  2848. */
  2849. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2850. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2851. !sta) {
  2852. if (cmd == SET_KEY)
  2853. is_default_wep_key = !ctx->key_mapping_keys;
  2854. else
  2855. is_default_wep_key =
  2856. (key->hw_key_idx == HW_KEY_DEFAULT);
  2857. }
  2858. switch (cmd) {
  2859. case SET_KEY:
  2860. if (is_default_wep_key)
  2861. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2862. else
  2863. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2864. key, sta_id);
  2865. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2866. break;
  2867. case DISABLE_KEY:
  2868. if (is_default_wep_key)
  2869. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2870. else
  2871. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2872. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2873. break;
  2874. default:
  2875. ret = -EINVAL;
  2876. }
  2877. mutex_unlock(&priv->mutex);
  2878. IWL_DEBUG_MAC80211(priv, "leave\n");
  2879. return ret;
  2880. }
  2881. int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2882. struct ieee80211_vif *vif,
  2883. enum ieee80211_ampdu_mlme_action action,
  2884. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2885. u8 buf_size)
  2886. {
  2887. struct iwl_priv *priv = hw->priv;
  2888. int ret = -EINVAL;
  2889. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2890. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2891. sta->addr, tid);
  2892. if (!(priv->cfg->sku & IWL_SKU_N))
  2893. return -EACCES;
  2894. mutex_lock(&priv->mutex);
  2895. switch (action) {
  2896. case IEEE80211_AMPDU_RX_START:
  2897. IWL_DEBUG_HT(priv, "start Rx\n");
  2898. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2899. break;
  2900. case IEEE80211_AMPDU_RX_STOP:
  2901. IWL_DEBUG_HT(priv, "stop Rx\n");
  2902. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2903. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2904. ret = 0;
  2905. break;
  2906. case IEEE80211_AMPDU_TX_START:
  2907. IWL_DEBUG_HT(priv, "start Tx\n");
  2908. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2909. if (ret == 0) {
  2910. priv->_agn.agg_tids_count++;
  2911. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2912. priv->_agn.agg_tids_count);
  2913. }
  2914. break;
  2915. case IEEE80211_AMPDU_TX_STOP:
  2916. IWL_DEBUG_HT(priv, "stop Tx\n");
  2917. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2918. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2919. priv->_agn.agg_tids_count--;
  2920. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2921. priv->_agn.agg_tids_count);
  2922. }
  2923. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2924. ret = 0;
  2925. if (priv->cfg->ht_params &&
  2926. priv->cfg->ht_params->use_rts_for_aggregation) {
  2927. struct iwl_station_priv *sta_priv =
  2928. (void *) sta->drv_priv;
  2929. /*
  2930. * switch off RTS/CTS if it was previously enabled
  2931. */
  2932. sta_priv->lq_sta.lq.general_params.flags &=
  2933. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2934. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2935. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2936. }
  2937. break;
  2938. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2939. /*
  2940. * If the limit is 0, then it wasn't initialised yet,
  2941. * use the default. We can do that since we take the
  2942. * minimum below, and we don't want to go above our
  2943. * default due to hardware restrictions.
  2944. */
  2945. if (sta_priv->max_agg_bufsize == 0)
  2946. sta_priv->max_agg_bufsize =
  2947. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2948. /*
  2949. * Even though in theory the peer could have different
  2950. * aggregation reorder buffer sizes for different sessions,
  2951. * our ucode doesn't allow for that and has a global limit
  2952. * for each station. Therefore, use the minimum of all the
  2953. * aggregation sessions and our default value.
  2954. */
  2955. sta_priv->max_agg_bufsize =
  2956. min(sta_priv->max_agg_bufsize, buf_size);
  2957. if (priv->cfg->ht_params &&
  2958. priv->cfg->ht_params->use_rts_for_aggregation) {
  2959. /*
  2960. * switch to RTS/CTS if it is the prefer protection
  2961. * method for HT traffic
  2962. */
  2963. sta_priv->lq_sta.lq.general_params.flags |=
  2964. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2965. }
  2966. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2967. sta_priv->max_agg_bufsize;
  2968. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2969. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2970. ret = 0;
  2971. break;
  2972. }
  2973. mutex_unlock(&priv->mutex);
  2974. return ret;
  2975. }
  2976. int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2977. struct ieee80211_vif *vif,
  2978. struct ieee80211_sta *sta)
  2979. {
  2980. struct iwl_priv *priv = hw->priv;
  2981. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2982. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2983. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2984. int ret;
  2985. u8 sta_id;
  2986. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2987. sta->addr);
  2988. mutex_lock(&priv->mutex);
  2989. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2990. sta->addr);
  2991. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2992. atomic_set(&sta_priv->pending_frames, 0);
  2993. if (vif->type == NL80211_IFTYPE_AP)
  2994. sta_priv->client = true;
  2995. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2996. is_ap, sta, &sta_id);
  2997. if (ret) {
  2998. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2999. sta->addr, ret);
  3000. /* Should we return success if return code is EEXIST ? */
  3001. mutex_unlock(&priv->mutex);
  3002. return ret;
  3003. }
  3004. sta_priv->common.sta_id = sta_id;
  3005. /* Initialize rate scaling */
  3006. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3007. sta->addr);
  3008. iwl_rs_rate_init(priv, sta, sta_id);
  3009. mutex_unlock(&priv->mutex);
  3010. return 0;
  3011. }
  3012. void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  3013. struct ieee80211_channel_switch *ch_switch)
  3014. {
  3015. struct iwl_priv *priv = hw->priv;
  3016. const struct iwl_channel_info *ch_info;
  3017. struct ieee80211_conf *conf = &hw->conf;
  3018. struct ieee80211_channel *channel = ch_switch->channel;
  3019. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3020. /*
  3021. * MULTI-FIXME
  3022. * When we add support for multiple interfaces, we need to
  3023. * revisit this. The channel switch command in the device
  3024. * only affects the BSS context, but what does that really
  3025. * mean? And what if we get a CSA on the second interface?
  3026. * This needs a lot of work.
  3027. */
  3028. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3029. u16 ch;
  3030. unsigned long flags = 0;
  3031. IWL_DEBUG_MAC80211(priv, "enter\n");
  3032. if (iwl_is_rfkill(priv))
  3033. goto out_exit;
  3034. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3035. test_bit(STATUS_SCANNING, &priv->status))
  3036. goto out_exit;
  3037. if (!iwl_is_associated_ctx(ctx))
  3038. goto out_exit;
  3039. /* channel switch in progress */
  3040. if (priv->switch_rxon.switch_in_progress == true)
  3041. goto out_exit;
  3042. mutex_lock(&priv->mutex);
  3043. if (priv->cfg->ops->lib->set_channel_switch) {
  3044. ch = channel->hw_value;
  3045. if (le16_to_cpu(ctx->active.channel) != ch) {
  3046. ch_info = iwl_get_channel_info(priv,
  3047. channel->band,
  3048. ch);
  3049. if (!is_channel_valid(ch_info)) {
  3050. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3051. goto out;
  3052. }
  3053. spin_lock_irqsave(&priv->lock, flags);
  3054. priv->current_ht_config.smps = conf->smps_mode;
  3055. /* Configure HT40 channels */
  3056. ctx->ht.enabled = conf_is_ht(conf);
  3057. if (ctx->ht.enabled) {
  3058. if (conf_is_ht40_minus(conf)) {
  3059. ctx->ht.extension_chan_offset =
  3060. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3061. ctx->ht.is_40mhz = true;
  3062. } else if (conf_is_ht40_plus(conf)) {
  3063. ctx->ht.extension_chan_offset =
  3064. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3065. ctx->ht.is_40mhz = true;
  3066. } else {
  3067. ctx->ht.extension_chan_offset =
  3068. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3069. ctx->ht.is_40mhz = false;
  3070. }
  3071. } else
  3072. ctx->ht.is_40mhz = false;
  3073. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3074. ctx->staging.flags = 0;
  3075. iwl_set_rxon_channel(priv, channel, ctx);
  3076. iwl_set_rxon_ht(priv, ht_conf);
  3077. iwl_set_flags_for_band(priv, ctx, channel->band,
  3078. ctx->vif);
  3079. spin_unlock_irqrestore(&priv->lock, flags);
  3080. iwl_set_rate(priv);
  3081. /*
  3082. * at this point, staging_rxon has the
  3083. * configuration for channel switch
  3084. */
  3085. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3086. ch_switch))
  3087. priv->switch_rxon.switch_in_progress = false;
  3088. }
  3089. }
  3090. out:
  3091. mutex_unlock(&priv->mutex);
  3092. out_exit:
  3093. if (!priv->switch_rxon.switch_in_progress)
  3094. ieee80211_chswitch_done(ctx->vif, false);
  3095. IWL_DEBUG_MAC80211(priv, "leave\n");
  3096. }
  3097. void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3098. unsigned int changed_flags,
  3099. unsigned int *total_flags,
  3100. u64 multicast)
  3101. {
  3102. struct iwl_priv *priv = hw->priv;
  3103. __le32 filter_or = 0, filter_nand = 0;
  3104. struct iwl_rxon_context *ctx;
  3105. #define CHK(test, flag) do { \
  3106. if (*total_flags & (test)) \
  3107. filter_or |= (flag); \
  3108. else \
  3109. filter_nand |= (flag); \
  3110. } while (0)
  3111. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3112. changed_flags, *total_flags);
  3113. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3114. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  3115. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  3116. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3117. #undef CHK
  3118. mutex_lock(&priv->mutex);
  3119. for_each_context(priv, ctx) {
  3120. ctx->staging.filter_flags &= ~filter_nand;
  3121. ctx->staging.filter_flags |= filter_or;
  3122. /*
  3123. * Not committing directly because hardware can perform a scan,
  3124. * but we'll eventually commit the filter flags change anyway.
  3125. */
  3126. }
  3127. mutex_unlock(&priv->mutex);
  3128. /*
  3129. * Receiving all multicast frames is always enabled by the
  3130. * default flags setup in iwl_connection_init_rx_config()
  3131. * since we currently do not support programming multicast
  3132. * filters into the device.
  3133. */
  3134. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3135. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3136. }
  3137. void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  3138. {
  3139. struct iwl_priv *priv = hw->priv;
  3140. mutex_lock(&priv->mutex);
  3141. IWL_DEBUG_MAC80211(priv, "enter\n");
  3142. /* do not support "flush" */
  3143. if (!priv->cfg->ops->lib->txfifo_flush)
  3144. goto done;
  3145. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3146. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3147. goto done;
  3148. }
  3149. if (iwl_is_rfkill(priv)) {
  3150. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3151. goto done;
  3152. }
  3153. /*
  3154. * mac80211 will not push any more frames for transmit
  3155. * until the flush is completed
  3156. */
  3157. if (drop) {
  3158. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3159. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3160. IWL_ERR(priv, "flush request fail\n");
  3161. goto done;
  3162. }
  3163. }
  3164. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3165. iwlagn_wait_tx_queue_empty(priv);
  3166. done:
  3167. mutex_unlock(&priv->mutex);
  3168. IWL_DEBUG_MAC80211(priv, "leave\n");
  3169. }
  3170. static void iwlagn_disable_roc(struct iwl_priv *priv)
  3171. {
  3172. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  3173. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  3174. lockdep_assert_held(&priv->mutex);
  3175. if (!ctx->is_active)
  3176. return;
  3177. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  3178. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3179. iwl_set_rxon_channel(priv, chan, ctx);
  3180. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  3181. priv->_agn.hw_roc_channel = NULL;
  3182. iwlcore_commit_rxon(priv, ctx);
  3183. ctx->is_active = false;
  3184. }
  3185. static void iwlagn_bg_roc_done(struct work_struct *work)
  3186. {
  3187. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  3188. _agn.hw_roc_work.work);
  3189. mutex_lock(&priv->mutex);
  3190. ieee80211_remain_on_channel_expired(priv->hw);
  3191. iwlagn_disable_roc(priv);
  3192. mutex_unlock(&priv->mutex);
  3193. }
  3194. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  3195. struct ieee80211_channel *channel,
  3196. enum nl80211_channel_type channel_type,
  3197. int duration)
  3198. {
  3199. struct iwl_priv *priv = hw->priv;
  3200. int err = 0;
  3201. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3202. return -EOPNOTSUPP;
  3203. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  3204. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  3205. return -EOPNOTSUPP;
  3206. mutex_lock(&priv->mutex);
  3207. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  3208. test_bit(STATUS_SCAN_HW, &priv->status)) {
  3209. err = -EBUSY;
  3210. goto out;
  3211. }
  3212. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  3213. priv->_agn.hw_roc_channel = channel;
  3214. priv->_agn.hw_roc_chantype = channel_type;
  3215. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  3216. iwlcore_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  3217. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  3218. msecs_to_jiffies(duration + 20));
  3219. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  3220. ieee80211_ready_on_channel(priv->hw);
  3221. out:
  3222. mutex_unlock(&priv->mutex);
  3223. return err;
  3224. }
  3225. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  3226. {
  3227. struct iwl_priv *priv = hw->priv;
  3228. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3229. return -EOPNOTSUPP;
  3230. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  3231. mutex_lock(&priv->mutex);
  3232. iwlagn_disable_roc(priv);
  3233. mutex_unlock(&priv->mutex);
  3234. return 0;
  3235. }
  3236. /*****************************************************************************
  3237. *
  3238. * driver setup and teardown
  3239. *
  3240. *****************************************************************************/
  3241. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3242. {
  3243. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3244. init_waitqueue_head(&priv->wait_command_queue);
  3245. INIT_WORK(&priv->restart, iwl_bg_restart);
  3246. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3247. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3248. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3249. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3250. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3251. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3252. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3253. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3254. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  3255. iwl_setup_scan_deferred_work(priv);
  3256. if (priv->cfg->ops->lib->setup_deferred_work)
  3257. priv->cfg->ops->lib->setup_deferred_work(priv);
  3258. init_timer(&priv->statistics_periodic);
  3259. priv->statistics_periodic.data = (unsigned long)priv;
  3260. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3261. init_timer(&priv->ucode_trace);
  3262. priv->ucode_trace.data = (unsigned long)priv;
  3263. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3264. init_timer(&priv->watchdog);
  3265. priv->watchdog.data = (unsigned long)priv;
  3266. priv->watchdog.function = iwl_bg_watchdog;
  3267. if (!priv->cfg->base_params->use_isr_legacy)
  3268. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3269. iwl_irq_tasklet, (unsigned long)priv);
  3270. else
  3271. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3272. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3273. }
  3274. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3275. {
  3276. if (priv->cfg->ops->lib->cancel_deferred_work)
  3277. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3278. cancel_delayed_work_sync(&priv->init_alive_start);
  3279. cancel_delayed_work(&priv->alive_start);
  3280. cancel_work_sync(&priv->run_time_calib_work);
  3281. cancel_work_sync(&priv->beacon_update);
  3282. iwl_cancel_scan_deferred_work(priv);
  3283. cancel_work_sync(&priv->bt_full_concurrency);
  3284. cancel_work_sync(&priv->bt_runtime_config);
  3285. del_timer_sync(&priv->statistics_periodic);
  3286. del_timer_sync(&priv->ucode_trace);
  3287. }
  3288. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3289. struct ieee80211_rate *rates)
  3290. {
  3291. int i;
  3292. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3293. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3294. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3295. rates[i].hw_value_short = i;
  3296. rates[i].flags = 0;
  3297. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3298. /*
  3299. * If CCK != 1M then set short preamble rate flag.
  3300. */
  3301. rates[i].flags |=
  3302. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3303. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3304. }
  3305. }
  3306. }
  3307. static int iwl_init_drv(struct iwl_priv *priv)
  3308. {
  3309. int ret;
  3310. spin_lock_init(&priv->sta_lock);
  3311. spin_lock_init(&priv->hcmd_lock);
  3312. INIT_LIST_HEAD(&priv->free_frames);
  3313. mutex_init(&priv->mutex);
  3314. mutex_init(&priv->sync_cmd_mutex);
  3315. priv->ieee_channels = NULL;
  3316. priv->ieee_rates = NULL;
  3317. priv->band = IEEE80211_BAND_2GHZ;
  3318. priv->iw_mode = NL80211_IFTYPE_STATION;
  3319. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3320. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3321. priv->_agn.agg_tids_count = 0;
  3322. /* initialize force reset */
  3323. priv->force_reset[IWL_RF_RESET].reset_duration =
  3324. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3325. priv->force_reset[IWL_FW_RESET].reset_duration =
  3326. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3327. /* Choose which receivers/antennas to use */
  3328. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3329. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3330. &priv->contexts[IWL_RXON_CTX_BSS]);
  3331. iwl_init_scan_params(priv);
  3332. /* init bt coex */
  3333. if (priv->cfg->bt_params &&
  3334. priv->cfg->bt_params->advanced_bt_coexist) {
  3335. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3336. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3337. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3338. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3339. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3340. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3341. }
  3342. /* Set the tx_power_user_lmt to the lowest power level
  3343. * this value will get overwritten by channel max power avg
  3344. * from eeprom */
  3345. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3346. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3347. ret = iwl_init_channel_map(priv);
  3348. if (ret) {
  3349. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3350. goto err;
  3351. }
  3352. ret = iwlcore_init_geos(priv);
  3353. if (ret) {
  3354. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3355. goto err_free_channel_map;
  3356. }
  3357. iwl_init_hw_rates(priv, priv->ieee_rates);
  3358. return 0;
  3359. err_free_channel_map:
  3360. iwl_free_channel_map(priv);
  3361. err:
  3362. return ret;
  3363. }
  3364. static void iwl_uninit_drv(struct iwl_priv *priv)
  3365. {
  3366. iwl_calib_free_results(priv);
  3367. iwlcore_free_geos(priv);
  3368. iwl_free_channel_map(priv);
  3369. kfree(priv->scan_cmd);
  3370. }
  3371. struct ieee80211_ops iwlagn_hw_ops = {
  3372. .tx = iwlagn_mac_tx,
  3373. .start = iwlagn_mac_start,
  3374. .stop = iwlagn_mac_stop,
  3375. .add_interface = iwl_mac_add_interface,
  3376. .remove_interface = iwl_mac_remove_interface,
  3377. .change_interface = iwl_mac_change_interface,
  3378. .config = iwlagn_mac_config,
  3379. .configure_filter = iwlagn_configure_filter,
  3380. .set_key = iwlagn_mac_set_key,
  3381. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3382. .conf_tx = iwl_mac_conf_tx,
  3383. .bss_info_changed = iwlagn_bss_info_changed,
  3384. .ampdu_action = iwlagn_mac_ampdu_action,
  3385. .hw_scan = iwl_mac_hw_scan,
  3386. .sta_notify = iwlagn_mac_sta_notify,
  3387. .sta_add = iwlagn_mac_sta_add,
  3388. .sta_remove = iwl_mac_sta_remove,
  3389. .channel_switch = iwlagn_mac_channel_switch,
  3390. .flush = iwlagn_mac_flush,
  3391. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3392. .remain_on_channel = iwl_mac_remain_on_channel,
  3393. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  3394. };
  3395. static void iwl_hw_detect(struct iwl_priv *priv)
  3396. {
  3397. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3398. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3399. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3400. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3401. }
  3402. static int iwl_set_hw_params(struct iwl_priv *priv)
  3403. {
  3404. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3405. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3406. if (priv->cfg->mod_params->amsdu_size_8K)
  3407. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3408. else
  3409. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3410. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3411. if (priv->cfg->mod_params->disable_11n)
  3412. priv->cfg->sku &= ~IWL_SKU_N;
  3413. /* Device-specific setup */
  3414. return priv->cfg->ops->lib->set_hw_params(priv);
  3415. }
  3416. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3417. IWL_TX_FIFO_VO,
  3418. IWL_TX_FIFO_VI,
  3419. IWL_TX_FIFO_BE,
  3420. IWL_TX_FIFO_BK,
  3421. };
  3422. static const u8 iwlagn_bss_ac_to_queue[] = {
  3423. 0, 1, 2, 3,
  3424. };
  3425. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3426. IWL_TX_FIFO_VO_IPAN,
  3427. IWL_TX_FIFO_VI_IPAN,
  3428. IWL_TX_FIFO_BE_IPAN,
  3429. IWL_TX_FIFO_BK_IPAN,
  3430. };
  3431. static const u8 iwlagn_pan_ac_to_queue[] = {
  3432. 7, 6, 5, 4,
  3433. };
  3434. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3435. {
  3436. int err = 0, i;
  3437. struct iwl_priv *priv;
  3438. struct ieee80211_hw *hw;
  3439. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3440. unsigned long flags;
  3441. u16 pci_cmd, num_mac;
  3442. /************************
  3443. * 1. Allocating HW data
  3444. ************************/
  3445. /* Disabling hardware scan means that mac80211 will perform scans
  3446. * "the hard way", rather than using device's scan. */
  3447. if (cfg->mod_params->disable_hw_scan) {
  3448. dev_printk(KERN_DEBUG, &(pdev->dev),
  3449. "sw scan support is deprecated\n");
  3450. iwlagn_hw_ops.hw_scan = NULL;
  3451. }
  3452. hw = iwl_alloc_all(cfg);
  3453. if (!hw) {
  3454. err = -ENOMEM;
  3455. goto out;
  3456. }
  3457. priv = hw->priv;
  3458. /* At this point both hw and priv are allocated. */
  3459. /*
  3460. * The default context is always valid,
  3461. * more may be discovered when firmware
  3462. * is loaded.
  3463. */
  3464. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3465. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3466. priv->contexts[i].ctxid = i;
  3467. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3468. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3469. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3470. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3471. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3472. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3473. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3474. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3475. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3476. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3477. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3478. BIT(NL80211_IFTYPE_ADHOC);
  3479. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3480. BIT(NL80211_IFTYPE_STATION);
  3481. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3482. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3483. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3484. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3485. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3486. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3487. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3488. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3489. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3490. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3491. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3492. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3493. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3494. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3495. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3496. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3497. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3498. #ifdef CONFIG_IWL_P2P
  3499. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3500. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3501. #endif
  3502. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3503. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3504. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3505. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3506. SET_IEEE80211_DEV(hw, &pdev->dev);
  3507. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3508. priv->cfg = cfg;
  3509. priv->pci_dev = pdev;
  3510. priv->inta_mask = CSR_INI_SET_MASK;
  3511. /* is antenna coupling more than 35dB ? */
  3512. priv->bt_ant_couple_ok =
  3513. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3514. true : false;
  3515. /* enable/disable bt channel inhibition */
  3516. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3517. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3518. (priv->bt_ch_announce) ? "On" : "Off");
  3519. if (iwl_alloc_traffic_mem(priv))
  3520. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3521. /**************************
  3522. * 2. Initializing PCI bus
  3523. **************************/
  3524. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3525. PCIE_LINK_STATE_CLKPM);
  3526. if (pci_enable_device(pdev)) {
  3527. err = -ENODEV;
  3528. goto out_ieee80211_free_hw;
  3529. }
  3530. pci_set_master(pdev);
  3531. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3532. if (!err)
  3533. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3534. if (err) {
  3535. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3536. if (!err)
  3537. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3538. /* both attempts failed: */
  3539. if (err) {
  3540. IWL_WARN(priv, "No suitable DMA available.\n");
  3541. goto out_pci_disable_device;
  3542. }
  3543. }
  3544. err = pci_request_regions(pdev, DRV_NAME);
  3545. if (err)
  3546. goto out_pci_disable_device;
  3547. pci_set_drvdata(pdev, priv);
  3548. /***********************
  3549. * 3. Read REV register
  3550. ***********************/
  3551. priv->hw_base = pci_iomap(pdev, 0, 0);
  3552. if (!priv->hw_base) {
  3553. err = -ENODEV;
  3554. goto out_pci_release_regions;
  3555. }
  3556. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3557. (unsigned long long) pci_resource_len(pdev, 0));
  3558. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3559. /* these spin locks will be used in apm_ops.init and EEPROM access
  3560. * we should init now
  3561. */
  3562. spin_lock_init(&priv->reg_lock);
  3563. spin_lock_init(&priv->lock);
  3564. /*
  3565. * stop and reset the on-board processor just in case it is in a
  3566. * strange state ... like being left stranded by a primary kernel
  3567. * and this is now the kdump kernel trying to start up
  3568. */
  3569. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3570. iwl_hw_detect(priv);
  3571. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3572. priv->cfg->name, priv->hw_rev);
  3573. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3574. * PCI Tx retries from interfering with C3 CPU state */
  3575. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3576. iwl_prepare_card_hw(priv);
  3577. if (!priv->hw_ready) {
  3578. IWL_WARN(priv, "Failed, HW not ready\n");
  3579. goto out_iounmap;
  3580. }
  3581. /*****************
  3582. * 4. Read EEPROM
  3583. *****************/
  3584. /* Read the EEPROM */
  3585. err = iwl_eeprom_init(priv);
  3586. if (err) {
  3587. IWL_ERR(priv, "Unable to init EEPROM\n");
  3588. goto out_iounmap;
  3589. }
  3590. err = iwl_eeprom_check_version(priv);
  3591. if (err)
  3592. goto out_free_eeprom;
  3593. err = iwl_eeprom_check_sku(priv);
  3594. if (err)
  3595. goto out_free_eeprom;
  3596. /* extract MAC Address */
  3597. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3598. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3599. priv->hw->wiphy->addresses = priv->addresses;
  3600. priv->hw->wiphy->n_addresses = 1;
  3601. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3602. if (num_mac > 1) {
  3603. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3604. ETH_ALEN);
  3605. priv->addresses[1].addr[5]++;
  3606. priv->hw->wiphy->n_addresses++;
  3607. }
  3608. /************************
  3609. * 5. Setup HW constants
  3610. ************************/
  3611. if (iwl_set_hw_params(priv)) {
  3612. IWL_ERR(priv, "failed to set hw parameters\n");
  3613. goto out_free_eeprom;
  3614. }
  3615. /*******************
  3616. * 6. Setup priv
  3617. *******************/
  3618. err = iwl_init_drv(priv);
  3619. if (err)
  3620. goto out_free_eeprom;
  3621. /* At this point both hw and priv are initialized. */
  3622. /********************
  3623. * 7. Setup services
  3624. ********************/
  3625. spin_lock_irqsave(&priv->lock, flags);
  3626. iwl_disable_interrupts(priv);
  3627. spin_unlock_irqrestore(&priv->lock, flags);
  3628. pci_enable_msi(priv->pci_dev);
  3629. if (priv->cfg->ops->lib->isr_ops.alloc)
  3630. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3631. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3632. IRQF_SHARED, DRV_NAME, priv);
  3633. if (err) {
  3634. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3635. goto out_disable_msi;
  3636. }
  3637. iwl_setup_deferred_work(priv);
  3638. iwl_setup_rx_handlers(priv);
  3639. /*********************************************
  3640. * 8. Enable interrupts and read RFKILL state
  3641. *********************************************/
  3642. /* enable rfkill interrupt: hw bug w/a */
  3643. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3644. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3645. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3646. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3647. }
  3648. iwl_enable_rfkill_int(priv);
  3649. /* If platform's RF_KILL switch is NOT set to KILL */
  3650. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3651. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3652. else
  3653. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3654. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3655. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3656. iwl_power_initialize(priv);
  3657. iwl_tt_initialize(priv);
  3658. init_completion(&priv->_agn.firmware_loading_complete);
  3659. err = iwl_request_firmware(priv, true);
  3660. if (err)
  3661. goto out_destroy_workqueue;
  3662. return 0;
  3663. out_destroy_workqueue:
  3664. destroy_workqueue(priv->workqueue);
  3665. priv->workqueue = NULL;
  3666. free_irq(priv->pci_dev->irq, priv);
  3667. if (priv->cfg->ops->lib->isr_ops.free)
  3668. priv->cfg->ops->lib->isr_ops.free(priv);
  3669. out_disable_msi:
  3670. pci_disable_msi(priv->pci_dev);
  3671. iwl_uninit_drv(priv);
  3672. out_free_eeprom:
  3673. iwl_eeprom_free(priv);
  3674. out_iounmap:
  3675. pci_iounmap(pdev, priv->hw_base);
  3676. out_pci_release_regions:
  3677. pci_set_drvdata(pdev, NULL);
  3678. pci_release_regions(pdev);
  3679. out_pci_disable_device:
  3680. pci_disable_device(pdev);
  3681. out_ieee80211_free_hw:
  3682. iwl_free_traffic_mem(priv);
  3683. ieee80211_free_hw(priv->hw);
  3684. out:
  3685. return err;
  3686. }
  3687. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3688. {
  3689. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3690. unsigned long flags;
  3691. if (!priv)
  3692. return;
  3693. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3694. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3695. iwl_dbgfs_unregister(priv);
  3696. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3697. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3698. * to be called and iwl_down since we are removing the device
  3699. * we need to set STATUS_EXIT_PENDING bit.
  3700. */
  3701. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3702. iwl_leds_exit(priv);
  3703. if (priv->mac80211_registered) {
  3704. ieee80211_unregister_hw(priv->hw);
  3705. priv->mac80211_registered = 0;
  3706. } else {
  3707. iwl_down(priv);
  3708. }
  3709. /*
  3710. * Make sure device is reset to low power before unloading driver.
  3711. * This may be redundant with iwl_down(), but there are paths to
  3712. * run iwl_down() without calling apm_ops.stop(), and there are
  3713. * paths to avoid running iwl_down() at all before leaving driver.
  3714. * This (inexpensive) call *makes sure* device is reset.
  3715. */
  3716. iwl_apm_stop(priv);
  3717. iwl_tt_exit(priv);
  3718. /* make sure we flush any pending irq or
  3719. * tasklet for the driver
  3720. */
  3721. spin_lock_irqsave(&priv->lock, flags);
  3722. iwl_disable_interrupts(priv);
  3723. spin_unlock_irqrestore(&priv->lock, flags);
  3724. iwl_synchronize_irq(priv);
  3725. iwl_dealloc_ucode_pci(priv);
  3726. if (priv->rxq.bd)
  3727. iwlagn_rx_queue_free(priv, &priv->rxq);
  3728. iwlagn_hw_txq_ctx_free(priv);
  3729. iwl_eeprom_free(priv);
  3730. /*netif_stop_queue(dev); */
  3731. flush_workqueue(priv->workqueue);
  3732. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3733. * priv->workqueue... so we can't take down the workqueue
  3734. * until now... */
  3735. destroy_workqueue(priv->workqueue);
  3736. priv->workqueue = NULL;
  3737. iwl_free_traffic_mem(priv);
  3738. free_irq(priv->pci_dev->irq, priv);
  3739. pci_disable_msi(priv->pci_dev);
  3740. pci_iounmap(pdev, priv->hw_base);
  3741. pci_release_regions(pdev);
  3742. pci_disable_device(pdev);
  3743. pci_set_drvdata(pdev, NULL);
  3744. iwl_uninit_drv(priv);
  3745. if (priv->cfg->ops->lib->isr_ops.free)
  3746. priv->cfg->ops->lib->isr_ops.free(priv);
  3747. dev_kfree_skb(priv->beacon_skb);
  3748. ieee80211_free_hw(priv->hw);
  3749. }
  3750. /*****************************************************************************
  3751. *
  3752. * driver and module entry point
  3753. *
  3754. *****************************************************************************/
  3755. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3756. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3757. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3758. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3759. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3760. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3761. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3762. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3763. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3764. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3765. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3766. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3767. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3768. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3769. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3770. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3771. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3772. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3773. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3774. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3775. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3776. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3777. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3778. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3779. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3780. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3781. /* 5300 Series WiFi */
  3782. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3783. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3784. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3785. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3786. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3787. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3788. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3789. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3790. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3791. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3792. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3793. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3794. /* 5350 Series WiFi/WiMax */
  3795. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3796. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3797. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3798. /* 5150 Series Wifi/WiMax */
  3799. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3800. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3801. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3802. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3803. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3804. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3805. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3806. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3807. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3808. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3809. /* 6x00 Series */
  3810. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3811. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3812. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3813. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3814. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3815. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3816. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3817. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3818. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3819. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3820. /* 6x05 Series */
  3821. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3822. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3823. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3824. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3825. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3826. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3827. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3828. /* 6x30 Series */
  3829. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3830. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3831. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3832. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3833. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3834. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3835. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3836. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3837. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3838. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3839. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3840. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3841. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3842. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3843. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3844. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3845. /* 6x50 WiFi/WiMax Series */
  3846. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3847. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3848. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3849. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3850. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3851. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3852. /* 6150 WiFi/WiMax Series */
  3853. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3854. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3855. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3856. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3857. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3858. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3859. /* 1000 Series WiFi */
  3860. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3861. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3862. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3863. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3864. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3865. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3866. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3867. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3868. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3869. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3870. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3871. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3872. /* 100 Series WiFi */
  3873. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3874. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3875. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3876. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3877. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3878. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3879. /* 130 Series WiFi */
  3880. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3881. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3882. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3883. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3884. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3885. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3886. /* 2x00 Series */
  3887. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3888. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3889. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3890. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3891. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3892. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3893. /* 2x30 Series */
  3894. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3895. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3896. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3897. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3898. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3899. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3900. /* 6x35 Series */
  3901. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3902. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3903. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3904. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3905. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3906. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3907. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3908. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3909. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3910. /* 200 Series */
  3911. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3912. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3913. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3914. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3915. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3916. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3917. /* 230 Series */
  3918. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3919. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3920. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3921. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3922. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3923. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3924. {0}
  3925. };
  3926. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3927. static struct pci_driver iwl_driver = {
  3928. .name = DRV_NAME,
  3929. .id_table = iwl_hw_card_ids,
  3930. .probe = iwl_pci_probe,
  3931. .remove = __devexit_p(iwl_pci_remove),
  3932. .driver.pm = IWL_PM_OPS,
  3933. };
  3934. static int __init iwl_init(void)
  3935. {
  3936. int ret;
  3937. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3938. pr_info(DRV_COPYRIGHT "\n");
  3939. ret = iwlagn_rate_control_register();
  3940. if (ret) {
  3941. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3942. return ret;
  3943. }
  3944. ret = pci_register_driver(&iwl_driver);
  3945. if (ret) {
  3946. pr_err("Unable to initialize PCI module\n");
  3947. goto error_register;
  3948. }
  3949. return ret;
  3950. error_register:
  3951. iwlagn_rate_control_unregister();
  3952. return ret;
  3953. }
  3954. static void __exit iwl_exit(void)
  3955. {
  3956. pci_unregister_driver(&iwl_driver);
  3957. iwlagn_rate_control_unregister();
  3958. }
  3959. module_exit(iwl_exit);
  3960. module_init(iwl_init);
  3961. #ifdef CONFIG_IWLWIFI_DEBUG
  3962. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3963. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3964. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3965. MODULE_PARM_DESC(debug, "debug output mask");
  3966. #endif
  3967. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3968. MODULE_PARM_DESC(swcrypto50,
  3969. "using crypto in software (default 0 [hardware]) (deprecated)");
  3970. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3971. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3972. module_param_named(queues_num50,
  3973. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3974. MODULE_PARM_DESC(queues_num50,
  3975. "number of hw queues in 50xx series (deprecated)");
  3976. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3977. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3978. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3979. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3980. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3981. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3982. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3983. int, S_IRUGO);
  3984. MODULE_PARM_DESC(amsdu_size_8K50,
  3985. "enable 8K amsdu size in 50XX series (deprecated)");
  3986. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3987. int, S_IRUGO);
  3988. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3989. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3990. MODULE_PARM_DESC(fw_restart50,
  3991. "restart firmware in case of error (deprecated)");
  3992. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3993. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3994. module_param_named(
  3995. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3996. MODULE_PARM_DESC(disable_hw_scan,
  3997. "disable hardware scanning (default 0) (deprecated)");
  3998. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3999. S_IRUGO);
  4000. MODULE_PARM_DESC(ucode_alternative,
  4001. "specify ucode alternative to use from ucode file");
  4002. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4003. MODULE_PARM_DESC(antenna_coupling,
  4004. "specify antenna coupling in dB (defualt: 0 dB)");
  4005. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4006. MODULE_PARM_DESC(bt_ch_inhibition,
  4007. "Disable BT channel inhibition (default: enable)");