mpc85xx_devices.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * arch/ppc/platforms/85xx/mpc85xx_devices.c
  3. *
  4. * MPC85xx Device descriptions
  5. *
  6. * Maintainer: Kumar Gala <kumar.gala@freescale.com>
  7. *
  8. * Copyright 2005 Freescale Semiconductor Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/fsl_devices.h>
  20. #include <asm/mpc85xx.h>
  21. #include <asm/irq.h>
  22. #include <asm/ppc_sys.h>
  23. /* We use offsets for IORESOURCE_MEM since we do not know at compile time
  24. * what CCSRBAR is, will get fixed up by mach_mpc85xx_fixup
  25. */
  26. static struct gianfar_platform_data mpc85xx_tsec1_pdata = {
  27. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  28. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  29. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  30. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  31. };
  32. static struct gianfar_platform_data mpc85xx_tsec2_pdata = {
  33. .device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
  34. FSL_GIANFAR_DEV_HAS_COALESCE | FSL_GIANFAR_DEV_HAS_RMON |
  35. FSL_GIANFAR_DEV_HAS_MULTI_INTR,
  36. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  37. };
  38. static struct gianfar_platform_data mpc85xx_fec_pdata = {
  39. .phy_reg_addr = MPC85xx_ENET1_OFFSET,
  40. };
  41. static struct fsl_i2c_platform_data mpc85xx_fsl_i2c_pdata = {
  42. .device_flags = FSL_I2C_DEV_SEPARATE_DFSRR,
  43. };
  44. static struct plat_serial8250_port serial_platform_data[] = {
  45. [0] = {
  46. .mapbase = 0x4500,
  47. .irq = MPC85xx_IRQ_DUART,
  48. .iotype = UPIO_MEM,
  49. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  50. },
  51. [1] = {
  52. .mapbase = 0x4600,
  53. .irq = MPC85xx_IRQ_DUART,
  54. .iotype = UPIO_MEM,
  55. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ,
  56. },
  57. };
  58. struct platform_device ppc_sys_platform_devices[] = {
  59. [MPC85xx_TSEC1] = {
  60. .name = "fsl-gianfar",
  61. .id = 1,
  62. .dev.platform_data = &mpc85xx_tsec1_pdata,
  63. .num_resources = 4,
  64. .resource = (struct resource[]) {
  65. {
  66. .start = MPC85xx_ENET1_OFFSET,
  67. .end = MPC85xx_ENET1_OFFSET +
  68. MPC85xx_ENET1_SIZE - 1,
  69. .flags = IORESOURCE_MEM,
  70. },
  71. {
  72. .name = "tx",
  73. .start = MPC85xx_IRQ_TSEC1_TX,
  74. .end = MPC85xx_IRQ_TSEC1_TX,
  75. .flags = IORESOURCE_IRQ,
  76. },
  77. {
  78. .name = "rx",
  79. .start = MPC85xx_IRQ_TSEC1_RX,
  80. .end = MPC85xx_IRQ_TSEC1_RX,
  81. .flags = IORESOURCE_IRQ,
  82. },
  83. {
  84. .name = "error",
  85. .start = MPC85xx_IRQ_TSEC1_ERROR,
  86. .end = MPC85xx_IRQ_TSEC1_ERROR,
  87. .flags = IORESOURCE_IRQ,
  88. },
  89. },
  90. },
  91. [MPC85xx_TSEC2] = {
  92. .name = "fsl-gianfar",
  93. .id = 2,
  94. .dev.platform_data = &mpc85xx_tsec2_pdata,
  95. .num_resources = 4,
  96. .resource = (struct resource[]) {
  97. {
  98. .start = MPC85xx_ENET2_OFFSET,
  99. .end = MPC85xx_ENET2_OFFSET +
  100. MPC85xx_ENET2_SIZE - 1,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. {
  104. .name = "tx",
  105. .start = MPC85xx_IRQ_TSEC2_TX,
  106. .end = MPC85xx_IRQ_TSEC2_TX,
  107. .flags = IORESOURCE_IRQ,
  108. },
  109. {
  110. .name = "rx",
  111. .start = MPC85xx_IRQ_TSEC2_RX,
  112. .end = MPC85xx_IRQ_TSEC2_RX,
  113. .flags = IORESOURCE_IRQ,
  114. },
  115. {
  116. .name = "error",
  117. .start = MPC85xx_IRQ_TSEC2_ERROR,
  118. .end = MPC85xx_IRQ_TSEC2_ERROR,
  119. .flags = IORESOURCE_IRQ,
  120. },
  121. },
  122. },
  123. [MPC85xx_FEC] = {
  124. .name = "fsl-gianfar",
  125. .id = 3,
  126. .dev.platform_data = &mpc85xx_fec_pdata,
  127. .num_resources = 2,
  128. .resource = (struct resource[]) {
  129. {
  130. .start = MPC85xx_ENET3_OFFSET,
  131. .end = MPC85xx_ENET3_OFFSET +
  132. MPC85xx_ENET3_SIZE - 1,
  133. .flags = IORESOURCE_MEM,
  134. },
  135. {
  136. .start = MPC85xx_IRQ_FEC,
  137. .end = MPC85xx_IRQ_FEC,
  138. .flags = IORESOURCE_IRQ,
  139. },
  140. },
  141. },
  142. [MPC85xx_IIC1] = {
  143. .name = "fsl-i2c",
  144. .id = 1,
  145. .dev.platform_data = &mpc85xx_fsl_i2c_pdata,
  146. .num_resources = 2,
  147. .resource = (struct resource[]) {
  148. {
  149. .start = MPC85xx_IIC1_OFFSET,
  150. .end = MPC85xx_IIC1_OFFSET +
  151. MPC85xx_IIC1_SIZE - 1,
  152. .flags = IORESOURCE_MEM,
  153. },
  154. {
  155. .start = MPC85xx_IRQ_IIC1,
  156. .end = MPC85xx_IRQ_IIC1,
  157. .flags = IORESOURCE_IRQ,
  158. },
  159. },
  160. },
  161. [MPC85xx_DMA0] = {
  162. .name = "fsl-dma",
  163. .id = 0,
  164. .num_resources = 2,
  165. .resource = (struct resource[]) {
  166. {
  167. .start = MPC85xx_DMA0_OFFSET,
  168. .end = MPC85xx_DMA0_OFFSET +
  169. MPC85xx_DMA0_SIZE - 1,
  170. .flags = IORESOURCE_MEM,
  171. },
  172. {
  173. .start = MPC85xx_IRQ_DMA0,
  174. .end = MPC85xx_IRQ_DMA0,
  175. .flags = IORESOURCE_IRQ,
  176. },
  177. },
  178. },
  179. [MPC85xx_DMA1] = {
  180. .name = "fsl-dma",
  181. .id = 1,
  182. .num_resources = 2,
  183. .resource = (struct resource[]) {
  184. {
  185. .start = MPC85xx_DMA1_OFFSET,
  186. .end = MPC85xx_DMA1_OFFSET +
  187. MPC85xx_DMA1_SIZE - 1,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. {
  191. .start = MPC85xx_IRQ_DMA1,
  192. .end = MPC85xx_IRQ_DMA1,
  193. .flags = IORESOURCE_IRQ,
  194. },
  195. },
  196. },
  197. [MPC85xx_DMA2] = {
  198. .name = "fsl-dma",
  199. .id = 2,
  200. .num_resources = 2,
  201. .resource = (struct resource[]) {
  202. {
  203. .start = MPC85xx_DMA2_OFFSET,
  204. .end = MPC85xx_DMA2_OFFSET +
  205. MPC85xx_DMA2_SIZE - 1,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. {
  209. .start = MPC85xx_IRQ_DMA2,
  210. .end = MPC85xx_IRQ_DMA2,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. },
  214. },
  215. [MPC85xx_DMA3] = {
  216. .name = "fsl-dma",
  217. .id = 3,
  218. .num_resources = 2,
  219. .resource = (struct resource[]) {
  220. {
  221. .start = MPC85xx_DMA3_OFFSET,
  222. .end = MPC85xx_DMA3_OFFSET +
  223. MPC85xx_DMA3_SIZE - 1,
  224. .flags = IORESOURCE_MEM,
  225. },
  226. {
  227. .start = MPC85xx_IRQ_DMA3,
  228. .end = MPC85xx_IRQ_DMA3,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. },
  232. },
  233. [MPC85xx_DUART] = {
  234. .name = "serial8250",
  235. .id = 0,
  236. .dev.platform_data = serial_platform_data,
  237. },
  238. [MPC85xx_PERFMON] = {
  239. .name = "fsl-perfmon",
  240. .id = 1,
  241. .num_resources = 2,
  242. .resource = (struct resource[]) {
  243. {
  244. .start = MPC85xx_PERFMON_OFFSET,
  245. .end = MPC85xx_PERFMON_OFFSET +
  246. MPC85xx_PERFMON_SIZE - 1,
  247. .flags = IORESOURCE_MEM,
  248. },
  249. {
  250. .start = MPC85xx_IRQ_PERFMON,
  251. .end = MPC85xx_IRQ_PERFMON,
  252. .flags = IORESOURCE_IRQ,
  253. },
  254. },
  255. },
  256. [MPC85xx_SEC2] = {
  257. .name = "fsl-sec2",
  258. .id = 1,
  259. .num_resources = 2,
  260. .resource = (struct resource[]) {
  261. {
  262. .start = MPC85xx_SEC2_OFFSET,
  263. .end = MPC85xx_SEC2_OFFSET +
  264. MPC85xx_SEC2_SIZE - 1,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. {
  268. .start = MPC85xx_IRQ_SEC2,
  269. .end = MPC85xx_IRQ_SEC2,
  270. .flags = IORESOURCE_IRQ,
  271. },
  272. },
  273. },
  274. #ifdef CONFIG_CPM2
  275. [MPC85xx_CPM_FCC1] = {
  276. .name = "fsl-cpm-fcc",
  277. .id = 1,
  278. .num_resources = 3,
  279. .resource = (struct resource[]) {
  280. {
  281. .start = 0x91300,
  282. .end = 0x9131F,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. {
  286. .start = 0x91380,
  287. .end = 0x9139F,
  288. .flags = IORESOURCE_MEM,
  289. },
  290. {
  291. .start = SIU_INT_FCC1,
  292. .end = SIU_INT_FCC1,
  293. .flags = IORESOURCE_IRQ,
  294. },
  295. },
  296. },
  297. [MPC85xx_CPM_FCC2] = {
  298. .name = "fsl-cpm-fcc",
  299. .id = 2,
  300. .num_resources = 3,
  301. .resource = (struct resource[]) {
  302. {
  303. .start = 0x91320,
  304. .end = 0x9133F,
  305. .flags = IORESOURCE_MEM,
  306. },
  307. {
  308. .start = 0x913A0,
  309. .end = 0x913CF,
  310. .flags = IORESOURCE_MEM,
  311. },
  312. {
  313. .start = SIU_INT_FCC2,
  314. .end = SIU_INT_FCC2,
  315. .flags = IORESOURCE_IRQ,
  316. },
  317. },
  318. },
  319. [MPC85xx_CPM_FCC3] = {
  320. .name = "fsl-cpm-fcc",
  321. .id = 3,
  322. .num_resources = 3,
  323. .resource = (struct resource[]) {
  324. {
  325. .start = 0x91340,
  326. .end = 0x9135F,
  327. .flags = IORESOURCE_MEM,
  328. },
  329. {
  330. .start = 0x913D0,
  331. .end = 0x913FF,
  332. .flags = IORESOURCE_MEM,
  333. },
  334. {
  335. .start = SIU_INT_FCC3,
  336. .end = SIU_INT_FCC3,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. },
  340. },
  341. [MPC85xx_CPM_I2C] = {
  342. .name = "fsl-cpm-i2c",
  343. .id = 1,
  344. .num_resources = 2,
  345. .resource = (struct resource[]) {
  346. {
  347. .start = 0x91860,
  348. .end = 0x918BF,
  349. .flags = IORESOURCE_MEM,
  350. },
  351. {
  352. .start = SIU_INT_I2C,
  353. .end = SIU_INT_I2C,
  354. .flags = IORESOURCE_IRQ,
  355. },
  356. },
  357. },
  358. [MPC85xx_CPM_SCC1] = {
  359. .name = "fsl-cpm-scc",
  360. .id = 1,
  361. .num_resources = 2,
  362. .resource = (struct resource[]) {
  363. {
  364. .start = 0x91A00,
  365. .end = 0x91A1F,
  366. .flags = IORESOURCE_MEM,
  367. },
  368. {
  369. .start = SIU_INT_SCC1,
  370. .end = SIU_INT_SCC1,
  371. .flags = IORESOURCE_IRQ,
  372. },
  373. },
  374. },
  375. [MPC85xx_CPM_SCC2] = {
  376. .name = "fsl-cpm-scc",
  377. .id = 2,
  378. .num_resources = 2,
  379. .resource = (struct resource[]) {
  380. {
  381. .start = 0x91A20,
  382. .end = 0x91A3F,
  383. .flags = IORESOURCE_MEM,
  384. },
  385. {
  386. .start = SIU_INT_SCC2,
  387. .end = SIU_INT_SCC2,
  388. .flags = IORESOURCE_IRQ,
  389. },
  390. },
  391. },
  392. [MPC85xx_CPM_SCC3] = {
  393. .name = "fsl-cpm-scc",
  394. .id = 3,
  395. .num_resources = 2,
  396. .resource = (struct resource[]) {
  397. {
  398. .start = 0x91A40,
  399. .end = 0x91A5F,
  400. .flags = IORESOURCE_MEM,
  401. },
  402. {
  403. .start = SIU_INT_SCC3,
  404. .end = SIU_INT_SCC3,
  405. .flags = IORESOURCE_IRQ,
  406. },
  407. },
  408. },
  409. [MPC85xx_CPM_SCC4] = {
  410. .name = "fsl-cpm-scc",
  411. .id = 4,
  412. .num_resources = 2,
  413. .resource = (struct resource[]) {
  414. {
  415. .start = 0x91A60,
  416. .end = 0x91A7F,
  417. .flags = IORESOURCE_MEM,
  418. },
  419. {
  420. .start = SIU_INT_SCC4,
  421. .end = SIU_INT_SCC4,
  422. .flags = IORESOURCE_IRQ,
  423. },
  424. },
  425. },
  426. [MPC85xx_CPM_SPI] = {
  427. .name = "fsl-cpm-spi",
  428. .id = 1,
  429. .num_resources = 2,
  430. .resource = (struct resource[]) {
  431. {
  432. .start = 0x91AA0,
  433. .end = 0x91AFF,
  434. .flags = IORESOURCE_MEM,
  435. },
  436. {
  437. .start = SIU_INT_SPI,
  438. .end = SIU_INT_SPI,
  439. .flags = IORESOURCE_IRQ,
  440. },
  441. },
  442. },
  443. [MPC85xx_CPM_MCC1] = {
  444. .name = "fsl-cpm-mcc",
  445. .id = 1,
  446. .num_resources = 2,
  447. .resource = (struct resource[]) {
  448. {
  449. .start = 0x91B30,
  450. .end = 0x91B3F,
  451. .flags = IORESOURCE_MEM,
  452. },
  453. {
  454. .start = SIU_INT_MCC1,
  455. .end = SIU_INT_MCC1,
  456. .flags = IORESOURCE_IRQ,
  457. },
  458. },
  459. },
  460. [MPC85xx_CPM_MCC2] = {
  461. .name = "fsl-cpm-mcc",
  462. .id = 2,
  463. .num_resources = 2,
  464. .resource = (struct resource[]) {
  465. {
  466. .start = 0x91B50,
  467. .end = 0x91B5F,
  468. .flags = IORESOURCE_MEM,
  469. },
  470. {
  471. .start = SIU_INT_MCC2,
  472. .end = SIU_INT_MCC2,
  473. .flags = IORESOURCE_IRQ,
  474. },
  475. },
  476. },
  477. [MPC85xx_CPM_SMC1] = {
  478. .name = "fsl-cpm-smc",
  479. .id = 1,
  480. .num_resources = 2,
  481. .resource = (struct resource[]) {
  482. {
  483. .start = 0x91A80,
  484. .end = 0x91A8F,
  485. .flags = IORESOURCE_MEM,
  486. },
  487. {
  488. .start = SIU_INT_SMC1,
  489. .end = SIU_INT_SMC1,
  490. .flags = IORESOURCE_IRQ,
  491. },
  492. },
  493. },
  494. [MPC85xx_CPM_SMC2] = {
  495. .name = "fsl-cpm-smc",
  496. .id = 2,
  497. .num_resources = 2,
  498. .resource = (struct resource[]) {
  499. {
  500. .start = 0x91A90,
  501. .end = 0x91A9F,
  502. .flags = IORESOURCE_MEM,
  503. },
  504. {
  505. .start = SIU_INT_SMC2,
  506. .end = SIU_INT_SMC2,
  507. .flags = IORESOURCE_IRQ,
  508. },
  509. },
  510. },
  511. [MPC85xx_CPM_USB] = {
  512. .name = "fsl-cpm-usb",
  513. .id = 2,
  514. .num_resources = 2,
  515. .resource = (struct resource[]) {
  516. {
  517. .start = 0x91B60,
  518. .end = 0x91B7F,
  519. .flags = IORESOURCE_MEM,
  520. },
  521. {
  522. .start = SIU_INT_USB,
  523. .end = SIU_INT_USB,
  524. .flags = IORESOURCE_IRQ,
  525. },
  526. },
  527. },
  528. #endif /* CONFIG_CPM2 */
  529. };
  530. static int __init mach_mpc85xx_fixup(struct platform_device *pdev)
  531. {
  532. ppc_sys_fixup_mem_resource(pdev, CCSRBAR);
  533. return 0;
  534. }
  535. static int __init mach_mpc85xx_init(void)
  536. {
  537. ppc_sys_device_fixup = mach_mpc85xx_fixup;
  538. return 0;
  539. }
  540. postcore_initcall(mach_mpc85xx_init);