cpm2_pic.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /* The CPM2 internal interrupt controller. It is usually
  2. * the only interrupt controller.
  3. * There are two 32-bit registers (high/low) for up to 64
  4. * possible interrupts.
  5. *
  6. * Now, the fun starts.....Interrupt Numbers DO NOT MAP
  7. * in a simple arithmetic fashion to mask or pending registers.
  8. * That is, interrupt 4 does not map to bit position 4.
  9. * We create two tables, indexed by vector number, to indicate
  10. * which register to use and which bit in the register to use.
  11. */
  12. #include <linux/stddef.h>
  13. #include <linux/init.h>
  14. #include <linux/sched.h>
  15. #include <linux/signal.h>
  16. #include <linux/irq.h>
  17. #include <asm/immap_cpm2.h>
  18. #include <asm/mpc8260.h>
  19. #include "cpm2_pic.h"
  20. static u_char irq_to_siureg[] = {
  21. 1, 1, 1, 1, 1, 1, 1, 1,
  22. 1, 1, 1, 1, 1, 1, 1, 1,
  23. 0, 0, 0, 0, 0, 0, 0, 0,
  24. 0, 0, 0, 0, 0, 0, 0, 0,
  25. 1, 1, 1, 1, 1, 1, 1, 1,
  26. 1, 1, 1, 1, 1, 1, 1, 1,
  27. 0, 0, 0, 0, 0, 0, 0, 0,
  28. 0, 0, 0, 0, 0, 0, 0, 0
  29. };
  30. /* bit numbers do not match the docs, these are precomputed so the bit for
  31. * a given irq is (1 << irq_to_siubit[irq]) */
  32. static u_char irq_to_siubit[] = {
  33. 0, 15, 14, 13, 12, 11, 10, 9,
  34. 8, 7, 6, 5, 4, 3, 2, 1,
  35. 2, 1, 15, 14, 13, 12, 11, 10,
  36. 9, 8, 7, 6, 5, 4, 3, 0,
  37. 31, 30, 29, 28, 27, 26, 25, 24,
  38. 23, 22, 21, 20, 19, 18, 17, 16,
  39. 16, 17, 18, 19, 20, 21, 22, 23,
  40. 24, 25, 26, 27, 28, 29, 30, 31,
  41. };
  42. static void cpm2_mask_irq(unsigned int irq_nr)
  43. {
  44. int bit, word;
  45. volatile uint *simr;
  46. irq_nr -= CPM_IRQ_OFFSET;
  47. bit = irq_to_siubit[irq_nr];
  48. word = irq_to_siureg[irq_nr];
  49. simr = &(cpm2_immr->im_intctl.ic_simrh);
  50. ppc_cached_irq_mask[word] &= ~(1 << bit);
  51. simr[word] = ppc_cached_irq_mask[word];
  52. }
  53. static void cpm2_unmask_irq(unsigned int irq_nr)
  54. {
  55. int bit, word;
  56. volatile uint *simr;
  57. irq_nr -= CPM_IRQ_OFFSET;
  58. bit = irq_to_siubit[irq_nr];
  59. word = irq_to_siureg[irq_nr];
  60. simr = &(cpm2_immr->im_intctl.ic_simrh);
  61. ppc_cached_irq_mask[word] |= 1 << bit;
  62. simr[word] = ppc_cached_irq_mask[word];
  63. }
  64. static void cpm2_mask_and_ack(unsigned int irq_nr)
  65. {
  66. int bit, word;
  67. volatile uint *simr, *sipnr;
  68. irq_nr -= CPM_IRQ_OFFSET;
  69. bit = irq_to_siubit[irq_nr];
  70. word = irq_to_siureg[irq_nr];
  71. simr = &(cpm2_immr->im_intctl.ic_simrh);
  72. sipnr = &(cpm2_immr->im_intctl.ic_sipnrh);
  73. ppc_cached_irq_mask[word] &= ~(1 << bit);
  74. simr[word] = ppc_cached_irq_mask[word];
  75. sipnr[word] = 1 << bit;
  76. }
  77. static void cpm2_end_irq(unsigned int irq_nr)
  78. {
  79. int bit, word;
  80. volatile uint *simr;
  81. if (!(irq_desc[irq_nr].status & (IRQ_DISABLED|IRQ_INPROGRESS))
  82. && irq_desc[irq_nr].action) {
  83. irq_nr -= CPM_IRQ_OFFSET;
  84. bit = irq_to_siubit[irq_nr];
  85. word = irq_to_siureg[irq_nr];
  86. simr = &(cpm2_immr->im_intctl.ic_simrh);
  87. ppc_cached_irq_mask[word] |= 1 << bit;
  88. simr[word] = ppc_cached_irq_mask[word];
  89. }
  90. }
  91. static struct hw_interrupt_type cpm2_pic = {
  92. .typename = " CPM2 SIU ",
  93. .enable = cpm2_unmask_irq,
  94. .disable = cpm2_mask_irq,
  95. .ack = cpm2_mask_and_ack,
  96. .end = cpm2_end_irq,
  97. };
  98. int cpm2_get_irq(struct pt_regs *regs)
  99. {
  100. int irq;
  101. unsigned long bits;
  102. /* For CPM2, read the SIVEC register and shift the bits down
  103. * to get the irq number. */
  104. bits = cpm2_immr->im_intctl.ic_sivec;
  105. irq = bits >> 26;
  106. if (irq == 0)
  107. return(-1);
  108. return irq+CPM_IRQ_OFFSET;
  109. }
  110. void cpm2_init_IRQ(void)
  111. {
  112. int i;
  113. /* Clear the CPM IRQ controller, in case it has any bits set
  114. * from the bootloader
  115. */
  116. /* Mask out everything */
  117. cpm2_immr->im_intctl.ic_simrh = 0x00000000;
  118. cpm2_immr->im_intctl.ic_simrl = 0x00000000;
  119. wmb();
  120. /* Ack everything */
  121. cpm2_immr->im_intctl.ic_sipnrh = 0xffffffff;
  122. cpm2_immr->im_intctl.ic_sipnrl = 0xffffffff;
  123. wmb();
  124. /* Dummy read of the vector */
  125. i = cpm2_immr->im_intctl.ic_sivec;
  126. rmb();
  127. /* Initialize the default interrupt mapping priorities,
  128. * in case the boot rom changed something on us.
  129. */
  130. cpm2_immr->im_intctl.ic_sicr = 0;
  131. cpm2_immr->im_intctl.ic_scprrh = 0x05309770;
  132. cpm2_immr->im_intctl.ic_scprrl = 0x05309770;
  133. /* Enable chaining to OpenPIC, and make everything level
  134. */
  135. for (i = 0; i < NR_CPM_INTS; i++) {
  136. irq_desc[i+CPM_IRQ_OFFSET].handler = &cpm2_pic;
  137. irq_desc[i+CPM_IRQ_OFFSET].status |= IRQ_LEVEL;
  138. }
  139. }