radeon_atombios.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  60. uint8_t id)
  61. {
  62. struct atom_context *ctx = rdev->mode_info.atom_context;
  63. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  64. struct radeon_i2c_bus_rec i2c;
  65. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  66. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  67. uint16_t data_offset, size;
  68. int i, num_indices;
  69. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  70. i2c.valid = false;
  71. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  72. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  73. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  74. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  75. for (i = 0; i < num_indices; i++) {
  76. gpio = &i2c_info->asGPIO_Info[i];
  77. /* some evergreen boards have bad data for this entry */
  78. if (ASIC_IS_DCE4(rdev)) {
  79. if ((i == 7) &&
  80. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  81. (gpio->sucI2cId.ucAccess == 0)) {
  82. gpio->sucI2cId.ucAccess = 0x97;
  83. gpio->ucDataMaskShift = 8;
  84. gpio->ucDataEnShift = 8;
  85. gpio->ucDataY_Shift = 8;
  86. gpio->ucDataA_Shift = 8;
  87. }
  88. }
  89. /* some DCE3 boards have bad data for this entry */
  90. if (ASIC_IS_DCE3(rdev)) {
  91. if ((i == 4) &&
  92. (gpio->usClkMaskRegisterIndex == 0x1fda) &&
  93. (gpio->sucI2cId.ucAccess == 0x94))
  94. gpio->sucI2cId.ucAccess = 0x14;
  95. }
  96. if (gpio->sucI2cId.ucAccess == id) {
  97. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  98. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  99. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  100. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  101. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  102. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  103. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  104. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  105. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  106. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  107. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  108. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  109. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  110. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  111. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  112. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  113. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  114. i2c.hw_capable = true;
  115. else
  116. i2c.hw_capable = false;
  117. if (gpio->sucI2cId.ucAccess == 0xa0)
  118. i2c.mm_i2c = true;
  119. else
  120. i2c.mm_i2c = false;
  121. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  122. if (i2c.mask_clk_reg)
  123. i2c.valid = true;
  124. break;
  125. }
  126. }
  127. }
  128. return i2c;
  129. }
  130. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  131. {
  132. struct atom_context *ctx = rdev->mode_info.atom_context;
  133. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  134. struct radeon_i2c_bus_rec i2c;
  135. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  136. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  137. uint16_t data_offset, size;
  138. int i, num_indices;
  139. char stmp[32];
  140. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  141. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  142. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  143. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  144. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  145. for (i = 0; i < num_indices; i++) {
  146. gpio = &i2c_info->asGPIO_Info[i];
  147. i2c.valid = false;
  148. /* some evergreen boards have bad data for this entry */
  149. if (ASIC_IS_DCE4(rdev)) {
  150. if ((i == 7) &&
  151. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  152. (gpio->sucI2cId.ucAccess == 0)) {
  153. gpio->sucI2cId.ucAccess = 0x97;
  154. gpio->ucDataMaskShift = 8;
  155. gpio->ucDataEnShift = 8;
  156. gpio->ucDataY_Shift = 8;
  157. gpio->ucDataA_Shift = 8;
  158. }
  159. }
  160. /* some DCE3 boards have bad data for this entry */
  161. if (ASIC_IS_DCE3(rdev)) {
  162. if ((i == 4) &&
  163. (gpio->usClkMaskRegisterIndex == 0x1fda) &&
  164. (gpio->sucI2cId.ucAccess == 0x94))
  165. gpio->sucI2cId.ucAccess = 0x14;
  166. }
  167. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  168. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  169. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  170. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  171. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  172. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  173. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  174. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  175. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  176. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  177. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  178. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  179. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  180. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  181. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  182. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  183. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  184. i2c.hw_capable = true;
  185. else
  186. i2c.hw_capable = false;
  187. if (gpio->sucI2cId.ucAccess == 0xa0)
  188. i2c.mm_i2c = true;
  189. else
  190. i2c.mm_i2c = false;
  191. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  192. if (i2c.mask_clk_reg) {
  193. i2c.valid = true;
  194. sprintf(stmp, "0x%x", i2c.i2c_id);
  195. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  196. }
  197. }
  198. }
  199. }
  200. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  201. u8 id)
  202. {
  203. struct atom_context *ctx = rdev->mode_info.atom_context;
  204. struct radeon_gpio_rec gpio;
  205. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  206. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  207. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  208. u16 data_offset, size;
  209. int i, num_indices;
  210. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  211. gpio.valid = false;
  212. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  213. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  214. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  215. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  216. for (i = 0; i < num_indices; i++) {
  217. pin = &gpio_info->asGPIO_Pin[i];
  218. if (id == pin->ucGPIO_ID) {
  219. gpio.id = pin->ucGPIO_ID;
  220. gpio.reg = pin->usGpioPin_AIndex * 4;
  221. gpio.mask = (1 << pin->ucGpioPinBitShift);
  222. gpio.valid = true;
  223. break;
  224. }
  225. }
  226. }
  227. return gpio;
  228. }
  229. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  230. struct radeon_gpio_rec *gpio)
  231. {
  232. struct radeon_hpd hpd;
  233. u32 reg;
  234. memset(&hpd, 0, sizeof(struct radeon_hpd));
  235. if (ASIC_IS_DCE4(rdev))
  236. reg = EVERGREEN_DC_GPIO_HPD_A;
  237. else
  238. reg = AVIVO_DC_GPIO_HPD_A;
  239. hpd.gpio = *gpio;
  240. if (gpio->reg == reg) {
  241. switch(gpio->mask) {
  242. case (1 << 0):
  243. hpd.hpd = RADEON_HPD_1;
  244. break;
  245. case (1 << 8):
  246. hpd.hpd = RADEON_HPD_2;
  247. break;
  248. case (1 << 16):
  249. hpd.hpd = RADEON_HPD_3;
  250. break;
  251. case (1 << 24):
  252. hpd.hpd = RADEON_HPD_4;
  253. break;
  254. case (1 << 26):
  255. hpd.hpd = RADEON_HPD_5;
  256. break;
  257. case (1 << 28):
  258. hpd.hpd = RADEON_HPD_6;
  259. break;
  260. default:
  261. hpd.hpd = RADEON_HPD_NONE;
  262. break;
  263. }
  264. } else
  265. hpd.hpd = RADEON_HPD_NONE;
  266. return hpd;
  267. }
  268. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  269. uint32_t supported_device,
  270. int *connector_type,
  271. struct radeon_i2c_bus_rec *i2c_bus,
  272. uint16_t *line_mux,
  273. struct radeon_hpd *hpd)
  274. {
  275. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  276. if ((dev->pdev->device == 0x791e) &&
  277. (dev->pdev->subsystem_vendor == 0x1043) &&
  278. (dev->pdev->subsystem_device == 0x826d)) {
  279. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  280. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  281. *connector_type = DRM_MODE_CONNECTOR_DVID;
  282. }
  283. /* Asrock RS600 board lists the DVI port as HDMI */
  284. if ((dev->pdev->device == 0x7941) &&
  285. (dev->pdev->subsystem_vendor == 0x1849) &&
  286. (dev->pdev->subsystem_device == 0x7941)) {
  287. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  288. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  289. *connector_type = DRM_MODE_CONNECTOR_DVID;
  290. }
  291. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  292. if ((dev->pdev->device == 0x796e) &&
  293. (dev->pdev->subsystem_vendor == 0x1462) &&
  294. (dev->pdev->subsystem_device == 0x7302)) {
  295. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  296. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  297. return false;
  298. }
  299. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  300. if ((dev->pdev->device == 0x7941) &&
  301. (dev->pdev->subsystem_vendor == 0x147b) &&
  302. (dev->pdev->subsystem_device == 0x2412)) {
  303. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  304. return false;
  305. }
  306. /* Falcon NW laptop lists vga ddc line for LVDS */
  307. if ((dev->pdev->device == 0x5653) &&
  308. (dev->pdev->subsystem_vendor == 0x1462) &&
  309. (dev->pdev->subsystem_device == 0x0291)) {
  310. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  311. i2c_bus->valid = false;
  312. *line_mux = 53;
  313. }
  314. }
  315. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  316. if ((dev->pdev->device == 0x7146) &&
  317. (dev->pdev->subsystem_vendor == 0x17af) &&
  318. (dev->pdev->subsystem_device == 0x2058)) {
  319. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  320. return false;
  321. }
  322. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  323. if ((dev->pdev->device == 0x7142) &&
  324. (dev->pdev->subsystem_vendor == 0x1458) &&
  325. (dev->pdev->subsystem_device == 0x2134)) {
  326. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  327. return false;
  328. }
  329. /* Funky macbooks */
  330. if ((dev->pdev->device == 0x71C5) &&
  331. (dev->pdev->subsystem_vendor == 0x106b) &&
  332. (dev->pdev->subsystem_device == 0x0080)) {
  333. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  334. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  335. return false;
  336. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  337. *line_mux = 0x90;
  338. }
  339. /* mac rv630, rv730, others */
  340. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  341. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  342. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  343. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  344. }
  345. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  346. if ((dev->pdev->device == 0x9598) &&
  347. (dev->pdev->subsystem_vendor == 0x1043) &&
  348. (dev->pdev->subsystem_device == 0x01da)) {
  349. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  350. *connector_type = DRM_MODE_CONNECTOR_DVII;
  351. }
  352. }
  353. /* ASUS HD 3600 board lists the DVI port as HDMI */
  354. if ((dev->pdev->device == 0x9598) &&
  355. (dev->pdev->subsystem_vendor == 0x1043) &&
  356. (dev->pdev->subsystem_device == 0x01e4)) {
  357. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  358. *connector_type = DRM_MODE_CONNECTOR_DVII;
  359. }
  360. }
  361. /* ASUS HD 3450 board lists the DVI port as HDMI */
  362. if ((dev->pdev->device == 0x95C5) &&
  363. (dev->pdev->subsystem_vendor == 0x1043) &&
  364. (dev->pdev->subsystem_device == 0x01e2)) {
  365. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  366. *connector_type = DRM_MODE_CONNECTOR_DVII;
  367. }
  368. }
  369. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  370. * HDMI + VGA reporting as HDMI
  371. */
  372. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  373. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  374. *connector_type = DRM_MODE_CONNECTOR_VGA;
  375. *line_mux = 0;
  376. }
  377. }
  378. /* Acer laptop (Acer TravelMate 5730G) has an HDMI port
  379. * on the laptop and a DVI port on the docking station and
  380. * both share the same encoder, hpd pin, and ddc line.
  381. * So while the bios table is technically correct,
  382. * we drop the DVI port here since xrandr has no concept of
  383. * encoders and will try and drive both connectors
  384. * with different crtcs which isn't possible on the hardware
  385. * side and leaves no crtcs for LVDS or VGA.
  386. */
  387. if ((dev->pdev->device == 0x95c4) &&
  388. (dev->pdev->subsystem_vendor == 0x1025) &&
  389. (dev->pdev->subsystem_device == 0x013c)) {
  390. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  391. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  392. /* actually it's a DVI-D port not DVI-I */
  393. *connector_type = DRM_MODE_CONNECTOR_DVID;
  394. return false;
  395. }
  396. }
  397. /* XFX Pine Group device rv730 reports no VGA DDC lines
  398. * even though they are wired up to record 0x93
  399. */
  400. if ((dev->pdev->device == 0x9498) &&
  401. (dev->pdev->subsystem_vendor == 0x1682) &&
  402. (dev->pdev->subsystem_device == 0x2452)) {
  403. struct radeon_device *rdev = dev->dev_private;
  404. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  405. }
  406. return true;
  407. }
  408. const int supported_devices_connector_convert[] = {
  409. DRM_MODE_CONNECTOR_Unknown,
  410. DRM_MODE_CONNECTOR_VGA,
  411. DRM_MODE_CONNECTOR_DVII,
  412. DRM_MODE_CONNECTOR_DVID,
  413. DRM_MODE_CONNECTOR_DVIA,
  414. DRM_MODE_CONNECTOR_SVIDEO,
  415. DRM_MODE_CONNECTOR_Composite,
  416. DRM_MODE_CONNECTOR_LVDS,
  417. DRM_MODE_CONNECTOR_Unknown,
  418. DRM_MODE_CONNECTOR_Unknown,
  419. DRM_MODE_CONNECTOR_HDMIA,
  420. DRM_MODE_CONNECTOR_HDMIB,
  421. DRM_MODE_CONNECTOR_Unknown,
  422. DRM_MODE_CONNECTOR_Unknown,
  423. DRM_MODE_CONNECTOR_9PinDIN,
  424. DRM_MODE_CONNECTOR_DisplayPort
  425. };
  426. const uint16_t supported_devices_connector_object_id_convert[] = {
  427. CONNECTOR_OBJECT_ID_NONE,
  428. CONNECTOR_OBJECT_ID_VGA,
  429. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  430. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  431. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  432. CONNECTOR_OBJECT_ID_COMPOSITE,
  433. CONNECTOR_OBJECT_ID_SVIDEO,
  434. CONNECTOR_OBJECT_ID_LVDS,
  435. CONNECTOR_OBJECT_ID_9PIN_DIN,
  436. CONNECTOR_OBJECT_ID_9PIN_DIN,
  437. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  438. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  439. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  440. CONNECTOR_OBJECT_ID_SVIDEO
  441. };
  442. const int object_connector_convert[] = {
  443. DRM_MODE_CONNECTOR_Unknown,
  444. DRM_MODE_CONNECTOR_DVII,
  445. DRM_MODE_CONNECTOR_DVII,
  446. DRM_MODE_CONNECTOR_DVID,
  447. DRM_MODE_CONNECTOR_DVID,
  448. DRM_MODE_CONNECTOR_VGA,
  449. DRM_MODE_CONNECTOR_Composite,
  450. DRM_MODE_CONNECTOR_SVIDEO,
  451. DRM_MODE_CONNECTOR_Unknown,
  452. DRM_MODE_CONNECTOR_Unknown,
  453. DRM_MODE_CONNECTOR_9PinDIN,
  454. DRM_MODE_CONNECTOR_Unknown,
  455. DRM_MODE_CONNECTOR_HDMIA,
  456. DRM_MODE_CONNECTOR_HDMIB,
  457. DRM_MODE_CONNECTOR_LVDS,
  458. DRM_MODE_CONNECTOR_9PinDIN,
  459. DRM_MODE_CONNECTOR_Unknown,
  460. DRM_MODE_CONNECTOR_Unknown,
  461. DRM_MODE_CONNECTOR_Unknown,
  462. DRM_MODE_CONNECTOR_DisplayPort,
  463. DRM_MODE_CONNECTOR_eDP,
  464. DRM_MODE_CONNECTOR_Unknown
  465. };
  466. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  467. {
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct radeon_mode_info *mode_info = &rdev->mode_info;
  470. struct atom_context *ctx = mode_info->atom_context;
  471. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  472. u16 size, data_offset;
  473. u8 frev, crev;
  474. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  475. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  476. ATOM_OBJECT_TABLE *router_obj;
  477. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  478. ATOM_OBJECT_HEADER *obj_header;
  479. int i, j, k, path_size, device_support;
  480. int connector_type;
  481. u16 igp_lane_info, conn_id, connector_object_id;
  482. struct radeon_i2c_bus_rec ddc_bus;
  483. struct radeon_router router;
  484. struct radeon_gpio_rec gpio;
  485. struct radeon_hpd hpd;
  486. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  487. return false;
  488. if (crev < 2)
  489. return false;
  490. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  491. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  492. (ctx->bios + data_offset +
  493. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  494. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  495. (ctx->bios + data_offset +
  496. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  497. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  498. (ctx->bios + data_offset +
  499. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  500. router_obj = (ATOM_OBJECT_TABLE *)
  501. (ctx->bios + data_offset +
  502. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  503. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  504. path_size = 0;
  505. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  506. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  507. ATOM_DISPLAY_OBJECT_PATH *path;
  508. addr += path_size;
  509. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  510. path_size += le16_to_cpu(path->usSize);
  511. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  512. uint8_t con_obj_id, con_obj_num, con_obj_type;
  513. con_obj_id =
  514. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  515. >> OBJECT_ID_SHIFT;
  516. con_obj_num =
  517. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  518. >> ENUM_ID_SHIFT;
  519. con_obj_type =
  520. (le16_to_cpu(path->usConnObjectId) &
  521. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  522. /* TODO CV support */
  523. if (le16_to_cpu(path->usDeviceTag) ==
  524. ATOM_DEVICE_CV_SUPPORT)
  525. continue;
  526. /* IGP chips */
  527. if ((rdev->flags & RADEON_IS_IGP) &&
  528. (con_obj_id ==
  529. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  530. uint16_t igp_offset = 0;
  531. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  532. index =
  533. GetIndexIntoMasterTable(DATA,
  534. IntegratedSystemInfo);
  535. if (atom_parse_data_header(ctx, index, &size, &frev,
  536. &crev, &igp_offset)) {
  537. if (crev >= 2) {
  538. igp_obj =
  539. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  540. *) (ctx->bios + igp_offset);
  541. if (igp_obj) {
  542. uint32_t slot_config, ct;
  543. if (con_obj_num == 1)
  544. slot_config =
  545. igp_obj->
  546. ulDDISlot1Config;
  547. else
  548. slot_config =
  549. igp_obj->
  550. ulDDISlot2Config;
  551. ct = (slot_config >> 16) & 0xff;
  552. connector_type =
  553. object_connector_convert
  554. [ct];
  555. connector_object_id = ct;
  556. igp_lane_info =
  557. slot_config & 0xffff;
  558. } else
  559. continue;
  560. } else
  561. continue;
  562. } else {
  563. igp_lane_info = 0;
  564. connector_type =
  565. object_connector_convert[con_obj_id];
  566. connector_object_id = con_obj_id;
  567. }
  568. } else {
  569. igp_lane_info = 0;
  570. connector_type =
  571. object_connector_convert[con_obj_id];
  572. connector_object_id = con_obj_id;
  573. }
  574. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  575. continue;
  576. router.ddc_valid = false;
  577. router.cd_valid = false;
  578. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  579. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  580. grph_obj_id =
  581. (le16_to_cpu(path->usGraphicObjIds[j]) &
  582. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  583. grph_obj_num =
  584. (le16_to_cpu(path->usGraphicObjIds[j]) &
  585. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  586. grph_obj_type =
  587. (le16_to_cpu(path->usGraphicObjIds[j]) &
  588. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  589. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  590. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  591. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  592. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  593. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  594. (ctx->bios + data_offset +
  595. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  596. ATOM_ENCODER_CAP_RECORD *cap_record;
  597. u16 caps = 0;
  598. while (record->ucRecordType > 0 &&
  599. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  600. switch (record->ucRecordType) {
  601. case ATOM_ENCODER_CAP_RECORD_TYPE:
  602. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  603. record;
  604. caps = le16_to_cpu(cap_record->usEncoderCap);
  605. break;
  606. }
  607. record = (ATOM_COMMON_RECORD_HEADER *)
  608. ((char *)record + record->ucRecordSize);
  609. }
  610. radeon_add_atom_encoder(dev,
  611. encoder_obj,
  612. le16_to_cpu
  613. (path->
  614. usDeviceTag),
  615. caps);
  616. }
  617. }
  618. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  619. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  620. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  621. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  622. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  623. (ctx->bios + data_offset +
  624. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  625. ATOM_I2C_RECORD *i2c_record;
  626. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  627. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  628. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  629. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  630. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  631. (ctx->bios + data_offset +
  632. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  633. int enum_id;
  634. router.router_id = router_obj_id;
  635. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  636. enum_id++) {
  637. if (le16_to_cpu(path->usConnObjectId) ==
  638. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  639. break;
  640. }
  641. while (record->ucRecordType > 0 &&
  642. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  643. switch (record->ucRecordType) {
  644. case ATOM_I2C_RECORD_TYPE:
  645. i2c_record =
  646. (ATOM_I2C_RECORD *)
  647. record;
  648. i2c_config =
  649. (ATOM_I2C_ID_CONFIG_ACCESS *)
  650. &i2c_record->sucI2cId;
  651. router.i2c_info =
  652. radeon_lookup_i2c_gpio(rdev,
  653. i2c_config->
  654. ucAccess);
  655. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  656. break;
  657. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  658. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  659. record;
  660. router.ddc_valid = true;
  661. router.ddc_mux_type = ddc_path->ucMuxType;
  662. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  663. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  664. break;
  665. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  666. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  667. record;
  668. router.cd_valid = true;
  669. router.cd_mux_type = cd_path->ucMuxType;
  670. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  671. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  672. break;
  673. }
  674. record = (ATOM_COMMON_RECORD_HEADER *)
  675. ((char *)record + record->ucRecordSize);
  676. }
  677. }
  678. }
  679. }
  680. }
  681. /* look up gpio for ddc, hpd */
  682. ddc_bus.valid = false;
  683. hpd.hpd = RADEON_HPD_NONE;
  684. if ((le16_to_cpu(path->usDeviceTag) &
  685. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  686. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  687. if (le16_to_cpu(path->usConnObjectId) ==
  688. le16_to_cpu(con_obj->asObjects[j].
  689. usObjectID)) {
  690. ATOM_COMMON_RECORD_HEADER
  691. *record =
  692. (ATOM_COMMON_RECORD_HEADER
  693. *)
  694. (ctx->bios + data_offset +
  695. le16_to_cpu(con_obj->
  696. asObjects[j].
  697. usRecordOffset));
  698. ATOM_I2C_RECORD *i2c_record;
  699. ATOM_HPD_INT_RECORD *hpd_record;
  700. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  701. while (record->ucRecordType > 0
  702. && record->
  703. ucRecordType <=
  704. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  705. switch (record->ucRecordType) {
  706. case ATOM_I2C_RECORD_TYPE:
  707. i2c_record =
  708. (ATOM_I2C_RECORD *)
  709. record;
  710. i2c_config =
  711. (ATOM_I2C_ID_CONFIG_ACCESS *)
  712. &i2c_record->sucI2cId;
  713. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  714. i2c_config->
  715. ucAccess);
  716. break;
  717. case ATOM_HPD_INT_RECORD_TYPE:
  718. hpd_record =
  719. (ATOM_HPD_INT_RECORD *)
  720. record;
  721. gpio = radeon_lookup_gpio(rdev,
  722. hpd_record->ucHPDIntGPIOID);
  723. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  724. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  725. break;
  726. }
  727. record =
  728. (ATOM_COMMON_RECORD_HEADER
  729. *) ((char *)record
  730. +
  731. record->
  732. ucRecordSize);
  733. }
  734. break;
  735. }
  736. }
  737. }
  738. /* needed for aux chan transactions */
  739. ddc_bus.hpd = hpd.hpd;
  740. conn_id = le16_to_cpu(path->usConnObjectId);
  741. if (!radeon_atom_apply_quirks
  742. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  743. &ddc_bus, &conn_id, &hpd))
  744. continue;
  745. radeon_add_atom_connector(dev,
  746. conn_id,
  747. le16_to_cpu(path->
  748. usDeviceTag),
  749. connector_type, &ddc_bus,
  750. igp_lane_info,
  751. connector_object_id,
  752. &hpd,
  753. &router);
  754. }
  755. }
  756. radeon_link_encoder_connector(dev);
  757. return true;
  758. }
  759. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  760. int connector_type,
  761. uint16_t devices)
  762. {
  763. struct radeon_device *rdev = dev->dev_private;
  764. if (rdev->flags & RADEON_IS_IGP) {
  765. return supported_devices_connector_object_id_convert
  766. [connector_type];
  767. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  768. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  769. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  770. struct radeon_mode_info *mode_info = &rdev->mode_info;
  771. struct atom_context *ctx = mode_info->atom_context;
  772. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  773. uint16_t size, data_offset;
  774. uint8_t frev, crev;
  775. ATOM_XTMDS_INFO *xtmds;
  776. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  777. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  778. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  779. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  780. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  781. else
  782. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  783. } else {
  784. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  785. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  786. else
  787. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  788. }
  789. } else
  790. return supported_devices_connector_object_id_convert
  791. [connector_type];
  792. } else {
  793. return supported_devices_connector_object_id_convert
  794. [connector_type];
  795. }
  796. }
  797. struct bios_connector {
  798. bool valid;
  799. uint16_t line_mux;
  800. uint16_t devices;
  801. int connector_type;
  802. struct radeon_i2c_bus_rec ddc_bus;
  803. struct radeon_hpd hpd;
  804. };
  805. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  806. drm_device
  807. *dev)
  808. {
  809. struct radeon_device *rdev = dev->dev_private;
  810. struct radeon_mode_info *mode_info = &rdev->mode_info;
  811. struct atom_context *ctx = mode_info->atom_context;
  812. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  813. uint16_t size, data_offset;
  814. uint8_t frev, crev;
  815. uint16_t device_support;
  816. uint8_t dac;
  817. union atom_supported_devices *supported_devices;
  818. int i, j, max_device;
  819. struct bios_connector *bios_connectors;
  820. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  821. struct radeon_router router;
  822. router.ddc_valid = false;
  823. router.cd_valid = false;
  824. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  825. if (!bios_connectors)
  826. return false;
  827. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  828. &data_offset)) {
  829. kfree(bios_connectors);
  830. return false;
  831. }
  832. supported_devices =
  833. (union atom_supported_devices *)(ctx->bios + data_offset);
  834. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  835. if (frev > 1)
  836. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  837. else
  838. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  839. for (i = 0; i < max_device; i++) {
  840. ATOM_CONNECTOR_INFO_I2C ci =
  841. supported_devices->info.asConnInfo[i];
  842. bios_connectors[i].valid = false;
  843. if (!(device_support & (1 << i))) {
  844. continue;
  845. }
  846. if (i == ATOM_DEVICE_CV_INDEX) {
  847. DRM_DEBUG_KMS("Skipping Component Video\n");
  848. continue;
  849. }
  850. bios_connectors[i].connector_type =
  851. supported_devices_connector_convert[ci.sucConnectorInfo.
  852. sbfAccess.
  853. bfConnectorType];
  854. if (bios_connectors[i].connector_type ==
  855. DRM_MODE_CONNECTOR_Unknown)
  856. continue;
  857. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  858. bios_connectors[i].line_mux =
  859. ci.sucI2cId.ucAccess;
  860. /* give tv unique connector ids */
  861. if (i == ATOM_DEVICE_TV1_INDEX) {
  862. bios_connectors[i].ddc_bus.valid = false;
  863. bios_connectors[i].line_mux = 50;
  864. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  865. bios_connectors[i].ddc_bus.valid = false;
  866. bios_connectors[i].line_mux = 51;
  867. } else if (i == ATOM_DEVICE_CV_INDEX) {
  868. bios_connectors[i].ddc_bus.valid = false;
  869. bios_connectors[i].line_mux = 52;
  870. } else
  871. bios_connectors[i].ddc_bus =
  872. radeon_lookup_i2c_gpio(rdev,
  873. bios_connectors[i].line_mux);
  874. if ((crev > 1) && (frev > 1)) {
  875. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  876. switch (isb) {
  877. case 0x4:
  878. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  879. break;
  880. case 0xa:
  881. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  882. break;
  883. default:
  884. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  885. break;
  886. }
  887. } else {
  888. if (i == ATOM_DEVICE_DFP1_INDEX)
  889. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  890. else if (i == ATOM_DEVICE_DFP2_INDEX)
  891. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  892. else
  893. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  894. }
  895. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  896. * shared with a DVI port, we'll pick up the DVI connector when we
  897. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  898. */
  899. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  900. bios_connectors[i].connector_type =
  901. DRM_MODE_CONNECTOR_VGA;
  902. if (!radeon_atom_apply_quirks
  903. (dev, (1 << i), &bios_connectors[i].connector_type,
  904. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  905. &bios_connectors[i].hpd))
  906. continue;
  907. bios_connectors[i].valid = true;
  908. bios_connectors[i].devices = (1 << i);
  909. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  910. radeon_add_atom_encoder(dev,
  911. radeon_get_encoder_enum(dev,
  912. (1 << i),
  913. dac),
  914. (1 << i),
  915. 0);
  916. else
  917. radeon_add_legacy_encoder(dev,
  918. radeon_get_encoder_enum(dev,
  919. (1 << i),
  920. dac),
  921. (1 << i));
  922. }
  923. /* combine shared connectors */
  924. for (i = 0; i < max_device; i++) {
  925. if (bios_connectors[i].valid) {
  926. for (j = 0; j < max_device; j++) {
  927. if (bios_connectors[j].valid && (i != j)) {
  928. if (bios_connectors[i].line_mux ==
  929. bios_connectors[j].line_mux) {
  930. /* make sure not to combine LVDS */
  931. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  932. bios_connectors[i].line_mux = 53;
  933. bios_connectors[i].ddc_bus.valid = false;
  934. continue;
  935. }
  936. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  937. bios_connectors[j].line_mux = 53;
  938. bios_connectors[j].ddc_bus.valid = false;
  939. continue;
  940. }
  941. /* combine analog and digital for DVI-I */
  942. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  943. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  944. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  945. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  946. bios_connectors[i].devices |=
  947. bios_connectors[j].devices;
  948. bios_connectors[i].connector_type =
  949. DRM_MODE_CONNECTOR_DVII;
  950. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  951. bios_connectors[i].hpd =
  952. bios_connectors[j].hpd;
  953. bios_connectors[j].valid = false;
  954. }
  955. }
  956. }
  957. }
  958. }
  959. }
  960. /* add the connectors */
  961. for (i = 0; i < max_device; i++) {
  962. if (bios_connectors[i].valid) {
  963. uint16_t connector_object_id =
  964. atombios_get_connector_object_id(dev,
  965. bios_connectors[i].connector_type,
  966. bios_connectors[i].devices);
  967. radeon_add_atom_connector(dev,
  968. bios_connectors[i].line_mux,
  969. bios_connectors[i].devices,
  970. bios_connectors[i].
  971. connector_type,
  972. &bios_connectors[i].ddc_bus,
  973. 0,
  974. connector_object_id,
  975. &bios_connectors[i].hpd,
  976. &router);
  977. }
  978. }
  979. radeon_link_encoder_connector(dev);
  980. kfree(bios_connectors);
  981. return true;
  982. }
  983. union firmware_info {
  984. ATOM_FIRMWARE_INFO info;
  985. ATOM_FIRMWARE_INFO_V1_2 info_12;
  986. ATOM_FIRMWARE_INFO_V1_3 info_13;
  987. ATOM_FIRMWARE_INFO_V1_4 info_14;
  988. ATOM_FIRMWARE_INFO_V2_1 info_21;
  989. ATOM_FIRMWARE_INFO_V2_2 info_22;
  990. };
  991. bool radeon_atom_get_clock_info(struct drm_device *dev)
  992. {
  993. struct radeon_device *rdev = dev->dev_private;
  994. struct radeon_mode_info *mode_info = &rdev->mode_info;
  995. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  996. union firmware_info *firmware_info;
  997. uint8_t frev, crev;
  998. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  999. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  1000. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  1001. struct radeon_pll *spll = &rdev->clock.spll;
  1002. struct radeon_pll *mpll = &rdev->clock.mpll;
  1003. uint16_t data_offset;
  1004. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1005. &frev, &crev, &data_offset)) {
  1006. firmware_info =
  1007. (union firmware_info *)(mode_info->atom_context->bios +
  1008. data_offset);
  1009. /* pixel clocks */
  1010. p1pll->reference_freq =
  1011. le16_to_cpu(firmware_info->info.usReferenceClock);
  1012. p1pll->reference_div = 0;
  1013. if (crev < 2)
  1014. p1pll->pll_out_min =
  1015. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1016. else
  1017. p1pll->pll_out_min =
  1018. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1019. p1pll->pll_out_max =
  1020. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1021. if (crev >= 4) {
  1022. p1pll->lcd_pll_out_min =
  1023. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1024. if (p1pll->lcd_pll_out_min == 0)
  1025. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1026. p1pll->lcd_pll_out_max =
  1027. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1028. if (p1pll->lcd_pll_out_max == 0)
  1029. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1030. } else {
  1031. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1032. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1033. }
  1034. if (p1pll->pll_out_min == 0) {
  1035. if (ASIC_IS_AVIVO(rdev))
  1036. p1pll->pll_out_min = 64800;
  1037. else
  1038. p1pll->pll_out_min = 20000;
  1039. } else if (p1pll->pll_out_min > 64800) {
  1040. /* Limiting the pll output range is a good thing generally as
  1041. * it limits the number of possible pll combinations for a given
  1042. * frequency presumably to the ones that work best on each card.
  1043. * However, certain duallink DVI monitors seem to like
  1044. * pll combinations that would be limited by this at least on
  1045. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  1046. * family.
  1047. */
  1048. p1pll->pll_out_min = 64800;
  1049. }
  1050. p1pll->pll_in_min =
  1051. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1052. p1pll->pll_in_max =
  1053. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1054. *p2pll = *p1pll;
  1055. /* system clock */
  1056. if (ASIC_IS_DCE4(rdev))
  1057. spll->reference_freq =
  1058. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1059. else
  1060. spll->reference_freq =
  1061. le16_to_cpu(firmware_info->info.usReferenceClock);
  1062. spll->reference_div = 0;
  1063. spll->pll_out_min =
  1064. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1065. spll->pll_out_max =
  1066. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1067. /* ??? */
  1068. if (spll->pll_out_min == 0) {
  1069. if (ASIC_IS_AVIVO(rdev))
  1070. spll->pll_out_min = 64800;
  1071. else
  1072. spll->pll_out_min = 20000;
  1073. }
  1074. spll->pll_in_min =
  1075. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1076. spll->pll_in_max =
  1077. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1078. /* memory clock */
  1079. if (ASIC_IS_DCE4(rdev))
  1080. mpll->reference_freq =
  1081. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1082. else
  1083. mpll->reference_freq =
  1084. le16_to_cpu(firmware_info->info.usReferenceClock);
  1085. mpll->reference_div = 0;
  1086. mpll->pll_out_min =
  1087. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1088. mpll->pll_out_max =
  1089. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1090. /* ??? */
  1091. if (mpll->pll_out_min == 0) {
  1092. if (ASIC_IS_AVIVO(rdev))
  1093. mpll->pll_out_min = 64800;
  1094. else
  1095. mpll->pll_out_min = 20000;
  1096. }
  1097. mpll->pll_in_min =
  1098. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1099. mpll->pll_in_max =
  1100. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1101. rdev->clock.default_sclk =
  1102. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1103. rdev->clock.default_mclk =
  1104. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1105. if (ASIC_IS_DCE4(rdev)) {
  1106. rdev->clock.default_dispclk =
  1107. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1108. if (rdev->clock.default_dispclk == 0) {
  1109. if (ASIC_IS_DCE5(rdev))
  1110. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1111. else
  1112. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1113. }
  1114. rdev->clock.dp_extclk =
  1115. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1116. }
  1117. *dcpll = *p1pll;
  1118. return true;
  1119. }
  1120. return false;
  1121. }
  1122. union igp_info {
  1123. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1124. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1125. };
  1126. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1127. {
  1128. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1129. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1130. union igp_info *igp_info;
  1131. u8 frev, crev;
  1132. u16 data_offset;
  1133. /* sideport is AMD only */
  1134. if (rdev->family == CHIP_RS600)
  1135. return false;
  1136. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1137. &frev, &crev, &data_offset)) {
  1138. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1139. data_offset);
  1140. switch (crev) {
  1141. case 1:
  1142. if (igp_info->info.ulBootUpMemoryClock)
  1143. return true;
  1144. break;
  1145. case 2:
  1146. if (igp_info->info_2.ulBootUpSidePortClock)
  1147. return true;
  1148. break;
  1149. default:
  1150. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1151. break;
  1152. }
  1153. }
  1154. return false;
  1155. }
  1156. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1157. struct radeon_encoder_int_tmds *tmds)
  1158. {
  1159. struct drm_device *dev = encoder->base.dev;
  1160. struct radeon_device *rdev = dev->dev_private;
  1161. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1162. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1163. uint16_t data_offset;
  1164. struct _ATOM_TMDS_INFO *tmds_info;
  1165. uint8_t frev, crev;
  1166. uint16_t maxfreq;
  1167. int i;
  1168. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1169. &frev, &crev, &data_offset)) {
  1170. tmds_info =
  1171. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1172. data_offset);
  1173. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1174. for (i = 0; i < 4; i++) {
  1175. tmds->tmds_pll[i].freq =
  1176. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1177. tmds->tmds_pll[i].value =
  1178. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1179. tmds->tmds_pll[i].value |=
  1180. (tmds_info->asMiscInfo[i].
  1181. ucPLL_VCO_Gain & 0x3f) << 6;
  1182. tmds->tmds_pll[i].value |=
  1183. (tmds_info->asMiscInfo[i].
  1184. ucPLL_DutyCycle & 0xf) << 12;
  1185. tmds->tmds_pll[i].value |=
  1186. (tmds_info->asMiscInfo[i].
  1187. ucPLL_VoltageSwing & 0xf) << 16;
  1188. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1189. tmds->tmds_pll[i].freq,
  1190. tmds->tmds_pll[i].value);
  1191. if (maxfreq == tmds->tmds_pll[i].freq) {
  1192. tmds->tmds_pll[i].freq = 0xffffffff;
  1193. break;
  1194. }
  1195. }
  1196. return true;
  1197. }
  1198. return false;
  1199. }
  1200. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1201. struct radeon_atom_ss *ss,
  1202. int id)
  1203. {
  1204. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1205. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1206. uint16_t data_offset, size;
  1207. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1208. uint8_t frev, crev;
  1209. int i, num_indices;
  1210. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1211. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1212. &frev, &crev, &data_offset)) {
  1213. ss_info =
  1214. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1215. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1216. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1217. for (i = 0; i < num_indices; i++) {
  1218. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1219. ss->percentage =
  1220. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1221. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1222. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1223. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1224. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1225. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1226. return true;
  1227. }
  1228. }
  1229. }
  1230. return false;
  1231. }
  1232. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1233. struct radeon_atom_ss *ss,
  1234. int id)
  1235. {
  1236. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1237. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1238. u16 data_offset, size;
  1239. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *igp_info;
  1240. u8 frev, crev;
  1241. u16 percentage = 0, rate = 0;
  1242. /* get any igp specific overrides */
  1243. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1244. &frev, &crev, &data_offset)) {
  1245. igp_info = (struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 *)
  1246. (mode_info->atom_context->bios + data_offset);
  1247. switch (id) {
  1248. case ASIC_INTERNAL_SS_ON_TMDS:
  1249. percentage = le16_to_cpu(igp_info->usDVISSPercentage);
  1250. rate = le16_to_cpu(igp_info->usDVISSpreadRateIn10Hz);
  1251. break;
  1252. case ASIC_INTERNAL_SS_ON_HDMI:
  1253. percentage = le16_to_cpu(igp_info->usHDMISSPercentage);
  1254. rate = le16_to_cpu(igp_info->usHDMISSpreadRateIn10Hz);
  1255. break;
  1256. case ASIC_INTERNAL_SS_ON_LVDS:
  1257. percentage = le16_to_cpu(igp_info->usLvdsSSPercentage);
  1258. rate = le16_to_cpu(igp_info->usLvdsSSpreadRateIn10Hz);
  1259. break;
  1260. }
  1261. if (percentage)
  1262. ss->percentage = percentage;
  1263. if (rate)
  1264. ss->rate = rate;
  1265. }
  1266. }
  1267. union asic_ss_info {
  1268. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1269. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1270. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1271. };
  1272. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1273. struct radeon_atom_ss *ss,
  1274. int id, u32 clock)
  1275. {
  1276. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1277. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1278. uint16_t data_offset, size;
  1279. union asic_ss_info *ss_info;
  1280. uint8_t frev, crev;
  1281. int i, num_indices;
  1282. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1283. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1284. &frev, &crev, &data_offset)) {
  1285. ss_info =
  1286. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1287. switch (frev) {
  1288. case 1:
  1289. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1290. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1291. for (i = 0; i < num_indices; i++) {
  1292. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1293. (clock <= ss_info->info.asSpreadSpectrum[i].ulTargetClockRange)) {
  1294. ss->percentage =
  1295. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1296. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1297. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1298. return true;
  1299. }
  1300. }
  1301. break;
  1302. case 2:
  1303. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1304. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1305. for (i = 0; i < num_indices; i++) {
  1306. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1307. (clock <= ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange)) {
  1308. ss->percentage =
  1309. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1310. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1311. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1312. return true;
  1313. }
  1314. }
  1315. break;
  1316. case 3:
  1317. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1318. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1319. for (i = 0; i < num_indices; i++) {
  1320. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1321. (clock <= ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange)) {
  1322. ss->percentage =
  1323. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1324. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1325. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1326. if (rdev->flags & RADEON_IS_IGP)
  1327. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1328. return true;
  1329. }
  1330. }
  1331. break;
  1332. default:
  1333. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1334. break;
  1335. }
  1336. }
  1337. return false;
  1338. }
  1339. union lvds_info {
  1340. struct _ATOM_LVDS_INFO info;
  1341. struct _ATOM_LVDS_INFO_V12 info_12;
  1342. };
  1343. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1344. radeon_encoder
  1345. *encoder)
  1346. {
  1347. struct drm_device *dev = encoder->base.dev;
  1348. struct radeon_device *rdev = dev->dev_private;
  1349. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1350. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1351. uint16_t data_offset, misc;
  1352. union lvds_info *lvds_info;
  1353. uint8_t frev, crev;
  1354. struct radeon_encoder_atom_dig *lvds = NULL;
  1355. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1356. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1357. &frev, &crev, &data_offset)) {
  1358. lvds_info =
  1359. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1360. lvds =
  1361. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1362. if (!lvds)
  1363. return NULL;
  1364. lvds->native_mode.clock =
  1365. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1366. lvds->native_mode.hdisplay =
  1367. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1368. lvds->native_mode.vdisplay =
  1369. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1370. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1371. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1372. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1373. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1374. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1375. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1376. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1377. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1378. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1379. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1380. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1381. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1382. lvds->panel_pwr_delay =
  1383. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1384. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1385. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1386. if (misc & ATOM_VSYNC_POLARITY)
  1387. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1388. if (misc & ATOM_HSYNC_POLARITY)
  1389. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1390. if (misc & ATOM_COMPOSITESYNC)
  1391. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1392. if (misc & ATOM_INTERLACE)
  1393. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1394. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1395. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1396. lvds->native_mode.width_mm = lvds_info->info.sLCDTiming.usImageHSize;
  1397. lvds->native_mode.height_mm = lvds_info->info.sLCDTiming.usImageVSize;
  1398. /* set crtc values */
  1399. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1400. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1401. encoder->native_mode = lvds->native_mode;
  1402. if (encoder_enum == 2)
  1403. lvds->linkb = true;
  1404. else
  1405. lvds->linkb = false;
  1406. /* parse the lcd record table */
  1407. if (lvds_info->info.usModePatchTableOffset) {
  1408. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1409. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1410. bool bad_record = false;
  1411. u8 *record = (u8 *)(mode_info->atom_context->bios +
  1412. data_offset +
  1413. lvds_info->info.usModePatchTableOffset);
  1414. while (*record != ATOM_RECORD_END_TYPE) {
  1415. switch (*record) {
  1416. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1417. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1418. break;
  1419. case LCD_RTS_RECORD_TYPE:
  1420. record += sizeof(ATOM_LCD_RTS_RECORD);
  1421. break;
  1422. case LCD_CAP_RECORD_TYPE:
  1423. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1424. break;
  1425. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1426. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1427. if (fake_edid_record->ucFakeEDIDLength) {
  1428. struct edid *edid;
  1429. int edid_size =
  1430. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1431. edid = kmalloc(edid_size, GFP_KERNEL);
  1432. if (edid) {
  1433. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1434. fake_edid_record->ucFakeEDIDLength);
  1435. if (drm_edid_is_valid(edid))
  1436. rdev->mode_info.bios_hardcoded_edid = edid;
  1437. else
  1438. kfree(edid);
  1439. }
  1440. }
  1441. record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1442. break;
  1443. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1444. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1445. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1446. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1447. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1448. break;
  1449. default:
  1450. DRM_ERROR("Bad LCD record %d\n", *record);
  1451. bad_record = true;
  1452. break;
  1453. }
  1454. if (bad_record)
  1455. break;
  1456. }
  1457. }
  1458. }
  1459. return lvds;
  1460. }
  1461. struct radeon_encoder_primary_dac *
  1462. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1463. {
  1464. struct drm_device *dev = encoder->base.dev;
  1465. struct radeon_device *rdev = dev->dev_private;
  1466. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1467. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1468. uint16_t data_offset;
  1469. struct _COMPASSIONATE_DATA *dac_info;
  1470. uint8_t frev, crev;
  1471. uint8_t bg, dac;
  1472. struct radeon_encoder_primary_dac *p_dac = NULL;
  1473. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1474. &frev, &crev, &data_offset)) {
  1475. dac_info = (struct _COMPASSIONATE_DATA *)
  1476. (mode_info->atom_context->bios + data_offset);
  1477. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1478. if (!p_dac)
  1479. return NULL;
  1480. bg = dac_info->ucDAC1_BG_Adjustment;
  1481. dac = dac_info->ucDAC1_DAC_Adjustment;
  1482. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1483. }
  1484. return p_dac;
  1485. }
  1486. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1487. struct drm_display_mode *mode)
  1488. {
  1489. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1490. ATOM_ANALOG_TV_INFO *tv_info;
  1491. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1492. ATOM_DTD_FORMAT *dtd_timings;
  1493. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1494. u8 frev, crev;
  1495. u16 data_offset, misc;
  1496. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1497. &frev, &crev, &data_offset))
  1498. return false;
  1499. switch (crev) {
  1500. case 1:
  1501. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1502. if (index >= MAX_SUPPORTED_TV_TIMING)
  1503. return false;
  1504. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1505. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1506. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1507. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1508. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1509. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1510. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1511. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1512. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1513. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1514. mode->flags = 0;
  1515. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1516. if (misc & ATOM_VSYNC_POLARITY)
  1517. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1518. if (misc & ATOM_HSYNC_POLARITY)
  1519. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1520. if (misc & ATOM_COMPOSITESYNC)
  1521. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1522. if (misc & ATOM_INTERLACE)
  1523. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1524. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1525. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1526. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1527. if (index == 1) {
  1528. /* PAL timings appear to have wrong values for totals */
  1529. mode->crtc_htotal -= 1;
  1530. mode->crtc_vtotal -= 1;
  1531. }
  1532. break;
  1533. case 2:
  1534. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1535. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1536. return false;
  1537. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1538. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1539. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1540. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1541. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1542. le16_to_cpu(dtd_timings->usHSyncOffset);
  1543. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1544. le16_to_cpu(dtd_timings->usHSyncWidth);
  1545. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1546. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1547. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1548. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1549. le16_to_cpu(dtd_timings->usVSyncOffset);
  1550. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1551. le16_to_cpu(dtd_timings->usVSyncWidth);
  1552. mode->flags = 0;
  1553. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1554. if (misc & ATOM_VSYNC_POLARITY)
  1555. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1556. if (misc & ATOM_HSYNC_POLARITY)
  1557. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1558. if (misc & ATOM_COMPOSITESYNC)
  1559. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1560. if (misc & ATOM_INTERLACE)
  1561. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1562. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1563. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1564. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1565. break;
  1566. }
  1567. return true;
  1568. }
  1569. enum radeon_tv_std
  1570. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1571. {
  1572. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1573. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1574. uint16_t data_offset;
  1575. uint8_t frev, crev;
  1576. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1577. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1578. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1579. &frev, &crev, &data_offset)) {
  1580. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1581. (mode_info->atom_context->bios + data_offset);
  1582. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1583. case ATOM_TV_NTSC:
  1584. tv_std = TV_STD_NTSC;
  1585. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1586. break;
  1587. case ATOM_TV_NTSCJ:
  1588. tv_std = TV_STD_NTSC_J;
  1589. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1590. break;
  1591. case ATOM_TV_PAL:
  1592. tv_std = TV_STD_PAL;
  1593. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1594. break;
  1595. case ATOM_TV_PALM:
  1596. tv_std = TV_STD_PAL_M;
  1597. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1598. break;
  1599. case ATOM_TV_PALN:
  1600. tv_std = TV_STD_PAL_N;
  1601. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1602. break;
  1603. case ATOM_TV_PALCN:
  1604. tv_std = TV_STD_PAL_CN;
  1605. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1606. break;
  1607. case ATOM_TV_PAL60:
  1608. tv_std = TV_STD_PAL_60;
  1609. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1610. break;
  1611. case ATOM_TV_SECAM:
  1612. tv_std = TV_STD_SECAM;
  1613. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1614. break;
  1615. default:
  1616. tv_std = TV_STD_NTSC;
  1617. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1618. break;
  1619. }
  1620. }
  1621. return tv_std;
  1622. }
  1623. struct radeon_encoder_tv_dac *
  1624. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1625. {
  1626. struct drm_device *dev = encoder->base.dev;
  1627. struct radeon_device *rdev = dev->dev_private;
  1628. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1629. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1630. uint16_t data_offset;
  1631. struct _COMPASSIONATE_DATA *dac_info;
  1632. uint8_t frev, crev;
  1633. uint8_t bg, dac;
  1634. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1635. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1636. &frev, &crev, &data_offset)) {
  1637. dac_info = (struct _COMPASSIONATE_DATA *)
  1638. (mode_info->atom_context->bios + data_offset);
  1639. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1640. if (!tv_dac)
  1641. return NULL;
  1642. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1643. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1644. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1645. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1646. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1647. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1648. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1649. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1650. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1651. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1652. }
  1653. return tv_dac;
  1654. }
  1655. static const char *thermal_controller_names[] = {
  1656. "NONE",
  1657. "lm63",
  1658. "adm1032",
  1659. "adm1030",
  1660. "max6649",
  1661. "lm64",
  1662. "f75375",
  1663. "asc7xxx",
  1664. };
  1665. static const char *pp_lib_thermal_controller_names[] = {
  1666. "NONE",
  1667. "lm63",
  1668. "adm1032",
  1669. "adm1030",
  1670. "max6649",
  1671. "lm64",
  1672. "f75375",
  1673. "RV6xx",
  1674. "RV770",
  1675. "adt7473",
  1676. "NONE",
  1677. "External GPIO",
  1678. "Evergreen",
  1679. "emc2103",
  1680. "Sumo",
  1681. "Northern Islands",
  1682. };
  1683. union power_info {
  1684. struct _ATOM_POWERPLAY_INFO info;
  1685. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1686. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1687. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1688. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1689. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1690. };
  1691. union pplib_clock_info {
  1692. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1693. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1694. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1695. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1696. };
  1697. union pplib_power_state {
  1698. struct _ATOM_PPLIB_STATE v1;
  1699. struct _ATOM_PPLIB_STATE_V2 v2;
  1700. };
  1701. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1702. int state_index,
  1703. u32 misc, u32 misc2)
  1704. {
  1705. rdev->pm.power_state[state_index].misc = misc;
  1706. rdev->pm.power_state[state_index].misc2 = misc2;
  1707. /* order matters! */
  1708. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1709. rdev->pm.power_state[state_index].type =
  1710. POWER_STATE_TYPE_POWERSAVE;
  1711. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1712. rdev->pm.power_state[state_index].type =
  1713. POWER_STATE_TYPE_BATTERY;
  1714. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1715. rdev->pm.power_state[state_index].type =
  1716. POWER_STATE_TYPE_BATTERY;
  1717. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1718. rdev->pm.power_state[state_index].type =
  1719. POWER_STATE_TYPE_BALANCED;
  1720. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1721. rdev->pm.power_state[state_index].type =
  1722. POWER_STATE_TYPE_PERFORMANCE;
  1723. rdev->pm.power_state[state_index].flags &=
  1724. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1725. }
  1726. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1727. rdev->pm.power_state[state_index].type =
  1728. POWER_STATE_TYPE_BALANCED;
  1729. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1730. rdev->pm.power_state[state_index].type =
  1731. POWER_STATE_TYPE_DEFAULT;
  1732. rdev->pm.default_power_state_index = state_index;
  1733. rdev->pm.power_state[state_index].default_clock_mode =
  1734. &rdev->pm.power_state[state_index].clock_info[0];
  1735. } else if (state_index == 0) {
  1736. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1737. RADEON_PM_MODE_NO_DISPLAY;
  1738. }
  1739. }
  1740. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1741. {
  1742. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1743. u32 misc, misc2 = 0;
  1744. int num_modes = 0, i;
  1745. int state_index = 0;
  1746. struct radeon_i2c_bus_rec i2c_bus;
  1747. union power_info *power_info;
  1748. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1749. u16 data_offset;
  1750. u8 frev, crev;
  1751. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1752. &frev, &crev, &data_offset))
  1753. return state_index;
  1754. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1755. /* add the i2c bus for thermal/fan chip */
  1756. if (power_info->info.ucOverdriveThermalController > 0) {
  1757. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1758. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1759. power_info->info.ucOverdriveControllerAddress >> 1);
  1760. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1761. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1762. if (rdev->pm.i2c_bus) {
  1763. struct i2c_board_info info = { };
  1764. const char *name = thermal_controller_names[power_info->info.
  1765. ucOverdriveThermalController];
  1766. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1767. strlcpy(info.type, name, sizeof(info.type));
  1768. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1769. }
  1770. }
  1771. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1772. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1773. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1774. /* last mode is usually default, array is low to high */
  1775. for (i = 0; i < num_modes; i++) {
  1776. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1777. switch (frev) {
  1778. case 1:
  1779. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1780. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1781. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1782. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1783. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1784. /* skip invalid modes */
  1785. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1786. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1787. continue;
  1788. rdev->pm.power_state[state_index].pcie_lanes =
  1789. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1790. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1791. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1792. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1793. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1794. VOLTAGE_GPIO;
  1795. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1796. radeon_lookup_gpio(rdev,
  1797. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1798. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1799. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1800. true;
  1801. else
  1802. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1803. false;
  1804. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1805. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1806. VOLTAGE_VDDC;
  1807. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1808. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1809. }
  1810. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1811. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1812. state_index++;
  1813. break;
  1814. case 2:
  1815. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1816. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1817. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1818. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1819. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1820. /* skip invalid modes */
  1821. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1822. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1823. continue;
  1824. rdev->pm.power_state[state_index].pcie_lanes =
  1825. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1826. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1827. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1828. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1829. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1830. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1831. VOLTAGE_GPIO;
  1832. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1833. radeon_lookup_gpio(rdev,
  1834. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1835. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1836. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1837. true;
  1838. else
  1839. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1840. false;
  1841. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1842. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1843. VOLTAGE_VDDC;
  1844. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1845. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1846. }
  1847. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1848. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1849. state_index++;
  1850. break;
  1851. case 3:
  1852. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1853. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1854. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1855. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1856. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1857. /* skip invalid modes */
  1858. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1859. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1860. continue;
  1861. rdev->pm.power_state[state_index].pcie_lanes =
  1862. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1863. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1864. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1865. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1866. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1867. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1868. VOLTAGE_GPIO;
  1869. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1870. radeon_lookup_gpio(rdev,
  1871. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1872. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1873. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1874. true;
  1875. else
  1876. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1877. false;
  1878. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1879. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1880. VOLTAGE_VDDC;
  1881. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1882. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1883. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1884. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1885. true;
  1886. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1887. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1888. }
  1889. }
  1890. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1891. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1892. state_index++;
  1893. break;
  1894. }
  1895. }
  1896. /* last mode is usually default */
  1897. if (rdev->pm.default_power_state_index == -1) {
  1898. rdev->pm.power_state[state_index - 1].type =
  1899. POWER_STATE_TYPE_DEFAULT;
  1900. rdev->pm.default_power_state_index = state_index - 1;
  1901. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1902. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1903. rdev->pm.power_state[state_index].flags &=
  1904. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1905. rdev->pm.power_state[state_index].misc = 0;
  1906. rdev->pm.power_state[state_index].misc2 = 0;
  1907. }
  1908. return state_index;
  1909. }
  1910. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1911. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1912. {
  1913. struct radeon_i2c_bus_rec i2c_bus;
  1914. /* add the i2c bus for thermal/fan chip */
  1915. if (controller->ucType > 0) {
  1916. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1917. DRM_INFO("Internal thermal controller %s fan control\n",
  1918. (controller->ucFanParameters &
  1919. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1920. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1921. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1922. DRM_INFO("Internal thermal controller %s fan control\n",
  1923. (controller->ucFanParameters &
  1924. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1925. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1926. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1927. DRM_INFO("Internal thermal controller %s fan control\n",
  1928. (controller->ucFanParameters &
  1929. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1930. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1931. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  1932. DRM_INFO("Internal thermal controller %s fan control\n",
  1933. (controller->ucFanParameters &
  1934. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1935. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  1936. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  1937. DRM_INFO("Internal thermal controller %s fan control\n",
  1938. (controller->ucFanParameters &
  1939. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1940. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  1941. } else if ((controller->ucType ==
  1942. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1943. (controller->ucType ==
  1944. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  1945. (controller->ucType ==
  1946. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  1947. DRM_INFO("Special thermal controller config\n");
  1948. } else {
  1949. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1950. pp_lib_thermal_controller_names[controller->ucType],
  1951. controller->ucI2cAddress >> 1,
  1952. (controller->ucFanParameters &
  1953. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1954. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1955. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1956. if (rdev->pm.i2c_bus) {
  1957. struct i2c_board_info info = { };
  1958. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1959. info.addr = controller->ucI2cAddress >> 1;
  1960. strlcpy(info.type, name, sizeof(info.type));
  1961. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1962. }
  1963. }
  1964. }
  1965. }
  1966. static u16 radeon_atombios_get_default_vddc(struct radeon_device *rdev)
  1967. {
  1968. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1969. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1970. u8 frev, crev;
  1971. u16 data_offset;
  1972. union firmware_info *firmware_info;
  1973. u16 vddc = 0;
  1974. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1975. &frev, &crev, &data_offset)) {
  1976. firmware_info =
  1977. (union firmware_info *)(mode_info->atom_context->bios +
  1978. data_offset);
  1979. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1980. }
  1981. return vddc;
  1982. }
  1983. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1984. int state_index, int mode_index,
  1985. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  1986. {
  1987. int j;
  1988. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1989. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  1990. u16 vddc = radeon_atombios_get_default_vddc(rdev);
  1991. rdev->pm.power_state[state_index].misc = misc;
  1992. rdev->pm.power_state[state_index].misc2 = misc2;
  1993. rdev->pm.power_state[state_index].pcie_lanes =
  1994. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1995. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1996. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1997. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1998. rdev->pm.power_state[state_index].type =
  1999. POWER_STATE_TYPE_BATTERY;
  2000. break;
  2001. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  2002. rdev->pm.power_state[state_index].type =
  2003. POWER_STATE_TYPE_BALANCED;
  2004. break;
  2005. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  2006. rdev->pm.power_state[state_index].type =
  2007. POWER_STATE_TYPE_PERFORMANCE;
  2008. break;
  2009. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2010. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2011. rdev->pm.power_state[state_index].type =
  2012. POWER_STATE_TYPE_PERFORMANCE;
  2013. break;
  2014. }
  2015. rdev->pm.power_state[state_index].flags = 0;
  2016. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2017. rdev->pm.power_state[state_index].flags |=
  2018. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2019. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2020. rdev->pm.power_state[state_index].type =
  2021. POWER_STATE_TYPE_DEFAULT;
  2022. rdev->pm.default_power_state_index = state_index;
  2023. rdev->pm.power_state[state_index].default_clock_mode =
  2024. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2025. if (ASIC_IS_DCE5(rdev)) {
  2026. /* NI chips post without MC ucode, so default clocks are strobe mode only */
  2027. rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
  2028. rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
  2029. rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
  2030. } else {
  2031. /* patch the table values with the default slck/mclk from firmware info */
  2032. for (j = 0; j < mode_index; j++) {
  2033. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2034. rdev->clock.default_mclk;
  2035. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2036. rdev->clock.default_sclk;
  2037. if (vddc)
  2038. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2039. vddc;
  2040. }
  2041. }
  2042. }
  2043. }
  2044. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2045. int state_index, int mode_index,
  2046. union pplib_clock_info *clock_info)
  2047. {
  2048. u32 sclk, mclk;
  2049. if (rdev->flags & RADEON_IS_IGP) {
  2050. if (rdev->family >= CHIP_PALM) {
  2051. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2052. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2053. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2054. } else {
  2055. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2056. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2057. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2058. }
  2059. } else if (ASIC_IS_DCE4(rdev)) {
  2060. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2061. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2062. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2063. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2064. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2065. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2066. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2067. VOLTAGE_SW;
  2068. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2069. clock_info->evergreen.usVDDC;
  2070. } else {
  2071. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2072. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2073. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2074. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2075. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2076. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2077. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2078. VOLTAGE_SW;
  2079. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2080. clock_info->r600.usVDDC;
  2081. }
  2082. if (rdev->flags & RADEON_IS_IGP) {
  2083. /* skip invalid modes */
  2084. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2085. return false;
  2086. } else {
  2087. /* skip invalid modes */
  2088. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2089. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2090. return false;
  2091. }
  2092. return true;
  2093. }
  2094. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2095. {
  2096. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2097. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2098. union pplib_power_state *power_state;
  2099. int i, j;
  2100. int state_index = 0, mode_index = 0;
  2101. union pplib_clock_info *clock_info;
  2102. bool valid;
  2103. union power_info *power_info;
  2104. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2105. u16 data_offset;
  2106. u8 frev, crev;
  2107. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2108. &frev, &crev, &data_offset))
  2109. return state_index;
  2110. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2111. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2112. /* first mode is usually default, followed by low to high */
  2113. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2114. mode_index = 0;
  2115. power_state = (union pplib_power_state *)
  2116. (mode_info->atom_context->bios + data_offset +
  2117. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2118. i * power_info->pplib.ucStateEntrySize);
  2119. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2120. (mode_info->atom_context->bios + data_offset +
  2121. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2122. (power_state->v1.ucNonClockStateIndex *
  2123. power_info->pplib.ucNonClockSize));
  2124. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2125. clock_info = (union pplib_clock_info *)
  2126. (mode_info->atom_context->bios + data_offset +
  2127. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2128. (power_state->v1.ucClockStateIndices[j] *
  2129. power_info->pplib.ucClockInfoSize));
  2130. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2131. state_index, mode_index,
  2132. clock_info);
  2133. if (valid)
  2134. mode_index++;
  2135. }
  2136. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2137. if (mode_index) {
  2138. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2139. non_clock_info);
  2140. state_index++;
  2141. }
  2142. }
  2143. /* if multiple clock modes, mark the lowest as no display */
  2144. for (i = 0; i < state_index; i++) {
  2145. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2146. rdev->pm.power_state[i].clock_info[0].flags |=
  2147. RADEON_PM_MODE_NO_DISPLAY;
  2148. }
  2149. /* first mode is usually default */
  2150. if (rdev->pm.default_power_state_index == -1) {
  2151. rdev->pm.power_state[0].type =
  2152. POWER_STATE_TYPE_DEFAULT;
  2153. rdev->pm.default_power_state_index = 0;
  2154. rdev->pm.power_state[0].default_clock_mode =
  2155. &rdev->pm.power_state[0].clock_info[0];
  2156. }
  2157. return state_index;
  2158. }
  2159. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2160. {
  2161. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2162. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2163. union pplib_power_state *power_state;
  2164. int i, j, non_clock_array_index, clock_array_index;
  2165. int state_index = 0, mode_index = 0;
  2166. union pplib_clock_info *clock_info;
  2167. struct StateArray *state_array;
  2168. struct ClockInfoArray *clock_info_array;
  2169. struct NonClockInfoArray *non_clock_info_array;
  2170. bool valid;
  2171. union power_info *power_info;
  2172. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2173. u16 data_offset;
  2174. u8 frev, crev;
  2175. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2176. &frev, &crev, &data_offset))
  2177. return state_index;
  2178. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2179. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2180. state_array = (struct StateArray *)
  2181. (mode_info->atom_context->bios + data_offset +
  2182. power_info->pplib.usStateArrayOffset);
  2183. clock_info_array = (struct ClockInfoArray *)
  2184. (mode_info->atom_context->bios + data_offset +
  2185. power_info->pplib.usClockInfoArrayOffset);
  2186. non_clock_info_array = (struct NonClockInfoArray *)
  2187. (mode_info->atom_context->bios + data_offset +
  2188. power_info->pplib.usNonClockInfoArrayOffset);
  2189. for (i = 0; i < state_array->ucNumEntries; i++) {
  2190. mode_index = 0;
  2191. power_state = (union pplib_power_state *)&state_array->states[i];
  2192. /* XXX this might be an inagua bug... */
  2193. non_clock_array_index = i; /* power_state->v2.nonClockInfoIndex */
  2194. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2195. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2196. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2197. clock_array_index = power_state->v2.clockInfoIndex[j];
  2198. /* XXX this might be an inagua bug... */
  2199. if (clock_array_index >= clock_info_array->ucNumEntries)
  2200. continue;
  2201. clock_info = (union pplib_clock_info *)
  2202. &clock_info_array->clockInfo[clock_array_index];
  2203. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2204. state_index, mode_index,
  2205. clock_info);
  2206. if (valid)
  2207. mode_index++;
  2208. }
  2209. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2210. if (mode_index) {
  2211. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2212. non_clock_info);
  2213. state_index++;
  2214. }
  2215. }
  2216. /* if multiple clock modes, mark the lowest as no display */
  2217. for (i = 0; i < state_index; i++) {
  2218. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2219. rdev->pm.power_state[i].clock_info[0].flags |=
  2220. RADEON_PM_MODE_NO_DISPLAY;
  2221. }
  2222. /* first mode is usually default */
  2223. if (rdev->pm.default_power_state_index == -1) {
  2224. rdev->pm.power_state[0].type =
  2225. POWER_STATE_TYPE_DEFAULT;
  2226. rdev->pm.default_power_state_index = 0;
  2227. rdev->pm.power_state[0].default_clock_mode =
  2228. &rdev->pm.power_state[0].clock_info[0];
  2229. }
  2230. return state_index;
  2231. }
  2232. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2233. {
  2234. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2235. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2236. u16 data_offset;
  2237. u8 frev, crev;
  2238. int state_index = 0;
  2239. rdev->pm.default_power_state_index = -1;
  2240. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2241. &frev, &crev, &data_offset)) {
  2242. switch (frev) {
  2243. case 1:
  2244. case 2:
  2245. case 3:
  2246. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2247. break;
  2248. case 4:
  2249. case 5:
  2250. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2251. break;
  2252. case 6:
  2253. state_index = radeon_atombios_parse_power_table_6(rdev);
  2254. break;
  2255. default:
  2256. break;
  2257. }
  2258. } else {
  2259. /* add the default mode */
  2260. rdev->pm.power_state[state_index].type =
  2261. POWER_STATE_TYPE_DEFAULT;
  2262. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2263. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2264. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2265. rdev->pm.power_state[state_index].default_clock_mode =
  2266. &rdev->pm.power_state[state_index].clock_info[0];
  2267. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2268. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2269. rdev->pm.default_power_state_index = state_index;
  2270. rdev->pm.power_state[state_index].flags = 0;
  2271. state_index++;
  2272. }
  2273. rdev->pm.num_power_states = state_index;
  2274. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2275. rdev->pm.current_clock_mode_index = 0;
  2276. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2277. }
  2278. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2279. {
  2280. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2281. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2282. args.ucEnable = enable;
  2283. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2284. }
  2285. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2286. {
  2287. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2288. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2289. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2290. return args.ulReturnEngineClock;
  2291. }
  2292. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2293. {
  2294. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2295. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2296. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2297. return args.ulReturnMemoryClock;
  2298. }
  2299. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2300. uint32_t eng_clock)
  2301. {
  2302. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2303. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2304. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  2305. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2306. }
  2307. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2308. uint32_t mem_clock)
  2309. {
  2310. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2311. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2312. if (rdev->flags & RADEON_IS_IGP)
  2313. return;
  2314. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  2315. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2316. }
  2317. union set_voltage {
  2318. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2319. struct _SET_VOLTAGE_PARAMETERS v1;
  2320. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2321. };
  2322. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  2323. {
  2324. union set_voltage args;
  2325. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2326. u8 frev, crev, volt_index = level;
  2327. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2328. return;
  2329. switch (crev) {
  2330. case 1:
  2331. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2332. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2333. args.v1.ucVoltageIndex = volt_index;
  2334. break;
  2335. case 2:
  2336. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2337. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2338. args.v2.usVoltageLevel = cpu_to_le16(level);
  2339. break;
  2340. default:
  2341. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2342. return;
  2343. }
  2344. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2345. }
  2346. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  2347. {
  2348. struct radeon_device *rdev = dev->dev_private;
  2349. uint32_t bios_2_scratch, bios_6_scratch;
  2350. if (rdev->family >= CHIP_R600) {
  2351. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2352. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2353. } else {
  2354. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2355. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2356. }
  2357. /* let the bios control the backlight */
  2358. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  2359. /* tell the bios not to handle mode switching */
  2360. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  2361. if (rdev->family >= CHIP_R600) {
  2362. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2363. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2364. } else {
  2365. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2366. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2367. }
  2368. }
  2369. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  2370. {
  2371. uint32_t scratch_reg;
  2372. int i;
  2373. if (rdev->family >= CHIP_R600)
  2374. scratch_reg = R600_BIOS_0_SCRATCH;
  2375. else
  2376. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2377. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2378. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  2379. }
  2380. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  2381. {
  2382. uint32_t scratch_reg;
  2383. int i;
  2384. if (rdev->family >= CHIP_R600)
  2385. scratch_reg = R600_BIOS_0_SCRATCH;
  2386. else
  2387. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2388. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2389. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  2390. }
  2391. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  2392. {
  2393. struct drm_device *dev = encoder->dev;
  2394. struct radeon_device *rdev = dev->dev_private;
  2395. uint32_t bios_6_scratch;
  2396. if (rdev->family >= CHIP_R600)
  2397. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2398. else
  2399. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2400. if (lock)
  2401. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  2402. else
  2403. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  2404. if (rdev->family >= CHIP_R600)
  2405. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2406. else
  2407. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2408. }
  2409. /* at some point we may want to break this out into individual functions */
  2410. void
  2411. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  2412. struct drm_encoder *encoder,
  2413. bool connected)
  2414. {
  2415. struct drm_device *dev = connector->dev;
  2416. struct radeon_device *rdev = dev->dev_private;
  2417. struct radeon_connector *radeon_connector =
  2418. to_radeon_connector(connector);
  2419. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2420. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  2421. if (rdev->family >= CHIP_R600) {
  2422. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2423. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2424. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2425. } else {
  2426. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2427. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2428. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2429. }
  2430. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2431. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2432. if (connected) {
  2433. DRM_DEBUG_KMS("TV1 connected\n");
  2434. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  2435. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  2436. } else {
  2437. DRM_DEBUG_KMS("TV1 disconnected\n");
  2438. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  2439. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  2440. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  2441. }
  2442. }
  2443. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  2444. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  2445. if (connected) {
  2446. DRM_DEBUG_KMS("CV connected\n");
  2447. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  2448. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  2449. } else {
  2450. DRM_DEBUG_KMS("CV disconnected\n");
  2451. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  2452. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  2453. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  2454. }
  2455. }
  2456. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2457. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2458. if (connected) {
  2459. DRM_DEBUG_KMS("LCD1 connected\n");
  2460. bios_0_scratch |= ATOM_S0_LCD1;
  2461. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  2462. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  2463. } else {
  2464. DRM_DEBUG_KMS("LCD1 disconnected\n");
  2465. bios_0_scratch &= ~ATOM_S0_LCD1;
  2466. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  2467. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  2468. }
  2469. }
  2470. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2471. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2472. if (connected) {
  2473. DRM_DEBUG_KMS("CRT1 connected\n");
  2474. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  2475. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  2476. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  2477. } else {
  2478. DRM_DEBUG_KMS("CRT1 disconnected\n");
  2479. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2480. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2481. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2482. }
  2483. }
  2484. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2485. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2486. if (connected) {
  2487. DRM_DEBUG_KMS("CRT2 connected\n");
  2488. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2489. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2490. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2491. } else {
  2492. DRM_DEBUG_KMS("CRT2 disconnected\n");
  2493. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2494. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2495. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2496. }
  2497. }
  2498. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2499. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2500. if (connected) {
  2501. DRM_DEBUG_KMS("DFP1 connected\n");
  2502. bios_0_scratch |= ATOM_S0_DFP1;
  2503. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2504. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2505. } else {
  2506. DRM_DEBUG_KMS("DFP1 disconnected\n");
  2507. bios_0_scratch &= ~ATOM_S0_DFP1;
  2508. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2509. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2510. }
  2511. }
  2512. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2513. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2514. if (connected) {
  2515. DRM_DEBUG_KMS("DFP2 connected\n");
  2516. bios_0_scratch |= ATOM_S0_DFP2;
  2517. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2518. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2519. } else {
  2520. DRM_DEBUG_KMS("DFP2 disconnected\n");
  2521. bios_0_scratch &= ~ATOM_S0_DFP2;
  2522. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2523. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2524. }
  2525. }
  2526. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2527. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2528. if (connected) {
  2529. DRM_DEBUG_KMS("DFP3 connected\n");
  2530. bios_0_scratch |= ATOM_S0_DFP3;
  2531. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2532. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2533. } else {
  2534. DRM_DEBUG_KMS("DFP3 disconnected\n");
  2535. bios_0_scratch &= ~ATOM_S0_DFP3;
  2536. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2537. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2538. }
  2539. }
  2540. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2541. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2542. if (connected) {
  2543. DRM_DEBUG_KMS("DFP4 connected\n");
  2544. bios_0_scratch |= ATOM_S0_DFP4;
  2545. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2546. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2547. } else {
  2548. DRM_DEBUG_KMS("DFP4 disconnected\n");
  2549. bios_0_scratch &= ~ATOM_S0_DFP4;
  2550. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2551. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2552. }
  2553. }
  2554. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2555. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2556. if (connected) {
  2557. DRM_DEBUG_KMS("DFP5 connected\n");
  2558. bios_0_scratch |= ATOM_S0_DFP5;
  2559. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2560. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2561. } else {
  2562. DRM_DEBUG_KMS("DFP5 disconnected\n");
  2563. bios_0_scratch &= ~ATOM_S0_DFP5;
  2564. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2565. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2566. }
  2567. }
  2568. if (rdev->family >= CHIP_R600) {
  2569. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2570. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2571. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2572. } else {
  2573. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2574. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2575. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2576. }
  2577. }
  2578. void
  2579. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2580. {
  2581. struct drm_device *dev = encoder->dev;
  2582. struct radeon_device *rdev = dev->dev_private;
  2583. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2584. uint32_t bios_3_scratch;
  2585. if (rdev->family >= CHIP_R600)
  2586. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2587. else
  2588. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2589. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2590. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2591. bios_3_scratch |= (crtc << 18);
  2592. }
  2593. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2594. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2595. bios_3_scratch |= (crtc << 24);
  2596. }
  2597. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2598. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2599. bios_3_scratch |= (crtc << 16);
  2600. }
  2601. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2602. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2603. bios_3_scratch |= (crtc << 20);
  2604. }
  2605. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2606. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2607. bios_3_scratch |= (crtc << 17);
  2608. }
  2609. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2610. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2611. bios_3_scratch |= (crtc << 19);
  2612. }
  2613. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2614. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2615. bios_3_scratch |= (crtc << 23);
  2616. }
  2617. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2618. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2619. bios_3_scratch |= (crtc << 25);
  2620. }
  2621. if (rdev->family >= CHIP_R600)
  2622. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2623. else
  2624. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2625. }
  2626. void
  2627. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2628. {
  2629. struct drm_device *dev = encoder->dev;
  2630. struct radeon_device *rdev = dev->dev_private;
  2631. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2632. uint32_t bios_2_scratch;
  2633. if (rdev->family >= CHIP_R600)
  2634. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2635. else
  2636. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2637. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2638. if (on)
  2639. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2640. else
  2641. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2642. }
  2643. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2644. if (on)
  2645. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2646. else
  2647. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2648. }
  2649. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2650. if (on)
  2651. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2652. else
  2653. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2654. }
  2655. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2656. if (on)
  2657. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2658. else
  2659. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2660. }
  2661. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2662. if (on)
  2663. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2664. else
  2665. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2666. }
  2667. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2668. if (on)
  2669. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2670. else
  2671. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2672. }
  2673. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2674. if (on)
  2675. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2676. else
  2677. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2678. }
  2679. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2680. if (on)
  2681. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2682. else
  2683. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2684. }
  2685. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2686. if (on)
  2687. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2688. else
  2689. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2690. }
  2691. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2692. if (on)
  2693. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2694. else
  2695. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2696. }
  2697. if (rdev->family >= CHIP_R600)
  2698. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2699. else
  2700. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2701. }