da8xx-fb.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static struct resource *lcdc_regs;
  123. static unsigned int lcd_revision;
  124. static irq_handler_t lcdc_irq_handler;
  125. static wait_queue_head_t frame_done_wq;
  126. static int frame_done_flag;
  127. static inline unsigned int lcdc_read(unsigned int addr)
  128. {
  129. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  130. }
  131. static inline void lcdc_write(unsigned int val, unsigned int addr)
  132. {
  133. __raw_writel(val, da8xx_fb_reg_base + (addr));
  134. }
  135. struct da8xx_fb_par {
  136. resource_size_t p_palette_base;
  137. unsigned char *v_palette_base;
  138. dma_addr_t vram_phys;
  139. unsigned long vram_size;
  140. void *vram_virt;
  141. unsigned int dma_start;
  142. unsigned int dma_end;
  143. struct clk *lcdc_clk;
  144. int irq;
  145. unsigned int palette_sz;
  146. unsigned int pxl_clk;
  147. int blank;
  148. wait_queue_head_t vsync_wait;
  149. int vsync_flag;
  150. int vsync_timeout;
  151. spinlock_t lock_for_chan_update;
  152. /*
  153. * LCDC has 2 ping pong DMA channels, channel 0
  154. * and channel 1.
  155. */
  156. unsigned int which_dma_channel_done;
  157. #ifdef CONFIG_CPU_FREQ
  158. struct notifier_block freq_transition;
  159. unsigned int lcd_fck_rate;
  160. #endif
  161. void (*panel_power_ctrl)(int);
  162. u32 pseudo_palette[16];
  163. };
  164. static struct fb_var_screeninfo da8xx_fb_var;
  165. static struct fb_fix_screeninfo da8xx_fb_fix = {
  166. .id = "DA8xx FB Drv",
  167. .type = FB_TYPE_PACKED_PIXELS,
  168. .type_aux = 0,
  169. .visual = FB_VISUAL_PSEUDOCOLOR,
  170. .xpanstep = 0,
  171. .ypanstep = 1,
  172. .ywrapstep = 0,
  173. .accel = FB_ACCEL_NONE
  174. };
  175. static struct fb_videomode known_lcd_panels[] = {
  176. /* Sharp LCD035Q3DG01 */
  177. [0] = {
  178. .name = "Sharp_LCD035Q3DG01",
  179. .xres = 320,
  180. .yres = 240,
  181. .pixclock = 4608000,
  182. .left_margin = 6,
  183. .right_margin = 8,
  184. .upper_margin = 2,
  185. .lower_margin = 2,
  186. .hsync_len = 0,
  187. .vsync_len = 0,
  188. .sync = FB_SYNC_CLK_INVERT |
  189. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  190. },
  191. /* Sharp LK043T1DG01 */
  192. [1] = {
  193. .name = "Sharp_LK043T1DG01",
  194. .xres = 480,
  195. .yres = 272,
  196. .pixclock = 7833600,
  197. .left_margin = 2,
  198. .right_margin = 2,
  199. .upper_margin = 2,
  200. .lower_margin = 2,
  201. .hsync_len = 41,
  202. .vsync_len = 10,
  203. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  204. .flag = 0,
  205. },
  206. [2] = {
  207. /* Hitachi SP10Q010 */
  208. .name = "SP10Q010",
  209. .xres = 320,
  210. .yres = 240,
  211. .pixclock = 7833600,
  212. .left_margin = 10,
  213. .right_margin = 10,
  214. .upper_margin = 10,
  215. .lower_margin = 10,
  216. .hsync_len = 10,
  217. .vsync_len = 10,
  218. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  219. .flag = 0,
  220. },
  221. };
  222. /* Enable the Raster Engine of the LCD Controller */
  223. static inline void lcd_enable_raster(void)
  224. {
  225. u32 reg;
  226. /* Put LCDC in reset for several cycles */
  227. if (lcd_revision == LCD_VERSION_2)
  228. /* Write 1 to reset LCDC */
  229. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  230. mdelay(1);
  231. /* Bring LCDC out of reset */
  232. if (lcd_revision == LCD_VERSION_2)
  233. lcdc_write(0, LCD_CLK_RESET_REG);
  234. mdelay(1);
  235. /* Above reset sequence doesnot reset register context */
  236. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  237. if (!(reg & LCD_RASTER_ENABLE))
  238. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  239. }
  240. /* Disable the Raster Engine of the LCD Controller */
  241. static inline void lcd_disable_raster(bool wait_for_frame_done)
  242. {
  243. u32 reg;
  244. int ret;
  245. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  246. if (reg & LCD_RASTER_ENABLE)
  247. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  248. else
  249. /* return if already disabled */
  250. return;
  251. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  252. frame_done_flag = 0;
  253. ret = wait_event_interruptible_timeout(frame_done_wq,
  254. frame_done_flag != 0,
  255. msecs_to_jiffies(50));
  256. if (ret == 0)
  257. pr_err("LCD Controller timed out\n");
  258. }
  259. }
  260. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  261. {
  262. u32 start;
  263. u32 end;
  264. u32 reg_ras;
  265. u32 reg_dma;
  266. u32 reg_int;
  267. /* init reg to clear PLM (loading mode) fields */
  268. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  269. reg_ras &= ~(3 << 20);
  270. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  271. if (load_mode == LOAD_DATA) {
  272. start = par->dma_start;
  273. end = par->dma_end;
  274. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  275. if (lcd_revision == LCD_VERSION_1) {
  276. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  277. } else {
  278. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  279. LCD_V2_END_OF_FRAME0_INT_ENA |
  280. LCD_V2_END_OF_FRAME1_INT_ENA |
  281. LCD_FRAME_DONE;
  282. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  283. }
  284. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  285. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  286. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  287. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  288. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  289. } else if (load_mode == LOAD_PALETTE) {
  290. start = par->p_palette_base;
  291. end = start + par->palette_sz - 1;
  292. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  293. if (lcd_revision == LCD_VERSION_1) {
  294. reg_ras |= LCD_V1_PL_INT_ENA;
  295. } else {
  296. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  297. LCD_V2_PL_INT_ENA;
  298. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  299. }
  300. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  301. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  302. }
  303. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  304. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  305. /*
  306. * The Raster enable bit must be set after all other control fields are
  307. * set.
  308. */
  309. lcd_enable_raster();
  310. }
  311. /* Configure the Burst Size and fifo threhold of DMA */
  312. static int lcd_cfg_dma(int burst_size, int fifo_th)
  313. {
  314. u32 reg;
  315. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  316. switch (burst_size) {
  317. case 1:
  318. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  319. break;
  320. case 2:
  321. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  322. break;
  323. case 4:
  324. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  325. break;
  326. case 8:
  327. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  328. break;
  329. case 16:
  330. default:
  331. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  332. break;
  333. }
  334. reg |= (fifo_th << 8);
  335. lcdc_write(reg, LCD_DMA_CTRL_REG);
  336. return 0;
  337. }
  338. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  339. {
  340. u32 reg;
  341. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  342. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  343. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  344. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  345. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  346. }
  347. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  348. int front_porch)
  349. {
  350. u32 reg;
  351. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  352. reg |= ((back_porch & 0xff) << 24)
  353. | ((front_porch & 0xff) << 16)
  354. | ((pulse_width & 0x3f) << 10);
  355. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  356. }
  357. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  358. int front_porch)
  359. {
  360. u32 reg;
  361. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  362. reg |= ((back_porch & 0xff) << 24)
  363. | ((front_porch & 0xff) << 16)
  364. | ((pulse_width & 0x3f) << 10);
  365. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  366. }
  367. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  368. struct fb_videomode *panel)
  369. {
  370. u32 reg;
  371. u32 reg_int;
  372. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  373. LCD_MONO_8BIT_MODE |
  374. LCD_MONOCHROME_MODE);
  375. switch (cfg->panel_shade) {
  376. case MONOCHROME:
  377. reg |= LCD_MONOCHROME_MODE;
  378. if (cfg->mono_8bit_mode)
  379. reg |= LCD_MONO_8BIT_MODE;
  380. break;
  381. case COLOR_ACTIVE:
  382. reg |= LCD_TFT_MODE;
  383. if (cfg->tft_alt_mode)
  384. reg |= LCD_TFT_ALT_ENABLE;
  385. break;
  386. case COLOR_PASSIVE:
  387. /* AC bias applicable only for Pasive panels */
  388. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  389. if (cfg->bpp == 12 && cfg->stn_565_mode)
  390. reg |= LCD_STN_565_ENABLE;
  391. break;
  392. default:
  393. return -EINVAL;
  394. }
  395. /* enable additional interrupts here */
  396. if (lcd_revision == LCD_VERSION_1) {
  397. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  398. } else {
  399. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  400. LCD_V2_UNDERFLOW_INT_ENA;
  401. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  402. }
  403. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  404. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  405. reg |= LCD_SYNC_CTRL;
  406. if (cfg->sync_edge)
  407. reg |= LCD_SYNC_EDGE;
  408. else
  409. reg &= ~LCD_SYNC_EDGE;
  410. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  411. reg |= LCD_INVERT_LINE_CLOCK;
  412. else
  413. reg &= ~LCD_INVERT_LINE_CLOCK;
  414. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  415. reg |= LCD_INVERT_FRAME_CLOCK;
  416. else
  417. reg &= ~LCD_INVERT_FRAME_CLOCK;
  418. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  419. return 0;
  420. }
  421. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  422. u32 bpp, u32 raster_order)
  423. {
  424. u32 reg;
  425. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  426. return -EINVAL;
  427. /* Set the Panel Width */
  428. /* Pixels per line = (PPL + 1)*16 */
  429. if (lcd_revision == LCD_VERSION_1) {
  430. /*
  431. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  432. * pixels.
  433. */
  434. width &= 0x3f0;
  435. } else {
  436. /*
  437. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  438. * pixels.
  439. */
  440. width &= 0x7f0;
  441. }
  442. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  443. reg &= 0xfffffc00;
  444. if (lcd_revision == LCD_VERSION_1) {
  445. reg |= ((width >> 4) - 1) << 4;
  446. } else {
  447. width = (width >> 4) - 1;
  448. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  449. }
  450. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  451. /* Set the Panel Height */
  452. /* Set bits 9:0 of Lines Per Pixel */
  453. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  454. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  455. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  456. /* Set bit 10 of Lines Per Pixel */
  457. if (lcd_revision == LCD_VERSION_2) {
  458. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  459. reg |= ((height - 1) & 0x400) << 16;
  460. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  461. }
  462. /* Set the Raster Order of the Frame Buffer */
  463. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  464. if (raster_order)
  465. reg |= LCD_RASTER_ORDER;
  466. par->palette_sz = 16 * 2;
  467. switch (bpp) {
  468. case 1:
  469. case 2:
  470. case 4:
  471. case 16:
  472. break;
  473. case 24:
  474. reg |= LCD_V2_TFT_24BPP_MODE;
  475. case 32:
  476. reg |= LCD_V2_TFT_24BPP_UNPACK;
  477. break;
  478. case 8:
  479. par->palette_sz = 256 * 2;
  480. break;
  481. default:
  482. return -EINVAL;
  483. }
  484. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  485. return 0;
  486. }
  487. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  488. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  489. unsigned blue, unsigned transp,
  490. struct fb_info *info)
  491. {
  492. struct da8xx_fb_par *par = info->par;
  493. unsigned short *palette = (unsigned short *) par->v_palette_base;
  494. u_short pal;
  495. int update_hw = 0;
  496. if (regno > 255)
  497. return 1;
  498. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  499. return 1;
  500. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  501. return -EINVAL;
  502. switch (info->fix.visual) {
  503. case FB_VISUAL_TRUECOLOR:
  504. red = CNVT_TOHW(red, info->var.red.length);
  505. green = CNVT_TOHW(green, info->var.green.length);
  506. blue = CNVT_TOHW(blue, info->var.blue.length);
  507. break;
  508. case FB_VISUAL_PSEUDOCOLOR:
  509. switch (info->var.bits_per_pixel) {
  510. case 4:
  511. if (regno > 15)
  512. return -EINVAL;
  513. if (info->var.grayscale) {
  514. pal = regno;
  515. } else {
  516. red >>= 4;
  517. green >>= 8;
  518. blue >>= 12;
  519. pal = red & 0x0f00;
  520. pal |= green & 0x00f0;
  521. pal |= blue & 0x000f;
  522. }
  523. if (regno == 0)
  524. pal |= 0x2000;
  525. palette[regno] = pal;
  526. break;
  527. case 8:
  528. red >>= 4;
  529. green >>= 8;
  530. blue >>= 12;
  531. pal = (red & 0x0f00);
  532. pal |= (green & 0x00f0);
  533. pal |= (blue & 0x000f);
  534. if (palette[regno] != pal) {
  535. update_hw = 1;
  536. palette[regno] = pal;
  537. }
  538. break;
  539. }
  540. break;
  541. }
  542. /* Truecolor has hardware independent palette */
  543. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  544. u32 v;
  545. if (regno > 15)
  546. return -EINVAL;
  547. v = (red << info->var.red.offset) |
  548. (green << info->var.green.offset) |
  549. (blue << info->var.blue.offset);
  550. switch (info->var.bits_per_pixel) {
  551. case 16:
  552. ((u16 *) (info->pseudo_palette))[regno] = v;
  553. break;
  554. case 24:
  555. case 32:
  556. ((u32 *) (info->pseudo_palette))[regno] = v;
  557. break;
  558. }
  559. if (palette[0] != 0x4000) {
  560. update_hw = 1;
  561. palette[0] = 0x4000;
  562. }
  563. }
  564. /* Update the palette in the h/w as needed. */
  565. if (update_hw)
  566. lcd_blit(LOAD_PALETTE, par);
  567. return 0;
  568. }
  569. #undef CNVT_TOHW
  570. static void da8xx_fb_lcd_reset(void)
  571. {
  572. /* Disable the Raster if previously Enabled */
  573. lcd_disable_raster(false);
  574. /* DMA has to be disabled */
  575. lcdc_write(0, LCD_DMA_CTRL_REG);
  576. lcdc_write(0, LCD_RASTER_CTRL_REG);
  577. if (lcd_revision == LCD_VERSION_2) {
  578. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  579. /* Write 1 to reset */
  580. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  581. lcdc_write(0, LCD_CLK_RESET_REG);
  582. }
  583. }
  584. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  585. {
  586. unsigned int lcd_clk, div;
  587. lcd_clk = clk_get_rate(par->lcdc_clk);
  588. div = lcd_clk / par->pxl_clk;
  589. /* Configure the LCD clock divisor. */
  590. lcdc_write(LCD_CLK_DIVISOR(div) |
  591. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  592. if (lcd_revision == LCD_VERSION_2)
  593. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  594. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  595. }
  596. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  597. struct fb_videomode *panel)
  598. {
  599. u32 bpp;
  600. int ret = 0;
  601. da8xx_fb_lcd_reset();
  602. /* Calculate the divider */
  603. lcd_calc_clk_divider(par);
  604. if (panel->sync & FB_SYNC_CLK_INVERT)
  605. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  606. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  607. else
  608. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  609. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  610. /* Configure the DMA burst size and fifo threshold. */
  611. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  612. if (ret < 0)
  613. return ret;
  614. /* Configure the vertical and horizontal sync properties. */
  615. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  616. panel->upper_margin);
  617. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  618. panel->left_margin);
  619. /* Configure for disply */
  620. ret = lcd_cfg_display(cfg, panel);
  621. if (ret < 0)
  622. return ret;
  623. bpp = cfg->bpp;
  624. if (bpp == 12)
  625. bpp = 16;
  626. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  627. (unsigned int)panel->yres, bpp,
  628. cfg->raster_order);
  629. if (ret < 0)
  630. return ret;
  631. /* Configure FDD */
  632. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  633. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  634. return 0;
  635. }
  636. /* IRQ handler for version 2 of LCDC */
  637. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  638. {
  639. struct da8xx_fb_par *par = arg;
  640. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  641. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  642. lcd_disable_raster(false);
  643. lcdc_write(stat, LCD_MASKED_STAT_REG);
  644. lcd_enable_raster();
  645. } else if (stat & LCD_PL_LOAD_DONE) {
  646. /*
  647. * Must disable raster before changing state of any control bit.
  648. * And also must be disabled before clearing the PL loading
  649. * interrupt via the following write to the status register. If
  650. * this is done after then one gets multiple PL done interrupts.
  651. */
  652. lcd_disable_raster(false);
  653. lcdc_write(stat, LCD_MASKED_STAT_REG);
  654. /* Disable PL completion interrupt */
  655. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  656. /* Setup and start data loading mode */
  657. lcd_blit(LOAD_DATA, par);
  658. } else {
  659. lcdc_write(stat, LCD_MASKED_STAT_REG);
  660. if (stat & LCD_END_OF_FRAME0) {
  661. par->which_dma_channel_done = 0;
  662. lcdc_write(par->dma_start,
  663. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  664. lcdc_write(par->dma_end,
  665. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  666. par->vsync_flag = 1;
  667. wake_up_interruptible(&par->vsync_wait);
  668. }
  669. if (stat & LCD_END_OF_FRAME1) {
  670. par->which_dma_channel_done = 1;
  671. lcdc_write(par->dma_start,
  672. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  673. lcdc_write(par->dma_end,
  674. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  675. par->vsync_flag = 1;
  676. wake_up_interruptible(&par->vsync_wait);
  677. }
  678. /* Set only when controller is disabled and at the end of
  679. * active frame
  680. */
  681. if (stat & BIT(0)) {
  682. frame_done_flag = 1;
  683. wake_up_interruptible(&frame_done_wq);
  684. }
  685. }
  686. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  687. return IRQ_HANDLED;
  688. }
  689. /* IRQ handler for version 1 LCDC */
  690. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  691. {
  692. struct da8xx_fb_par *par = arg;
  693. u32 stat = lcdc_read(LCD_STAT_REG);
  694. u32 reg_ras;
  695. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  696. lcd_disable_raster(false);
  697. lcdc_write(stat, LCD_STAT_REG);
  698. lcd_enable_raster();
  699. } else if (stat & LCD_PL_LOAD_DONE) {
  700. /*
  701. * Must disable raster before changing state of any control bit.
  702. * And also must be disabled before clearing the PL loading
  703. * interrupt via the following write to the status register. If
  704. * this is done after then one gets multiple PL done interrupts.
  705. */
  706. lcd_disable_raster(false);
  707. lcdc_write(stat, LCD_STAT_REG);
  708. /* Disable PL completion inerrupt */
  709. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  710. reg_ras &= ~LCD_V1_PL_INT_ENA;
  711. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  712. /* Setup and start data loading mode */
  713. lcd_blit(LOAD_DATA, par);
  714. } else {
  715. lcdc_write(stat, LCD_STAT_REG);
  716. if (stat & LCD_END_OF_FRAME0) {
  717. par->which_dma_channel_done = 0;
  718. lcdc_write(par->dma_start,
  719. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  720. lcdc_write(par->dma_end,
  721. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  722. par->vsync_flag = 1;
  723. wake_up_interruptible(&par->vsync_wait);
  724. }
  725. if (stat & LCD_END_OF_FRAME1) {
  726. par->which_dma_channel_done = 1;
  727. lcdc_write(par->dma_start,
  728. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  729. lcdc_write(par->dma_end,
  730. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  731. par->vsync_flag = 1;
  732. wake_up_interruptible(&par->vsync_wait);
  733. }
  734. }
  735. return IRQ_HANDLED;
  736. }
  737. static int fb_check_var(struct fb_var_screeninfo *var,
  738. struct fb_info *info)
  739. {
  740. int err = 0;
  741. struct da8xx_fb_par *par = info->par;
  742. int bpp = var->bits_per_pixel >> 3;
  743. unsigned long line_size = var->xres_virtual * bpp;
  744. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  745. return -EINVAL;
  746. switch (var->bits_per_pixel) {
  747. case 1:
  748. case 8:
  749. var->red.offset = 0;
  750. var->red.length = 8;
  751. var->green.offset = 0;
  752. var->green.length = 8;
  753. var->blue.offset = 0;
  754. var->blue.length = 8;
  755. var->transp.offset = 0;
  756. var->transp.length = 0;
  757. var->nonstd = 0;
  758. break;
  759. case 4:
  760. var->red.offset = 0;
  761. var->red.length = 4;
  762. var->green.offset = 0;
  763. var->green.length = 4;
  764. var->blue.offset = 0;
  765. var->blue.length = 4;
  766. var->transp.offset = 0;
  767. var->transp.length = 0;
  768. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  769. break;
  770. case 16: /* RGB 565 */
  771. var->red.offset = 11;
  772. var->red.length = 5;
  773. var->green.offset = 5;
  774. var->green.length = 6;
  775. var->blue.offset = 0;
  776. var->blue.length = 5;
  777. var->transp.offset = 0;
  778. var->transp.length = 0;
  779. var->nonstd = 0;
  780. break;
  781. case 24:
  782. var->red.offset = 16;
  783. var->red.length = 8;
  784. var->green.offset = 8;
  785. var->green.length = 8;
  786. var->blue.offset = 0;
  787. var->blue.length = 8;
  788. var->nonstd = 0;
  789. break;
  790. case 32:
  791. var->transp.offset = 24;
  792. var->transp.length = 8;
  793. var->red.offset = 16;
  794. var->red.length = 8;
  795. var->green.offset = 8;
  796. var->green.length = 8;
  797. var->blue.offset = 0;
  798. var->blue.length = 8;
  799. var->nonstd = 0;
  800. break;
  801. default:
  802. err = -EINVAL;
  803. }
  804. var->red.msb_right = 0;
  805. var->green.msb_right = 0;
  806. var->blue.msb_right = 0;
  807. var->transp.msb_right = 0;
  808. if (line_size * var->yres_virtual > par->vram_size)
  809. var->yres_virtual = par->vram_size / line_size;
  810. if (var->yres > var->yres_virtual)
  811. var->yres = var->yres_virtual;
  812. if (var->xres > var->xres_virtual)
  813. var->xres = var->xres_virtual;
  814. if (var->xres + var->xoffset > var->xres_virtual)
  815. var->xoffset = var->xres_virtual - var->xres;
  816. if (var->yres + var->yoffset > var->yres_virtual)
  817. var->yoffset = var->yres_virtual - var->yres;
  818. return err;
  819. }
  820. #ifdef CONFIG_CPU_FREQ
  821. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  822. unsigned long val, void *data)
  823. {
  824. struct da8xx_fb_par *par;
  825. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  826. if (val == CPUFREQ_POSTCHANGE) {
  827. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  828. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  829. lcd_disable_raster(true);
  830. lcd_calc_clk_divider(par);
  831. if (par->blank == FB_BLANK_UNBLANK)
  832. lcd_enable_raster();
  833. }
  834. }
  835. return 0;
  836. }
  837. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  838. {
  839. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  840. return cpufreq_register_notifier(&par->freq_transition,
  841. CPUFREQ_TRANSITION_NOTIFIER);
  842. }
  843. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  844. {
  845. cpufreq_unregister_notifier(&par->freq_transition,
  846. CPUFREQ_TRANSITION_NOTIFIER);
  847. }
  848. #endif
  849. static int fb_remove(struct platform_device *dev)
  850. {
  851. struct fb_info *info = dev_get_drvdata(&dev->dev);
  852. if (info) {
  853. struct da8xx_fb_par *par = info->par;
  854. #ifdef CONFIG_CPU_FREQ
  855. lcd_da8xx_cpufreq_deregister(par);
  856. #endif
  857. if (par->panel_power_ctrl)
  858. par->panel_power_ctrl(0);
  859. lcd_disable_raster(true);
  860. lcdc_write(0, LCD_RASTER_CTRL_REG);
  861. /* disable DMA */
  862. lcdc_write(0, LCD_DMA_CTRL_REG);
  863. unregister_framebuffer(info);
  864. fb_dealloc_cmap(&info->cmap);
  865. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  866. par->p_palette_base);
  867. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  868. par->vram_phys);
  869. free_irq(par->irq, par);
  870. pm_runtime_put_sync(&dev->dev);
  871. pm_runtime_disable(&dev->dev);
  872. framebuffer_release(info);
  873. iounmap(da8xx_fb_reg_base);
  874. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  875. }
  876. return 0;
  877. }
  878. /*
  879. * Function to wait for vertical sync which for this LCD peripheral
  880. * translates into waiting for the current raster frame to complete.
  881. */
  882. static int fb_wait_for_vsync(struct fb_info *info)
  883. {
  884. struct da8xx_fb_par *par = info->par;
  885. int ret;
  886. /*
  887. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  888. * race condition here where the ISR could have occurred just before or
  889. * just after this set. But since we are just coarsely waiting for
  890. * a frame to complete then that's OK. i.e. if the frame completed
  891. * just before this code executed then we have to wait another full
  892. * frame time but there is no way to avoid such a situation. On the
  893. * other hand if the frame completed just after then we don't need
  894. * to wait long at all. Either way we are guaranteed to return to the
  895. * user immediately after a frame completion which is all that is
  896. * required.
  897. */
  898. par->vsync_flag = 0;
  899. ret = wait_event_interruptible_timeout(par->vsync_wait,
  900. par->vsync_flag != 0,
  901. par->vsync_timeout);
  902. if (ret < 0)
  903. return ret;
  904. if (ret == 0)
  905. return -ETIMEDOUT;
  906. return 0;
  907. }
  908. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  909. unsigned long arg)
  910. {
  911. struct lcd_sync_arg sync_arg;
  912. switch (cmd) {
  913. case FBIOGET_CONTRAST:
  914. case FBIOPUT_CONTRAST:
  915. case FBIGET_BRIGHTNESS:
  916. case FBIPUT_BRIGHTNESS:
  917. case FBIGET_COLOR:
  918. case FBIPUT_COLOR:
  919. return -ENOTTY;
  920. case FBIPUT_HSYNC:
  921. if (copy_from_user(&sync_arg, (char *)arg,
  922. sizeof(struct lcd_sync_arg)))
  923. return -EFAULT;
  924. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  925. sync_arg.pulse_width,
  926. sync_arg.front_porch);
  927. break;
  928. case FBIPUT_VSYNC:
  929. if (copy_from_user(&sync_arg, (char *)arg,
  930. sizeof(struct lcd_sync_arg)))
  931. return -EFAULT;
  932. lcd_cfg_vertical_sync(sync_arg.back_porch,
  933. sync_arg.pulse_width,
  934. sync_arg.front_porch);
  935. break;
  936. case FBIO_WAITFORVSYNC:
  937. return fb_wait_for_vsync(info);
  938. default:
  939. return -EINVAL;
  940. }
  941. return 0;
  942. }
  943. static int cfb_blank(int blank, struct fb_info *info)
  944. {
  945. struct da8xx_fb_par *par = info->par;
  946. int ret = 0;
  947. if (par->blank == blank)
  948. return 0;
  949. par->blank = blank;
  950. switch (blank) {
  951. case FB_BLANK_UNBLANK:
  952. lcd_enable_raster();
  953. if (par->panel_power_ctrl)
  954. par->panel_power_ctrl(1);
  955. break;
  956. case FB_BLANK_NORMAL:
  957. case FB_BLANK_VSYNC_SUSPEND:
  958. case FB_BLANK_HSYNC_SUSPEND:
  959. case FB_BLANK_POWERDOWN:
  960. if (par->panel_power_ctrl)
  961. par->panel_power_ctrl(0);
  962. lcd_disable_raster(true);
  963. break;
  964. default:
  965. ret = -EINVAL;
  966. }
  967. return ret;
  968. }
  969. /*
  970. * Set new x,y offsets in the virtual display for the visible area and switch
  971. * to the new mode.
  972. */
  973. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  974. struct fb_info *fbi)
  975. {
  976. int ret = 0;
  977. struct fb_var_screeninfo new_var;
  978. struct da8xx_fb_par *par = fbi->par;
  979. struct fb_fix_screeninfo *fix = &fbi->fix;
  980. unsigned int end;
  981. unsigned int start;
  982. unsigned long irq_flags;
  983. if (var->xoffset != fbi->var.xoffset ||
  984. var->yoffset != fbi->var.yoffset) {
  985. memcpy(&new_var, &fbi->var, sizeof(new_var));
  986. new_var.xoffset = var->xoffset;
  987. new_var.yoffset = var->yoffset;
  988. if (fb_check_var(&new_var, fbi))
  989. ret = -EINVAL;
  990. else {
  991. memcpy(&fbi->var, &new_var, sizeof(new_var));
  992. start = fix->smem_start +
  993. new_var.yoffset * fix->line_length +
  994. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  995. end = start + fbi->var.yres * fix->line_length - 1;
  996. par->dma_start = start;
  997. par->dma_end = end;
  998. spin_lock_irqsave(&par->lock_for_chan_update,
  999. irq_flags);
  1000. if (par->which_dma_channel_done == 0) {
  1001. lcdc_write(par->dma_start,
  1002. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1003. lcdc_write(par->dma_end,
  1004. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1005. } else if (par->which_dma_channel_done == 1) {
  1006. lcdc_write(par->dma_start,
  1007. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1008. lcdc_write(par->dma_end,
  1009. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1010. }
  1011. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1012. irq_flags);
  1013. }
  1014. }
  1015. return ret;
  1016. }
  1017. static struct fb_ops da8xx_fb_ops = {
  1018. .owner = THIS_MODULE,
  1019. .fb_check_var = fb_check_var,
  1020. .fb_setcolreg = fb_setcolreg,
  1021. .fb_pan_display = da8xx_pan_display,
  1022. .fb_ioctl = fb_ioctl,
  1023. .fb_fillrect = cfb_fillrect,
  1024. .fb_copyarea = cfb_copyarea,
  1025. .fb_imageblit = cfb_imageblit,
  1026. .fb_blank = cfb_blank,
  1027. };
  1028. /* Calculate and return pixel clock period in pico seconds */
  1029. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  1030. {
  1031. unsigned int lcd_clk, div;
  1032. unsigned int configured_pix_clk;
  1033. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  1034. lcd_clk = clk_get_rate(par->lcdc_clk);
  1035. div = lcd_clk / par->pxl_clk;
  1036. configured_pix_clk = (lcd_clk / div);
  1037. do_div(pix_clk_period_picosec, configured_pix_clk);
  1038. return pix_clk_period_picosec;
  1039. }
  1040. static int fb_probe(struct platform_device *device)
  1041. {
  1042. struct da8xx_lcdc_platform_data *fb_pdata =
  1043. device->dev.platform_data;
  1044. struct lcd_ctrl_config *lcd_cfg;
  1045. struct fb_videomode *lcdc_info;
  1046. struct fb_info *da8xx_fb_info;
  1047. struct clk *fb_clk = NULL;
  1048. struct da8xx_fb_par *par;
  1049. resource_size_t len;
  1050. int ret, i;
  1051. unsigned long ulcm;
  1052. if (fb_pdata == NULL) {
  1053. dev_err(&device->dev, "Can not get platform data\n");
  1054. return -ENOENT;
  1055. }
  1056. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1057. if (!lcdc_regs) {
  1058. dev_err(&device->dev,
  1059. "Can not get memory resource for LCD controller\n");
  1060. return -ENOENT;
  1061. }
  1062. len = resource_size(lcdc_regs);
  1063. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1064. if (!lcdc_regs)
  1065. return -EBUSY;
  1066. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1067. if (!da8xx_fb_reg_base) {
  1068. ret = -EBUSY;
  1069. goto err_request_mem;
  1070. }
  1071. fb_clk = clk_get(&device->dev, "fck");
  1072. if (IS_ERR(fb_clk)) {
  1073. dev_err(&device->dev, "Can not get device clock\n");
  1074. ret = -ENODEV;
  1075. goto err_ioremap;
  1076. }
  1077. pm_runtime_enable(&device->dev);
  1078. pm_runtime_get_sync(&device->dev);
  1079. /* Determine LCD IP Version */
  1080. switch (lcdc_read(LCD_PID_REG)) {
  1081. case 0x4C100102:
  1082. lcd_revision = LCD_VERSION_1;
  1083. break;
  1084. case 0x4F200800:
  1085. case 0x4F201000:
  1086. lcd_revision = LCD_VERSION_2;
  1087. break;
  1088. default:
  1089. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1090. "defaulting to LCD revision 1\n",
  1091. lcdc_read(LCD_PID_REG));
  1092. lcd_revision = LCD_VERSION_1;
  1093. break;
  1094. }
  1095. for (i = 0, lcdc_info = known_lcd_panels;
  1096. i < ARRAY_SIZE(known_lcd_panels);
  1097. i++, lcdc_info++) {
  1098. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1099. break;
  1100. }
  1101. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1102. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1103. ret = -ENODEV;
  1104. goto err_pm_runtime_disable;
  1105. } else
  1106. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1107. fb_pdata->type);
  1108. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1109. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1110. &device->dev);
  1111. if (!da8xx_fb_info) {
  1112. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1113. ret = -ENOMEM;
  1114. goto err_pm_runtime_disable;
  1115. }
  1116. par = da8xx_fb_info->par;
  1117. par->lcdc_clk = fb_clk;
  1118. #ifdef CONFIG_CPU_FREQ
  1119. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1120. #endif
  1121. par->pxl_clk = lcdc_info->pixclock;
  1122. if (fb_pdata->panel_power_ctrl) {
  1123. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1124. par->panel_power_ctrl(1);
  1125. }
  1126. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1127. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1128. dev_err(&device->dev, "lcd_init failed\n");
  1129. ret = -EFAULT;
  1130. goto err_release_fb;
  1131. }
  1132. /* allocate frame buffer */
  1133. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1134. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1135. par->vram_size = roundup(par->vram_size/8, ulcm);
  1136. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1137. par->vram_virt = dma_alloc_coherent(NULL,
  1138. par->vram_size,
  1139. (resource_size_t *) &par->vram_phys,
  1140. GFP_KERNEL | GFP_DMA);
  1141. if (!par->vram_virt) {
  1142. dev_err(&device->dev,
  1143. "GLCD: kmalloc for frame buffer failed\n");
  1144. ret = -EINVAL;
  1145. goto err_release_fb;
  1146. }
  1147. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1148. da8xx_fb_fix.smem_start = par->vram_phys;
  1149. da8xx_fb_fix.smem_len = par->vram_size;
  1150. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1151. par->dma_start = par->vram_phys;
  1152. par->dma_end = par->dma_start + lcdc_info->yres *
  1153. da8xx_fb_fix.line_length - 1;
  1154. /* allocate palette buffer */
  1155. par->v_palette_base = dma_alloc_coherent(NULL,
  1156. PALETTE_SIZE,
  1157. (resource_size_t *)
  1158. &par->p_palette_base,
  1159. GFP_KERNEL | GFP_DMA);
  1160. if (!par->v_palette_base) {
  1161. dev_err(&device->dev,
  1162. "GLCD: kmalloc for palette buffer failed\n");
  1163. ret = -EINVAL;
  1164. goto err_release_fb_mem;
  1165. }
  1166. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1167. par->irq = platform_get_irq(device, 0);
  1168. if (par->irq < 0) {
  1169. ret = -ENOENT;
  1170. goto err_release_pl_mem;
  1171. }
  1172. da8xx_fb_var.grayscale =
  1173. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1174. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1175. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1176. /* Initialize fbinfo */
  1177. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1178. da8xx_fb_info->fix = da8xx_fb_fix;
  1179. da8xx_fb_info->var = da8xx_fb_var;
  1180. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1181. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1182. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1183. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1184. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1185. if (ret)
  1186. goto err_release_pl_mem;
  1187. da8xx_fb_info->cmap.len = par->palette_sz;
  1188. /* initialize var_screeninfo */
  1189. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1190. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1191. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1192. /* initialize the vsync wait queue */
  1193. init_waitqueue_head(&par->vsync_wait);
  1194. par->vsync_timeout = HZ / 5;
  1195. par->which_dma_channel_done = -1;
  1196. spin_lock_init(&par->lock_for_chan_update);
  1197. /* Register the Frame Buffer */
  1198. if (register_framebuffer(da8xx_fb_info) < 0) {
  1199. dev_err(&device->dev,
  1200. "GLCD: Frame Buffer Registration Failed!\n");
  1201. ret = -EINVAL;
  1202. goto err_dealloc_cmap;
  1203. }
  1204. #ifdef CONFIG_CPU_FREQ
  1205. ret = lcd_da8xx_cpufreq_register(par);
  1206. if (ret) {
  1207. dev_err(&device->dev, "failed to register cpufreq\n");
  1208. goto err_cpu_freq;
  1209. }
  1210. #endif
  1211. if (lcd_revision == LCD_VERSION_1)
  1212. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1213. else {
  1214. init_waitqueue_head(&frame_done_wq);
  1215. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1216. }
  1217. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1218. DRIVER_NAME, par);
  1219. if (ret)
  1220. goto irq_freq;
  1221. return 0;
  1222. irq_freq:
  1223. #ifdef CONFIG_CPU_FREQ
  1224. lcd_da8xx_cpufreq_deregister(par);
  1225. err_cpu_freq:
  1226. #endif
  1227. unregister_framebuffer(da8xx_fb_info);
  1228. err_dealloc_cmap:
  1229. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1230. err_release_pl_mem:
  1231. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1232. par->p_palette_base);
  1233. err_release_fb_mem:
  1234. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1235. err_release_fb:
  1236. framebuffer_release(da8xx_fb_info);
  1237. err_pm_runtime_disable:
  1238. pm_runtime_put_sync(&device->dev);
  1239. pm_runtime_disable(&device->dev);
  1240. err_ioremap:
  1241. iounmap(da8xx_fb_reg_base);
  1242. err_request_mem:
  1243. release_mem_region(lcdc_regs->start, len);
  1244. return ret;
  1245. }
  1246. #ifdef CONFIG_PM
  1247. struct lcdc_context {
  1248. u32 clk_enable;
  1249. u32 ctrl;
  1250. u32 dma_ctrl;
  1251. u32 raster_timing_0;
  1252. u32 raster_timing_1;
  1253. u32 raster_timing_2;
  1254. u32 int_enable_set;
  1255. u32 dma_frm_buf_base_addr_0;
  1256. u32 dma_frm_buf_ceiling_addr_0;
  1257. u32 dma_frm_buf_base_addr_1;
  1258. u32 dma_frm_buf_ceiling_addr_1;
  1259. u32 raster_ctrl;
  1260. } reg_context;
  1261. static void lcd_context_save(void)
  1262. {
  1263. if (lcd_revision == LCD_VERSION_2) {
  1264. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1265. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1266. }
  1267. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1268. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1269. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1270. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1271. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1272. reg_context.dma_frm_buf_base_addr_0 =
  1273. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1274. reg_context.dma_frm_buf_ceiling_addr_0 =
  1275. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1276. reg_context.dma_frm_buf_base_addr_1 =
  1277. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1278. reg_context.dma_frm_buf_ceiling_addr_1 =
  1279. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1280. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1281. return;
  1282. }
  1283. static void lcd_context_restore(void)
  1284. {
  1285. if (lcd_revision == LCD_VERSION_2) {
  1286. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1287. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1288. }
  1289. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1290. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1291. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1292. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1293. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1294. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1295. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1296. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1297. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1298. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1299. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1300. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1301. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1302. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1303. return;
  1304. }
  1305. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1306. {
  1307. struct fb_info *info = platform_get_drvdata(dev);
  1308. struct da8xx_fb_par *par = info->par;
  1309. console_lock();
  1310. if (par->panel_power_ctrl)
  1311. par->panel_power_ctrl(0);
  1312. fb_set_suspend(info, 1);
  1313. lcd_disable_raster(true);
  1314. lcd_context_save();
  1315. pm_runtime_put_sync(&dev->dev);
  1316. console_unlock();
  1317. return 0;
  1318. }
  1319. static int fb_resume(struct platform_device *dev)
  1320. {
  1321. struct fb_info *info = platform_get_drvdata(dev);
  1322. struct da8xx_fb_par *par = info->par;
  1323. console_lock();
  1324. pm_runtime_get_sync(&dev->dev);
  1325. lcd_context_restore();
  1326. if (par->blank == FB_BLANK_UNBLANK) {
  1327. lcd_enable_raster();
  1328. if (par->panel_power_ctrl)
  1329. par->panel_power_ctrl(1);
  1330. }
  1331. fb_set_suspend(info, 0);
  1332. console_unlock();
  1333. return 0;
  1334. }
  1335. #else
  1336. #define fb_suspend NULL
  1337. #define fb_resume NULL
  1338. #endif
  1339. static struct platform_driver da8xx_fb_driver = {
  1340. .probe = fb_probe,
  1341. .remove = fb_remove,
  1342. .suspend = fb_suspend,
  1343. .resume = fb_resume,
  1344. .driver = {
  1345. .name = DRIVER_NAME,
  1346. .owner = THIS_MODULE,
  1347. },
  1348. };
  1349. static int __init da8xx_fb_init(void)
  1350. {
  1351. return platform_driver_register(&da8xx_fb_driver);
  1352. }
  1353. static void __exit da8xx_fb_cleanup(void)
  1354. {
  1355. platform_driver_unregister(&da8xx_fb_driver);
  1356. }
  1357. module_init(da8xx_fb_init);
  1358. module_exit(da8xx_fb_cleanup);
  1359. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1360. MODULE_AUTHOR("Texas Instruments");
  1361. MODULE_LICENSE("GPL");