vme_ca91cx42.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946
  1. /*
  2. * Support for the Tundra Universe I/II VME-PCI Bridge Chips
  3. *
  4. * Author: Martyn Welch <martyn.welch@ge.com>
  5. * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
  6. *
  7. * Based on work by Tom Armistead and Ajit Prem
  8. * Copyright 2004 Motorola Inc.
  9. *
  10. * Derived from ca91c042.c by Michael Wyrick
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/mm.h>
  19. #include <linux/types.h>
  20. #include <linux/errno.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/poll.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/time.h>
  29. #include <linux/io.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vme.h>
  32. #include "../vme_bridge.h"
  33. #include "vme_ca91cx42.h"
  34. static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
  35. static void ca91cx42_remove(struct pci_dev *);
  36. /* Module parameters */
  37. static int geoid;
  38. static const char driver_name[] = "vme_ca91cx42";
  39. static DEFINE_PCI_DEVICE_TABLE(ca91cx42_ids) = {
  40. { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
  41. { },
  42. };
  43. static struct pci_driver ca91cx42_driver = {
  44. .name = driver_name,
  45. .id_table = ca91cx42_ids,
  46. .probe = ca91cx42_probe,
  47. .remove = ca91cx42_remove,
  48. };
  49. static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
  50. {
  51. wake_up(&bridge->dma_queue);
  52. return CA91CX42_LINT_DMA;
  53. }
  54. static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
  55. {
  56. int i;
  57. u32 serviced = 0;
  58. for (i = 0; i < 4; i++) {
  59. if (stat & CA91CX42_LINT_LM[i]) {
  60. /* We only enable interrupts if the callback is set */
  61. bridge->lm_callback[i](i);
  62. serviced |= CA91CX42_LINT_LM[i];
  63. }
  64. }
  65. return serviced;
  66. }
  67. /* XXX This needs to be split into 4 queues */
  68. static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
  69. {
  70. wake_up(&bridge->mbox_queue);
  71. return CA91CX42_LINT_MBOX;
  72. }
  73. static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
  74. {
  75. wake_up(&bridge->iack_queue);
  76. return CA91CX42_LINT_SW_IACK;
  77. }
  78. static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  79. {
  80. int val;
  81. struct ca91cx42_driver *bridge;
  82. bridge = ca91cx42_bridge->driver_priv;
  83. val = ioread32(bridge->base + DGCS);
  84. if (!(val & 0x00000800)) {
  85. dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
  86. "Read Error DGCS=%08X\n", val);
  87. }
  88. return CA91CX42_LINT_VERR;
  89. }
  90. static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  91. {
  92. int val;
  93. struct ca91cx42_driver *bridge;
  94. bridge = ca91cx42_bridge->driver_priv;
  95. val = ioread32(bridge->base + DGCS);
  96. if (!(val & 0x00000800))
  97. dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
  98. "Read Error DGCS=%08X\n", val);
  99. return CA91CX42_LINT_LERR;
  100. }
  101. static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
  102. int stat)
  103. {
  104. int vec, i, serviced = 0;
  105. struct ca91cx42_driver *bridge;
  106. bridge = ca91cx42_bridge->driver_priv;
  107. for (i = 7; i > 0; i--) {
  108. if (stat & (1 << i)) {
  109. vec = ioread32(bridge->base +
  110. CA91CX42_V_STATID[i]) & 0xff;
  111. vme_irq_handler(ca91cx42_bridge, i, vec);
  112. serviced |= (1 << i);
  113. }
  114. }
  115. return serviced;
  116. }
  117. static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
  118. {
  119. u32 stat, enable, serviced = 0;
  120. struct vme_bridge *ca91cx42_bridge;
  121. struct ca91cx42_driver *bridge;
  122. ca91cx42_bridge = ptr;
  123. bridge = ca91cx42_bridge->driver_priv;
  124. enable = ioread32(bridge->base + LINT_EN);
  125. stat = ioread32(bridge->base + LINT_STAT);
  126. /* Only look at unmasked interrupts */
  127. stat &= enable;
  128. if (unlikely(!stat))
  129. return IRQ_NONE;
  130. if (stat & CA91CX42_LINT_DMA)
  131. serviced |= ca91cx42_DMA_irqhandler(bridge);
  132. if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  133. CA91CX42_LINT_LM3))
  134. serviced |= ca91cx42_LM_irqhandler(bridge, stat);
  135. if (stat & CA91CX42_LINT_MBOX)
  136. serviced |= ca91cx42_MB_irqhandler(bridge, stat);
  137. if (stat & CA91CX42_LINT_SW_IACK)
  138. serviced |= ca91cx42_IACK_irqhandler(bridge);
  139. if (stat & CA91CX42_LINT_VERR)
  140. serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
  141. if (stat & CA91CX42_LINT_LERR)
  142. serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
  143. if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
  144. CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
  145. CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
  146. CA91CX42_LINT_VIRQ7))
  147. serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
  148. /* Clear serviced interrupts */
  149. iowrite32(serviced, bridge->base + LINT_STAT);
  150. return IRQ_HANDLED;
  151. }
  152. static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
  153. {
  154. int result, tmp;
  155. struct pci_dev *pdev;
  156. struct ca91cx42_driver *bridge;
  157. bridge = ca91cx42_bridge->driver_priv;
  158. /* Need pdev */
  159. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  160. /* Initialise list for VME bus errors */
  161. INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
  162. mutex_init(&ca91cx42_bridge->irq_mtx);
  163. /* Disable interrupts from PCI to VME */
  164. iowrite32(0, bridge->base + VINT_EN);
  165. /* Disable PCI interrupts */
  166. iowrite32(0, bridge->base + LINT_EN);
  167. /* Clear Any Pending PCI Interrupts */
  168. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  169. result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
  170. driver_name, ca91cx42_bridge);
  171. if (result) {
  172. dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
  173. pdev->irq);
  174. return result;
  175. }
  176. /* Ensure all interrupts are mapped to PCI Interrupt 0 */
  177. iowrite32(0, bridge->base + LINT_MAP0);
  178. iowrite32(0, bridge->base + LINT_MAP1);
  179. iowrite32(0, bridge->base + LINT_MAP2);
  180. /* Enable DMA, mailbox & LM Interrupts */
  181. tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
  182. CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
  183. CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
  184. iowrite32(tmp, bridge->base + LINT_EN);
  185. return 0;
  186. }
  187. static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
  188. struct pci_dev *pdev)
  189. {
  190. /* Disable interrupts from PCI to VME */
  191. iowrite32(0, bridge->base + VINT_EN);
  192. /* Disable PCI interrupts */
  193. iowrite32(0, bridge->base + LINT_EN);
  194. /* Clear Any Pending PCI Interrupts */
  195. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  196. free_irq(pdev->irq, pdev);
  197. }
  198. static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
  199. {
  200. u32 tmp;
  201. tmp = ioread32(bridge->base + LINT_STAT);
  202. if (tmp & (1 << level))
  203. return 0;
  204. else
  205. return 1;
  206. }
  207. /*
  208. * Set up an VME interrupt
  209. */
  210. static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
  211. int state, int sync)
  212. {
  213. struct pci_dev *pdev;
  214. u32 tmp;
  215. struct ca91cx42_driver *bridge;
  216. bridge = ca91cx42_bridge->driver_priv;
  217. /* Enable IRQ level */
  218. tmp = ioread32(bridge->base + LINT_EN);
  219. if (state == 0)
  220. tmp &= ~CA91CX42_LINT_VIRQ[level];
  221. else
  222. tmp |= CA91CX42_LINT_VIRQ[level];
  223. iowrite32(tmp, bridge->base + LINT_EN);
  224. if ((state == 0) && (sync != 0)) {
  225. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
  226. dev);
  227. synchronize_irq(pdev->irq);
  228. }
  229. }
  230. static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
  231. int statid)
  232. {
  233. u32 tmp;
  234. struct ca91cx42_driver *bridge;
  235. bridge = ca91cx42_bridge->driver_priv;
  236. /* Universe can only generate even vectors */
  237. if (statid & 1)
  238. return -EINVAL;
  239. mutex_lock(&bridge->vme_int);
  240. tmp = ioread32(bridge->base + VINT_EN);
  241. /* Set Status/ID */
  242. iowrite32(statid << 24, bridge->base + STATID);
  243. /* Assert VMEbus IRQ */
  244. tmp = tmp | (1 << (level + 24));
  245. iowrite32(tmp, bridge->base + VINT_EN);
  246. /* Wait for IACK */
  247. wait_event_interruptible(bridge->iack_queue,
  248. ca91cx42_iack_received(bridge, level));
  249. /* Return interrupt to low state */
  250. tmp = ioread32(bridge->base + VINT_EN);
  251. tmp = tmp & ~(1 << (level + 24));
  252. iowrite32(tmp, bridge->base + VINT_EN);
  253. mutex_unlock(&bridge->vme_int);
  254. return 0;
  255. }
  256. static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
  257. unsigned long long vme_base, unsigned long long size,
  258. dma_addr_t pci_base, u32 aspace, u32 cycle)
  259. {
  260. unsigned int i, addr = 0, granularity;
  261. unsigned int temp_ctl = 0;
  262. unsigned int vme_bound, pci_offset;
  263. struct vme_bridge *ca91cx42_bridge;
  264. struct ca91cx42_driver *bridge;
  265. ca91cx42_bridge = image->parent;
  266. bridge = ca91cx42_bridge->driver_priv;
  267. i = image->number;
  268. switch (aspace) {
  269. case VME_A16:
  270. addr |= CA91CX42_VSI_CTL_VAS_A16;
  271. break;
  272. case VME_A24:
  273. addr |= CA91CX42_VSI_CTL_VAS_A24;
  274. break;
  275. case VME_A32:
  276. addr |= CA91CX42_VSI_CTL_VAS_A32;
  277. break;
  278. case VME_USER1:
  279. addr |= CA91CX42_VSI_CTL_VAS_USER1;
  280. break;
  281. case VME_USER2:
  282. addr |= CA91CX42_VSI_CTL_VAS_USER2;
  283. break;
  284. case VME_A64:
  285. case VME_CRCSR:
  286. case VME_USER3:
  287. case VME_USER4:
  288. default:
  289. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  290. return -EINVAL;
  291. break;
  292. }
  293. /*
  294. * Bound address is a valid address for the window, adjust
  295. * accordingly
  296. */
  297. vme_bound = vme_base + size;
  298. pci_offset = pci_base - vme_base;
  299. if ((i == 0) || (i == 4))
  300. granularity = 0x1000;
  301. else
  302. granularity = 0x10000;
  303. if (vme_base & (granularity - 1)) {
  304. dev_err(ca91cx42_bridge->parent, "Invalid VME base "
  305. "alignment\n");
  306. return -EINVAL;
  307. }
  308. if (vme_bound & (granularity - 1)) {
  309. dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
  310. "alignment\n");
  311. return -EINVAL;
  312. }
  313. if (pci_offset & (granularity - 1)) {
  314. dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
  315. "alignment\n");
  316. return -EINVAL;
  317. }
  318. /* Disable while we are mucking around */
  319. temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  320. temp_ctl &= ~CA91CX42_VSI_CTL_EN;
  321. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  322. /* Setup mapping */
  323. iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
  324. iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
  325. iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
  326. /* Setup address space */
  327. temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
  328. temp_ctl |= addr;
  329. /* Setup cycle types */
  330. temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
  331. if (cycle & VME_SUPER)
  332. temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
  333. if (cycle & VME_USER)
  334. temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
  335. if (cycle & VME_PROG)
  336. temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
  337. if (cycle & VME_DATA)
  338. temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
  339. /* Write ctl reg without enable */
  340. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  341. if (enabled)
  342. temp_ctl |= CA91CX42_VSI_CTL_EN;
  343. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  344. return 0;
  345. }
  346. static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
  347. unsigned long long *vme_base, unsigned long long *size,
  348. dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
  349. {
  350. unsigned int i, granularity = 0, ctl = 0;
  351. unsigned long long vme_bound, pci_offset;
  352. struct ca91cx42_driver *bridge;
  353. bridge = image->parent->driver_priv;
  354. i = image->number;
  355. if ((i == 0) || (i == 4))
  356. granularity = 0x1000;
  357. else
  358. granularity = 0x10000;
  359. /* Read Registers */
  360. ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  361. *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
  362. vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
  363. pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
  364. *pci_base = (dma_addr_t)vme_base + pci_offset;
  365. *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
  366. *enabled = 0;
  367. *aspace = 0;
  368. *cycle = 0;
  369. if (ctl & CA91CX42_VSI_CTL_EN)
  370. *enabled = 1;
  371. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
  372. *aspace = VME_A16;
  373. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
  374. *aspace = VME_A24;
  375. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
  376. *aspace = VME_A32;
  377. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
  378. *aspace = VME_USER1;
  379. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
  380. *aspace = VME_USER2;
  381. if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
  382. *cycle |= VME_SUPER;
  383. if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
  384. *cycle |= VME_USER;
  385. if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
  386. *cycle |= VME_PROG;
  387. if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
  388. *cycle |= VME_DATA;
  389. return 0;
  390. }
  391. /*
  392. * Allocate and map PCI Resource
  393. */
  394. static int ca91cx42_alloc_resource(struct vme_master_resource *image,
  395. unsigned long long size)
  396. {
  397. unsigned long long existing_size;
  398. int retval = 0;
  399. struct pci_dev *pdev;
  400. struct vme_bridge *ca91cx42_bridge;
  401. ca91cx42_bridge = image->parent;
  402. /* Find pci_dev container of dev */
  403. if (ca91cx42_bridge->parent == NULL) {
  404. dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
  405. return -EINVAL;
  406. }
  407. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  408. existing_size = (unsigned long long)(image->bus_resource.end -
  409. image->bus_resource.start);
  410. /* If the existing size is OK, return */
  411. if (existing_size == (size - 1))
  412. return 0;
  413. if (existing_size != 0) {
  414. iounmap(image->kern_base);
  415. image->kern_base = NULL;
  416. kfree(image->bus_resource.name);
  417. release_resource(&image->bus_resource);
  418. memset(&image->bus_resource, 0, sizeof(struct resource));
  419. }
  420. if (image->bus_resource.name == NULL) {
  421. image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
  422. if (image->bus_resource.name == NULL) {
  423. dev_err(ca91cx42_bridge->parent, "Unable to allocate "
  424. "memory for resource name\n");
  425. retval = -ENOMEM;
  426. goto err_name;
  427. }
  428. }
  429. sprintf((char *)image->bus_resource.name, "%s.%d",
  430. ca91cx42_bridge->name, image->number);
  431. image->bus_resource.start = 0;
  432. image->bus_resource.end = (unsigned long)size;
  433. image->bus_resource.flags = IORESOURCE_MEM;
  434. retval = pci_bus_alloc_resource(pdev->bus,
  435. &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
  436. 0, NULL, NULL);
  437. if (retval) {
  438. dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
  439. "resource for window %d size 0x%lx start 0x%lx\n",
  440. image->number, (unsigned long)size,
  441. (unsigned long)image->bus_resource.start);
  442. goto err_resource;
  443. }
  444. image->kern_base = ioremap_nocache(
  445. image->bus_resource.start, size);
  446. if (image->kern_base == NULL) {
  447. dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
  448. retval = -ENOMEM;
  449. goto err_remap;
  450. }
  451. return 0;
  452. err_remap:
  453. release_resource(&image->bus_resource);
  454. err_resource:
  455. kfree(image->bus_resource.name);
  456. memset(&image->bus_resource, 0, sizeof(struct resource));
  457. err_name:
  458. return retval;
  459. }
  460. /*
  461. * Free and unmap PCI Resource
  462. */
  463. static void ca91cx42_free_resource(struct vme_master_resource *image)
  464. {
  465. iounmap(image->kern_base);
  466. image->kern_base = NULL;
  467. release_resource(&image->bus_resource);
  468. kfree(image->bus_resource.name);
  469. memset(&image->bus_resource, 0, sizeof(struct resource));
  470. }
  471. static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
  472. unsigned long long vme_base, unsigned long long size, u32 aspace,
  473. u32 cycle, u32 dwidth)
  474. {
  475. int retval = 0;
  476. unsigned int i, granularity = 0;
  477. unsigned int temp_ctl = 0;
  478. unsigned long long pci_bound, vme_offset, pci_base;
  479. struct vme_bridge *ca91cx42_bridge;
  480. struct ca91cx42_driver *bridge;
  481. ca91cx42_bridge = image->parent;
  482. bridge = ca91cx42_bridge->driver_priv;
  483. i = image->number;
  484. if ((i == 0) || (i == 4))
  485. granularity = 0x1000;
  486. else
  487. granularity = 0x10000;
  488. /* Verify input data */
  489. if (vme_base & (granularity - 1)) {
  490. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  491. "alignment\n");
  492. retval = -EINVAL;
  493. goto err_window;
  494. }
  495. if (size & (granularity - 1)) {
  496. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  497. "alignment\n");
  498. retval = -EINVAL;
  499. goto err_window;
  500. }
  501. spin_lock(&image->lock);
  502. /*
  503. * Let's allocate the resource here rather than further up the stack as
  504. * it avoids pushing loads of bus dependent stuff up the stack
  505. */
  506. retval = ca91cx42_alloc_resource(image, size);
  507. if (retval) {
  508. spin_unlock(&image->lock);
  509. dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
  510. "for resource name\n");
  511. retval = -ENOMEM;
  512. goto err_res;
  513. }
  514. pci_base = (unsigned long long)image->bus_resource.start;
  515. /*
  516. * Bound address is a valid address for the window, adjust
  517. * according to window granularity.
  518. */
  519. pci_bound = pci_base + size;
  520. vme_offset = vme_base - pci_base;
  521. /* Disable while we are mucking around */
  522. temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  523. temp_ctl &= ~CA91CX42_LSI_CTL_EN;
  524. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  525. /* Setup cycle types */
  526. temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
  527. if (cycle & VME_BLT)
  528. temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
  529. if (cycle & VME_MBLT)
  530. temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
  531. /* Setup data width */
  532. temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
  533. switch (dwidth) {
  534. case VME_D8:
  535. temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
  536. break;
  537. case VME_D16:
  538. temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
  539. break;
  540. case VME_D32:
  541. temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
  542. break;
  543. case VME_D64:
  544. temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
  545. break;
  546. default:
  547. spin_unlock(&image->lock);
  548. dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
  549. retval = -EINVAL;
  550. goto err_dwidth;
  551. break;
  552. }
  553. /* Setup address space */
  554. temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
  555. switch (aspace) {
  556. case VME_A16:
  557. temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
  558. break;
  559. case VME_A24:
  560. temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
  561. break;
  562. case VME_A32:
  563. temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
  564. break;
  565. case VME_CRCSR:
  566. temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
  567. break;
  568. case VME_USER1:
  569. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
  570. break;
  571. case VME_USER2:
  572. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
  573. break;
  574. case VME_A64:
  575. case VME_USER3:
  576. case VME_USER4:
  577. default:
  578. spin_unlock(&image->lock);
  579. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  580. retval = -EINVAL;
  581. goto err_aspace;
  582. break;
  583. }
  584. temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
  585. if (cycle & VME_SUPER)
  586. temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
  587. if (cycle & VME_PROG)
  588. temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
  589. /* Setup mapping */
  590. iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
  591. iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
  592. iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
  593. /* Write ctl reg without enable */
  594. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  595. if (enabled)
  596. temp_ctl |= CA91CX42_LSI_CTL_EN;
  597. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  598. spin_unlock(&image->lock);
  599. return 0;
  600. err_aspace:
  601. err_dwidth:
  602. ca91cx42_free_resource(image);
  603. err_res:
  604. err_window:
  605. return retval;
  606. }
  607. static int __ca91cx42_master_get(struct vme_master_resource *image,
  608. int *enabled, unsigned long long *vme_base, unsigned long long *size,
  609. u32 *aspace, u32 *cycle, u32 *dwidth)
  610. {
  611. unsigned int i, ctl;
  612. unsigned long long pci_base, pci_bound, vme_offset;
  613. struct ca91cx42_driver *bridge;
  614. bridge = image->parent->driver_priv;
  615. i = image->number;
  616. ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  617. pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
  618. vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
  619. pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
  620. *vme_base = pci_base + vme_offset;
  621. *size = (unsigned long long)(pci_bound - pci_base);
  622. *enabled = 0;
  623. *aspace = 0;
  624. *cycle = 0;
  625. *dwidth = 0;
  626. if (ctl & CA91CX42_LSI_CTL_EN)
  627. *enabled = 1;
  628. /* Setup address space */
  629. switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
  630. case CA91CX42_LSI_CTL_VAS_A16:
  631. *aspace = VME_A16;
  632. break;
  633. case CA91CX42_LSI_CTL_VAS_A24:
  634. *aspace = VME_A24;
  635. break;
  636. case CA91CX42_LSI_CTL_VAS_A32:
  637. *aspace = VME_A32;
  638. break;
  639. case CA91CX42_LSI_CTL_VAS_CRCSR:
  640. *aspace = VME_CRCSR;
  641. break;
  642. case CA91CX42_LSI_CTL_VAS_USER1:
  643. *aspace = VME_USER1;
  644. break;
  645. case CA91CX42_LSI_CTL_VAS_USER2:
  646. *aspace = VME_USER2;
  647. break;
  648. }
  649. /* XXX Not sure howto check for MBLT */
  650. /* Setup cycle types */
  651. if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
  652. *cycle |= VME_BLT;
  653. else
  654. *cycle |= VME_SCT;
  655. if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
  656. *cycle |= VME_SUPER;
  657. else
  658. *cycle |= VME_USER;
  659. if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
  660. *cycle = VME_PROG;
  661. else
  662. *cycle = VME_DATA;
  663. /* Setup data width */
  664. switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
  665. case CA91CX42_LSI_CTL_VDW_D8:
  666. *dwidth = VME_D8;
  667. break;
  668. case CA91CX42_LSI_CTL_VDW_D16:
  669. *dwidth = VME_D16;
  670. break;
  671. case CA91CX42_LSI_CTL_VDW_D32:
  672. *dwidth = VME_D32;
  673. break;
  674. case CA91CX42_LSI_CTL_VDW_D64:
  675. *dwidth = VME_D64;
  676. break;
  677. }
  678. return 0;
  679. }
  680. static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
  681. unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
  682. u32 *cycle, u32 *dwidth)
  683. {
  684. int retval;
  685. spin_lock(&image->lock);
  686. retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
  687. cycle, dwidth);
  688. spin_unlock(&image->lock);
  689. return retval;
  690. }
  691. static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
  692. void *buf, size_t count, loff_t offset)
  693. {
  694. ssize_t retval;
  695. void *addr = image->kern_base + offset;
  696. unsigned int done = 0;
  697. unsigned int count32;
  698. if (count == 0)
  699. return 0;
  700. spin_lock(&image->lock);
  701. /* The following code handles VME address alignment problem
  702. * in order to assure the maximal data width cycle.
  703. * We cannot use memcpy_xxx directly here because it
  704. * may cut data transfer in 8-bits cycles, thus making
  705. * D16 cycle impossible.
  706. * From the other hand, the bridge itself assures that
  707. * maximal configured data cycle is used and splits it
  708. * automatically for non-aligned addresses.
  709. */
  710. if ((uintptr_t)addr & 0x1) {
  711. *(u8 *)buf = ioread8(addr);
  712. done += 1;
  713. if (done == count)
  714. goto out;
  715. }
  716. if ((uintptr_t)addr & 0x2) {
  717. if ((count - done) < 2) {
  718. *(u8 *)(buf + done) = ioread8(addr + done);
  719. done += 1;
  720. goto out;
  721. } else {
  722. *(u16 *)(buf + done) = ioread16(addr + done);
  723. done += 2;
  724. }
  725. }
  726. count32 = (count - done) & ~0x3;
  727. if (count32 > 0) {
  728. memcpy_fromio(buf + done, addr + done, (unsigned int)count);
  729. done += count32;
  730. }
  731. if ((count - done) & 0x2) {
  732. *(u16 *)(buf + done) = ioread16(addr + done);
  733. done += 2;
  734. }
  735. if ((count - done) & 0x1) {
  736. *(u8 *)(buf + done) = ioread8(addr + done);
  737. done += 1;
  738. }
  739. out:
  740. retval = count;
  741. spin_unlock(&image->lock);
  742. return retval;
  743. }
  744. static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
  745. void *buf, size_t count, loff_t offset)
  746. {
  747. ssize_t retval;
  748. void *addr = image->kern_base + offset;
  749. unsigned int done = 0;
  750. unsigned int count32;
  751. if (count == 0)
  752. return 0;
  753. spin_lock(&image->lock);
  754. /* Here we apply for the same strategy we do in master_read
  755. * function in order to assure D16 cycle when required.
  756. */
  757. if ((uintptr_t)addr & 0x1) {
  758. iowrite8(*(u8 *)buf, addr);
  759. done += 1;
  760. if (done == count)
  761. goto out;
  762. }
  763. if ((uintptr_t)addr & 0x2) {
  764. if ((count - done) < 2) {
  765. iowrite8(*(u8 *)(buf + done), addr + done);
  766. done += 1;
  767. goto out;
  768. } else {
  769. iowrite16(*(u16 *)(buf + done), addr + done);
  770. done += 2;
  771. }
  772. }
  773. count32 = (count - done) & ~0x3;
  774. if (count32 > 0) {
  775. memcpy_toio(addr + done, buf + done, count32);
  776. done += count32;
  777. }
  778. if ((count - done) & 0x2) {
  779. iowrite16(*(u16 *)(buf + done), addr + done);
  780. done += 2;
  781. }
  782. if ((count - done) & 0x1) {
  783. iowrite8(*(u8 *)(buf + done), addr + done);
  784. done += 1;
  785. }
  786. out:
  787. retval = count;
  788. spin_unlock(&image->lock);
  789. return retval;
  790. }
  791. static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
  792. unsigned int mask, unsigned int compare, unsigned int swap,
  793. loff_t offset)
  794. {
  795. u32 result;
  796. uintptr_t pci_addr;
  797. int i;
  798. struct ca91cx42_driver *bridge;
  799. struct device *dev;
  800. bridge = image->parent->driver_priv;
  801. dev = image->parent->parent;
  802. /* Find the PCI address that maps to the desired VME address */
  803. i = image->number;
  804. /* Locking as we can only do one of these at a time */
  805. mutex_lock(&bridge->vme_rmw);
  806. /* Lock image */
  807. spin_lock(&image->lock);
  808. pci_addr = (uintptr_t)image->kern_base + offset;
  809. /* Address must be 4-byte aligned */
  810. if (pci_addr & 0x3) {
  811. dev_err(dev, "RMW Address not 4-byte aligned\n");
  812. result = -EINVAL;
  813. goto out;
  814. }
  815. /* Ensure RMW Disabled whilst configuring */
  816. iowrite32(0, bridge->base + SCYC_CTL);
  817. /* Configure registers */
  818. iowrite32(mask, bridge->base + SCYC_EN);
  819. iowrite32(compare, bridge->base + SCYC_CMP);
  820. iowrite32(swap, bridge->base + SCYC_SWP);
  821. iowrite32(pci_addr, bridge->base + SCYC_ADDR);
  822. /* Enable RMW */
  823. iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
  824. /* Kick process off with a read to the required address. */
  825. result = ioread32(image->kern_base + offset);
  826. /* Disable RMW */
  827. iowrite32(0, bridge->base + SCYC_CTL);
  828. out:
  829. spin_unlock(&image->lock);
  830. mutex_unlock(&bridge->vme_rmw);
  831. return result;
  832. }
  833. static int ca91cx42_dma_list_add(struct vme_dma_list *list,
  834. struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
  835. {
  836. struct ca91cx42_dma_entry *entry, *prev;
  837. struct vme_dma_pci *pci_attr;
  838. struct vme_dma_vme *vme_attr;
  839. dma_addr_t desc_ptr;
  840. int retval = 0;
  841. struct device *dev;
  842. dev = list->parent->parent->parent;
  843. /* XXX descriptor must be aligned on 64-bit boundaries */
  844. entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
  845. if (entry == NULL) {
  846. dev_err(dev, "Failed to allocate memory for dma resource "
  847. "structure\n");
  848. retval = -ENOMEM;
  849. goto err_mem;
  850. }
  851. /* Test descriptor alignment */
  852. if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
  853. dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
  854. "required: %p\n", &entry->descriptor);
  855. retval = -EINVAL;
  856. goto err_align;
  857. }
  858. memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
  859. if (dest->type == VME_DMA_VME) {
  860. entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
  861. vme_attr = dest->private;
  862. pci_attr = src->private;
  863. } else {
  864. vme_attr = src->private;
  865. pci_attr = dest->private;
  866. }
  867. /* Check we can do fulfill required attributes */
  868. if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
  869. VME_USER2)) != 0) {
  870. dev_err(dev, "Unsupported cycle type\n");
  871. retval = -EINVAL;
  872. goto err_aspace;
  873. }
  874. if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
  875. VME_PROG | VME_DATA)) != 0) {
  876. dev_err(dev, "Unsupported cycle type\n");
  877. retval = -EINVAL;
  878. goto err_cycle;
  879. }
  880. /* Check to see if we can fulfill source and destination */
  881. if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
  882. ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
  883. dev_err(dev, "Cannot perform transfer with this "
  884. "source-destination combination\n");
  885. retval = -EINVAL;
  886. goto err_direct;
  887. }
  888. /* Setup cycle types */
  889. if (vme_attr->cycle & VME_BLT)
  890. entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
  891. /* Setup data width */
  892. switch (vme_attr->dwidth) {
  893. case VME_D8:
  894. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
  895. break;
  896. case VME_D16:
  897. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
  898. break;
  899. case VME_D32:
  900. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
  901. break;
  902. case VME_D64:
  903. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
  904. break;
  905. default:
  906. dev_err(dev, "Invalid data width\n");
  907. return -EINVAL;
  908. }
  909. /* Setup address space */
  910. switch (vme_attr->aspace) {
  911. case VME_A16:
  912. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
  913. break;
  914. case VME_A24:
  915. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
  916. break;
  917. case VME_A32:
  918. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
  919. break;
  920. case VME_USER1:
  921. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
  922. break;
  923. case VME_USER2:
  924. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
  925. break;
  926. default:
  927. dev_err(dev, "Invalid address space\n");
  928. return -EINVAL;
  929. break;
  930. }
  931. if (vme_attr->cycle & VME_SUPER)
  932. entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
  933. if (vme_attr->cycle & VME_PROG)
  934. entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
  935. entry->descriptor.dtbc = count;
  936. entry->descriptor.dla = pci_attr->address;
  937. entry->descriptor.dva = vme_attr->address;
  938. entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
  939. /* Add to list */
  940. list_add_tail(&entry->list, &list->entries);
  941. /* Fill out previous descriptors "Next Address" */
  942. if (entry->list.prev != &list->entries) {
  943. prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
  944. list);
  945. /* We need the bus address for the pointer */
  946. desc_ptr = virt_to_bus(&entry->descriptor);
  947. prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
  948. }
  949. return 0;
  950. err_cycle:
  951. err_aspace:
  952. err_direct:
  953. err_align:
  954. kfree(entry);
  955. err_mem:
  956. return retval;
  957. }
  958. static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
  959. {
  960. u32 tmp;
  961. struct ca91cx42_driver *bridge;
  962. bridge = ca91cx42_bridge->driver_priv;
  963. tmp = ioread32(bridge->base + DGCS);
  964. if (tmp & CA91CX42_DGCS_ACT)
  965. return 0;
  966. else
  967. return 1;
  968. }
  969. static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
  970. {
  971. struct vme_dma_resource *ctrlr;
  972. struct ca91cx42_dma_entry *entry;
  973. int retval = 0;
  974. dma_addr_t bus_addr;
  975. u32 val;
  976. struct device *dev;
  977. struct ca91cx42_driver *bridge;
  978. ctrlr = list->parent;
  979. bridge = ctrlr->parent->driver_priv;
  980. dev = ctrlr->parent->parent;
  981. mutex_lock(&ctrlr->mtx);
  982. if (!(list_empty(&ctrlr->running))) {
  983. /*
  984. * XXX We have an active DMA transfer and currently haven't
  985. * sorted out the mechanism for "pending" DMA transfers.
  986. * Return busy.
  987. */
  988. /* Need to add to pending here */
  989. mutex_unlock(&ctrlr->mtx);
  990. return -EBUSY;
  991. } else {
  992. list_add(&list->list, &ctrlr->running);
  993. }
  994. /* Get first bus address and write into registers */
  995. entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
  996. list);
  997. bus_addr = virt_to_bus(&entry->descriptor);
  998. mutex_unlock(&ctrlr->mtx);
  999. iowrite32(0, bridge->base + DTBC);
  1000. iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
  1001. /* Start the operation */
  1002. val = ioread32(bridge->base + DGCS);
  1003. /* XXX Could set VMEbus On and Off Counters here */
  1004. val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
  1005. val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
  1006. CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1007. CA91CX42_DGCS_PERR);
  1008. iowrite32(val, bridge->base + DGCS);
  1009. val |= CA91CX42_DGCS_GO;
  1010. iowrite32(val, bridge->base + DGCS);
  1011. wait_event_interruptible(bridge->dma_queue,
  1012. ca91cx42_dma_busy(ctrlr->parent));
  1013. /*
  1014. * Read status register, this register is valid until we kick off a
  1015. * new transfer.
  1016. */
  1017. val = ioread32(bridge->base + DGCS);
  1018. if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1019. CA91CX42_DGCS_PERR)) {
  1020. dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
  1021. val = ioread32(bridge->base + DCTL);
  1022. }
  1023. /* Remove list from running list */
  1024. mutex_lock(&ctrlr->mtx);
  1025. list_del(&list->list);
  1026. mutex_unlock(&ctrlr->mtx);
  1027. return retval;
  1028. }
  1029. static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
  1030. {
  1031. struct list_head *pos, *temp;
  1032. struct ca91cx42_dma_entry *entry;
  1033. /* detach and free each entry */
  1034. list_for_each_safe(pos, temp, &list->entries) {
  1035. list_del(pos);
  1036. entry = list_entry(pos, struct ca91cx42_dma_entry, list);
  1037. kfree(entry);
  1038. }
  1039. return 0;
  1040. }
  1041. /*
  1042. * All 4 location monitors reside at the same base - this is therefore a
  1043. * system wide configuration.
  1044. *
  1045. * This does not enable the LM monitor - that should be done when the first
  1046. * callback is attached and disabled when the last callback is removed.
  1047. */
  1048. static int ca91cx42_lm_set(struct vme_lm_resource *lm,
  1049. unsigned long long lm_base, u32 aspace, u32 cycle)
  1050. {
  1051. u32 temp_base, lm_ctl = 0;
  1052. int i;
  1053. struct ca91cx42_driver *bridge;
  1054. struct device *dev;
  1055. bridge = lm->parent->driver_priv;
  1056. dev = lm->parent->parent;
  1057. /* Check the alignment of the location monitor */
  1058. temp_base = (u32)lm_base;
  1059. if (temp_base & 0xffff) {
  1060. dev_err(dev, "Location monitor must be aligned to 64KB "
  1061. "boundary");
  1062. return -EINVAL;
  1063. }
  1064. mutex_lock(&lm->mtx);
  1065. /* If we already have a callback attached, we can't move it! */
  1066. for (i = 0; i < lm->monitors; i++) {
  1067. if (bridge->lm_callback[i] != NULL) {
  1068. mutex_unlock(&lm->mtx);
  1069. dev_err(dev, "Location monitor callback attached, "
  1070. "can't reset\n");
  1071. return -EBUSY;
  1072. }
  1073. }
  1074. switch (aspace) {
  1075. case VME_A16:
  1076. lm_ctl |= CA91CX42_LM_CTL_AS_A16;
  1077. break;
  1078. case VME_A24:
  1079. lm_ctl |= CA91CX42_LM_CTL_AS_A24;
  1080. break;
  1081. case VME_A32:
  1082. lm_ctl |= CA91CX42_LM_CTL_AS_A32;
  1083. break;
  1084. default:
  1085. mutex_unlock(&lm->mtx);
  1086. dev_err(dev, "Invalid address space\n");
  1087. return -EINVAL;
  1088. break;
  1089. }
  1090. if (cycle & VME_SUPER)
  1091. lm_ctl |= CA91CX42_LM_CTL_SUPR;
  1092. if (cycle & VME_USER)
  1093. lm_ctl |= CA91CX42_LM_CTL_NPRIV;
  1094. if (cycle & VME_PROG)
  1095. lm_ctl |= CA91CX42_LM_CTL_PGM;
  1096. if (cycle & VME_DATA)
  1097. lm_ctl |= CA91CX42_LM_CTL_DATA;
  1098. iowrite32(lm_base, bridge->base + LM_BS);
  1099. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1100. mutex_unlock(&lm->mtx);
  1101. return 0;
  1102. }
  1103. /* Get configuration of the callback monitor and return whether it is enabled
  1104. * or disabled.
  1105. */
  1106. static int ca91cx42_lm_get(struct vme_lm_resource *lm,
  1107. unsigned long long *lm_base, u32 *aspace, u32 *cycle)
  1108. {
  1109. u32 lm_ctl, enabled = 0;
  1110. struct ca91cx42_driver *bridge;
  1111. bridge = lm->parent->driver_priv;
  1112. mutex_lock(&lm->mtx);
  1113. *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
  1114. lm_ctl = ioread32(bridge->base + LM_CTL);
  1115. if (lm_ctl & CA91CX42_LM_CTL_EN)
  1116. enabled = 1;
  1117. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
  1118. *aspace = VME_A16;
  1119. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
  1120. *aspace = VME_A24;
  1121. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
  1122. *aspace = VME_A32;
  1123. *cycle = 0;
  1124. if (lm_ctl & CA91CX42_LM_CTL_SUPR)
  1125. *cycle |= VME_SUPER;
  1126. if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
  1127. *cycle |= VME_USER;
  1128. if (lm_ctl & CA91CX42_LM_CTL_PGM)
  1129. *cycle |= VME_PROG;
  1130. if (lm_ctl & CA91CX42_LM_CTL_DATA)
  1131. *cycle |= VME_DATA;
  1132. mutex_unlock(&lm->mtx);
  1133. return enabled;
  1134. }
  1135. /*
  1136. * Attach a callback to a specific location monitor.
  1137. *
  1138. * Callback will be passed the monitor triggered.
  1139. */
  1140. static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
  1141. void (*callback)(int))
  1142. {
  1143. u32 lm_ctl, tmp;
  1144. struct ca91cx42_driver *bridge;
  1145. struct device *dev;
  1146. bridge = lm->parent->driver_priv;
  1147. dev = lm->parent->parent;
  1148. mutex_lock(&lm->mtx);
  1149. /* Ensure that the location monitor is configured - need PGM or DATA */
  1150. lm_ctl = ioread32(bridge->base + LM_CTL);
  1151. if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
  1152. mutex_unlock(&lm->mtx);
  1153. dev_err(dev, "Location monitor not properly configured\n");
  1154. return -EINVAL;
  1155. }
  1156. /* Check that a callback isn't already attached */
  1157. if (bridge->lm_callback[monitor] != NULL) {
  1158. mutex_unlock(&lm->mtx);
  1159. dev_err(dev, "Existing callback attached\n");
  1160. return -EBUSY;
  1161. }
  1162. /* Attach callback */
  1163. bridge->lm_callback[monitor] = callback;
  1164. /* Enable Location Monitor interrupt */
  1165. tmp = ioread32(bridge->base + LINT_EN);
  1166. tmp |= CA91CX42_LINT_LM[monitor];
  1167. iowrite32(tmp, bridge->base + LINT_EN);
  1168. /* Ensure that global Location Monitor Enable set */
  1169. if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
  1170. lm_ctl |= CA91CX42_LM_CTL_EN;
  1171. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1172. }
  1173. mutex_unlock(&lm->mtx);
  1174. return 0;
  1175. }
  1176. /*
  1177. * Detach a callback function forn a specific location monitor.
  1178. */
  1179. static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
  1180. {
  1181. u32 tmp;
  1182. struct ca91cx42_driver *bridge;
  1183. bridge = lm->parent->driver_priv;
  1184. mutex_lock(&lm->mtx);
  1185. /* Disable Location Monitor and ensure previous interrupts are clear */
  1186. tmp = ioread32(bridge->base + LINT_EN);
  1187. tmp &= ~CA91CX42_LINT_LM[monitor];
  1188. iowrite32(tmp, bridge->base + LINT_EN);
  1189. iowrite32(CA91CX42_LINT_LM[monitor],
  1190. bridge->base + LINT_STAT);
  1191. /* Detach callback */
  1192. bridge->lm_callback[monitor] = NULL;
  1193. /* If all location monitors disabled, disable global Location Monitor */
  1194. if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  1195. CA91CX42_LINT_LM3)) == 0) {
  1196. tmp = ioread32(bridge->base + LM_CTL);
  1197. tmp &= ~CA91CX42_LM_CTL_EN;
  1198. iowrite32(tmp, bridge->base + LM_CTL);
  1199. }
  1200. mutex_unlock(&lm->mtx);
  1201. return 0;
  1202. }
  1203. static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
  1204. {
  1205. u32 slot = 0;
  1206. struct ca91cx42_driver *bridge;
  1207. bridge = ca91cx42_bridge->driver_priv;
  1208. if (!geoid) {
  1209. slot = ioread32(bridge->base + VCSR_BS);
  1210. slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
  1211. } else
  1212. slot = geoid;
  1213. return (int)slot;
  1214. }
  1215. static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
  1216. dma_addr_t *dma)
  1217. {
  1218. struct pci_dev *pdev;
  1219. /* Find pci_dev container of dev */
  1220. pdev = container_of(parent, struct pci_dev, dev);
  1221. return pci_alloc_consistent(pdev, size, dma);
  1222. }
  1223. static void ca91cx42_free_consistent(struct device *parent, size_t size,
  1224. void *vaddr, dma_addr_t dma)
  1225. {
  1226. struct pci_dev *pdev;
  1227. /* Find pci_dev container of dev */
  1228. pdev = container_of(parent, struct pci_dev, dev);
  1229. pci_free_consistent(pdev, size, vaddr, dma);
  1230. }
  1231. /*
  1232. * Configure CR/CSR space
  1233. *
  1234. * Access to the CR/CSR can be configured at power-up. The location of the
  1235. * CR/CSR registers in the CR/CSR address space is determined by the boards
  1236. * Auto-ID or Geographic address. This function ensures that the window is
  1237. * enabled at an offset consistent with the boards geopgraphic address.
  1238. */
  1239. static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
  1240. struct pci_dev *pdev)
  1241. {
  1242. unsigned int crcsr_addr;
  1243. int tmp, slot;
  1244. struct ca91cx42_driver *bridge;
  1245. bridge = ca91cx42_bridge->driver_priv;
  1246. slot = ca91cx42_slot_get(ca91cx42_bridge);
  1247. /* Write CSR Base Address if slot ID is supplied as a module param */
  1248. if (geoid)
  1249. iowrite32(geoid << 27, bridge->base + VCSR_BS);
  1250. dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
  1251. if (slot == 0) {
  1252. dev_err(&pdev->dev, "Slot number is unset, not configuring "
  1253. "CR/CSR space\n");
  1254. return -EINVAL;
  1255. }
  1256. /* Allocate mem for CR/CSR image */
  1257. bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
  1258. &bridge->crcsr_bus);
  1259. if (bridge->crcsr_kernel == NULL) {
  1260. dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
  1261. "image\n");
  1262. return -ENOMEM;
  1263. }
  1264. memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
  1265. crcsr_addr = slot * (512 * 1024);
  1266. iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
  1267. tmp = ioread32(bridge->base + VCSR_CTL);
  1268. tmp |= CA91CX42_VCSR_CTL_EN;
  1269. iowrite32(tmp, bridge->base + VCSR_CTL);
  1270. return 0;
  1271. }
  1272. static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
  1273. struct pci_dev *pdev)
  1274. {
  1275. u32 tmp;
  1276. struct ca91cx42_driver *bridge;
  1277. bridge = ca91cx42_bridge->driver_priv;
  1278. /* Turn off CR/CSR space */
  1279. tmp = ioread32(bridge->base + VCSR_CTL);
  1280. tmp &= ~CA91CX42_VCSR_CTL_EN;
  1281. iowrite32(tmp, bridge->base + VCSR_CTL);
  1282. /* Free image */
  1283. iowrite32(0, bridge->base + VCSR_TO);
  1284. pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
  1285. bridge->crcsr_bus);
  1286. }
  1287. static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1288. {
  1289. int retval, i;
  1290. u32 data;
  1291. struct list_head *pos = NULL, *n;
  1292. struct vme_bridge *ca91cx42_bridge;
  1293. struct ca91cx42_driver *ca91cx42_device;
  1294. struct vme_master_resource *master_image;
  1295. struct vme_slave_resource *slave_image;
  1296. struct vme_dma_resource *dma_ctrlr;
  1297. struct vme_lm_resource *lm;
  1298. /* We want to support more than one of each bridge so we need to
  1299. * dynamically allocate the bridge structure
  1300. */
  1301. ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
  1302. if (ca91cx42_bridge == NULL) {
  1303. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1304. "structure\n");
  1305. retval = -ENOMEM;
  1306. goto err_struct;
  1307. }
  1308. ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
  1309. if (ca91cx42_device == NULL) {
  1310. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1311. "structure\n");
  1312. retval = -ENOMEM;
  1313. goto err_driver;
  1314. }
  1315. ca91cx42_bridge->driver_priv = ca91cx42_device;
  1316. /* Enable the device */
  1317. retval = pci_enable_device(pdev);
  1318. if (retval) {
  1319. dev_err(&pdev->dev, "Unable to enable device\n");
  1320. goto err_enable;
  1321. }
  1322. /* Map Registers */
  1323. retval = pci_request_regions(pdev, driver_name);
  1324. if (retval) {
  1325. dev_err(&pdev->dev, "Unable to reserve resources\n");
  1326. goto err_resource;
  1327. }
  1328. /* map registers in BAR 0 */
  1329. ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
  1330. 4096);
  1331. if (!ca91cx42_device->base) {
  1332. dev_err(&pdev->dev, "Unable to remap CRG region\n");
  1333. retval = -EIO;
  1334. goto err_remap;
  1335. }
  1336. /* Check to see if the mapping worked out */
  1337. data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
  1338. if (data != PCI_VENDOR_ID_TUNDRA) {
  1339. dev_err(&pdev->dev, "PCI_ID check failed\n");
  1340. retval = -EIO;
  1341. goto err_test;
  1342. }
  1343. /* Initialize wait queues & mutual exclusion flags */
  1344. init_waitqueue_head(&ca91cx42_device->dma_queue);
  1345. init_waitqueue_head(&ca91cx42_device->iack_queue);
  1346. mutex_init(&ca91cx42_device->vme_int);
  1347. mutex_init(&ca91cx42_device->vme_rmw);
  1348. ca91cx42_bridge->parent = &pdev->dev;
  1349. strcpy(ca91cx42_bridge->name, driver_name);
  1350. /* Setup IRQ */
  1351. retval = ca91cx42_irq_init(ca91cx42_bridge);
  1352. if (retval != 0) {
  1353. dev_err(&pdev->dev, "Chip Initialization failed.\n");
  1354. goto err_irq;
  1355. }
  1356. /* Add master windows to list */
  1357. INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
  1358. for (i = 0; i < CA91C142_MAX_MASTER; i++) {
  1359. master_image = kmalloc(sizeof(struct vme_master_resource),
  1360. GFP_KERNEL);
  1361. if (master_image == NULL) {
  1362. dev_err(&pdev->dev, "Failed to allocate memory for "
  1363. "master resource structure\n");
  1364. retval = -ENOMEM;
  1365. goto err_master;
  1366. }
  1367. master_image->parent = ca91cx42_bridge;
  1368. spin_lock_init(&master_image->lock);
  1369. master_image->locked = 0;
  1370. master_image->number = i;
  1371. master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
  1372. VME_CRCSR | VME_USER1 | VME_USER2;
  1373. master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1374. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1375. master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
  1376. memset(&master_image->bus_resource, 0,
  1377. sizeof(struct resource));
  1378. master_image->kern_base = NULL;
  1379. list_add_tail(&master_image->list,
  1380. &ca91cx42_bridge->master_resources);
  1381. }
  1382. /* Add slave windows to list */
  1383. INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
  1384. for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
  1385. slave_image = kmalloc(sizeof(struct vme_slave_resource),
  1386. GFP_KERNEL);
  1387. if (slave_image == NULL) {
  1388. dev_err(&pdev->dev, "Failed to allocate memory for "
  1389. "slave resource structure\n");
  1390. retval = -ENOMEM;
  1391. goto err_slave;
  1392. }
  1393. slave_image->parent = ca91cx42_bridge;
  1394. mutex_init(&slave_image->mtx);
  1395. slave_image->locked = 0;
  1396. slave_image->number = i;
  1397. slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
  1398. VME_USER2;
  1399. /* Only windows 0 and 4 support A16 */
  1400. if (i == 0 || i == 4)
  1401. slave_image->address_attr |= VME_A16;
  1402. slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1403. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1404. list_add_tail(&slave_image->list,
  1405. &ca91cx42_bridge->slave_resources);
  1406. }
  1407. /* Add dma engines to list */
  1408. INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
  1409. for (i = 0; i < CA91C142_MAX_DMA; i++) {
  1410. dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
  1411. GFP_KERNEL);
  1412. if (dma_ctrlr == NULL) {
  1413. dev_err(&pdev->dev, "Failed to allocate memory for "
  1414. "dma resource structure\n");
  1415. retval = -ENOMEM;
  1416. goto err_dma;
  1417. }
  1418. dma_ctrlr->parent = ca91cx42_bridge;
  1419. mutex_init(&dma_ctrlr->mtx);
  1420. dma_ctrlr->locked = 0;
  1421. dma_ctrlr->number = i;
  1422. dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
  1423. VME_DMA_MEM_TO_VME;
  1424. INIT_LIST_HEAD(&dma_ctrlr->pending);
  1425. INIT_LIST_HEAD(&dma_ctrlr->running);
  1426. list_add_tail(&dma_ctrlr->list,
  1427. &ca91cx42_bridge->dma_resources);
  1428. }
  1429. /* Add location monitor to list */
  1430. INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
  1431. lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
  1432. if (lm == NULL) {
  1433. dev_err(&pdev->dev, "Failed to allocate memory for "
  1434. "location monitor resource structure\n");
  1435. retval = -ENOMEM;
  1436. goto err_lm;
  1437. }
  1438. lm->parent = ca91cx42_bridge;
  1439. mutex_init(&lm->mtx);
  1440. lm->locked = 0;
  1441. lm->number = 1;
  1442. lm->monitors = 4;
  1443. list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
  1444. ca91cx42_bridge->slave_get = ca91cx42_slave_get;
  1445. ca91cx42_bridge->slave_set = ca91cx42_slave_set;
  1446. ca91cx42_bridge->master_get = ca91cx42_master_get;
  1447. ca91cx42_bridge->master_set = ca91cx42_master_set;
  1448. ca91cx42_bridge->master_read = ca91cx42_master_read;
  1449. ca91cx42_bridge->master_write = ca91cx42_master_write;
  1450. ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
  1451. ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
  1452. ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
  1453. ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
  1454. ca91cx42_bridge->irq_set = ca91cx42_irq_set;
  1455. ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
  1456. ca91cx42_bridge->lm_set = ca91cx42_lm_set;
  1457. ca91cx42_bridge->lm_get = ca91cx42_lm_get;
  1458. ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
  1459. ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
  1460. ca91cx42_bridge->slot_get = ca91cx42_slot_get;
  1461. ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
  1462. ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
  1463. data = ioread32(ca91cx42_device->base + MISC_CTL);
  1464. dev_info(&pdev->dev, "Board is%s the VME system controller\n",
  1465. (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
  1466. dev_info(&pdev->dev, "Slot ID is %d\n",
  1467. ca91cx42_slot_get(ca91cx42_bridge));
  1468. if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
  1469. dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
  1470. /* Need to save ca91cx42_bridge pointer locally in link list for use in
  1471. * ca91cx42_remove()
  1472. */
  1473. retval = vme_register_bridge(ca91cx42_bridge);
  1474. if (retval != 0) {
  1475. dev_err(&pdev->dev, "Chip Registration failed.\n");
  1476. goto err_reg;
  1477. }
  1478. pci_set_drvdata(pdev, ca91cx42_bridge);
  1479. return 0;
  1480. err_reg:
  1481. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1482. err_lm:
  1483. /* resources are stored in link list */
  1484. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1485. lm = list_entry(pos, struct vme_lm_resource, list);
  1486. list_del(pos);
  1487. kfree(lm);
  1488. }
  1489. err_dma:
  1490. /* resources are stored in link list */
  1491. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1492. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1493. list_del(pos);
  1494. kfree(dma_ctrlr);
  1495. }
  1496. err_slave:
  1497. /* resources are stored in link list */
  1498. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1499. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1500. list_del(pos);
  1501. kfree(slave_image);
  1502. }
  1503. err_master:
  1504. /* resources are stored in link list */
  1505. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1506. master_image = list_entry(pos, struct vme_master_resource,
  1507. list);
  1508. list_del(pos);
  1509. kfree(master_image);
  1510. }
  1511. ca91cx42_irq_exit(ca91cx42_device, pdev);
  1512. err_irq:
  1513. err_test:
  1514. iounmap(ca91cx42_device->base);
  1515. err_remap:
  1516. pci_release_regions(pdev);
  1517. err_resource:
  1518. pci_disable_device(pdev);
  1519. err_enable:
  1520. kfree(ca91cx42_device);
  1521. err_driver:
  1522. kfree(ca91cx42_bridge);
  1523. err_struct:
  1524. return retval;
  1525. }
  1526. static void ca91cx42_remove(struct pci_dev *pdev)
  1527. {
  1528. struct list_head *pos = NULL, *n;
  1529. struct vme_master_resource *master_image;
  1530. struct vme_slave_resource *slave_image;
  1531. struct vme_dma_resource *dma_ctrlr;
  1532. struct vme_lm_resource *lm;
  1533. struct ca91cx42_driver *bridge;
  1534. struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
  1535. bridge = ca91cx42_bridge->driver_priv;
  1536. /* Turn off Ints */
  1537. iowrite32(0, bridge->base + LINT_EN);
  1538. /* Turn off the windows */
  1539. iowrite32(0x00800000, bridge->base + LSI0_CTL);
  1540. iowrite32(0x00800000, bridge->base + LSI1_CTL);
  1541. iowrite32(0x00800000, bridge->base + LSI2_CTL);
  1542. iowrite32(0x00800000, bridge->base + LSI3_CTL);
  1543. iowrite32(0x00800000, bridge->base + LSI4_CTL);
  1544. iowrite32(0x00800000, bridge->base + LSI5_CTL);
  1545. iowrite32(0x00800000, bridge->base + LSI6_CTL);
  1546. iowrite32(0x00800000, bridge->base + LSI7_CTL);
  1547. iowrite32(0x00F00000, bridge->base + VSI0_CTL);
  1548. iowrite32(0x00F00000, bridge->base + VSI1_CTL);
  1549. iowrite32(0x00F00000, bridge->base + VSI2_CTL);
  1550. iowrite32(0x00F00000, bridge->base + VSI3_CTL);
  1551. iowrite32(0x00F00000, bridge->base + VSI4_CTL);
  1552. iowrite32(0x00F00000, bridge->base + VSI5_CTL);
  1553. iowrite32(0x00F00000, bridge->base + VSI6_CTL);
  1554. iowrite32(0x00F00000, bridge->base + VSI7_CTL);
  1555. vme_unregister_bridge(ca91cx42_bridge);
  1556. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1557. /* resources are stored in link list */
  1558. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1559. lm = list_entry(pos, struct vme_lm_resource, list);
  1560. list_del(pos);
  1561. kfree(lm);
  1562. }
  1563. /* resources are stored in link list */
  1564. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1565. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1566. list_del(pos);
  1567. kfree(dma_ctrlr);
  1568. }
  1569. /* resources are stored in link list */
  1570. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1571. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1572. list_del(pos);
  1573. kfree(slave_image);
  1574. }
  1575. /* resources are stored in link list */
  1576. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1577. master_image = list_entry(pos, struct vme_master_resource,
  1578. list);
  1579. list_del(pos);
  1580. kfree(master_image);
  1581. }
  1582. ca91cx42_irq_exit(bridge, pdev);
  1583. iounmap(bridge->base);
  1584. pci_release_regions(pdev);
  1585. pci_disable_device(pdev);
  1586. kfree(ca91cx42_bridge);
  1587. }
  1588. module_pci_driver(ca91cx42_driver);
  1589. MODULE_PARM_DESC(geoid, "Override geographical addressing");
  1590. module_param(geoid, int, 0);
  1591. MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
  1592. MODULE_LICENSE("GPL");