savagefb_driver.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577
  1. /*
  2. * linux/drivers/video/savagefb.c -- S3 Savage Framebuffer Driver
  3. *
  4. * Copyright (c) 2001-2002 Denis Oliver Kropp <dok@directfb.org>
  5. * Sven Neumann <neo@directfb.org>
  6. *
  7. *
  8. * Card specific code is based on XFree86's savage driver.
  9. * Framebuffer framework code is based on code of cyber2000fb and tdfxfb.
  10. *
  11. * This file is subject to the terms and conditions of the GNU General
  12. * Public License. See the file COPYING in the main directory of this
  13. * archive for more details.
  14. *
  15. * 0.4.0 (neo)
  16. * - hardware accelerated clear and move
  17. *
  18. * 0.3.2 (dok)
  19. * - wait for vertical retrace before writing to cr67
  20. * at the beginning of savagefb_set_par
  21. * - use synchronization registers cr23 and cr26
  22. *
  23. * 0.3.1 (dok)
  24. * - reset 3D engine
  25. * - don't return alpha bits for 32bit format
  26. *
  27. * 0.3.0 (dok)
  28. * - added WaitIdle functions for all Savage types
  29. * - do WaitIdle before mode switching
  30. * - code cleanup
  31. *
  32. * 0.2.0 (dok)
  33. * - first working version
  34. *
  35. *
  36. * TODO
  37. * - clock validations in decode_var
  38. *
  39. * BUGS
  40. * - white margin on bootup
  41. *
  42. */
  43. #include <linux/module.h>
  44. #include <linux/kernel.h>
  45. #include <linux/errno.h>
  46. #include <linux/string.h>
  47. #include <linux/mm.h>
  48. #include <linux/slab.h>
  49. #include <linux/delay.h>
  50. #include <linux/fb.h>
  51. #include <linux/pci.h>
  52. #include <linux/init.h>
  53. #include <linux/console.h>
  54. #include <asm/io.h>
  55. #include <asm/irq.h>
  56. #include <asm/pgtable.h>
  57. #ifdef CONFIG_MTRR
  58. #include <asm/mtrr.h>
  59. #endif
  60. #include "savagefb.h"
  61. #define SAVAGEFB_VERSION "0.4.0_2.6"
  62. /* --------------------------------------------------------------------- */
  63. static char *mode_option = NULL;
  64. #ifdef MODULE
  65. MODULE_AUTHOR("(c) 2001-2002 Denis Oliver Kropp <dok@directfb.org>");
  66. MODULE_LICENSE("GPL");
  67. MODULE_DESCRIPTION("FBDev driver for S3 Savage PCI/AGP Chips");
  68. #endif
  69. /* --------------------------------------------------------------------- */
  70. static void vgaHWSeqReset(struct savagefb_par *par, int start)
  71. {
  72. if (start)
  73. VGAwSEQ(0x00, 0x01, par); /* Synchronous Reset */
  74. else
  75. VGAwSEQ(0x00, 0x03, par); /* End Reset */
  76. }
  77. static void vgaHWProtect(struct savagefb_par *par, int on)
  78. {
  79. unsigned char tmp;
  80. if (on) {
  81. /*
  82. * Turn off screen and disable sequencer.
  83. */
  84. tmp = VGArSEQ(0x01, par);
  85. vgaHWSeqReset(par, 1); /* start synchronous reset */
  86. VGAwSEQ(0x01, tmp | 0x20, par);/* disable the display */
  87. VGAenablePalette(par);
  88. } else {
  89. /*
  90. * Reenable sequencer, then turn on screen.
  91. */
  92. tmp = VGArSEQ(0x01, par);
  93. VGAwSEQ(0x01, tmp & ~0x20, par);/* reenable display */
  94. vgaHWSeqReset(par, 0); /* clear synchronous reset */
  95. VGAdisablePalette(par);
  96. }
  97. }
  98. static void vgaHWRestore(struct savagefb_par *par, struct savage_reg *reg)
  99. {
  100. int i;
  101. VGAwMISC(reg->MiscOutReg, par);
  102. for (i = 1; i < 5; i++)
  103. VGAwSEQ(i, reg->Sequencer[i], par);
  104. /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 or
  105. CRTC[17] */
  106. VGAwCR(17, reg->CRTC[17] & ~0x80, par);
  107. for (i = 0; i < 25; i++)
  108. VGAwCR(i, reg->CRTC[i], par);
  109. for (i = 0; i < 9; i++)
  110. VGAwGR(i, reg->Graphics[i], par);
  111. VGAenablePalette(par);
  112. for (i = 0; i < 21; i++)
  113. VGAwATTR(i, reg->Attribute[i], par);
  114. VGAdisablePalette(par);
  115. }
  116. static void vgaHWInit(struct fb_var_screeninfo *var,
  117. struct savagefb_par *par,
  118. struct xtimings *timings,
  119. struct savage_reg *reg)
  120. {
  121. reg->MiscOutReg = 0x23;
  122. if (!(timings->sync & FB_SYNC_HOR_HIGH_ACT))
  123. reg->MiscOutReg |= 0x40;
  124. if (!(timings->sync & FB_SYNC_VERT_HIGH_ACT))
  125. reg->MiscOutReg |= 0x80;
  126. /*
  127. * Time Sequencer
  128. */
  129. reg->Sequencer[0x00] = 0x00;
  130. reg->Sequencer[0x01] = 0x01;
  131. reg->Sequencer[0x02] = 0x0F;
  132. reg->Sequencer[0x03] = 0x00; /* Font select */
  133. reg->Sequencer[0x04] = 0x0E; /* Misc */
  134. /*
  135. * CRTC Controller
  136. */
  137. reg->CRTC[0x00] = (timings->HTotal >> 3) - 5;
  138. reg->CRTC[0x01] = (timings->HDisplay >> 3) - 1;
  139. reg->CRTC[0x02] = (timings->HSyncStart >> 3) - 1;
  140. reg->CRTC[0x03] = (((timings->HSyncEnd >> 3) - 1) & 0x1f) | 0x80;
  141. reg->CRTC[0x04] = (timings->HSyncStart >> 3);
  142. reg->CRTC[0x05] = ((((timings->HSyncEnd >> 3) - 1) & 0x20) << 2) |
  143. (((timings->HSyncEnd >> 3)) & 0x1f);
  144. reg->CRTC[0x06] = (timings->VTotal - 2) & 0xFF;
  145. reg->CRTC[0x07] = (((timings->VTotal - 2) & 0x100) >> 8) |
  146. (((timings->VDisplay - 1) & 0x100) >> 7) |
  147. ((timings->VSyncStart & 0x100) >> 6) |
  148. (((timings->VSyncStart - 1) & 0x100) >> 5) |
  149. 0x10 |
  150. (((timings->VTotal - 2) & 0x200) >> 4) |
  151. (((timings->VDisplay - 1) & 0x200) >> 3) |
  152. ((timings->VSyncStart & 0x200) >> 2);
  153. reg->CRTC[0x08] = 0x00;
  154. reg->CRTC[0x09] = (((timings->VSyncStart - 1) & 0x200) >> 4) | 0x40;
  155. if (timings->dblscan)
  156. reg->CRTC[0x09] |= 0x80;
  157. reg->CRTC[0x0a] = 0x00;
  158. reg->CRTC[0x0b] = 0x00;
  159. reg->CRTC[0x0c] = 0x00;
  160. reg->CRTC[0x0d] = 0x00;
  161. reg->CRTC[0x0e] = 0x00;
  162. reg->CRTC[0x0f] = 0x00;
  163. reg->CRTC[0x10] = timings->VSyncStart & 0xff;
  164. reg->CRTC[0x11] = (timings->VSyncEnd & 0x0f) | 0x20;
  165. reg->CRTC[0x12] = (timings->VDisplay - 1) & 0xff;
  166. reg->CRTC[0x13] = var->xres_virtual >> 4;
  167. reg->CRTC[0x14] = 0x00;
  168. reg->CRTC[0x15] = (timings->VSyncStart - 1) & 0xff;
  169. reg->CRTC[0x16] = (timings->VSyncEnd - 1) & 0xff;
  170. reg->CRTC[0x17] = 0xc3;
  171. reg->CRTC[0x18] = 0xff;
  172. /*
  173. * are these unnecessary?
  174. * vgaHWHBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN|KGA_ENABLE_ON_ZERO);
  175. * vgaHWVBlankKGA(mode, regp, 0, KGA_FIX_OVERSCAN|KGA_ENABLE_ON_ZERO);
  176. */
  177. /*
  178. * Graphics Display Controller
  179. */
  180. reg->Graphics[0x00] = 0x00;
  181. reg->Graphics[0x01] = 0x00;
  182. reg->Graphics[0x02] = 0x00;
  183. reg->Graphics[0x03] = 0x00;
  184. reg->Graphics[0x04] = 0x00;
  185. reg->Graphics[0x05] = 0x40;
  186. reg->Graphics[0x06] = 0x05; /* only map 64k VGA memory !!!! */
  187. reg->Graphics[0x07] = 0x0F;
  188. reg->Graphics[0x08] = 0xFF;
  189. reg->Attribute[0x00] = 0x00; /* standard colormap translation */
  190. reg->Attribute[0x01] = 0x01;
  191. reg->Attribute[0x02] = 0x02;
  192. reg->Attribute[0x03] = 0x03;
  193. reg->Attribute[0x04] = 0x04;
  194. reg->Attribute[0x05] = 0x05;
  195. reg->Attribute[0x06] = 0x06;
  196. reg->Attribute[0x07] = 0x07;
  197. reg->Attribute[0x08] = 0x08;
  198. reg->Attribute[0x09] = 0x09;
  199. reg->Attribute[0x0a] = 0x0A;
  200. reg->Attribute[0x0b] = 0x0B;
  201. reg->Attribute[0x0c] = 0x0C;
  202. reg->Attribute[0x0d] = 0x0D;
  203. reg->Attribute[0x0e] = 0x0E;
  204. reg->Attribute[0x0f] = 0x0F;
  205. reg->Attribute[0x10] = 0x41;
  206. reg->Attribute[0x11] = 0xFF;
  207. reg->Attribute[0x12] = 0x0F;
  208. reg->Attribute[0x13] = 0x00;
  209. reg->Attribute[0x14] = 0x00;
  210. }
  211. /* -------------------- Hardware specific routines ------------------------- */
  212. /*
  213. * Hardware Acceleration for SavageFB
  214. */
  215. /* Wait for fifo space */
  216. static void
  217. savage3D_waitfifo(struct savagefb_par *par, int space)
  218. {
  219. int slots = MAXFIFO - space;
  220. while ((savage_in32(0x48C00, par) & 0x0000ffff) > slots);
  221. }
  222. static void
  223. savage4_waitfifo(struct savagefb_par *par, int space)
  224. {
  225. int slots = MAXFIFO - space;
  226. while ((savage_in32(0x48C60, par) & 0x001fffff) > slots);
  227. }
  228. static void
  229. savage2000_waitfifo(struct savagefb_par *par, int space)
  230. {
  231. int slots = MAXFIFO - space;
  232. while ((savage_in32(0x48C60, par) & 0x0000ffff) > slots);
  233. }
  234. /* Wait for idle accelerator */
  235. static void
  236. savage3D_waitidle(struct savagefb_par *par)
  237. {
  238. while ((savage_in32(0x48C00, par) & 0x0008ffff) != 0x80000);
  239. }
  240. static void
  241. savage4_waitidle(struct savagefb_par *par)
  242. {
  243. while ((savage_in32(0x48C60, par) & 0x00a00000) != 0x00a00000);
  244. }
  245. static void
  246. savage2000_waitidle(struct savagefb_par *par)
  247. {
  248. while ((savage_in32(0x48C60, par) & 0x009fffff));
  249. }
  250. #ifdef CONFIG_FB_SAVAGE_ACCEL
  251. static void
  252. SavageSetup2DEngine(struct savagefb_par *par)
  253. {
  254. unsigned long GlobalBitmapDescriptor;
  255. GlobalBitmapDescriptor = 1 | 8 | BCI_BD_BW_DISABLE;
  256. BCI_BD_SET_BPP(GlobalBitmapDescriptor, par->depth);
  257. BCI_BD_SET_STRIDE(GlobalBitmapDescriptor, par->vwidth);
  258. switch(par->chip) {
  259. case S3_SAVAGE3D:
  260. case S3_SAVAGE_MX:
  261. /* Disable BCI */
  262. savage_out32(0x48C18, savage_in32(0x48C18, par) & 0x3FF0, par);
  263. /* Setup BCI command overflow buffer */
  264. savage_out32(0x48C14,
  265. (par->cob_offset >> 11) | (par->cob_index << 29),
  266. par);
  267. /* Program shadow status update. */
  268. savage_out32(0x48C10, 0x78207220, par);
  269. savage_out32(0x48C0C, 0, par);
  270. /* Enable BCI and command overflow buffer */
  271. savage_out32(0x48C18, savage_in32(0x48C18, par) | 0x0C, par);
  272. break;
  273. case S3_SAVAGE4:
  274. case S3_TWISTER:
  275. case S3_PROSAVAGE:
  276. case S3_PROSAVAGEDDR:
  277. case S3_SUPERSAVAGE:
  278. /* Disable BCI */
  279. savage_out32(0x48C18, savage_in32(0x48C18, par) & 0x3FF0, par);
  280. /* Program shadow status update */
  281. savage_out32(0x48C10, 0x00700040, par);
  282. savage_out32(0x48C0C, 0, par);
  283. /* Enable BCI without the COB */
  284. savage_out32(0x48C18, savage_in32(0x48C18, par) | 0x08, par);
  285. break;
  286. case S3_SAVAGE2000:
  287. /* Disable BCI */
  288. savage_out32(0x48C18, 0, par);
  289. /* Setup BCI command overflow buffer */
  290. savage_out32(0x48C18,
  291. (par->cob_offset >> 7) | (par->cob_index),
  292. par);
  293. /* Disable shadow status update */
  294. savage_out32(0x48A30, 0, par);
  295. /* Enable BCI and command overflow buffer */
  296. savage_out32(0x48C18, savage_in32(0x48C18, par) | 0x00280000,
  297. par);
  298. break;
  299. default:
  300. break;
  301. }
  302. /* Turn on 16-bit register access. */
  303. vga_out8(0x3d4, 0x31, par);
  304. vga_out8(0x3d5, 0x0c, par);
  305. /* Set stride to use GBD. */
  306. vga_out8(0x3d4, 0x50, par);
  307. vga_out8(0x3d5, vga_in8(0x3d5, par) | 0xC1, par);
  308. /* Enable 2D engine. */
  309. vga_out8(0x3d4, 0x40, par);
  310. vga_out8(0x3d5, 0x01, par);
  311. savage_out32(MONO_PAT_0, ~0, par);
  312. savage_out32(MONO_PAT_1, ~0, par);
  313. /* Setup plane masks */
  314. savage_out32(0x8128, ~0, par); /* enable all write planes */
  315. savage_out32(0x812C, ~0, par); /* enable all read planes */
  316. savage_out16(0x8134, 0x27, par);
  317. savage_out16(0x8136, 0x07, par);
  318. /* Now set the GBD */
  319. par->bci_ptr = 0;
  320. par->SavageWaitFifo(par, 4);
  321. BCI_SEND(BCI_CMD_SETREG | (1 << 16) | BCI_GBD1);
  322. BCI_SEND(0);
  323. BCI_SEND(BCI_CMD_SETREG | (1 << 16) | BCI_GBD2);
  324. BCI_SEND(GlobalBitmapDescriptor);
  325. /*
  326. * I don't know why, sending this twice fixes the initial black screen,
  327. * prevents X from crashing at least in Toshiba laptops with SavageIX.
  328. * --Tony
  329. */
  330. par->bci_ptr = 0;
  331. par->SavageWaitFifo(par, 4);
  332. BCI_SEND(BCI_CMD_SETREG | (1 << 16) | BCI_GBD1);
  333. BCI_SEND(0);
  334. BCI_SEND(BCI_CMD_SETREG | (1 << 16) | BCI_GBD2);
  335. BCI_SEND(GlobalBitmapDescriptor);
  336. }
  337. static void savagefb_set_clip(struct fb_info *info)
  338. {
  339. struct savagefb_par *par = info->par;
  340. int cmd;
  341. cmd = BCI_CMD_NOP | BCI_CMD_CLIP_NEW;
  342. par->bci_ptr = 0;
  343. par->SavageWaitFifo(par,3);
  344. BCI_SEND(cmd);
  345. BCI_SEND(BCI_CLIP_TL(0, 0));
  346. BCI_SEND(BCI_CLIP_BR(0xfff, 0xfff));
  347. }
  348. #else
  349. static void SavageSetup2DEngine(struct savagefb_par *par) {}
  350. #endif
  351. static void SavageCalcClock(long freq, int min_m, int min_n1, int max_n1,
  352. int min_n2, int max_n2, long freq_min,
  353. long freq_max, unsigned int *mdiv,
  354. unsigned int *ndiv, unsigned int *r)
  355. {
  356. long diff, best_diff;
  357. unsigned int m;
  358. unsigned char n1, n2, best_n1=16+2, best_n2=2, best_m=125+2;
  359. if (freq < freq_min / (1 << max_n2)) {
  360. printk(KERN_ERR "invalid frequency %ld Khz\n", freq);
  361. freq = freq_min / (1 << max_n2);
  362. }
  363. if (freq > freq_max / (1 << min_n2)) {
  364. printk(KERN_ERR "invalid frequency %ld Khz\n", freq);
  365. freq = freq_max / (1 << min_n2);
  366. }
  367. /* work out suitable timings */
  368. best_diff = freq;
  369. for (n2=min_n2; n2<=max_n2; n2++) {
  370. for (n1=min_n1+2; n1<=max_n1+2; n1++) {
  371. m = (freq * n1 * (1 << n2) + HALF_BASE_FREQ) /
  372. BASE_FREQ;
  373. if (m < min_m+2 || m > 127+2)
  374. continue;
  375. if ((m * BASE_FREQ >= freq_min * n1) &&
  376. (m * BASE_FREQ <= freq_max * n1)) {
  377. diff = freq * (1 << n2) * n1 - BASE_FREQ * m;
  378. if (diff < 0)
  379. diff = -diff;
  380. if (diff < best_diff) {
  381. best_diff = diff;
  382. best_m = m;
  383. best_n1 = n1;
  384. best_n2 = n2;
  385. }
  386. }
  387. }
  388. }
  389. *ndiv = best_n1 - 2;
  390. *r = best_n2;
  391. *mdiv = best_m - 2;
  392. }
  393. static int common_calc_clock(long freq, int min_m, int min_n1, int max_n1,
  394. int min_n2, int max_n2, long freq_min,
  395. long freq_max, unsigned char *mdiv,
  396. unsigned char *ndiv)
  397. {
  398. long diff, best_diff;
  399. unsigned int m;
  400. unsigned char n1, n2;
  401. unsigned char best_n1 = 16+2, best_n2 = 2, best_m = 125+2;
  402. best_diff = freq;
  403. for (n2 = min_n2; n2 <= max_n2; n2++) {
  404. for (n1 = min_n1+2; n1 <= max_n1+2; n1++) {
  405. m = (freq * n1 * (1 << n2) + HALF_BASE_FREQ) /
  406. BASE_FREQ;
  407. if (m < min_m + 2 || m > 127+2)
  408. continue;
  409. if ((m * BASE_FREQ >= freq_min * n1) &&
  410. (m * BASE_FREQ <= freq_max * n1)) {
  411. diff = freq * (1 << n2) * n1 - BASE_FREQ * m;
  412. if (diff < 0)
  413. diff = -diff;
  414. if (diff < best_diff) {
  415. best_diff = diff;
  416. best_m = m;
  417. best_n1 = n1;
  418. best_n2 = n2;
  419. }
  420. }
  421. }
  422. }
  423. if (max_n1 == 63)
  424. *ndiv = (best_n1 - 2) | (best_n2 << 6);
  425. else
  426. *ndiv = (best_n1 - 2) | (best_n2 << 5);
  427. *mdiv = best_m - 2;
  428. return 0;
  429. }
  430. #ifdef SAVAGEFB_DEBUG
  431. /* This function is used to debug, it prints out the contents of s3 regs */
  432. static void SavagePrintRegs(struct savagefb_par *par)
  433. {
  434. unsigned char i;
  435. int vgaCRIndex = 0x3d4;
  436. int vgaCRReg = 0x3d5;
  437. printk(KERN_DEBUG "SR x0 x1 x2 x3 x4 x5 x6 x7 x8 x9 xA xB xC xD xE "
  438. "xF");
  439. for (i = 0; i < 0x70; i++) {
  440. if (!(i % 16))
  441. printk(KERN_DEBUG "\nSR%xx ", i >> 4);
  442. vga_out8(0x3c4, i, par);
  443. printk(KERN_DEBUG " %02x", vga_in8(0x3c5, par));
  444. }
  445. printk(KERN_DEBUG "\n\nCR x0 x1 x2 x3 x4 x5 x6 x7 x8 x9 xA xB xC "
  446. "xD xE xF");
  447. for (i = 0; i < 0xB7; i++) {
  448. if (!(i % 16))
  449. printk(KERN_DEBUG "\nCR%xx ", i >> 4);
  450. vga_out8(vgaCRIndex, i, par);
  451. printk(KERN_DEBUG " %02x", vga_in8(vgaCRReg, par));
  452. }
  453. printk(KERN_DEBUG "\n\n");
  454. }
  455. #endif
  456. /* --------------------------------------------------------------------- */
  457. static void savage_get_default_par(struct savagefb_par *par, struct savage_reg *reg)
  458. {
  459. unsigned char cr3a, cr53, cr66;
  460. vga_out16(0x3d4, 0x4838, par);
  461. vga_out16(0x3d4, 0xa039, par);
  462. vga_out16(0x3c4, 0x0608, par);
  463. vga_out8(0x3d4, 0x66, par);
  464. cr66 = vga_in8(0x3d5, par);
  465. vga_out8(0x3d5, cr66 | 0x80, par);
  466. vga_out8(0x3d4, 0x3a, par);
  467. cr3a = vga_in8(0x3d5, par);
  468. vga_out8(0x3d5, cr3a | 0x80, par);
  469. vga_out8(0x3d4, 0x53, par);
  470. cr53 = vga_in8(0x3d5, par);
  471. vga_out8(0x3d5, cr53 & 0x7f, par);
  472. vga_out8(0x3d4, 0x66, par);
  473. vga_out8(0x3d5, cr66, par);
  474. vga_out8(0x3d4, 0x3a, par);
  475. vga_out8(0x3d5, cr3a, par);
  476. vga_out8(0x3d4, 0x66, par);
  477. vga_out8(0x3d5, cr66, par);
  478. vga_out8(0x3d4, 0x3a, par);
  479. vga_out8(0x3d5, cr3a, par);
  480. /* unlock extended seq regs */
  481. vga_out8(0x3c4, 0x08, par);
  482. reg->SR08 = vga_in8(0x3c5, par);
  483. vga_out8(0x3c5, 0x06, par);
  484. /* now save all the extended regs we need */
  485. vga_out8(0x3d4, 0x31, par);
  486. reg->CR31 = vga_in8(0x3d5, par);
  487. vga_out8(0x3d4, 0x32, par);
  488. reg->CR32 = vga_in8(0x3d5, par);
  489. vga_out8(0x3d4, 0x34, par);
  490. reg->CR34 = vga_in8(0x3d5, par);
  491. vga_out8(0x3d4, 0x36, par);
  492. reg->CR36 = vga_in8(0x3d5, par);
  493. vga_out8(0x3d4, 0x3a, par);
  494. reg->CR3A = vga_in8(0x3d5, par);
  495. vga_out8(0x3d4, 0x40, par);
  496. reg->CR40 = vga_in8(0x3d5, par);
  497. vga_out8(0x3d4, 0x42, par);
  498. reg->CR42 = vga_in8(0x3d5, par);
  499. vga_out8(0x3d4, 0x45, par);
  500. reg->CR45 = vga_in8(0x3d5, par);
  501. vga_out8(0x3d4, 0x50, par);
  502. reg->CR50 = vga_in8(0x3d5, par);
  503. vga_out8(0x3d4, 0x51, par);
  504. reg->CR51 = vga_in8(0x3d5, par);
  505. vga_out8(0x3d4, 0x53, par);
  506. reg->CR53 = vga_in8(0x3d5, par);
  507. vga_out8(0x3d4, 0x58, par);
  508. reg->CR58 = vga_in8(0x3d5, par);
  509. vga_out8(0x3d4, 0x60, par);
  510. reg->CR60 = vga_in8(0x3d5, par);
  511. vga_out8(0x3d4, 0x66, par);
  512. reg->CR66 = vga_in8(0x3d5, par);
  513. vga_out8(0x3d4, 0x67, par);
  514. reg->CR67 = vga_in8(0x3d5, par);
  515. vga_out8(0x3d4, 0x68, par);
  516. reg->CR68 = vga_in8(0x3d5, par);
  517. vga_out8(0x3d4, 0x69, par);
  518. reg->CR69 = vga_in8(0x3d5, par);
  519. vga_out8(0x3d4, 0x6f, par);
  520. reg->CR6F = vga_in8(0x3d5, par);
  521. vga_out8(0x3d4, 0x33, par);
  522. reg->CR33 = vga_in8(0x3d5, par);
  523. vga_out8(0x3d4, 0x86, par);
  524. reg->CR86 = vga_in8(0x3d5, par);
  525. vga_out8(0x3d4, 0x88, par);
  526. reg->CR88 = vga_in8(0x3d5, par);
  527. vga_out8(0x3d4, 0x90, par);
  528. reg->CR90 = vga_in8(0x3d5, par);
  529. vga_out8(0x3d4, 0x91, par);
  530. reg->CR91 = vga_in8(0x3d5, par);
  531. vga_out8(0x3d4, 0xb0, par);
  532. reg->CRB0 = vga_in8(0x3d5, par) | 0x80;
  533. /* extended mode timing regs */
  534. vga_out8(0x3d4, 0x3b, par);
  535. reg->CR3B = vga_in8(0x3d5, par);
  536. vga_out8(0x3d4, 0x3c, par);
  537. reg->CR3C = vga_in8(0x3d5, par);
  538. vga_out8(0x3d4, 0x43, par);
  539. reg->CR43 = vga_in8(0x3d5, par);
  540. vga_out8(0x3d4, 0x5d, par);
  541. reg->CR5D = vga_in8(0x3d5, par);
  542. vga_out8(0x3d4, 0x5e, par);
  543. reg->CR5E = vga_in8(0x3d5, par);
  544. vga_out8(0x3d4, 0x65, par);
  545. reg->CR65 = vga_in8(0x3d5, par);
  546. /* save seq extended regs for DCLK PLL programming */
  547. vga_out8(0x3c4, 0x0e, par);
  548. reg->SR0E = vga_in8(0x3c5, par);
  549. vga_out8(0x3c4, 0x0f, par);
  550. reg->SR0F = vga_in8(0x3c5, par);
  551. vga_out8(0x3c4, 0x10, par);
  552. reg->SR10 = vga_in8(0x3c5, par);
  553. vga_out8(0x3c4, 0x11, par);
  554. reg->SR11 = vga_in8(0x3c5, par);
  555. vga_out8(0x3c4, 0x12, par);
  556. reg->SR12 = vga_in8(0x3c5, par);
  557. vga_out8(0x3c4, 0x13, par);
  558. reg->SR13 = vga_in8(0x3c5, par);
  559. vga_out8(0x3c4, 0x29, par);
  560. reg->SR29 = vga_in8(0x3c5, par);
  561. vga_out8(0x3c4, 0x15, par);
  562. reg->SR15 = vga_in8(0x3c5, par);
  563. vga_out8(0x3c4, 0x30, par);
  564. reg->SR30 = vga_in8(0x3c5, par);
  565. vga_out8(0x3c4, 0x18, par);
  566. reg->SR18 = vga_in8(0x3c5, par);
  567. /* Save flat panel expansion registers. */
  568. if (par->chip == S3_SAVAGE_MX) {
  569. int i;
  570. for (i = 0; i < 8; i++) {
  571. vga_out8(0x3c4, 0x54+i, par);
  572. reg->SR54[i] = vga_in8(0x3c5, par);
  573. }
  574. }
  575. vga_out8(0x3d4, 0x66, par);
  576. cr66 = vga_in8(0x3d5, par);
  577. vga_out8(0x3d5, cr66 | 0x80, par);
  578. vga_out8(0x3d4, 0x3a, par);
  579. cr3a = vga_in8(0x3d5, par);
  580. vga_out8(0x3d5, cr3a | 0x80, par);
  581. /* now save MIU regs */
  582. if (par->chip != S3_SAVAGE_MX) {
  583. reg->MMPR0 = savage_in32(FIFO_CONTROL_REG, par);
  584. reg->MMPR1 = savage_in32(MIU_CONTROL_REG, par);
  585. reg->MMPR2 = savage_in32(STREAMS_TIMEOUT_REG, par);
  586. reg->MMPR3 = savage_in32(MISC_TIMEOUT_REG, par);
  587. }
  588. vga_out8(0x3d4, 0x3a, par);
  589. vga_out8(0x3d5, cr3a, par);
  590. vga_out8(0x3d4, 0x66, par);
  591. vga_out8(0x3d5, cr66, par);
  592. }
  593. static void savage_set_default_par(struct savagefb_par *par,
  594. struct savage_reg *reg)
  595. {
  596. unsigned char cr3a, cr53, cr66;
  597. vga_out16(0x3d4, 0x4838, par);
  598. vga_out16(0x3d4, 0xa039, par);
  599. vga_out16(0x3c4, 0x0608, par);
  600. vga_out8(0x3d4, 0x66, par);
  601. cr66 = vga_in8(0x3d5, par);
  602. vga_out8(0x3d5, cr66 | 0x80, par);
  603. vga_out8(0x3d4, 0x3a, par);
  604. cr3a = vga_in8(0x3d5, par);
  605. vga_out8(0x3d5, cr3a | 0x80, par);
  606. vga_out8(0x3d4, 0x53, par);
  607. cr53 = vga_in8(0x3d5, par);
  608. vga_out8(0x3d5, cr53 & 0x7f, par);
  609. vga_out8(0x3d4, 0x66, par);
  610. vga_out8(0x3d5, cr66, par);
  611. vga_out8(0x3d4, 0x3a, par);
  612. vga_out8(0x3d5, cr3a, par);
  613. vga_out8(0x3d4, 0x66, par);
  614. vga_out8(0x3d5, cr66, par);
  615. vga_out8(0x3d4, 0x3a, par);
  616. vga_out8(0x3d5, cr3a, par);
  617. /* unlock extended seq regs */
  618. vga_out8(0x3c4, 0x08, par);
  619. vga_out8(0x3c5, reg->SR08, par);
  620. vga_out8(0x3c5, 0x06, par);
  621. /* now restore all the extended regs we need */
  622. vga_out8(0x3d4, 0x31, par);
  623. vga_out8(0x3d5, reg->CR31, par);
  624. vga_out8(0x3d4, 0x32, par);
  625. vga_out8(0x3d5, reg->CR32, par);
  626. vga_out8(0x3d4, 0x34, par);
  627. vga_out8(0x3d5, reg->CR34, par);
  628. vga_out8(0x3d4, 0x36, par);
  629. vga_out8(0x3d5,reg->CR36, par);
  630. vga_out8(0x3d4, 0x3a, par);
  631. vga_out8(0x3d5, reg->CR3A, par);
  632. vga_out8(0x3d4, 0x40, par);
  633. vga_out8(0x3d5, reg->CR40, par);
  634. vga_out8(0x3d4, 0x42, par);
  635. vga_out8(0x3d5, reg->CR42, par);
  636. vga_out8(0x3d4, 0x45, par);
  637. vga_out8(0x3d5, reg->CR45, par);
  638. vga_out8(0x3d4, 0x50, par);
  639. vga_out8(0x3d5, reg->CR50, par);
  640. vga_out8(0x3d4, 0x51, par);
  641. vga_out8(0x3d5, reg->CR51, par);
  642. vga_out8(0x3d4, 0x53, par);
  643. vga_out8(0x3d5, reg->CR53, par);
  644. vga_out8(0x3d4, 0x58, par);
  645. vga_out8(0x3d5, reg->CR58, par);
  646. vga_out8(0x3d4, 0x60, par);
  647. vga_out8(0x3d5, reg->CR60, par);
  648. vga_out8(0x3d4, 0x66, par);
  649. vga_out8(0x3d5, reg->CR66, par);
  650. vga_out8(0x3d4, 0x67, par);
  651. vga_out8(0x3d5, reg->CR67, par);
  652. vga_out8(0x3d4, 0x68, par);
  653. vga_out8(0x3d5, reg->CR68, par);
  654. vga_out8(0x3d4, 0x69, par);
  655. vga_out8(0x3d5, reg->CR69, par);
  656. vga_out8(0x3d4, 0x6f, par);
  657. vga_out8(0x3d5, reg->CR6F, par);
  658. vga_out8(0x3d4, 0x33, par);
  659. vga_out8(0x3d5, reg->CR33, par);
  660. vga_out8(0x3d4, 0x86, par);
  661. vga_out8(0x3d5, reg->CR86, par);
  662. vga_out8(0x3d4, 0x88, par);
  663. vga_out8(0x3d5, reg->CR88, par);
  664. vga_out8(0x3d4, 0x90, par);
  665. vga_out8(0x3d5, reg->CR90, par);
  666. vga_out8(0x3d4, 0x91, par);
  667. vga_out8(0x3d5, reg->CR91, par);
  668. vga_out8(0x3d4, 0xb0, par);
  669. vga_out8(0x3d5, reg->CRB0, par);
  670. /* extended mode timing regs */
  671. vga_out8(0x3d4, 0x3b, par);
  672. vga_out8(0x3d5, reg->CR3B, par);
  673. vga_out8(0x3d4, 0x3c, par);
  674. vga_out8(0x3d5, reg->CR3C, par);
  675. vga_out8(0x3d4, 0x43, par);
  676. vga_out8(0x3d5, reg->CR43, par);
  677. vga_out8(0x3d4, 0x5d, par);
  678. vga_out8(0x3d5, reg->CR5D, par);
  679. vga_out8(0x3d4, 0x5e, par);
  680. vga_out8(0x3d5, reg->CR5E, par);
  681. vga_out8(0x3d4, 0x65, par);
  682. vga_out8(0x3d5, reg->CR65, par);
  683. /* save seq extended regs for DCLK PLL programming */
  684. vga_out8(0x3c4, 0x0e, par);
  685. vga_out8(0x3c5, reg->SR0E, par);
  686. vga_out8(0x3c4, 0x0f, par);
  687. vga_out8(0x3c5, reg->SR0F, par);
  688. vga_out8(0x3c4, 0x10, par);
  689. vga_out8(0x3c5, reg->SR10, par);
  690. vga_out8(0x3c4, 0x11, par);
  691. vga_out8(0x3c5, reg->SR11, par);
  692. vga_out8(0x3c4, 0x12, par);
  693. vga_out8(0x3c5, reg->SR12, par);
  694. vga_out8(0x3c4, 0x13, par);
  695. vga_out8(0x3c5, reg->SR13, par);
  696. vga_out8(0x3c4, 0x29, par);
  697. vga_out8(0x3c5, reg->SR29, par);
  698. vga_out8(0x3c4, 0x15, par);
  699. vga_out8(0x3c5, reg->SR15, par);
  700. vga_out8(0x3c4, 0x30, par);
  701. vga_out8(0x3c5, reg->SR30, par);
  702. vga_out8(0x3c4, 0x18, par);
  703. vga_out8(0x3c5, reg->SR18, par);
  704. /* Save flat panel expansion registers. */
  705. if (par->chip == S3_SAVAGE_MX) {
  706. int i;
  707. for (i = 0; i < 8; i++) {
  708. vga_out8(0x3c4, 0x54+i, par);
  709. vga_out8(0x3c5, reg->SR54[i], par);
  710. }
  711. }
  712. vga_out8(0x3d4, 0x66, par);
  713. cr66 = vga_in8(0x3d5, par);
  714. vga_out8(0x3d5, cr66 | 0x80, par);
  715. vga_out8(0x3d4, 0x3a, par);
  716. cr3a = vga_in8(0x3d5, par);
  717. vga_out8(0x3d5, cr3a | 0x80, par);
  718. /* now save MIU regs */
  719. if (par->chip != S3_SAVAGE_MX) {
  720. savage_out32(FIFO_CONTROL_REG, reg->MMPR0, par);
  721. savage_out32(MIU_CONTROL_REG, reg->MMPR1, par);
  722. savage_out32(STREAMS_TIMEOUT_REG, reg->MMPR2, par);
  723. savage_out32(MISC_TIMEOUT_REG, reg->MMPR3, par);
  724. }
  725. vga_out8(0x3d4, 0x3a, par);
  726. vga_out8(0x3d5, cr3a, par);
  727. vga_out8(0x3d4, 0x66, par);
  728. vga_out8(0x3d5, cr66, par);
  729. }
  730. static void savage_update_var(struct fb_var_screeninfo *var,
  731. const struct fb_videomode *modedb)
  732. {
  733. var->xres = var->xres_virtual = modedb->xres;
  734. var->yres = modedb->yres;
  735. if (var->yres_virtual < var->yres)
  736. var->yres_virtual = var->yres;
  737. var->xoffset = var->yoffset = 0;
  738. var->pixclock = modedb->pixclock;
  739. var->left_margin = modedb->left_margin;
  740. var->right_margin = modedb->right_margin;
  741. var->upper_margin = modedb->upper_margin;
  742. var->lower_margin = modedb->lower_margin;
  743. var->hsync_len = modedb->hsync_len;
  744. var->vsync_len = modedb->vsync_len;
  745. var->sync = modedb->sync;
  746. var->vmode = modedb->vmode;
  747. }
  748. static int savagefb_check_var(struct fb_var_screeninfo *var,
  749. struct fb_info *info)
  750. {
  751. struct savagefb_par *par = info->par;
  752. int memlen, vramlen, mode_valid = 0;
  753. DBG("savagefb_check_var");
  754. var->transp.offset = 0;
  755. var->transp.length = 0;
  756. switch (var->bits_per_pixel) {
  757. case 8:
  758. var->red.offset = var->green.offset =
  759. var->blue.offset = 0;
  760. var->red.length = var->green.length =
  761. var->blue.length = var->bits_per_pixel;
  762. break;
  763. case 16:
  764. var->red.offset = 11;
  765. var->red.length = 5;
  766. var->green.offset = 5;
  767. var->green.length = 6;
  768. var->blue.offset = 0;
  769. var->blue.length = 5;
  770. break;
  771. case 32:
  772. var->transp.offset = 24;
  773. var->transp.length = 8;
  774. var->red.offset = 16;
  775. var->red.length = 8;
  776. var->green.offset = 8;
  777. var->green.length = 8;
  778. var->blue.offset = 0;
  779. var->blue.length = 8;
  780. break;
  781. default:
  782. return -EINVAL;
  783. }
  784. if (!info->monspecs.hfmax || !info->monspecs.vfmax ||
  785. !info->monspecs.dclkmax || !fb_validate_mode(var, info))
  786. mode_valid = 1;
  787. /* calculate modeline if supported by monitor */
  788. if (!mode_valid && info->monspecs.gtf) {
  789. if (!fb_get_mode(FB_MAXTIMINGS, 0, var, info))
  790. mode_valid = 1;
  791. }
  792. if (!mode_valid) {
  793. const struct fb_videomode *mode;
  794. mode = fb_find_best_mode(var, &info->modelist);
  795. if (mode) {
  796. savage_update_var(var, mode);
  797. mode_valid = 1;
  798. }
  799. }
  800. if (!mode_valid && info->monspecs.modedb_len)
  801. return -EINVAL;
  802. /* Is the mode larger than the LCD panel? */
  803. if (par->SavagePanelWidth &&
  804. (var->xres > par->SavagePanelWidth ||
  805. var->yres > par->SavagePanelHeight)) {
  806. printk(KERN_INFO "Mode (%dx%d) larger than the LCD panel "
  807. "(%dx%d)\n", var->xres, var->yres,
  808. par->SavagePanelWidth,
  809. par->SavagePanelHeight);
  810. return -1;
  811. }
  812. if (var->yres_virtual < var->yres)
  813. var->yres_virtual = var->yres;
  814. if (var->xres_virtual < var->xres)
  815. var->xres_virtual = var->xres;
  816. vramlen = info->fix.smem_len;
  817. memlen = var->xres_virtual * var->bits_per_pixel *
  818. var->yres_virtual / 8;
  819. if (memlen > vramlen) {
  820. var->yres_virtual = vramlen * 8 /
  821. (var->xres_virtual * var->bits_per_pixel);
  822. memlen = var->xres_virtual * var->bits_per_pixel *
  823. var->yres_virtual / 8;
  824. }
  825. /* we must round yres/xres down, we already rounded y/xres_virtual up
  826. if it was possible. We should return -EINVAL, but I disagree */
  827. if (var->yres_virtual < var->yres)
  828. var->yres = var->yres_virtual;
  829. if (var->xres_virtual < var->xres)
  830. var->xres = var->xres_virtual;
  831. if (var->xoffset + var->xres > var->xres_virtual)
  832. var->xoffset = var->xres_virtual - var->xres;
  833. if (var->yoffset + var->yres > var->yres_virtual)
  834. var->yoffset = var->yres_virtual - var->yres;
  835. return 0;
  836. }
  837. static int savagefb_decode_var(struct fb_var_screeninfo *var,
  838. struct savagefb_par *par,
  839. struct savage_reg *reg)
  840. {
  841. struct xtimings timings;
  842. int width, dclk, i, j; /*, refresh; */
  843. unsigned int m, n, r;
  844. unsigned char tmp = 0;
  845. unsigned int pixclock = var->pixclock;
  846. DBG("savagefb_decode_var");
  847. memset(&timings, 0, sizeof(timings));
  848. if (!pixclock) pixclock = 10000; /* 10ns = 100MHz */
  849. timings.Clock = 1000000000 / pixclock;
  850. if (timings.Clock < 1) timings.Clock = 1;
  851. timings.dblscan = var->vmode & FB_VMODE_DOUBLE;
  852. timings.interlaced = var->vmode & FB_VMODE_INTERLACED;
  853. timings.HDisplay = var->xres;
  854. timings.HSyncStart = timings.HDisplay + var->right_margin;
  855. timings.HSyncEnd = timings.HSyncStart + var->hsync_len;
  856. timings.HTotal = timings.HSyncEnd + var->left_margin;
  857. timings.VDisplay = var->yres;
  858. timings.VSyncStart = timings.VDisplay + var->lower_margin;
  859. timings.VSyncEnd = timings.VSyncStart + var->vsync_len;
  860. timings.VTotal = timings.VSyncEnd + var->upper_margin;
  861. timings.sync = var->sync;
  862. par->depth = var->bits_per_pixel;
  863. par->vwidth = var->xres_virtual;
  864. if (var->bits_per_pixel == 16 && par->chip == S3_SAVAGE3D) {
  865. timings.HDisplay *= 2;
  866. timings.HSyncStart *= 2;
  867. timings.HSyncEnd *= 2;
  868. timings.HTotal *= 2;
  869. }
  870. /*
  871. * This will allocate the datastructure and initialize all of the
  872. * generic VGA registers.
  873. */
  874. vgaHWInit(var, par, &timings, reg);
  875. /* We need to set CR67 whether or not we use the BIOS. */
  876. dclk = timings.Clock;
  877. reg->CR67 = 0x00;
  878. switch(var->bits_per_pixel) {
  879. case 8:
  880. if ((par->chip == S3_SAVAGE2000) && (dclk >= 230000))
  881. reg->CR67 = 0x10; /* 8bpp, 2 pixels/clock */
  882. else
  883. reg->CR67 = 0x00; /* 8bpp, 1 pixel/clock */
  884. break;
  885. case 15:
  886. if (S3_SAVAGE_MOBILE_SERIES(par->chip) ||
  887. ((par->chip == S3_SAVAGE2000) && (dclk >= 230000)))
  888. reg->CR67 = 0x30; /* 15bpp, 2 pixel/clock */
  889. else
  890. reg->CR67 = 0x20; /* 15bpp, 1 pixels/clock */
  891. break;
  892. case 16:
  893. if (S3_SAVAGE_MOBILE_SERIES(par->chip) ||
  894. ((par->chip == S3_SAVAGE2000) && (dclk >= 230000)))
  895. reg->CR67 = 0x50; /* 16bpp, 2 pixel/clock */
  896. else
  897. reg->CR67 = 0x40; /* 16bpp, 1 pixels/clock */
  898. break;
  899. case 24:
  900. reg->CR67 = 0x70;
  901. break;
  902. case 32:
  903. reg->CR67 = 0xd0;
  904. break;
  905. }
  906. /*
  907. * Either BIOS use is disabled, or we failed to find a suitable
  908. * match. Fall back to traditional register-crunching.
  909. */
  910. vga_out8(0x3d4, 0x3a, par);
  911. tmp = vga_in8(0x3d5, par);
  912. if (1 /*FIXME:psav->pci_burst*/)
  913. reg->CR3A = (tmp & 0x7f) | 0x15;
  914. else
  915. reg->CR3A = tmp | 0x95;
  916. reg->CR53 = 0x00;
  917. reg->CR31 = 0x8c;
  918. reg->CR66 = 0x89;
  919. vga_out8(0x3d4, 0x58, par);
  920. reg->CR58 = vga_in8(0x3d5, par) & 0x80;
  921. reg->CR58 |= 0x13;
  922. reg->SR15 = 0x03 | 0x80;
  923. reg->SR18 = 0x00;
  924. reg->CR43 = reg->CR45 = reg->CR65 = 0x00;
  925. vga_out8(0x3d4, 0x40, par);
  926. reg->CR40 = vga_in8(0x3d5, par) & ~0x01;
  927. reg->MMPR0 = 0x010400;
  928. reg->MMPR1 = 0x00;
  929. reg->MMPR2 = 0x0808;
  930. reg->MMPR3 = 0x08080810;
  931. SavageCalcClock(dclk, 1, 1, 127, 0, 4, 180000, 360000, &m, &n, &r);
  932. /* m = 107; n = 4; r = 2; */
  933. if (par->MCLK <= 0) {
  934. reg->SR10 = 255;
  935. reg->SR11 = 255;
  936. } else {
  937. common_calc_clock(par->MCLK, 1, 1, 31, 0, 3, 135000, 270000,
  938. &reg->SR11, &reg->SR10);
  939. /* reg->SR10 = 80; // MCLK == 286000 */
  940. /* reg->SR11 = 125; */
  941. }
  942. reg->SR12 = (r << 6) | (n & 0x3f);
  943. reg->SR13 = m & 0xff;
  944. reg->SR29 = (r & 4) | (m & 0x100) >> 5 | (n & 0x40) >> 2;
  945. if (var->bits_per_pixel < 24)
  946. reg->MMPR0 -= 0x8000;
  947. else
  948. reg->MMPR0 -= 0x4000;
  949. if (timings.interlaced)
  950. reg->CR42 = 0x20;
  951. else
  952. reg->CR42 = 0x00;
  953. reg->CR34 = 0x10; /* display fifo */
  954. i = ((((timings.HTotal >> 3) - 5) & 0x100) >> 8) |
  955. ((((timings.HDisplay >> 3) - 1) & 0x100) >> 7) |
  956. ((((timings.HSyncStart >> 3) - 1) & 0x100) >> 6) |
  957. ((timings.HSyncStart & 0x800) >> 7);
  958. if ((timings.HSyncEnd >> 3) - (timings.HSyncStart >> 3) > 64)
  959. i |= 0x08;
  960. if ((timings.HSyncEnd >> 3) - (timings.HSyncStart >> 3) > 32)
  961. i |= 0x20;
  962. j = (reg->CRTC[0] + ((i & 0x01) << 8) +
  963. reg->CRTC[4] + ((i & 0x10) << 4) + 1) / 2;
  964. if (j - (reg->CRTC[4] + ((i & 0x10) << 4)) < 4) {
  965. if (reg->CRTC[4] + ((i & 0x10) << 4) + 4 <=
  966. reg->CRTC[0] + ((i & 0x01) << 8))
  967. j = reg->CRTC[4] + ((i & 0x10) << 4) + 4;
  968. else
  969. j = reg->CRTC[0] + ((i & 0x01) << 8) + 1;
  970. }
  971. reg->CR3B = j & 0xff;
  972. i |= (j & 0x100) >> 2;
  973. reg->CR3C = (reg->CRTC[0] + ((i & 0x01) << 8)) / 2;
  974. reg->CR5D = i;
  975. reg->CR5E = (((timings.VTotal - 2) & 0x400) >> 10) |
  976. (((timings.VDisplay - 1) & 0x400) >> 9) |
  977. (((timings.VSyncStart) & 0x400) >> 8) |
  978. (((timings.VSyncStart) & 0x400) >> 6) | 0x40;
  979. width = (var->xres_virtual * ((var->bits_per_pixel+7) / 8)) >> 3;
  980. reg->CR91 = reg->CRTC[19] = 0xff & width;
  981. reg->CR51 = (0x300 & width) >> 4;
  982. reg->CR90 = 0x80 | (width >> 8);
  983. reg->MiscOutReg |= 0x0c;
  984. /* Set frame buffer description. */
  985. if (var->bits_per_pixel <= 8)
  986. reg->CR50 = 0;
  987. else if (var->bits_per_pixel <= 16)
  988. reg->CR50 = 0x10;
  989. else
  990. reg->CR50 = 0x30;
  991. if (var->xres_virtual <= 640)
  992. reg->CR50 |= 0x40;
  993. else if (var->xres_virtual == 800)
  994. reg->CR50 |= 0x80;
  995. else if (var->xres_virtual == 1024)
  996. reg->CR50 |= 0x00;
  997. else if (var->xres_virtual == 1152)
  998. reg->CR50 |= 0x01;
  999. else if (var->xres_virtual == 1280)
  1000. reg->CR50 |= 0xc0;
  1001. else if (var->xres_virtual == 1600)
  1002. reg->CR50 |= 0x81;
  1003. else
  1004. reg->CR50 |= 0xc1; /* Use GBD */
  1005. if (par->chip == S3_SAVAGE2000)
  1006. reg->CR33 = 0x08;
  1007. else
  1008. reg->CR33 = 0x20;
  1009. reg->CRTC[0x17] = 0xeb;
  1010. reg->CR67 |= 1;
  1011. vga_out8(0x3d4, 0x36, par);
  1012. reg->CR36 = vga_in8(0x3d5, par);
  1013. vga_out8(0x3d4, 0x68, par);
  1014. reg->CR68 = vga_in8(0x3d5, par);
  1015. reg->CR69 = 0;
  1016. vga_out8(0x3d4, 0x6f, par);
  1017. reg->CR6F = vga_in8(0x3d5, par);
  1018. vga_out8(0x3d4, 0x86, par);
  1019. reg->CR86 = vga_in8(0x3d5, par);
  1020. vga_out8(0x3d4, 0x88, par);
  1021. reg->CR88 = vga_in8(0x3d5, par) | 0x08;
  1022. vga_out8(0x3d4, 0xb0, par);
  1023. reg->CRB0 = vga_in8(0x3d5, par) | 0x80;
  1024. return 0;
  1025. }
  1026. /* --------------------------------------------------------------------- */
  1027. /*
  1028. * Set a single color register. Return != 0 for invalid regno.
  1029. */
  1030. static int savagefb_setcolreg(unsigned regno,
  1031. unsigned red,
  1032. unsigned green,
  1033. unsigned blue,
  1034. unsigned transp,
  1035. struct fb_info *info)
  1036. {
  1037. struct savagefb_par *par = info->par;
  1038. if (regno >= NR_PALETTE)
  1039. return -EINVAL;
  1040. par->palette[regno].red = red;
  1041. par->palette[regno].green = green;
  1042. par->palette[regno].blue = blue;
  1043. par->palette[regno].transp = transp;
  1044. switch (info->var.bits_per_pixel) {
  1045. case 8:
  1046. vga_out8(0x3c8, regno, par);
  1047. vga_out8(0x3c9, red >> 10, par);
  1048. vga_out8(0x3c9, green >> 10, par);
  1049. vga_out8(0x3c9, blue >> 10, par);
  1050. break;
  1051. case 16:
  1052. if (regno < 16)
  1053. ((u32 *)info->pseudo_palette)[regno] =
  1054. ((red & 0xf800) ) |
  1055. ((green & 0xfc00) >> 5) |
  1056. ((blue & 0xf800) >> 11);
  1057. break;
  1058. case 24:
  1059. if (regno < 16)
  1060. ((u32 *)info->pseudo_palette)[regno] =
  1061. ((red & 0xff00) << 8) |
  1062. ((green & 0xff00) ) |
  1063. ((blue & 0xff00) >> 8);
  1064. break;
  1065. case 32:
  1066. if (regno < 16)
  1067. ((u32 *)info->pseudo_palette)[regno] =
  1068. ((transp & 0xff00) << 16) |
  1069. ((red & 0xff00) << 8) |
  1070. ((green & 0xff00) ) |
  1071. ((blue & 0xff00) >> 8);
  1072. break;
  1073. default:
  1074. return 1;
  1075. }
  1076. return 0;
  1077. }
  1078. static void savagefb_set_par_int(struct savagefb_par *par, struct savage_reg *reg)
  1079. {
  1080. unsigned char tmp, cr3a, cr66, cr67;
  1081. DBG("savagefb_set_par_int");
  1082. par->SavageWaitIdle(par);
  1083. vga_out8(0x3c2, 0x23, par);
  1084. vga_out16(0x3d4, 0x4838, par);
  1085. vga_out16(0x3d4, 0xa539, par);
  1086. vga_out16(0x3c4, 0x0608, par);
  1087. vgaHWProtect(par, 1);
  1088. /*
  1089. * Some Savage/MX and /IX systems go nuts when trying to exit the
  1090. * server after WindowMaker has displayed a gradient background. I
  1091. * haven't been able to find what causes it, but a non-destructive
  1092. * switch to mode 3 here seems to eliminate the issue.
  1093. */
  1094. VerticalRetraceWait(par);
  1095. vga_out8(0x3d4, 0x67, par);
  1096. cr67 = vga_in8(0x3d5, par);
  1097. vga_out8(0x3d5, cr67/*par->CR67*/ & ~0x0c, par); /* no STREAMS yet */
  1098. vga_out8(0x3d4, 0x23, par);
  1099. vga_out8(0x3d5, 0x00, par);
  1100. vga_out8(0x3d4, 0x26, par);
  1101. vga_out8(0x3d5, 0x00, par);
  1102. /* restore extended regs */
  1103. vga_out8(0x3d4, 0x66, par);
  1104. vga_out8(0x3d5, reg->CR66, par);
  1105. vga_out8(0x3d4, 0x3a, par);
  1106. vga_out8(0x3d5, reg->CR3A, par);
  1107. vga_out8(0x3d4, 0x31, par);
  1108. vga_out8(0x3d5, reg->CR31, par);
  1109. vga_out8(0x3d4, 0x32, par);
  1110. vga_out8(0x3d5, reg->CR32, par);
  1111. vga_out8(0x3d4, 0x58, par);
  1112. vga_out8(0x3d5, reg->CR58, par);
  1113. vga_out8(0x3d4, 0x53, par);
  1114. vga_out8(0x3d5, reg->CR53 & 0x7f, par);
  1115. vga_out16(0x3c4, 0x0608, par);
  1116. /* Restore DCLK registers. */
  1117. vga_out8(0x3c4, 0x0e, par);
  1118. vga_out8(0x3c5, reg->SR0E, par);
  1119. vga_out8(0x3c4, 0x0f, par);
  1120. vga_out8(0x3c5, reg->SR0F, par);
  1121. vga_out8(0x3c4, 0x29, par);
  1122. vga_out8(0x3c5, reg->SR29, par);
  1123. vga_out8(0x3c4, 0x15, par);
  1124. vga_out8(0x3c5, reg->SR15, par);
  1125. /* Restore flat panel expansion registers. */
  1126. if (par->chip == S3_SAVAGE_MX) {
  1127. int i;
  1128. for (i = 0; i < 8; i++) {
  1129. vga_out8(0x3c4, 0x54+i, par);
  1130. vga_out8(0x3c5, reg->SR54[i], par);
  1131. }
  1132. }
  1133. vgaHWRestore (par, reg);
  1134. /* extended mode timing registers */
  1135. vga_out8(0x3d4, 0x53, par);
  1136. vga_out8(0x3d5, reg->CR53, par);
  1137. vga_out8(0x3d4, 0x5d, par);
  1138. vga_out8(0x3d5, reg->CR5D, par);
  1139. vga_out8(0x3d4, 0x5e, par);
  1140. vga_out8(0x3d5, reg->CR5E, par);
  1141. vga_out8(0x3d4, 0x3b, par);
  1142. vga_out8(0x3d5, reg->CR3B, par);
  1143. vga_out8(0x3d4, 0x3c, par);
  1144. vga_out8(0x3d5, reg->CR3C, par);
  1145. vga_out8(0x3d4, 0x43, par);
  1146. vga_out8(0x3d5, reg->CR43, par);
  1147. vga_out8(0x3d4, 0x65, par);
  1148. vga_out8(0x3d5, reg->CR65, par);
  1149. /* restore the desired video mode with cr67 */
  1150. vga_out8(0x3d4, 0x67, par);
  1151. /* following part not present in X11 driver */
  1152. cr67 = vga_in8(0x3d5, par) & 0xf;
  1153. vga_out8(0x3d5, 0x50 | cr67, par);
  1154. mdelay(10);
  1155. vga_out8(0x3d4, 0x67, par);
  1156. /* end of part */
  1157. vga_out8(0x3d5, reg->CR67 & ~0x0c, par);
  1158. /* other mode timing and extended regs */
  1159. vga_out8(0x3d4, 0x34, par);
  1160. vga_out8(0x3d5, reg->CR34, par);
  1161. vga_out8(0x3d4, 0x40, par);
  1162. vga_out8(0x3d5, reg->CR40, par);
  1163. vga_out8(0x3d4, 0x42, par);
  1164. vga_out8(0x3d5, reg->CR42, par);
  1165. vga_out8(0x3d4, 0x45, par);
  1166. vga_out8(0x3d5, reg->CR45, par);
  1167. vga_out8(0x3d4, 0x50, par);
  1168. vga_out8(0x3d5, reg->CR50, par);
  1169. vga_out8(0x3d4, 0x51, par);
  1170. vga_out8(0x3d5, reg->CR51, par);
  1171. /* memory timings */
  1172. vga_out8(0x3d4, 0x36, par);
  1173. vga_out8(0x3d5, reg->CR36, par);
  1174. vga_out8(0x3d4, 0x60, par);
  1175. vga_out8(0x3d5, reg->CR60, par);
  1176. vga_out8(0x3d4, 0x68, par);
  1177. vga_out8(0x3d5, reg->CR68, par);
  1178. vga_out8(0x3d4, 0x69, par);
  1179. vga_out8(0x3d5, reg->CR69, par);
  1180. vga_out8(0x3d4, 0x6f, par);
  1181. vga_out8(0x3d5, reg->CR6F, par);
  1182. vga_out8(0x3d4, 0x33, par);
  1183. vga_out8(0x3d5, reg->CR33, par);
  1184. vga_out8(0x3d4, 0x86, par);
  1185. vga_out8(0x3d5, reg->CR86, par);
  1186. vga_out8(0x3d4, 0x88, par);
  1187. vga_out8(0x3d5, reg->CR88, par);
  1188. vga_out8(0x3d4, 0x90, par);
  1189. vga_out8(0x3d5, reg->CR90, par);
  1190. vga_out8(0x3d4, 0x91, par);
  1191. vga_out8(0x3d5, reg->CR91, par);
  1192. if (par->chip == S3_SAVAGE4) {
  1193. vga_out8(0x3d4, 0xb0, par);
  1194. vga_out8(0x3d5, reg->CRB0, par);
  1195. }
  1196. vga_out8(0x3d4, 0x32, par);
  1197. vga_out8(0x3d5, reg->CR32, par);
  1198. /* unlock extended seq regs */
  1199. vga_out8(0x3c4, 0x08, par);
  1200. vga_out8(0x3c5, 0x06, par);
  1201. /* Restore extended sequencer regs for MCLK. SR10 == 255 indicates
  1202. * that we should leave the default SR10 and SR11 values there.
  1203. */
  1204. if (reg->SR10 != 255) {
  1205. vga_out8(0x3c4, 0x10, par);
  1206. vga_out8(0x3c5, reg->SR10, par);
  1207. vga_out8(0x3c4, 0x11, par);
  1208. vga_out8(0x3c5, reg->SR11, par);
  1209. }
  1210. /* restore extended seq regs for dclk */
  1211. vga_out8(0x3c4, 0x0e, par);
  1212. vga_out8(0x3c5, reg->SR0E, par);
  1213. vga_out8(0x3c4, 0x0f, par);
  1214. vga_out8(0x3c5, reg->SR0F, par);
  1215. vga_out8(0x3c4, 0x12, par);
  1216. vga_out8(0x3c5, reg->SR12, par);
  1217. vga_out8(0x3c4, 0x13, par);
  1218. vga_out8(0x3c5, reg->SR13, par);
  1219. vga_out8(0x3c4, 0x29, par);
  1220. vga_out8(0x3c5, reg->SR29, par);
  1221. vga_out8(0x3c4, 0x18, par);
  1222. vga_out8(0x3c5, reg->SR18, par);
  1223. /* load new m, n pll values for dclk & mclk */
  1224. vga_out8(0x3c4, 0x15, par);
  1225. tmp = vga_in8(0x3c5, par) & ~0x21;
  1226. vga_out8(0x3c5, tmp | 0x03, par);
  1227. vga_out8(0x3c5, tmp | 0x23, par);
  1228. vga_out8(0x3c5, tmp | 0x03, par);
  1229. vga_out8(0x3c5, reg->SR15, par);
  1230. udelay(100);
  1231. vga_out8(0x3c4, 0x30, par);
  1232. vga_out8(0x3c5, reg->SR30, par);
  1233. vga_out8(0x3c4, 0x08, par);
  1234. vga_out8(0x3c5, reg->SR08, par);
  1235. /* now write out cr67 in full, possibly starting STREAMS */
  1236. VerticalRetraceWait(par);
  1237. vga_out8(0x3d4, 0x67, par);
  1238. vga_out8(0x3d5, reg->CR67, par);
  1239. vga_out8(0x3d4, 0x66, par);
  1240. cr66 = vga_in8(0x3d5, par);
  1241. vga_out8(0x3d5, cr66 | 0x80, par);
  1242. vga_out8(0x3d4, 0x3a, par);
  1243. cr3a = vga_in8(0x3d5, par);
  1244. vga_out8(0x3d5, cr3a | 0x80, par);
  1245. if (par->chip != S3_SAVAGE_MX) {
  1246. VerticalRetraceWait(par);
  1247. savage_out32(FIFO_CONTROL_REG, reg->MMPR0, par);
  1248. par->SavageWaitIdle(par);
  1249. savage_out32(MIU_CONTROL_REG, reg->MMPR1, par);
  1250. par->SavageWaitIdle(par);
  1251. savage_out32(STREAMS_TIMEOUT_REG, reg->MMPR2, par);
  1252. par->SavageWaitIdle(par);
  1253. savage_out32(MISC_TIMEOUT_REG, reg->MMPR3, par);
  1254. }
  1255. vga_out8(0x3d4, 0x66, par);
  1256. vga_out8(0x3d5, cr66, par);
  1257. vga_out8(0x3d4, 0x3a, par);
  1258. vga_out8(0x3d5, cr3a, par);
  1259. SavageSetup2DEngine(par);
  1260. vgaHWProtect(par, 0);
  1261. }
  1262. static void savagefb_update_start(struct savagefb_par *par, int base)
  1263. {
  1264. /* program the start address registers */
  1265. vga_out16(0x3d4, (base & 0x00ff00) | 0x0c, par);
  1266. vga_out16(0x3d4, ((base & 0x00ff) << 8) | 0x0d, par);
  1267. vga_out8(0x3d4, 0x69, par);
  1268. vga_out8(0x3d5, (base & 0x7f0000) >> 16, par);
  1269. }
  1270. static void savagefb_set_fix(struct fb_info *info)
  1271. {
  1272. info->fix.line_length = info->var.xres_virtual *
  1273. info->var.bits_per_pixel / 8;
  1274. if (info->var.bits_per_pixel == 8) {
  1275. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  1276. info->fix.xpanstep = 4;
  1277. } else {
  1278. info->fix.visual = FB_VISUAL_TRUECOLOR;
  1279. info->fix.xpanstep = 2;
  1280. }
  1281. }
  1282. static int savagefb_set_par(struct fb_info *info)
  1283. {
  1284. struct savagefb_par *par = info->par;
  1285. struct fb_var_screeninfo *var = &info->var;
  1286. int err;
  1287. DBG("savagefb_set_par");
  1288. err = savagefb_decode_var(var, par, &par->state);
  1289. if (err)
  1290. return err;
  1291. if (par->dacSpeedBpp <= 0) {
  1292. if (var->bits_per_pixel > 24)
  1293. par->dacSpeedBpp = par->clock[3];
  1294. else if (var->bits_per_pixel >= 24)
  1295. par->dacSpeedBpp = par->clock[2];
  1296. else if ((var->bits_per_pixel > 8) && (var->bits_per_pixel < 24))
  1297. par->dacSpeedBpp = par->clock[1];
  1298. else if (var->bits_per_pixel <= 8)
  1299. par->dacSpeedBpp = par->clock[0];
  1300. }
  1301. /* Set ramdac limits */
  1302. par->maxClock = par->dacSpeedBpp;
  1303. par->minClock = 10000;
  1304. savagefb_set_par_int(par, &par->state);
  1305. fb_set_cmap(&info->cmap, info);
  1306. savagefb_set_fix(info);
  1307. savagefb_set_clip(info);
  1308. SavagePrintRegs(par);
  1309. return 0;
  1310. }
  1311. /*
  1312. * Pan or Wrap the Display
  1313. */
  1314. static int savagefb_pan_display(struct fb_var_screeninfo *var,
  1315. struct fb_info *info)
  1316. {
  1317. struct savagefb_par *par = info->par;
  1318. int base;
  1319. base = (var->yoffset * info->fix.line_length
  1320. + (var->xoffset & ~1) * ((info->var.bits_per_pixel+7) / 8)) >> 2;
  1321. savagefb_update_start(par, base);
  1322. return 0;
  1323. }
  1324. static int savagefb_blank(int blank, struct fb_info *info)
  1325. {
  1326. struct savagefb_par *par = info->par;
  1327. u8 sr8 = 0, srd = 0;
  1328. if (par->display_type == DISP_CRT) {
  1329. vga_out8(0x3c4, 0x08, par);
  1330. sr8 = vga_in8(0x3c5, par);
  1331. sr8 |= 0x06;
  1332. vga_out8(0x3c5, sr8, par);
  1333. vga_out8(0x3c4, 0x0d, par);
  1334. srd = vga_in8(0x3c5, par);
  1335. srd &= 0x50;
  1336. switch (blank) {
  1337. case FB_BLANK_UNBLANK:
  1338. case FB_BLANK_NORMAL:
  1339. break;
  1340. case FB_BLANK_VSYNC_SUSPEND:
  1341. srd |= 0x10;
  1342. break;
  1343. case FB_BLANK_HSYNC_SUSPEND:
  1344. srd |= 0x40;
  1345. break;
  1346. case FB_BLANK_POWERDOWN:
  1347. srd |= 0x50;
  1348. break;
  1349. }
  1350. vga_out8(0x3c4, 0x0d, par);
  1351. vga_out8(0x3c5, srd, par);
  1352. }
  1353. if (par->display_type == DISP_LCD ||
  1354. par->display_type == DISP_DFP) {
  1355. switch(blank) {
  1356. case FB_BLANK_UNBLANK:
  1357. case FB_BLANK_NORMAL:
  1358. vga_out8(0x3c4, 0x31, par); /* SR31 bit 4 - FP enable */
  1359. vga_out8(0x3c5, vga_in8(0x3c5, par) | 0x10, par);
  1360. break;
  1361. case FB_BLANK_VSYNC_SUSPEND:
  1362. case FB_BLANK_HSYNC_SUSPEND:
  1363. case FB_BLANK_POWERDOWN:
  1364. vga_out8(0x3c4, 0x31, par); /* SR31 bit 4 - FP enable */
  1365. vga_out8(0x3c5, vga_in8(0x3c5, par) & ~0x10, par);
  1366. break;
  1367. }
  1368. }
  1369. return (blank == FB_BLANK_NORMAL) ? 1 : 0;
  1370. }
  1371. static int savagefb_open(struct fb_info *info, int user)
  1372. {
  1373. struct savagefb_par *par = info->par;
  1374. mutex_lock(&par->open_lock);
  1375. if (!par->open_count) {
  1376. memset(&par->vgastate, 0, sizeof(par->vgastate));
  1377. par->vgastate.flags = VGA_SAVE_CMAP | VGA_SAVE_FONTS |
  1378. VGA_SAVE_MODE;
  1379. par->vgastate.vgabase = par->mmio.vbase + 0x8000;
  1380. save_vga(&par->vgastate);
  1381. savage_get_default_par(par, &par->initial);
  1382. }
  1383. par->open_count++;
  1384. mutex_unlock(&par->open_lock);
  1385. return 0;
  1386. }
  1387. static int savagefb_release(struct fb_info *info, int user)
  1388. {
  1389. struct savagefb_par *par = info->par;
  1390. mutex_lock(&par->open_lock);
  1391. if (par->open_count == 1) {
  1392. savage_set_default_par(par, &par->initial);
  1393. restore_vga(&par->vgastate);
  1394. }
  1395. par->open_count--;
  1396. mutex_unlock(&par->open_lock);
  1397. return 0;
  1398. }
  1399. static struct fb_ops savagefb_ops = {
  1400. .owner = THIS_MODULE,
  1401. .fb_open = savagefb_open,
  1402. .fb_release = savagefb_release,
  1403. .fb_check_var = savagefb_check_var,
  1404. .fb_set_par = savagefb_set_par,
  1405. .fb_setcolreg = savagefb_setcolreg,
  1406. .fb_pan_display = savagefb_pan_display,
  1407. .fb_blank = savagefb_blank,
  1408. #if defined(CONFIG_FB_SAVAGE_ACCEL)
  1409. .fb_fillrect = savagefb_fillrect,
  1410. .fb_copyarea = savagefb_copyarea,
  1411. .fb_imageblit = savagefb_imageblit,
  1412. .fb_sync = savagefb_sync,
  1413. #else
  1414. .fb_fillrect = cfb_fillrect,
  1415. .fb_copyarea = cfb_copyarea,
  1416. .fb_imageblit = cfb_imageblit,
  1417. #endif
  1418. };
  1419. /* --------------------------------------------------------------------- */
  1420. static struct fb_var_screeninfo savagefb_var800x600x8 = {
  1421. .accel_flags = FB_ACCELF_TEXT,
  1422. .xres = 800,
  1423. .yres = 600,
  1424. .xres_virtual = 800,
  1425. .yres_virtual = 600,
  1426. .bits_per_pixel = 8,
  1427. .pixclock = 25000,
  1428. .left_margin = 88,
  1429. .right_margin = 40,
  1430. .upper_margin = 23,
  1431. .lower_margin = 1,
  1432. .hsync_len = 128,
  1433. .vsync_len = 4,
  1434. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  1435. .vmode = FB_VMODE_NONINTERLACED
  1436. };
  1437. static void savage_enable_mmio(struct savagefb_par *par)
  1438. {
  1439. unsigned char val;
  1440. DBG("savage_enable_mmio\n");
  1441. val = vga_in8(0x3c3, par);
  1442. vga_out8(0x3c3, val | 0x01, par);
  1443. val = vga_in8(0x3cc, par);
  1444. vga_out8(0x3c2, val | 0x01, par);
  1445. if (par->chip >= S3_SAVAGE4) {
  1446. vga_out8(0x3d4, 0x40, par);
  1447. val = vga_in8(0x3d5, par);
  1448. vga_out8(0x3d5, val | 1, par);
  1449. }
  1450. }
  1451. static void savage_disable_mmio(struct savagefb_par *par)
  1452. {
  1453. unsigned char val;
  1454. DBG("savage_disable_mmio\n");
  1455. if (par->chip >= S3_SAVAGE4) {
  1456. vga_out8(0x3d4, 0x40, par);
  1457. val = vga_in8(0x3d5, par);
  1458. vga_out8(0x3d5, val | 1, par);
  1459. }
  1460. }
  1461. static int savage_map_mmio(struct fb_info *info)
  1462. {
  1463. struct savagefb_par *par = info->par;
  1464. DBG("savage_map_mmio");
  1465. if (S3_SAVAGE3D_SERIES(par->chip))
  1466. par->mmio.pbase = pci_resource_start(par->pcidev, 0) +
  1467. SAVAGE_NEWMMIO_REGBASE_S3;
  1468. else
  1469. par->mmio.pbase = pci_resource_start(par->pcidev, 0) +
  1470. SAVAGE_NEWMMIO_REGBASE_S4;
  1471. par->mmio.len = SAVAGE_NEWMMIO_REGSIZE;
  1472. par->mmio.vbase = ioremap(par->mmio.pbase, par->mmio.len);
  1473. if (!par->mmio.vbase) {
  1474. printk("savagefb: unable to map memory mapped IO\n");
  1475. return -ENOMEM;
  1476. } else
  1477. printk(KERN_INFO "savagefb: mapped io at %p\n",
  1478. par->mmio.vbase);
  1479. info->fix.mmio_start = par->mmio.pbase;
  1480. info->fix.mmio_len = par->mmio.len;
  1481. par->bci_base = (u32 __iomem *)(par->mmio.vbase + BCI_BUFFER_OFFSET);
  1482. par->bci_ptr = 0;
  1483. savage_enable_mmio(par);
  1484. return 0;
  1485. }
  1486. static void savage_unmap_mmio(struct fb_info *info)
  1487. {
  1488. struct savagefb_par *par = info->par;
  1489. DBG("savage_unmap_mmio");
  1490. savage_disable_mmio(par);
  1491. if (par->mmio.vbase) {
  1492. iounmap(par->mmio.vbase);
  1493. par->mmio.vbase = NULL;
  1494. }
  1495. }
  1496. static int savage_map_video(struct fb_info *info, int video_len)
  1497. {
  1498. struct savagefb_par *par = info->par;
  1499. int resource;
  1500. DBG("savage_map_video");
  1501. if (S3_SAVAGE3D_SERIES(par->chip))
  1502. resource = 0;
  1503. else
  1504. resource = 1;
  1505. par->video.pbase = pci_resource_start(par->pcidev, resource);
  1506. par->video.len = video_len;
  1507. par->video.vbase = ioremap(par->video.pbase, par->video.len);
  1508. if (!par->video.vbase) {
  1509. printk("savagefb: unable to map screen memory\n");
  1510. return -ENOMEM;
  1511. } else
  1512. printk(KERN_INFO "savagefb: mapped framebuffer at %p, "
  1513. "pbase == %x\n", par->video.vbase, par->video.pbase);
  1514. info->fix.smem_start = par->video.pbase;
  1515. info->fix.smem_len = par->video.len - par->cob_size;
  1516. info->screen_base = par->video.vbase;
  1517. #ifdef CONFIG_MTRR
  1518. par->video.mtrr = mtrr_add(par->video.pbase, video_len,
  1519. MTRR_TYPE_WRCOMB, 1);
  1520. #endif
  1521. /* Clear framebuffer, it's all white in memory after boot */
  1522. memset_io(par->video.vbase, 0, par->video.len);
  1523. return 0;
  1524. }
  1525. static void savage_unmap_video(struct fb_info *info)
  1526. {
  1527. struct savagefb_par *par = info->par;
  1528. DBG("savage_unmap_video");
  1529. if (par->video.vbase) {
  1530. #ifdef CONFIG_MTRR
  1531. mtrr_del(par->video.mtrr, par->video.pbase, par->video.len);
  1532. #endif
  1533. iounmap(par->video.vbase);
  1534. par->video.vbase = NULL;
  1535. info->screen_base = NULL;
  1536. }
  1537. }
  1538. static int savage_init_hw(struct savagefb_par *par)
  1539. {
  1540. unsigned char config1, m, n, n1, n2, sr8, cr3f, cr66 = 0, tmp;
  1541. static unsigned char RamSavage3D[] = { 8, 4, 4, 2 };
  1542. static unsigned char RamSavage4[] = { 2, 4, 8, 12, 16, 32, 64, 32 };
  1543. static unsigned char RamSavageMX[] = { 2, 8, 4, 16, 8, 16, 4, 16 };
  1544. static unsigned char RamSavageNB[] = { 0, 2, 4, 8, 16, 32, 2, 2 };
  1545. int videoRam, videoRambytes, dvi;
  1546. DBG("savage_init_hw");
  1547. /* unprotect CRTC[0-7] */
  1548. vga_out8(0x3d4, 0x11, par);
  1549. tmp = vga_in8(0x3d5, par);
  1550. vga_out8(0x3d5, tmp & 0x7f, par);
  1551. /* unlock extended regs */
  1552. vga_out16(0x3d4, 0x4838, par);
  1553. vga_out16(0x3d4, 0xa039, par);
  1554. vga_out16(0x3c4, 0x0608, par);
  1555. vga_out8(0x3d4, 0x40, par);
  1556. tmp = vga_in8(0x3d5, par);
  1557. vga_out8(0x3d5, tmp & ~0x01, par);
  1558. /* unlock sys regs */
  1559. vga_out8(0x3d4, 0x38, par);
  1560. vga_out8(0x3d5, 0x48, par);
  1561. /* Unlock system registers. */
  1562. vga_out16(0x3d4, 0x4838, par);
  1563. /* Next go on to detect amount of installed ram */
  1564. vga_out8(0x3d4, 0x36, par); /* for register CR36 (CONFG_REG1), */
  1565. config1 = vga_in8(0x3d5, par); /* get amount of vram installed */
  1566. /* Compute the amount of video memory and offscreen memory. */
  1567. switch (par->chip) {
  1568. case S3_SAVAGE3D:
  1569. videoRam = RamSavage3D[(config1 & 0xC0) >> 6 ] * 1024;
  1570. break;
  1571. case S3_SAVAGE4:
  1572. /*
  1573. * The Savage4 has one ugly special case to consider. On
  1574. * systems with 4 banks of 2Mx32 SDRAM, the BIOS says 4MB
  1575. * when it really means 8MB. Why do it the same when you
  1576. * can do it different...
  1577. */
  1578. vga_out8(0x3d4, 0x68, par); /* memory control 1 */
  1579. if ((vga_in8(0x3d5, par) & 0xC0) == (0x01 << 6))
  1580. RamSavage4[1] = 8;
  1581. /*FALLTHROUGH*/
  1582. case S3_SAVAGE2000:
  1583. videoRam = RamSavage4[(config1 & 0xE0) >> 5] * 1024;
  1584. break;
  1585. case S3_SAVAGE_MX:
  1586. case S3_SUPERSAVAGE:
  1587. videoRam = RamSavageMX[(config1 & 0x0E) >> 1] * 1024;
  1588. break;
  1589. case S3_PROSAVAGE:
  1590. case S3_PROSAVAGEDDR:
  1591. case S3_TWISTER:
  1592. videoRam = RamSavageNB[(config1 & 0xE0) >> 5] * 1024;
  1593. break;
  1594. default:
  1595. /* How did we get here? */
  1596. videoRam = 0;
  1597. break;
  1598. }
  1599. videoRambytes = videoRam * 1024;
  1600. printk(KERN_INFO "savagefb: probed videoram: %dk\n", videoRam);
  1601. /* reset graphics engine to avoid memory corruption */
  1602. vga_out8(0x3d4, 0x66, par);
  1603. cr66 = vga_in8(0x3d5, par);
  1604. vga_out8(0x3d5, cr66 | 0x02, par);
  1605. mdelay(10);
  1606. vga_out8(0x3d4, 0x66, par);
  1607. vga_out8(0x3d5, cr66 & ~0x02, par); /* clear reset flag */
  1608. mdelay(10);
  1609. /*
  1610. * reset memory interface, 3D engine, AGP master, PCI master,
  1611. * master engine unit, motion compensation/LPB
  1612. */
  1613. vga_out8(0x3d4, 0x3f, par);
  1614. cr3f = vga_in8(0x3d5, par);
  1615. vga_out8(0x3d5, cr3f | 0x08, par);
  1616. mdelay(10);
  1617. vga_out8(0x3d4, 0x3f, par);
  1618. vga_out8(0x3d5, cr3f & ~0x08, par); /* clear reset flags */
  1619. mdelay(10);
  1620. /* Savage ramdac speeds */
  1621. par->numClocks = 4;
  1622. par->clock[0] = 250000;
  1623. par->clock[1] = 250000;
  1624. par->clock[2] = 220000;
  1625. par->clock[3] = 220000;
  1626. /* detect current mclk */
  1627. vga_out8(0x3c4, 0x08, par);
  1628. sr8 = vga_in8(0x3c5, par);
  1629. vga_out8(0x3c5, 0x06, par);
  1630. vga_out8(0x3c4, 0x10, par);
  1631. n = vga_in8(0x3c5, par);
  1632. vga_out8(0x3c4, 0x11, par);
  1633. m = vga_in8(0x3c5, par);
  1634. vga_out8(0x3c4, 0x08, par);
  1635. vga_out8(0x3c5, sr8, par);
  1636. m &= 0x7f;
  1637. n1 = n & 0x1f;
  1638. n2 = (n >> 5) & 0x03;
  1639. par->MCLK = ((1431818 * (m+2)) / (n1+2) / (1 << n2) + 50) / 100;
  1640. printk(KERN_INFO "savagefb: Detected current MCLK value of %d kHz\n",
  1641. par->MCLK);
  1642. /* check for DVI/flat panel */
  1643. dvi = 0;
  1644. if (par->chip == S3_SAVAGE4) {
  1645. unsigned char sr30 = 0x00;
  1646. vga_out8(0x3c4, 0x30, par);
  1647. /* clear bit 1 */
  1648. vga_out8(0x3c5, vga_in8(0x3c5, par) & ~0x02, par);
  1649. sr30 = vga_in8(0x3c5, par);
  1650. if (sr30 & 0x02 /*0x04 */) {
  1651. dvi = 1;
  1652. printk("savagefb: Digital Flat Panel Detected\n");
  1653. }
  1654. }
  1655. if ((S3_SAVAGE_MOBILE_SERIES(par->chip) ||
  1656. S3_MOBILE_TWISTER_SERIES(par->chip)) && !par->crtonly)
  1657. par->display_type = DISP_LCD;
  1658. else if (dvi || (par->chip == S3_SAVAGE4 && par->dvi))
  1659. par->display_type = DISP_DFP;
  1660. else
  1661. par->display_type = DISP_CRT;
  1662. /* Check LCD panel parrmation */
  1663. if (par->display_type == DISP_LCD) {
  1664. unsigned char cr6b = VGArCR(0x6b, par);
  1665. int panelX = (VGArSEQ(0x61, par) +
  1666. ((VGArSEQ(0x66, par) & 0x02) << 7) + 1) * 8;
  1667. int panelY = (VGArSEQ(0x69, par) +
  1668. ((VGArSEQ(0x6e, par) & 0x70) << 4) + 1);
  1669. char * sTechnology = "Unknown";
  1670. /* OK, I admit it. I don't know how to limit the max dot clock
  1671. * for LCD panels of various sizes. I thought I copied the
  1672. * formula from the BIOS, but many users have parrmed me of
  1673. * my folly.
  1674. *
  1675. * Instead, I'll abandon any attempt to automatically limit the
  1676. * clock, and add an LCDClock option to XF86Config. Some day,
  1677. * I should come back to this.
  1678. */
  1679. enum ACTIVE_DISPLAYS { /* These are the bits in CR6B */
  1680. ActiveCRT = 0x01,
  1681. ActiveLCD = 0x02,
  1682. ActiveTV = 0x04,
  1683. ActiveCRT2 = 0x20,
  1684. ActiveDUO = 0x80
  1685. };
  1686. if ((VGArSEQ(0x39, par) & 0x03) == 0) {
  1687. sTechnology = "TFT";
  1688. } else if ((VGArSEQ(0x30, par) & 0x01) == 0) {
  1689. sTechnology = "DSTN";
  1690. } else {
  1691. sTechnology = "STN";
  1692. }
  1693. printk(KERN_INFO "savagefb: %dx%d %s LCD panel detected %s\n",
  1694. panelX, panelY, sTechnology,
  1695. cr6b & ActiveLCD ? "and active" : "but not active");
  1696. if (cr6b & ActiveLCD) {
  1697. /*
  1698. * If the LCD is active and panel expansion is enabled,
  1699. * we probably want to kill the HW cursor.
  1700. */
  1701. printk(KERN_INFO "savagefb: Limiting video mode to "
  1702. "%dx%d\n", panelX, panelY);
  1703. par->SavagePanelWidth = panelX;
  1704. par->SavagePanelHeight = panelY;
  1705. } else
  1706. par->display_type = DISP_CRT;
  1707. }
  1708. savage_get_default_par(par, &par->state);
  1709. par->save = par->state;
  1710. if (S3_SAVAGE4_SERIES(par->chip)) {
  1711. /*
  1712. * The Savage4 and ProSavage have COB coherency bugs which
  1713. * render the buffer useless. We disable it.
  1714. */
  1715. par->cob_index = 2;
  1716. par->cob_size = 0x8000 << par->cob_index;
  1717. par->cob_offset = videoRambytes;
  1718. } else {
  1719. /* We use 128kB for the COB on all chips. */
  1720. par->cob_index = 7;
  1721. par->cob_size = 0x400 << par->cob_index;
  1722. par->cob_offset = videoRambytes - par->cob_size;
  1723. }
  1724. return videoRambytes;
  1725. }
  1726. static int savage_init_fb_info(struct fb_info *info, struct pci_dev *dev,
  1727. const struct pci_device_id *id)
  1728. {
  1729. struct savagefb_par *par = info->par;
  1730. int err = 0;
  1731. par->pcidev = dev;
  1732. info->fix.type = FB_TYPE_PACKED_PIXELS;
  1733. info->fix.type_aux = 0;
  1734. info->fix.ypanstep = 1;
  1735. info->fix.ywrapstep = 0;
  1736. info->fix.accel = id->driver_data;
  1737. switch (info->fix.accel) {
  1738. case FB_ACCEL_SUPERSAVAGE:
  1739. par->chip = S3_SUPERSAVAGE;
  1740. snprintf(info->fix.id, 16, "SuperSavage");
  1741. break;
  1742. case FB_ACCEL_SAVAGE4:
  1743. par->chip = S3_SAVAGE4;
  1744. snprintf(info->fix.id, 16, "Savage4");
  1745. break;
  1746. case FB_ACCEL_SAVAGE3D:
  1747. par->chip = S3_SAVAGE3D;
  1748. snprintf(info->fix.id, 16, "Savage3D");
  1749. break;
  1750. case FB_ACCEL_SAVAGE3D_MV:
  1751. par->chip = S3_SAVAGE3D;
  1752. snprintf(info->fix.id, 16, "Savage3D-MV");
  1753. break;
  1754. case FB_ACCEL_SAVAGE2000:
  1755. par->chip = S3_SAVAGE2000;
  1756. snprintf(info->fix.id, 16, "Savage2000");
  1757. break;
  1758. case FB_ACCEL_SAVAGE_MX_MV:
  1759. par->chip = S3_SAVAGE_MX;
  1760. snprintf(info->fix.id, 16, "Savage/MX-MV");
  1761. break;
  1762. case FB_ACCEL_SAVAGE_MX:
  1763. par->chip = S3_SAVAGE_MX;
  1764. snprintf(info->fix.id, 16, "Savage/MX");
  1765. break;
  1766. case FB_ACCEL_SAVAGE_IX_MV:
  1767. par->chip = S3_SAVAGE_MX;
  1768. snprintf(info->fix.id, 16, "Savage/IX-MV");
  1769. break;
  1770. case FB_ACCEL_SAVAGE_IX:
  1771. par->chip = S3_SAVAGE_MX;
  1772. snprintf(info->fix.id, 16, "Savage/IX");
  1773. break;
  1774. case FB_ACCEL_PROSAVAGE_PM:
  1775. par->chip = S3_PROSAVAGE;
  1776. snprintf(info->fix.id, 16, "ProSavagePM");
  1777. break;
  1778. case FB_ACCEL_PROSAVAGE_KM:
  1779. par->chip = S3_PROSAVAGE;
  1780. snprintf(info->fix.id, 16, "ProSavageKM");
  1781. break;
  1782. case FB_ACCEL_S3TWISTER_P:
  1783. par->chip = S3_TWISTER;
  1784. snprintf(info->fix.id, 16, "TwisterP");
  1785. break;
  1786. case FB_ACCEL_S3TWISTER_K:
  1787. par->chip = S3_TWISTER;
  1788. snprintf(info->fix.id, 16, "TwisterK");
  1789. break;
  1790. case FB_ACCEL_PROSAVAGE_DDR:
  1791. par->chip = S3_PROSAVAGEDDR;
  1792. snprintf(info->fix.id, 16, "ProSavageDDR");
  1793. break;
  1794. case FB_ACCEL_PROSAVAGE_DDRK:
  1795. par->chip = S3_PROSAVAGEDDR;
  1796. snprintf(info->fix.id, 16, "ProSavage8");
  1797. break;
  1798. }
  1799. if (S3_SAVAGE3D_SERIES(par->chip)) {
  1800. par->SavageWaitIdle = savage3D_waitidle;
  1801. par->SavageWaitFifo = savage3D_waitfifo;
  1802. } else if (S3_SAVAGE4_SERIES(par->chip) ||
  1803. S3_SUPERSAVAGE == par->chip) {
  1804. par->SavageWaitIdle = savage4_waitidle;
  1805. par->SavageWaitFifo = savage4_waitfifo;
  1806. } else {
  1807. par->SavageWaitIdle = savage2000_waitidle;
  1808. par->SavageWaitFifo = savage2000_waitfifo;
  1809. }
  1810. info->var.nonstd = 0;
  1811. info->var.activate = FB_ACTIVATE_NOW;
  1812. info->var.width = -1;
  1813. info->var.height = -1;
  1814. info->var.accel_flags = 0;
  1815. info->fbops = &savagefb_ops;
  1816. info->flags = FBINFO_DEFAULT |
  1817. FBINFO_HWACCEL_YPAN |
  1818. FBINFO_HWACCEL_XPAN;
  1819. info->pseudo_palette = par->pseudo_palette;
  1820. #if defined(CONFIG_FB_SAVAGE_ACCEL)
  1821. /* FIFO size + padding for commands */
  1822. info->pixmap.addr = kcalloc(8, 1024, GFP_KERNEL);
  1823. err = -ENOMEM;
  1824. if (info->pixmap.addr) {
  1825. info->pixmap.size = 8*1024;
  1826. info->pixmap.scan_align = 4;
  1827. info->pixmap.buf_align = 4;
  1828. info->pixmap.access_align = 32;
  1829. err = fb_alloc_cmap(&info->cmap, NR_PALETTE, 0);
  1830. if (!err)
  1831. info->flags |= FBINFO_HWACCEL_COPYAREA |
  1832. FBINFO_HWACCEL_FILLRECT |
  1833. FBINFO_HWACCEL_IMAGEBLIT;
  1834. }
  1835. #endif
  1836. return err;
  1837. }
  1838. /* --------------------------------------------------------------------- */
  1839. static int savagefb_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1840. {
  1841. struct fb_info *info;
  1842. struct savagefb_par *par;
  1843. u_int h_sync, v_sync;
  1844. int err, lpitch;
  1845. int video_len;
  1846. DBG("savagefb_probe");
  1847. info = framebuffer_alloc(sizeof(struct savagefb_par), &dev->dev);
  1848. if (!info)
  1849. return -ENOMEM;
  1850. par = info->par;
  1851. mutex_init(&par->open_lock);
  1852. err = pci_enable_device(dev);
  1853. if (err)
  1854. goto failed_enable;
  1855. if ((err = pci_request_regions(dev, "savagefb"))) {
  1856. printk(KERN_ERR "cannot request PCI regions\n");
  1857. goto failed_enable;
  1858. }
  1859. err = -ENOMEM;
  1860. if ((err = savage_init_fb_info(info, dev, id)))
  1861. goto failed_init;
  1862. err = savage_map_mmio(info);
  1863. if (err)
  1864. goto failed_mmio;
  1865. video_len = savage_init_hw(par);
  1866. /* FIXME: can't be negative */
  1867. if (video_len < 0) {
  1868. err = video_len;
  1869. goto failed_mmio;
  1870. }
  1871. err = savage_map_video(info, video_len);
  1872. if (err)
  1873. goto failed_video;
  1874. INIT_LIST_HEAD(&info->modelist);
  1875. #if defined(CONFIG_FB_SAVAGE_I2C)
  1876. savagefb_create_i2c_busses(info);
  1877. savagefb_probe_i2c_connector(info, &par->edid);
  1878. fb_edid_to_monspecs(par->edid, &info->monspecs);
  1879. kfree(par->edid);
  1880. fb_videomode_to_modelist(info->monspecs.modedb,
  1881. info->monspecs.modedb_len,
  1882. &info->modelist);
  1883. #endif
  1884. info->var = savagefb_var800x600x8;
  1885. /* if a panel was detected, default to a CVT mode instead */
  1886. if (par->SavagePanelWidth) {
  1887. struct fb_videomode cvt_mode;
  1888. memset(&cvt_mode, 0, sizeof(cvt_mode));
  1889. cvt_mode.xres = par->SavagePanelWidth;
  1890. cvt_mode.yres = par->SavagePanelHeight;
  1891. cvt_mode.refresh = 60;
  1892. /* FIXME: if we know there is only the panel
  1893. * we can enable reduced blanking as well */
  1894. if (fb_find_mode_cvt(&cvt_mode, 0, 0))
  1895. printk(KERN_WARNING "No CVT mode found for panel\n");
  1896. else if (fb_find_mode(&info->var, info, NULL, NULL, 0,
  1897. &cvt_mode, 0) != 3)
  1898. info->var = savagefb_var800x600x8;
  1899. }
  1900. if (mode_option) {
  1901. fb_find_mode(&info->var, info, mode_option,
  1902. info->monspecs.modedb, info->monspecs.modedb_len,
  1903. NULL, 8);
  1904. } else if (info->monspecs.modedb != NULL) {
  1905. const struct fb_videomode *mode;
  1906. mode = fb_find_best_display(&info->monspecs, &info->modelist);
  1907. savage_update_var(&info->var, mode);
  1908. }
  1909. /* maximize virtual vertical length */
  1910. lpitch = info->var.xres_virtual*((info->var.bits_per_pixel + 7) >> 3);
  1911. info->var.yres_virtual = info->fix.smem_len/lpitch;
  1912. if (info->var.yres_virtual < info->var.yres) {
  1913. err = -ENOMEM;
  1914. goto failed;
  1915. }
  1916. #if defined(CONFIG_FB_SAVAGE_ACCEL)
  1917. /*
  1918. * The clipping coordinates are masked with 0xFFF, so limit our
  1919. * virtual resolutions to these sizes.
  1920. */
  1921. if (info->var.yres_virtual > 0x1000)
  1922. info->var.yres_virtual = 0x1000;
  1923. if (info->var.xres_virtual > 0x1000)
  1924. info->var.xres_virtual = 0x1000;
  1925. #endif
  1926. savagefb_check_var(&info->var, info);
  1927. savagefb_set_fix(info);
  1928. /*
  1929. * Calculate the hsync and vsync frequencies. Note that
  1930. * we split the 1e12 constant up so that we can preserve
  1931. * the precision and fit the results into 32-bit registers.
  1932. * (1953125000 * 512 = 1e12)
  1933. */
  1934. h_sync = 1953125000 / info->var.pixclock;
  1935. h_sync = h_sync * 512 / (info->var.xres + info->var.left_margin +
  1936. info->var.right_margin +
  1937. info->var.hsync_len);
  1938. v_sync = h_sync / (info->var.yres + info->var.upper_margin +
  1939. info->var.lower_margin + info->var.vsync_len);
  1940. printk(KERN_INFO "savagefb v" SAVAGEFB_VERSION ": "
  1941. "%dkB VRAM, using %dx%d, %d.%03dkHz, %dHz\n",
  1942. info->fix.smem_len >> 10,
  1943. info->var.xres, info->var.yres,
  1944. h_sync / 1000, h_sync % 1000, v_sync);
  1945. fb_destroy_modedb(info->monspecs.modedb);
  1946. info->monspecs.modedb = NULL;
  1947. err = register_framebuffer(info);
  1948. if (err < 0)
  1949. goto failed;
  1950. printk(KERN_INFO "fb: S3 %s frame buffer device\n",
  1951. info->fix.id);
  1952. /*
  1953. * Our driver data
  1954. */
  1955. pci_set_drvdata(dev, info);
  1956. return 0;
  1957. failed:
  1958. #ifdef CONFIG_FB_SAVAGE_I2C
  1959. savagefb_delete_i2c_busses(info);
  1960. #endif
  1961. fb_alloc_cmap(&info->cmap, 0, 0);
  1962. savage_unmap_video(info);
  1963. failed_video:
  1964. savage_unmap_mmio(info);
  1965. failed_mmio:
  1966. kfree(info->pixmap.addr);
  1967. failed_init:
  1968. pci_release_regions(dev);
  1969. failed_enable:
  1970. framebuffer_release(info);
  1971. return err;
  1972. }
  1973. static void savagefb_remove(struct pci_dev *dev)
  1974. {
  1975. struct fb_info *info = pci_get_drvdata(dev);
  1976. DBG("savagefb_remove");
  1977. if (info) {
  1978. /*
  1979. * If unregister_framebuffer fails, then
  1980. * we will be leaving hooks that could cause
  1981. * oopsen laying around.
  1982. */
  1983. if (unregister_framebuffer(info))
  1984. printk(KERN_WARNING "savagefb: danger danger! "
  1985. "Oopsen imminent!\n");
  1986. #ifdef CONFIG_FB_SAVAGE_I2C
  1987. savagefb_delete_i2c_busses(info);
  1988. #endif
  1989. fb_alloc_cmap(&info->cmap, 0, 0);
  1990. savage_unmap_video(info);
  1991. savage_unmap_mmio(info);
  1992. kfree(info->pixmap.addr);
  1993. pci_release_regions(dev);
  1994. framebuffer_release(info);
  1995. /*
  1996. * Ensure that the driver data is no longer
  1997. * valid.
  1998. */
  1999. pci_set_drvdata(dev, NULL);
  2000. }
  2001. }
  2002. static int savagefb_suspend(struct pci_dev *dev, pm_message_t mesg)
  2003. {
  2004. struct fb_info *info = pci_get_drvdata(dev);
  2005. struct savagefb_par *par = info->par;
  2006. DBG("savagefb_suspend");
  2007. if (mesg.event == PM_EVENT_PRETHAW)
  2008. mesg.event = PM_EVENT_FREEZE;
  2009. par->pm_state = mesg.event;
  2010. dev->dev.power.power_state = mesg;
  2011. /*
  2012. * For PM_EVENT_FREEZE, do not power down so the console
  2013. * can remain active.
  2014. */
  2015. if (mesg.event == PM_EVENT_FREEZE)
  2016. return 0;
  2017. console_lock();
  2018. fb_set_suspend(info, 1);
  2019. if (info->fbops->fb_sync)
  2020. info->fbops->fb_sync(info);
  2021. savagefb_blank(FB_BLANK_POWERDOWN, info);
  2022. savage_set_default_par(par, &par->save);
  2023. savage_disable_mmio(par);
  2024. pci_save_state(dev);
  2025. pci_disable_device(dev);
  2026. pci_set_power_state(dev, pci_choose_state(dev, mesg));
  2027. console_unlock();
  2028. return 0;
  2029. }
  2030. static int savagefb_resume(struct pci_dev* dev)
  2031. {
  2032. struct fb_info *info = pci_get_drvdata(dev);
  2033. struct savagefb_par *par = info->par;
  2034. int cur_state = par->pm_state;
  2035. DBG("savage_resume");
  2036. par->pm_state = PM_EVENT_ON;
  2037. /*
  2038. * The adapter was not powered down coming back from a
  2039. * PM_EVENT_FREEZE.
  2040. */
  2041. if (cur_state == PM_EVENT_FREEZE) {
  2042. pci_set_power_state(dev, PCI_D0);
  2043. return 0;
  2044. }
  2045. console_lock();
  2046. pci_set_power_state(dev, PCI_D0);
  2047. pci_restore_state(dev);
  2048. if (pci_enable_device(dev))
  2049. DBG("err");
  2050. pci_set_master(dev);
  2051. savage_enable_mmio(par);
  2052. savage_init_hw(par);
  2053. savagefb_set_par(info);
  2054. fb_set_suspend(info, 0);
  2055. savagefb_blank(FB_BLANK_UNBLANK, info);
  2056. console_unlock();
  2057. return 0;
  2058. }
  2059. static struct pci_device_id savagefb_devices[] = {
  2060. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_MX128,
  2061. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2062. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_MX64,
  2063. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2064. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_MX64C,
  2065. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2066. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IX128SDR,
  2067. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2068. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IX128DDR,
  2069. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2070. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IX64SDR,
  2071. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2072. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IX64DDR,
  2073. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2074. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IXCSDR,
  2075. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2076. {PCI_VENDOR_ID_S3, PCI_CHIP_SUPSAV_IXCDDR,
  2077. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SUPERSAVAGE},
  2078. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE4,
  2079. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE4},
  2080. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE3D,
  2081. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE3D},
  2082. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE3D_MV,
  2083. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE3D_MV},
  2084. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE2000,
  2085. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE2000},
  2086. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE_MX_MV,
  2087. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE_MX_MV},
  2088. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE_MX,
  2089. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE_MX},
  2090. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE_IX_MV,
  2091. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE_IX_MV},
  2092. {PCI_VENDOR_ID_S3, PCI_CHIP_SAVAGE_IX,
  2093. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_SAVAGE_IX},
  2094. {PCI_VENDOR_ID_S3, PCI_CHIP_PROSAVAGE_PM,
  2095. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_PROSAVAGE_PM},
  2096. {PCI_VENDOR_ID_S3, PCI_CHIP_PROSAVAGE_KM,
  2097. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_PROSAVAGE_KM},
  2098. {PCI_VENDOR_ID_S3, PCI_CHIP_S3TWISTER_P,
  2099. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_S3TWISTER_P},
  2100. {PCI_VENDOR_ID_S3, PCI_CHIP_S3TWISTER_K,
  2101. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_S3TWISTER_K},
  2102. {PCI_VENDOR_ID_S3, PCI_CHIP_PROSAVAGE_DDR,
  2103. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_PROSAVAGE_DDR},
  2104. {PCI_VENDOR_ID_S3, PCI_CHIP_PROSAVAGE_DDRK,
  2105. PCI_ANY_ID, PCI_ANY_ID, 0, 0, FB_ACCEL_PROSAVAGE_DDRK},
  2106. {0, 0, 0, 0, 0, 0, 0}
  2107. };
  2108. MODULE_DEVICE_TABLE(pci, savagefb_devices);
  2109. static struct pci_driver savagefb_driver = {
  2110. .name = "savagefb",
  2111. .id_table = savagefb_devices,
  2112. .probe = savagefb_probe,
  2113. .suspend = savagefb_suspend,
  2114. .resume = savagefb_resume,
  2115. .remove = savagefb_remove,
  2116. };
  2117. /* **************************** exit-time only **************************** */
  2118. static void __exit savage_done(void)
  2119. {
  2120. DBG("savage_done");
  2121. pci_unregister_driver(&savagefb_driver);
  2122. }
  2123. /* ************************* init in-kernel code ************************** */
  2124. static int __init savagefb_setup(char *options)
  2125. {
  2126. #ifndef MODULE
  2127. char *this_opt;
  2128. if (!options || !*options)
  2129. return 0;
  2130. while ((this_opt = strsep(&options, ",")) != NULL) {
  2131. mode_option = this_opt;
  2132. }
  2133. #endif /* !MODULE */
  2134. return 0;
  2135. }
  2136. static int __init savagefb_init(void)
  2137. {
  2138. char *option;
  2139. DBG("savagefb_init");
  2140. if (fb_get_options("savagefb", &option))
  2141. return -ENODEV;
  2142. savagefb_setup(option);
  2143. return pci_register_driver(&savagefb_driver);
  2144. }
  2145. module_init(savagefb_init);
  2146. module_exit(savage_done);
  2147. module_param(mode_option, charp, 0);
  2148. MODULE_PARM_DESC(mode_option, "Specify initial video mode");