mxsfb.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966
  1. /*
  2. * Copyright (C) 2010 Juergen Beisert, Pengutronix
  3. *
  4. * This code is based on:
  5. * Author: Vitaly Wool <vital@embeddedalley.com>
  6. *
  7. * Copyright 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  8. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version 2
  13. * of the License, or (at your option) any later version.
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define DRIVER_NAME "mxsfb"
  20. /**
  21. * @file
  22. * @brief LCDIF driver for i.MX23 and i.MX28
  23. *
  24. * The LCDIF support four modes of operation
  25. * - MPU interface (to drive smart displays) -> not supported yet
  26. * - VSYNC interface (like MPU interface plus Vsync) -> not supported yet
  27. * - Dotclock interface (to drive LC displays with RGB data and sync signals)
  28. * - DVI (to drive ITU-R BT656) -> not supported yet
  29. *
  30. * This driver depends on a correct setup of the pins used for this purpose
  31. * (platform specific).
  32. *
  33. * For the developer: Don't forget to set the data bus width to the display
  34. * in the imx_fb_videomode structure. You will else end up with ugly colours.
  35. * If you fight against jitter you can vary the clock delay. This is a feature
  36. * of the i.MX28 and you can vary it between 2 ns ... 8 ns in 2 ns steps. Give
  37. * the required value in the imx_fb_videomode structure.
  38. */
  39. #include <linux/module.h>
  40. #include <linux/kernel.h>
  41. #include <linux/of_device.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/clk.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/io.h>
  47. #include <linux/pinctrl/consumer.h>
  48. #include <linux/mxsfb.h>
  49. #define REG_SET 4
  50. #define REG_CLR 8
  51. #define LCDC_CTRL 0x00
  52. #define LCDC_CTRL1 0x10
  53. #define LCDC_V4_CTRL2 0x20
  54. #define LCDC_V3_TRANSFER_COUNT 0x20
  55. #define LCDC_V4_TRANSFER_COUNT 0x30
  56. #define LCDC_V4_CUR_BUF 0x40
  57. #define LCDC_V4_NEXT_BUF 0x50
  58. #define LCDC_V3_CUR_BUF 0x30
  59. #define LCDC_V3_NEXT_BUF 0x40
  60. #define LCDC_TIMING 0x60
  61. #define LCDC_VDCTRL0 0x70
  62. #define LCDC_VDCTRL1 0x80
  63. #define LCDC_VDCTRL2 0x90
  64. #define LCDC_VDCTRL3 0xa0
  65. #define LCDC_VDCTRL4 0xb0
  66. #define LCDC_DVICTRL0 0xc0
  67. #define LCDC_DVICTRL1 0xd0
  68. #define LCDC_DVICTRL2 0xe0
  69. #define LCDC_DVICTRL3 0xf0
  70. #define LCDC_DVICTRL4 0x100
  71. #define LCDC_V4_DATA 0x180
  72. #define LCDC_V3_DATA 0x1b0
  73. #define LCDC_V4_DEBUG0 0x1d0
  74. #define LCDC_V3_DEBUG0 0x1f0
  75. #define CTRL_SFTRST (1 << 31)
  76. #define CTRL_CLKGATE (1 << 30)
  77. #define CTRL_BYPASS_COUNT (1 << 19)
  78. #define CTRL_VSYNC_MODE (1 << 18)
  79. #define CTRL_DOTCLK_MODE (1 << 17)
  80. #define CTRL_DATA_SELECT (1 << 16)
  81. #define CTRL_SET_BUS_WIDTH(x) (((x) & 0x3) << 10)
  82. #define CTRL_GET_BUS_WIDTH(x) (((x) >> 10) & 0x3)
  83. #define CTRL_SET_WORD_LENGTH(x) (((x) & 0x3) << 8)
  84. #define CTRL_GET_WORD_LENGTH(x) (((x) >> 8) & 0x3)
  85. #define CTRL_MASTER (1 << 5)
  86. #define CTRL_DF16 (1 << 3)
  87. #define CTRL_DF18 (1 << 2)
  88. #define CTRL_DF24 (1 << 1)
  89. #define CTRL_RUN (1 << 0)
  90. #define CTRL1_FIFO_CLEAR (1 << 21)
  91. #define CTRL1_SET_BYTE_PACKAGING(x) (((x) & 0xf) << 16)
  92. #define CTRL1_GET_BYTE_PACKAGING(x) (((x) >> 16) & 0xf)
  93. #define TRANSFER_COUNT_SET_VCOUNT(x) (((x) & 0xffff) << 16)
  94. #define TRANSFER_COUNT_GET_VCOUNT(x) (((x) >> 16) & 0xffff)
  95. #define TRANSFER_COUNT_SET_HCOUNT(x) ((x) & 0xffff)
  96. #define TRANSFER_COUNT_GET_HCOUNT(x) ((x) & 0xffff)
  97. #define VDCTRL0_ENABLE_PRESENT (1 << 28)
  98. #define VDCTRL0_VSYNC_ACT_HIGH (1 << 27)
  99. #define VDCTRL0_HSYNC_ACT_HIGH (1 << 26)
  100. #define VDCTRL0_DOTCLK_ACT_FAILING (1 << 25)
  101. #define VDCTRL0_ENABLE_ACT_HIGH (1 << 24)
  102. #define VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21)
  103. #define VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20)
  104. #define VDCTRL0_HALF_LINE (1 << 19)
  105. #define VDCTRL0_HALF_LINE_MODE (1 << 18)
  106. #define VDCTRL0_SET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  107. #define VDCTRL0_GET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  108. #define VDCTRL2_SET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  109. #define VDCTRL2_GET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  110. #define VDCTRL3_MUX_SYNC_SIGNALS (1 << 29)
  111. #define VDCTRL3_VSYNC_ONLY (1 << 28)
  112. #define SET_HOR_WAIT_CNT(x) (((x) & 0xfff) << 16)
  113. #define GET_HOR_WAIT_CNT(x) (((x) >> 16) & 0xfff)
  114. #define SET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  115. #define GET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  116. #define VDCTRL4_SET_DOTCLK_DLY(x) (((x) & 0x7) << 29) /* v4 only */
  117. #define VDCTRL4_GET_DOTCLK_DLY(x) (((x) >> 29) & 0x7) /* v4 only */
  118. #define VDCTRL4_SYNC_SIGNALS_ON (1 << 18)
  119. #define SET_DOTCLK_H_VALID_DATA_CNT(x) ((x) & 0x3ffff)
  120. #define DEBUG0_HSYNC (1 < 26)
  121. #define DEBUG0_VSYNC (1 < 25)
  122. #define MIN_XRES 120
  123. #define MIN_YRES 120
  124. #define RED 0
  125. #define GREEN 1
  126. #define BLUE 2
  127. #define TRANSP 3
  128. enum mxsfb_devtype {
  129. MXSFB_V3,
  130. MXSFB_V4,
  131. };
  132. /* CPU dependent register offsets */
  133. struct mxsfb_devdata {
  134. unsigned transfer_count;
  135. unsigned cur_buf;
  136. unsigned next_buf;
  137. unsigned debug0;
  138. unsigned hs_wdth_mask;
  139. unsigned hs_wdth_shift;
  140. unsigned ipversion;
  141. };
  142. struct mxsfb_info {
  143. struct fb_info fb_info;
  144. struct platform_device *pdev;
  145. struct clk *clk;
  146. void __iomem *base; /* registers */
  147. unsigned allocated_size;
  148. int enabled;
  149. unsigned ld_intf_width;
  150. unsigned dotclk_delay;
  151. const struct mxsfb_devdata *devdata;
  152. int mapped;
  153. };
  154. #define mxsfb_is_v3(host) (host->devdata->ipversion == 3)
  155. #define mxsfb_is_v4(host) (host->devdata->ipversion == 4)
  156. static const struct mxsfb_devdata mxsfb_devdata[] = {
  157. [MXSFB_V3] = {
  158. .transfer_count = LCDC_V3_TRANSFER_COUNT,
  159. .cur_buf = LCDC_V3_CUR_BUF,
  160. .next_buf = LCDC_V3_NEXT_BUF,
  161. .debug0 = LCDC_V3_DEBUG0,
  162. .hs_wdth_mask = 0xff,
  163. .hs_wdth_shift = 24,
  164. .ipversion = 3,
  165. },
  166. [MXSFB_V4] = {
  167. .transfer_count = LCDC_V4_TRANSFER_COUNT,
  168. .cur_buf = LCDC_V4_CUR_BUF,
  169. .next_buf = LCDC_V4_NEXT_BUF,
  170. .debug0 = LCDC_V4_DEBUG0,
  171. .hs_wdth_mask = 0x3fff,
  172. .hs_wdth_shift = 18,
  173. .ipversion = 4,
  174. },
  175. };
  176. #define to_imxfb_host(x) (container_of(x, struct mxsfb_info, fb_info))
  177. /* mask and shift depends on architecture */
  178. static inline u32 set_hsync_pulse_width(struct mxsfb_info *host, unsigned val)
  179. {
  180. return (val & host->devdata->hs_wdth_mask) <<
  181. host->devdata->hs_wdth_shift;
  182. }
  183. static inline u32 get_hsync_pulse_width(struct mxsfb_info *host, unsigned val)
  184. {
  185. return (val >> host->devdata->hs_wdth_shift) &
  186. host->devdata->hs_wdth_mask;
  187. }
  188. static const struct fb_bitfield def_rgb565[] = {
  189. [RED] = {
  190. .offset = 11,
  191. .length = 5,
  192. },
  193. [GREEN] = {
  194. .offset = 5,
  195. .length = 6,
  196. },
  197. [BLUE] = {
  198. .offset = 0,
  199. .length = 5,
  200. },
  201. [TRANSP] = { /* no support for transparency */
  202. .length = 0,
  203. }
  204. };
  205. static const struct fb_bitfield def_rgb666[] = {
  206. [RED] = {
  207. .offset = 16,
  208. .length = 6,
  209. },
  210. [GREEN] = {
  211. .offset = 8,
  212. .length = 6,
  213. },
  214. [BLUE] = {
  215. .offset = 0,
  216. .length = 6,
  217. },
  218. [TRANSP] = { /* no support for transparency */
  219. .length = 0,
  220. }
  221. };
  222. static const struct fb_bitfield def_rgb888[] = {
  223. [RED] = {
  224. .offset = 16,
  225. .length = 8,
  226. },
  227. [GREEN] = {
  228. .offset = 8,
  229. .length = 8,
  230. },
  231. [BLUE] = {
  232. .offset = 0,
  233. .length = 8,
  234. },
  235. [TRANSP] = { /* no support for transparency */
  236. .length = 0,
  237. }
  238. };
  239. static inline unsigned chan_to_field(unsigned chan, struct fb_bitfield *bf)
  240. {
  241. chan &= 0xffff;
  242. chan >>= 16 - bf->length;
  243. return chan << bf->offset;
  244. }
  245. static int mxsfb_check_var(struct fb_var_screeninfo *var,
  246. struct fb_info *fb_info)
  247. {
  248. struct mxsfb_info *host = to_imxfb_host(fb_info);
  249. const struct fb_bitfield *rgb = NULL;
  250. if (var->xres < MIN_XRES)
  251. var->xres = MIN_XRES;
  252. if (var->yres < MIN_YRES)
  253. var->yres = MIN_YRES;
  254. var->xres_virtual = var->xres;
  255. var->yres_virtual = var->yres;
  256. switch (var->bits_per_pixel) {
  257. case 16:
  258. /* always expect RGB 565 */
  259. rgb = def_rgb565;
  260. break;
  261. case 32:
  262. switch (host->ld_intf_width) {
  263. case STMLCDIF_8BIT:
  264. pr_debug("Unsupported LCD bus width mapping\n");
  265. break;
  266. case STMLCDIF_16BIT:
  267. case STMLCDIF_18BIT:
  268. /* 24 bit to 18 bit mapping */
  269. rgb = def_rgb666;
  270. break;
  271. case STMLCDIF_24BIT:
  272. /* real 24 bit */
  273. rgb = def_rgb888;
  274. break;
  275. }
  276. break;
  277. default:
  278. pr_debug("Unsupported colour depth: %u\n", var->bits_per_pixel);
  279. return -EINVAL;
  280. }
  281. /*
  282. * Copy the RGB parameters for this display
  283. * from the machine specific parameters.
  284. */
  285. var->red = rgb[RED];
  286. var->green = rgb[GREEN];
  287. var->blue = rgb[BLUE];
  288. var->transp = rgb[TRANSP];
  289. return 0;
  290. }
  291. static void mxsfb_enable_controller(struct fb_info *fb_info)
  292. {
  293. struct mxsfb_info *host = to_imxfb_host(fb_info);
  294. u32 reg;
  295. dev_dbg(&host->pdev->dev, "%s\n", __func__);
  296. clk_prepare_enable(host->clk);
  297. clk_set_rate(host->clk, PICOS2KHZ(fb_info->var.pixclock) * 1000U);
  298. /* if it was disabled, re-enable the mode again */
  299. writel(CTRL_DOTCLK_MODE, host->base + LCDC_CTRL + REG_SET);
  300. /* enable the SYNC signals first, then the DMA engine */
  301. reg = readl(host->base + LCDC_VDCTRL4);
  302. reg |= VDCTRL4_SYNC_SIGNALS_ON;
  303. writel(reg, host->base + LCDC_VDCTRL4);
  304. writel(CTRL_RUN, host->base + LCDC_CTRL + REG_SET);
  305. host->enabled = 1;
  306. }
  307. static void mxsfb_disable_controller(struct fb_info *fb_info)
  308. {
  309. struct mxsfb_info *host = to_imxfb_host(fb_info);
  310. unsigned loop;
  311. u32 reg;
  312. dev_dbg(&host->pdev->dev, "%s\n", __func__);
  313. /*
  314. * Even if we disable the controller here, it will still continue
  315. * until its FIFOs are running out of data
  316. */
  317. writel(CTRL_DOTCLK_MODE, host->base + LCDC_CTRL + REG_CLR);
  318. loop = 1000;
  319. while (loop) {
  320. reg = readl(host->base + LCDC_CTRL);
  321. if (!(reg & CTRL_RUN))
  322. break;
  323. loop--;
  324. }
  325. reg = readl(host->base + LCDC_VDCTRL4);
  326. writel(reg & ~VDCTRL4_SYNC_SIGNALS_ON, host->base + LCDC_VDCTRL4);
  327. clk_disable_unprepare(host->clk);
  328. host->enabled = 0;
  329. }
  330. static int mxsfb_set_par(struct fb_info *fb_info)
  331. {
  332. struct mxsfb_info *host = to_imxfb_host(fb_info);
  333. u32 ctrl, vdctrl0, vdctrl4;
  334. int line_size, fb_size;
  335. int reenable = 0;
  336. line_size = fb_info->var.xres * (fb_info->var.bits_per_pixel >> 3);
  337. fb_size = fb_info->var.yres_virtual * line_size;
  338. if (fb_size > fb_info->fix.smem_len)
  339. return -ENOMEM;
  340. fb_info->fix.line_length = line_size;
  341. /*
  342. * It seems, you can't re-program the controller if it is still running.
  343. * This may lead into shifted pictures (FIFO issue?).
  344. * So, first stop the controller and drain its FIFOs
  345. */
  346. if (host->enabled) {
  347. reenable = 1;
  348. mxsfb_disable_controller(fb_info);
  349. }
  350. /* clear the FIFOs */
  351. writel(CTRL1_FIFO_CLEAR, host->base + LCDC_CTRL1 + REG_SET);
  352. ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER |
  353. CTRL_SET_BUS_WIDTH(host->ld_intf_width);
  354. switch (fb_info->var.bits_per_pixel) {
  355. case 16:
  356. dev_dbg(&host->pdev->dev, "Setting up RGB565 mode\n");
  357. ctrl |= CTRL_SET_WORD_LENGTH(0);
  358. writel(CTRL1_SET_BYTE_PACKAGING(0xf), host->base + LCDC_CTRL1);
  359. break;
  360. case 32:
  361. dev_dbg(&host->pdev->dev, "Setting up RGB888/666 mode\n");
  362. ctrl |= CTRL_SET_WORD_LENGTH(3);
  363. switch (host->ld_intf_width) {
  364. case STMLCDIF_8BIT:
  365. dev_dbg(&host->pdev->dev,
  366. "Unsupported LCD bus width mapping\n");
  367. return -EINVAL;
  368. case STMLCDIF_16BIT:
  369. case STMLCDIF_18BIT:
  370. /* 24 bit to 18 bit mapping */
  371. ctrl |= CTRL_DF24; /* ignore the upper 2 bits in
  372. * each colour component
  373. */
  374. break;
  375. case STMLCDIF_24BIT:
  376. /* real 24 bit */
  377. break;
  378. }
  379. /* do not use packed pixels = one pixel per word instead */
  380. writel(CTRL1_SET_BYTE_PACKAGING(0x7), host->base + LCDC_CTRL1);
  381. break;
  382. default:
  383. dev_dbg(&host->pdev->dev, "Unhandled color depth of %u\n",
  384. fb_info->var.bits_per_pixel);
  385. return -EINVAL;
  386. }
  387. writel(ctrl, host->base + LCDC_CTRL);
  388. writel(TRANSFER_COUNT_SET_VCOUNT(fb_info->var.yres) |
  389. TRANSFER_COUNT_SET_HCOUNT(fb_info->var.xres),
  390. host->base + host->devdata->transfer_count);
  391. vdctrl0 = VDCTRL0_ENABLE_PRESENT | /* always in DOTCLOCK mode */
  392. VDCTRL0_VSYNC_PERIOD_UNIT |
  393. VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
  394. VDCTRL0_SET_VSYNC_PULSE_WIDTH(fb_info->var.vsync_len);
  395. if (fb_info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  396. vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
  397. if (fb_info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  398. vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
  399. if (fb_info->var.sync & FB_SYNC_DATA_ENABLE_HIGH_ACT)
  400. vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
  401. if (fb_info->var.sync & FB_SYNC_DOTCLK_FAILING_ACT)
  402. vdctrl0 |= VDCTRL0_DOTCLK_ACT_FAILING;
  403. writel(vdctrl0, host->base + LCDC_VDCTRL0);
  404. /* frame length in lines */
  405. writel(fb_info->var.upper_margin + fb_info->var.vsync_len +
  406. fb_info->var.lower_margin + fb_info->var.yres,
  407. host->base + LCDC_VDCTRL1);
  408. /* line length in units of clocks or pixels */
  409. writel(set_hsync_pulse_width(host, fb_info->var.hsync_len) |
  410. VDCTRL2_SET_HSYNC_PERIOD(fb_info->var.left_margin +
  411. fb_info->var.hsync_len + fb_info->var.right_margin +
  412. fb_info->var.xres),
  413. host->base + LCDC_VDCTRL2);
  414. writel(SET_HOR_WAIT_CNT(fb_info->var.left_margin +
  415. fb_info->var.hsync_len) |
  416. SET_VERT_WAIT_CNT(fb_info->var.upper_margin +
  417. fb_info->var.vsync_len),
  418. host->base + LCDC_VDCTRL3);
  419. vdctrl4 = SET_DOTCLK_H_VALID_DATA_CNT(fb_info->var.xres);
  420. if (mxsfb_is_v4(host))
  421. vdctrl4 |= VDCTRL4_SET_DOTCLK_DLY(host->dotclk_delay);
  422. writel(vdctrl4, host->base + LCDC_VDCTRL4);
  423. writel(fb_info->fix.smem_start +
  424. fb_info->fix.line_length * fb_info->var.yoffset,
  425. host->base + host->devdata->next_buf);
  426. if (reenable)
  427. mxsfb_enable_controller(fb_info);
  428. return 0;
  429. }
  430. static int mxsfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  431. u_int transp, struct fb_info *fb_info)
  432. {
  433. unsigned int val;
  434. int ret = -EINVAL;
  435. /*
  436. * If greyscale is true, then we convert the RGB value
  437. * to greyscale no matter what visual we are using.
  438. */
  439. if (fb_info->var.grayscale)
  440. red = green = blue = (19595 * red + 38470 * green +
  441. 7471 * blue) >> 16;
  442. switch (fb_info->fix.visual) {
  443. case FB_VISUAL_TRUECOLOR:
  444. /*
  445. * 12 or 16-bit True Colour. We encode the RGB value
  446. * according to the RGB bitfield information.
  447. */
  448. if (regno < 16) {
  449. u32 *pal = fb_info->pseudo_palette;
  450. val = chan_to_field(red, &fb_info->var.red);
  451. val |= chan_to_field(green, &fb_info->var.green);
  452. val |= chan_to_field(blue, &fb_info->var.blue);
  453. pal[regno] = val;
  454. ret = 0;
  455. }
  456. break;
  457. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  458. case FB_VISUAL_PSEUDOCOLOR:
  459. break;
  460. }
  461. return ret;
  462. }
  463. static int mxsfb_blank(int blank, struct fb_info *fb_info)
  464. {
  465. struct mxsfb_info *host = to_imxfb_host(fb_info);
  466. switch (blank) {
  467. case FB_BLANK_POWERDOWN:
  468. case FB_BLANK_VSYNC_SUSPEND:
  469. case FB_BLANK_HSYNC_SUSPEND:
  470. case FB_BLANK_NORMAL:
  471. if (host->enabled)
  472. mxsfb_disable_controller(fb_info);
  473. break;
  474. case FB_BLANK_UNBLANK:
  475. if (!host->enabled)
  476. mxsfb_enable_controller(fb_info);
  477. break;
  478. }
  479. return 0;
  480. }
  481. static int mxsfb_pan_display(struct fb_var_screeninfo *var,
  482. struct fb_info *fb_info)
  483. {
  484. struct mxsfb_info *host = to_imxfb_host(fb_info);
  485. unsigned offset;
  486. if (var->xoffset != 0)
  487. return -EINVAL;
  488. offset = fb_info->fix.line_length * var->yoffset;
  489. /* update on next VSYNC */
  490. writel(fb_info->fix.smem_start + offset,
  491. host->base + host->devdata->next_buf);
  492. return 0;
  493. }
  494. static struct fb_ops mxsfb_ops = {
  495. .owner = THIS_MODULE,
  496. .fb_check_var = mxsfb_check_var,
  497. .fb_set_par = mxsfb_set_par,
  498. .fb_setcolreg = mxsfb_setcolreg,
  499. .fb_blank = mxsfb_blank,
  500. .fb_pan_display = mxsfb_pan_display,
  501. .fb_fillrect = cfb_fillrect,
  502. .fb_copyarea = cfb_copyarea,
  503. .fb_imageblit = cfb_imageblit,
  504. };
  505. static int mxsfb_restore_mode(struct mxsfb_info *host)
  506. {
  507. struct fb_info *fb_info = &host->fb_info;
  508. unsigned line_count;
  509. unsigned period;
  510. unsigned long pa, fbsize;
  511. int bits_per_pixel, ofs;
  512. u32 transfer_count, vdctrl0, vdctrl2, vdctrl3, vdctrl4, ctrl;
  513. struct fb_videomode vmode;
  514. /* Only restore the mode when the controller is running */
  515. ctrl = readl(host->base + LCDC_CTRL);
  516. if (!(ctrl & CTRL_RUN))
  517. return -EINVAL;
  518. vdctrl0 = readl(host->base + LCDC_VDCTRL0);
  519. vdctrl2 = readl(host->base + LCDC_VDCTRL2);
  520. vdctrl3 = readl(host->base + LCDC_VDCTRL3);
  521. vdctrl4 = readl(host->base + LCDC_VDCTRL4);
  522. transfer_count = readl(host->base + host->devdata->transfer_count);
  523. vmode.xres = TRANSFER_COUNT_GET_HCOUNT(transfer_count);
  524. vmode.yres = TRANSFER_COUNT_GET_VCOUNT(transfer_count);
  525. switch (CTRL_GET_WORD_LENGTH(ctrl)) {
  526. case 0:
  527. bits_per_pixel = 16;
  528. break;
  529. case 3:
  530. bits_per_pixel = 32;
  531. case 1:
  532. default:
  533. return -EINVAL;
  534. }
  535. fb_info->var.bits_per_pixel = bits_per_pixel;
  536. vmode.pixclock = KHZ2PICOS(clk_get_rate(host->clk) / 1000U);
  537. vmode.hsync_len = get_hsync_pulse_width(host, vdctrl2);
  538. vmode.left_margin = GET_HOR_WAIT_CNT(vdctrl3) - vmode.hsync_len;
  539. vmode.right_margin = VDCTRL2_GET_HSYNC_PERIOD(vdctrl2) - vmode.hsync_len -
  540. vmode.left_margin - vmode.xres;
  541. vmode.vsync_len = VDCTRL0_GET_VSYNC_PULSE_WIDTH(vdctrl0);
  542. period = readl(host->base + LCDC_VDCTRL1);
  543. vmode.upper_margin = GET_VERT_WAIT_CNT(vdctrl3) - vmode.vsync_len;
  544. vmode.lower_margin = period - vmode.vsync_len - vmode.upper_margin - vmode.yres;
  545. vmode.vmode = FB_VMODE_NONINTERLACED;
  546. vmode.sync = 0;
  547. if (vdctrl0 & VDCTRL0_HSYNC_ACT_HIGH)
  548. vmode.sync |= FB_SYNC_HOR_HIGH_ACT;
  549. if (vdctrl0 & VDCTRL0_VSYNC_ACT_HIGH)
  550. vmode.sync |= FB_SYNC_VERT_HIGH_ACT;
  551. pr_debug("Reconstructed video mode:\n");
  552. pr_debug("%dx%d, hsync: %u left: %u, right: %u, vsync: %u, upper: %u, lower: %u\n",
  553. vmode.xres, vmode.yres,
  554. vmode.hsync_len, vmode.left_margin, vmode.right_margin,
  555. vmode.vsync_len, vmode.upper_margin, vmode.lower_margin);
  556. pr_debug("pixclk: %ldkHz\n", PICOS2KHZ(vmode.pixclock));
  557. fb_add_videomode(&vmode, &fb_info->modelist);
  558. host->ld_intf_width = CTRL_GET_BUS_WIDTH(ctrl);
  559. host->dotclk_delay = VDCTRL4_GET_DOTCLK_DLY(vdctrl4);
  560. fb_info->fix.line_length = vmode.xres * (bits_per_pixel >> 3);
  561. pa = readl(host->base + host->devdata->cur_buf);
  562. fbsize = fb_info->fix.line_length * vmode.yres;
  563. if (pa < fb_info->fix.smem_start)
  564. return -EINVAL;
  565. if (pa + fbsize > fb_info->fix.smem_start + fb_info->fix.smem_len)
  566. return -EINVAL;
  567. ofs = pa - fb_info->fix.smem_start;
  568. if (ofs) {
  569. memmove(fb_info->screen_base, fb_info->screen_base + ofs, fbsize);
  570. writel(fb_info->fix.smem_start, host->base + host->devdata->next_buf);
  571. }
  572. line_count = fb_info->fix.smem_len / fb_info->fix.line_length;
  573. fb_info->fix.ypanstep = 1;
  574. clk_prepare_enable(host->clk);
  575. host->enabled = 1;
  576. return 0;
  577. }
  578. static int mxsfb_init_fbinfo(struct mxsfb_info *host)
  579. {
  580. struct fb_info *fb_info = &host->fb_info;
  581. struct fb_var_screeninfo *var = &fb_info->var;
  582. struct mxsfb_platform_data *pdata = host->pdev->dev.platform_data;
  583. dma_addr_t fb_phys;
  584. void *fb_virt;
  585. unsigned fb_size = pdata->fb_size;
  586. fb_info->fbops = &mxsfb_ops;
  587. fb_info->flags = FBINFO_FLAG_DEFAULT | FBINFO_READS_FAST;
  588. strlcpy(fb_info->fix.id, "mxs", sizeof(fb_info->fix.id));
  589. fb_info->fix.type = FB_TYPE_PACKED_PIXELS;
  590. fb_info->fix.ypanstep = 1;
  591. fb_info->fix.visual = FB_VISUAL_TRUECOLOR,
  592. fb_info->fix.accel = FB_ACCEL_NONE;
  593. var->bits_per_pixel = pdata->default_bpp ? pdata->default_bpp : 16;
  594. var->nonstd = 0;
  595. var->activate = FB_ACTIVATE_NOW;
  596. var->accel_flags = 0;
  597. var->vmode = FB_VMODE_NONINTERLACED;
  598. host->dotclk_delay = pdata->dotclk_delay;
  599. host->ld_intf_width = pdata->ld_intf_width;
  600. /* Memory allocation for framebuffer */
  601. if (pdata->fb_phys) {
  602. if (!fb_size)
  603. return -EINVAL;
  604. fb_phys = pdata->fb_phys;
  605. if (!request_mem_region(fb_phys, fb_size, host->pdev->name))
  606. return -ENOMEM;
  607. fb_virt = ioremap(fb_phys, fb_size);
  608. if (!fb_virt) {
  609. release_mem_region(fb_phys, fb_size);
  610. return -ENOMEM;
  611. }
  612. host->mapped = 1;
  613. } else {
  614. if (!fb_size)
  615. fb_size = SZ_2M; /* default */
  616. fb_virt = alloc_pages_exact(fb_size, GFP_DMA);
  617. if (!fb_virt)
  618. return -ENOMEM;
  619. fb_phys = virt_to_phys(fb_virt);
  620. }
  621. fb_info->fix.smem_start = fb_phys;
  622. fb_info->screen_base = fb_virt;
  623. fb_info->screen_size = fb_info->fix.smem_len = fb_size;
  624. if (mxsfb_restore_mode(host))
  625. memset(fb_virt, 0, fb_size);
  626. return 0;
  627. }
  628. static void mxsfb_free_videomem(struct mxsfb_info *host)
  629. {
  630. struct fb_info *fb_info = &host->fb_info;
  631. if (host->mapped) {
  632. iounmap(fb_info->screen_base);
  633. release_mem_region(fb_info->fix.smem_start,
  634. fb_info->screen_size);
  635. } else {
  636. free_pages_exact(fb_info->screen_base, fb_info->fix.smem_len);
  637. }
  638. }
  639. static struct platform_device_id mxsfb_devtype[] = {
  640. {
  641. .name = "imx23-fb",
  642. .driver_data = MXSFB_V3,
  643. }, {
  644. .name = "imx28-fb",
  645. .driver_data = MXSFB_V4,
  646. }, {
  647. /* sentinel */
  648. }
  649. };
  650. MODULE_DEVICE_TABLE(platform, mxsfb_devtype);
  651. static const struct of_device_id mxsfb_dt_ids[] = {
  652. { .compatible = "fsl,imx23-lcdif", .data = &mxsfb_devtype[0], },
  653. { .compatible = "fsl,imx28-lcdif", .data = &mxsfb_devtype[1], },
  654. { /* sentinel */ }
  655. };
  656. MODULE_DEVICE_TABLE(of, mxsfb_dt_ids);
  657. static int mxsfb_probe(struct platform_device *pdev)
  658. {
  659. const struct of_device_id *of_id =
  660. of_match_device(mxsfb_dt_ids, &pdev->dev);
  661. struct mxsfb_platform_data *pdata = pdev->dev.platform_data;
  662. struct resource *res;
  663. struct mxsfb_info *host;
  664. struct fb_info *fb_info;
  665. struct fb_modelist *modelist;
  666. struct pinctrl *pinctrl;
  667. int panel_enable;
  668. enum of_gpio_flags flags;
  669. int i, ret;
  670. if (of_id)
  671. pdev->id_entry = of_id->data;
  672. if (!pdata) {
  673. dev_err(&pdev->dev, "No platformdata. Giving up\n");
  674. return -ENODEV;
  675. }
  676. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  677. if (!res) {
  678. dev_err(&pdev->dev, "Cannot get memory IO resource\n");
  679. return -ENODEV;
  680. }
  681. if (!request_mem_region(res->start, resource_size(res), pdev->name))
  682. return -EBUSY;
  683. fb_info = framebuffer_alloc(sizeof(struct mxsfb_info), &pdev->dev);
  684. if (!fb_info) {
  685. dev_err(&pdev->dev, "Failed to allocate fbdev\n");
  686. ret = -ENOMEM;
  687. goto error_alloc_info;
  688. }
  689. host = to_imxfb_host(fb_info);
  690. host->base = ioremap(res->start, resource_size(res));
  691. if (!host->base) {
  692. dev_err(&pdev->dev, "ioremap failed\n");
  693. ret = -ENOMEM;
  694. goto error_ioremap;
  695. }
  696. host->pdev = pdev;
  697. platform_set_drvdata(pdev, host);
  698. host->devdata = &mxsfb_devdata[pdev->id_entry->driver_data];
  699. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  700. if (IS_ERR(pinctrl)) {
  701. ret = PTR_ERR(pinctrl);
  702. goto error_getpin;
  703. }
  704. host->clk = clk_get(&host->pdev->dev, NULL);
  705. if (IS_ERR(host->clk)) {
  706. ret = PTR_ERR(host->clk);
  707. goto error_getclock;
  708. }
  709. panel_enable = of_get_named_gpio_flags(pdev->dev.of_node,
  710. "panel-enable-gpios", 0, &flags);
  711. if (gpio_is_valid(panel_enable)) {
  712. unsigned long f = GPIOF_OUT_INIT_HIGH;
  713. if (flags == OF_GPIO_ACTIVE_LOW)
  714. f = GPIOF_OUT_INIT_LOW;
  715. ret = devm_gpio_request_one(&pdev->dev, panel_enable,
  716. f, "panel-enable");
  717. if (ret) {
  718. dev_err(&pdev->dev,
  719. "failed to request gpio %d: %d\n",
  720. panel_enable, ret);
  721. goto error_panel_enable;
  722. }
  723. }
  724. fb_info->pseudo_palette = kmalloc(sizeof(u32) * 16, GFP_KERNEL);
  725. if (!fb_info->pseudo_palette) {
  726. ret = -ENOMEM;
  727. goto error_pseudo_pallette;
  728. }
  729. INIT_LIST_HEAD(&fb_info->modelist);
  730. ret = mxsfb_init_fbinfo(host);
  731. if (ret != 0)
  732. goto error_init_fb;
  733. for (i = 0; i < pdata->mode_count; i++)
  734. fb_add_videomode(&pdata->mode_list[i], &fb_info->modelist);
  735. modelist = list_first_entry(&fb_info->modelist,
  736. struct fb_modelist, list);
  737. fb_videomode_to_var(&fb_info->var, &modelist->mode);
  738. /* init the color fields */
  739. mxsfb_check_var(&fb_info->var, fb_info);
  740. platform_set_drvdata(pdev, fb_info);
  741. ret = register_framebuffer(fb_info);
  742. if (ret != 0) {
  743. dev_err(&pdev->dev,"Failed to register framebuffer\n");
  744. goto error_register;
  745. }
  746. if (!host->enabled) {
  747. writel(0, host->base + LCDC_CTRL);
  748. mxsfb_set_par(fb_info);
  749. mxsfb_enable_controller(fb_info);
  750. }
  751. dev_info(&pdev->dev, "initialized\n");
  752. return 0;
  753. error_register:
  754. if (host->enabled)
  755. clk_disable_unprepare(host->clk);
  756. fb_destroy_modelist(&fb_info->modelist);
  757. error_init_fb:
  758. kfree(fb_info->pseudo_palette);
  759. error_pseudo_pallette:
  760. error_panel_enable:
  761. clk_put(host->clk);
  762. error_getclock:
  763. error_getpin:
  764. iounmap(host->base);
  765. error_ioremap:
  766. framebuffer_release(fb_info);
  767. error_alloc_info:
  768. release_mem_region(res->start, resource_size(res));
  769. return ret;
  770. }
  771. static int mxsfb_remove(struct platform_device *pdev)
  772. {
  773. struct fb_info *fb_info = platform_get_drvdata(pdev);
  774. struct mxsfb_info *host = to_imxfb_host(fb_info);
  775. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  776. if (host->enabled)
  777. mxsfb_disable_controller(fb_info);
  778. unregister_framebuffer(fb_info);
  779. kfree(fb_info->pseudo_palette);
  780. mxsfb_free_videomem(host);
  781. iounmap(host->base);
  782. clk_put(host->clk);
  783. framebuffer_release(fb_info);
  784. release_mem_region(res->start, resource_size(res));
  785. platform_set_drvdata(pdev, NULL);
  786. return 0;
  787. }
  788. static void mxsfb_shutdown(struct platform_device *pdev)
  789. {
  790. struct fb_info *fb_info = platform_get_drvdata(pdev);
  791. struct mxsfb_info *host = to_imxfb_host(fb_info);
  792. /*
  793. * Force stop the LCD controller as keeping it running during reboot
  794. * might interfere with the BootROM's boot mode pads sampling.
  795. */
  796. writel(CTRL_RUN, host->base + LCDC_CTRL + REG_CLR);
  797. }
  798. static struct platform_driver mxsfb_driver = {
  799. .probe = mxsfb_probe,
  800. .remove = mxsfb_remove,
  801. .shutdown = mxsfb_shutdown,
  802. .id_table = mxsfb_devtype,
  803. .driver = {
  804. .name = DRIVER_NAME,
  805. .of_match_table = mxsfb_dt_ids,
  806. },
  807. };
  808. module_platform_driver(mxsfb_driver);
  809. MODULE_DESCRIPTION("Freescale mxs framebuffer driver");
  810. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  811. MODULE_LICENSE("GPL");