mx3fb.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <linux/dma/ipu-dma.h>
  29. #include <linux/platform_data/dma-imx.h>
  30. #include <linux/platform_data/video-mx3fb.h>
  31. #include <asm/io.h>
  32. #include <asm/uaccess.h>
  33. #define MX3FB_NAME "mx3_sdc_fb"
  34. #define MX3FB_REG_OFFSET 0xB4
  35. /* SDC Registers */
  36. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  37. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  38. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  39. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  40. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  41. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  42. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  43. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  44. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  45. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  47. /* Register bits */
  48. #define SDC_COM_TFT_COLOR 0x00000001UL
  49. #define SDC_COM_FG_EN 0x00000010UL
  50. #define SDC_COM_GWSEL 0x00000020UL
  51. #define SDC_COM_GLB_A 0x00000040UL
  52. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  53. #define SDC_COM_BG_EN 0x00000200UL
  54. #define SDC_COM_SHARP 0x00001000UL
  55. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  56. /* Display Interface registers */
  57. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  58. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  59. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  61. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  62. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  65. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  68. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  71. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  72. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  78. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  84. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  90. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  93. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  96. /* DI_DISP_SIG_POL bits */
  97. #define DI_D3_VSYNC_POL_SHIFT 28
  98. #define DI_D3_HSYNC_POL_SHIFT 27
  99. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  100. #define DI_D3_CLK_POL_SHIFT 25
  101. #define DI_D3_DATA_POL_SHIFT 24
  102. /* DI_DISP_IF_CONF bits */
  103. #define DI_D3_CLK_IDLE_SHIFT 26
  104. #define DI_D3_CLK_SEL_SHIFT 25
  105. #define DI_D3_DATAMSK_SHIFT 24
  106. enum ipu_panel {
  107. IPU_PANEL_SHARP_TFT,
  108. IPU_PANEL_TFT,
  109. };
  110. struct ipu_di_signal_cfg {
  111. unsigned datamask_en:1;
  112. unsigned clksel_en:1;
  113. unsigned clkidle_en:1;
  114. unsigned data_pol:1; /* true = inverted */
  115. unsigned clk_pol:1; /* true = rising edge */
  116. unsigned enable_pol:1;
  117. unsigned Hsync_pol:1; /* true = active high */
  118. unsigned Vsync_pol:1;
  119. };
  120. static const struct fb_videomode mx3fb_modedb[] = {
  121. {
  122. /* 240x320 @ 60 Hz */
  123. .name = "Sharp-QVGA",
  124. .refresh = 60,
  125. .xres = 240,
  126. .yres = 320,
  127. .pixclock = 185925,
  128. .left_margin = 9,
  129. .right_margin = 16,
  130. .upper_margin = 7,
  131. .lower_margin = 9,
  132. .hsync_len = 1,
  133. .vsync_len = 1,
  134. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  135. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  136. FB_SYNC_CLK_IDLE_EN,
  137. .vmode = FB_VMODE_NONINTERLACED,
  138. .flag = 0,
  139. }, {
  140. /* 240x33 @ 60 Hz */
  141. .name = "Sharp-CLI",
  142. .refresh = 60,
  143. .xres = 240,
  144. .yres = 33,
  145. .pixclock = 185925,
  146. .left_margin = 9,
  147. .right_margin = 16,
  148. .upper_margin = 7,
  149. .lower_margin = 9 + 287,
  150. .hsync_len = 1,
  151. .vsync_len = 1,
  152. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  153. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  154. FB_SYNC_CLK_IDLE_EN,
  155. .vmode = FB_VMODE_NONINTERLACED,
  156. .flag = 0,
  157. }, {
  158. /* 640x480 @ 60 Hz */
  159. .name = "NEC-VGA",
  160. .refresh = 60,
  161. .xres = 640,
  162. .yres = 480,
  163. .pixclock = 38255,
  164. .left_margin = 144,
  165. .right_margin = 0,
  166. .upper_margin = 34,
  167. .lower_margin = 40,
  168. .hsync_len = 1,
  169. .vsync_len = 1,
  170. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  171. .vmode = FB_VMODE_NONINTERLACED,
  172. .flag = 0,
  173. }, {
  174. /* NTSC TV output */
  175. .name = "TV-NTSC",
  176. .refresh = 60,
  177. .xres = 640,
  178. .yres = 480,
  179. .pixclock = 37538,
  180. .left_margin = 38,
  181. .right_margin = 858 - 640 - 38 - 3,
  182. .upper_margin = 36,
  183. .lower_margin = 518 - 480 - 36 - 1,
  184. .hsync_len = 3,
  185. .vsync_len = 1,
  186. .sync = 0,
  187. .vmode = FB_VMODE_NONINTERLACED,
  188. .flag = 0,
  189. }, {
  190. /* PAL TV output */
  191. .name = "TV-PAL",
  192. .refresh = 50,
  193. .xres = 640,
  194. .yres = 480,
  195. .pixclock = 37538,
  196. .left_margin = 38,
  197. .right_margin = 960 - 640 - 38 - 32,
  198. .upper_margin = 32,
  199. .lower_margin = 555 - 480 - 32 - 3,
  200. .hsync_len = 32,
  201. .vsync_len = 3,
  202. .sync = 0,
  203. .vmode = FB_VMODE_NONINTERLACED,
  204. .flag = 0,
  205. }, {
  206. /* TV output VGA mode, 640x480 @ 65 Hz */
  207. .name = "TV-VGA",
  208. .refresh = 60,
  209. .xres = 640,
  210. .yres = 480,
  211. .pixclock = 40574,
  212. .left_margin = 35,
  213. .right_margin = 45,
  214. .upper_margin = 9,
  215. .lower_margin = 1,
  216. .hsync_len = 46,
  217. .vsync_len = 5,
  218. .sync = 0,
  219. .vmode = FB_VMODE_NONINTERLACED,
  220. .flag = 0,
  221. },
  222. };
  223. struct mx3fb_data {
  224. struct fb_info *fbi;
  225. int backlight_level;
  226. void __iomem *reg_base;
  227. spinlock_t lock;
  228. struct device *dev;
  229. uint32_t h_start_width;
  230. uint32_t v_start_width;
  231. enum disp_data_mapping disp_data_fmt;
  232. };
  233. struct dma_chan_request {
  234. struct mx3fb_data *mx3fb;
  235. enum ipu_channel id;
  236. };
  237. /* MX3 specific framebuffer information. */
  238. struct mx3fb_info {
  239. int blank;
  240. enum ipu_channel ipu_ch;
  241. uint32_t cur_ipu_buf;
  242. u32 pseudo_palette[16];
  243. struct completion flip_cmpl;
  244. struct mutex mutex; /* Protects fb-ops */
  245. struct mx3fb_data *mx3fb;
  246. struct idmac_channel *idmac_channel;
  247. struct dma_async_tx_descriptor *txd;
  248. dma_cookie_t cookie;
  249. struct scatterlist sg[2];
  250. struct fb_var_screeninfo cur_var; /* current var info */
  251. };
  252. static void mx3fb_dma_done(void *);
  253. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  254. static const char *fb_mode;
  255. static unsigned long default_bpp = 16;
  256. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  257. {
  258. return __raw_readl(mx3fb->reg_base + reg);
  259. }
  260. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  261. {
  262. __raw_writel(value, mx3fb->reg_base + reg);
  263. }
  264. struct di_mapping {
  265. uint32_t b0, b1, b2;
  266. };
  267. static const struct di_mapping di_mappings[] = {
  268. [IPU_DISP_DATA_MAPPING_RGB666] = { 0x0005000f, 0x000b000f, 0x0011000f },
  269. [IPU_DISP_DATA_MAPPING_RGB565] = { 0x0004003f, 0x000a000f, 0x000f003f },
  270. [IPU_DISP_DATA_MAPPING_RGB888] = { 0x00070000, 0x000f0000, 0x00170000 },
  271. };
  272. static void sdc_fb_init(struct mx3fb_info *fbi)
  273. {
  274. struct mx3fb_data *mx3fb = fbi->mx3fb;
  275. uint32_t reg;
  276. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  277. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  278. }
  279. /* Returns enabled flag before uninit */
  280. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  281. {
  282. struct mx3fb_data *mx3fb = fbi->mx3fb;
  283. uint32_t reg;
  284. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  285. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  286. return reg & SDC_COM_BG_EN;
  287. }
  288. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  289. {
  290. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  291. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  292. struct dma_chan *dma_chan = &ichan->dma_chan;
  293. unsigned long flags;
  294. dma_cookie_t cookie;
  295. if (mx3_fbi->txd)
  296. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  297. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  298. else
  299. dev_dbg(mx3fb->dev, "mx3fbi %p, txd = NULL\n", mx3_fbi);
  300. /* This enables the channel */
  301. if (mx3_fbi->cookie < 0) {
  302. mx3_fbi->txd = dmaengine_prep_slave_sg(dma_chan,
  303. &mx3_fbi->sg[0], 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  304. if (!mx3_fbi->txd) {
  305. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  306. dma_chan->chan_id);
  307. return;
  308. }
  309. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  310. mx3_fbi->txd->callback = mx3fb_dma_done;
  311. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  312. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  313. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  314. } else {
  315. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  316. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  317. dma_chan->chan_id);
  318. return;
  319. }
  320. /* Just re-activate the same buffer */
  321. dma_async_issue_pending(dma_chan);
  322. cookie = mx3_fbi->cookie;
  323. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  324. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  325. }
  326. if (cookie >= 0) {
  327. spin_lock_irqsave(&mx3fb->lock, flags);
  328. sdc_fb_init(mx3_fbi);
  329. mx3_fbi->cookie = cookie;
  330. spin_unlock_irqrestore(&mx3fb->lock, flags);
  331. }
  332. /*
  333. * Attention! Without this msleep the channel keeps generating
  334. * interrupts. Next sdc_set_brightness() is going to be called
  335. * from mx3fb_blank().
  336. */
  337. msleep(2);
  338. }
  339. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  340. {
  341. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  342. uint32_t enabled;
  343. unsigned long flags;
  344. if (mx3_fbi->txd == NULL)
  345. return;
  346. spin_lock_irqsave(&mx3fb->lock, flags);
  347. enabled = sdc_fb_uninit(mx3_fbi);
  348. spin_unlock_irqrestore(&mx3fb->lock, flags);
  349. mx3_fbi->txd->chan->device->device_control(mx3_fbi->txd->chan,
  350. DMA_TERMINATE_ALL, 0);
  351. mx3_fbi->txd = NULL;
  352. mx3_fbi->cookie = -EINVAL;
  353. }
  354. /**
  355. * sdc_set_window_pos() - set window position of the respective plane.
  356. * @mx3fb: mx3fb context.
  357. * @channel: IPU DMAC channel ID.
  358. * @x_pos: X coordinate relative to the top left corner to place window at.
  359. * @y_pos: Y coordinate relative to the top left corner to place window at.
  360. * @return: 0 on success or negative error code on failure.
  361. */
  362. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  363. int16_t x_pos, int16_t y_pos)
  364. {
  365. if (channel != IDMAC_SDC_0)
  366. return -EINVAL;
  367. x_pos += mx3fb->h_start_width;
  368. y_pos += mx3fb->v_start_width;
  369. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  370. return 0;
  371. }
  372. /**
  373. * sdc_init_panel() - initialize a synchronous LCD panel.
  374. * @mx3fb: mx3fb context.
  375. * @panel: panel type.
  376. * @pixel_clk: desired pixel clock frequency in Hz.
  377. * @width: width of panel in pixels.
  378. * @height: height of panel in pixels.
  379. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  380. * and the start of valid data.
  381. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  382. * @h_end_width: number of pixel clocks between the end of valid data
  383. * and the HSYNC signal for next line.
  384. * @v_start_width: number of lines between the VSYNC signal pulse and the
  385. * start of valid data.
  386. * @v_sync_width: width of the VSYNC signal in units of lines
  387. * @v_end_width: number of lines between the end of valid data and the
  388. * VSYNC signal for next frame.
  389. * @sig: bitfield of signal polarities for LCD interface.
  390. * @return: 0 on success or negative error code on failure.
  391. */
  392. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  393. uint32_t pixel_clk,
  394. uint16_t width, uint16_t height,
  395. uint16_t h_start_width, uint16_t h_sync_width,
  396. uint16_t h_end_width, uint16_t v_start_width,
  397. uint16_t v_sync_width, uint16_t v_end_width,
  398. struct ipu_di_signal_cfg sig)
  399. {
  400. unsigned long lock_flags;
  401. uint32_t reg;
  402. uint32_t old_conf;
  403. uint32_t div;
  404. struct clk *ipu_clk;
  405. const struct di_mapping *map;
  406. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  407. if (v_sync_width == 0 || h_sync_width == 0)
  408. return -EINVAL;
  409. /* Init panel size and blanking periods */
  410. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  411. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  412. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  413. #ifdef DEBUG
  414. printk(KERN_CONT " hor_conf %x,", reg);
  415. #endif
  416. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  417. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  418. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  419. #ifdef DEBUG
  420. printk(KERN_CONT " ver_conf %x\n", reg);
  421. #endif
  422. mx3fb->h_start_width = h_start_width;
  423. mx3fb->v_start_width = v_start_width;
  424. switch (panel) {
  425. case IPU_PANEL_SHARP_TFT:
  426. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  427. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  428. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  429. break;
  430. case IPU_PANEL_TFT:
  431. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  432. break;
  433. default:
  434. return -EINVAL;
  435. }
  436. /* Init clocking */
  437. /*
  438. * Calculate divider: fractional part is 4 bits so simply multiple by
  439. * 2^4 to get fractional part, as long as we stay under ~250MHz and on
  440. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  441. */
  442. ipu_clk = clk_get(mx3fb->dev, NULL);
  443. if (!IS_ERR(ipu_clk)) {
  444. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  445. clk_put(ipu_clk);
  446. } else {
  447. div = 0;
  448. }
  449. if (div < 0x40) { /* Divider less than 4 */
  450. dev_dbg(mx3fb->dev,
  451. "InitPanel() - Pixel clock divider less than 4\n");
  452. div = 0x40;
  453. }
  454. dev_dbg(mx3fb->dev, "pixel clk = %u, divider %u.%u\n",
  455. pixel_clk, div >> 4, (div & 7) * 125);
  456. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  457. /*
  458. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  459. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  460. * debug. DISP3_IF_CLK_UP_WR is 0
  461. */
  462. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  463. /* DI settings */
  464. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  465. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  466. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  467. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  468. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  469. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  470. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  471. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  472. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  473. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  474. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  475. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  476. map = &di_mappings[mx3fb->disp_data_fmt];
  477. mx3fb_write_reg(mx3fb, map->b0, DI_DISP3_B0_MAP);
  478. mx3fb_write_reg(mx3fb, map->b1, DI_DISP3_B1_MAP);
  479. mx3fb_write_reg(mx3fb, map->b2, DI_DISP3_B2_MAP);
  480. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  481. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  482. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  483. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  484. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  485. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  486. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  487. return 0;
  488. }
  489. /**
  490. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  491. * @mx3fb: mx3fb context.
  492. * @channel: IPU DMAC channel ID.
  493. * @enable: boolean to enable or disable color keyl.
  494. * @color_key: 24-bit RGB color to use as transparent color key.
  495. * @return: 0 on success or negative error code on failure.
  496. */
  497. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  498. bool enable, uint32_t color_key)
  499. {
  500. uint32_t reg, sdc_conf;
  501. unsigned long lock_flags;
  502. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  503. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  504. if (channel == IDMAC_SDC_0)
  505. sdc_conf &= ~SDC_COM_GWSEL;
  506. else
  507. sdc_conf |= SDC_COM_GWSEL;
  508. if (enable) {
  509. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  510. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  511. SDC_GW_CTRL);
  512. sdc_conf |= SDC_COM_KEY_COLOR_G;
  513. } else {
  514. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  515. }
  516. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  517. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  518. return 0;
  519. }
  520. /**
  521. * sdc_set_global_alpha() - set global alpha blending modes.
  522. * @mx3fb: mx3fb context.
  523. * @enable: boolean to enable or disable global alpha blending. If disabled,
  524. * per pixel blending is used.
  525. * @alpha: global alpha value.
  526. * @return: 0 on success or negative error code on failure.
  527. */
  528. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  529. {
  530. uint32_t reg;
  531. unsigned long lock_flags;
  532. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  533. if (enable) {
  534. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  535. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  536. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  537. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  538. } else {
  539. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  540. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  541. }
  542. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  543. return 0;
  544. }
  545. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  546. {
  547. dev_dbg(mx3fb->dev, "%s: value = %d\n", __func__, value);
  548. /* This might be board-specific */
  549. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  550. return;
  551. }
  552. static uint32_t bpp_to_pixfmt(int bpp)
  553. {
  554. uint32_t pixfmt = 0;
  555. switch (bpp) {
  556. case 24:
  557. pixfmt = IPU_PIX_FMT_BGR24;
  558. break;
  559. case 32:
  560. pixfmt = IPU_PIX_FMT_BGR32;
  561. break;
  562. case 16:
  563. pixfmt = IPU_PIX_FMT_RGB565;
  564. break;
  565. }
  566. return pixfmt;
  567. }
  568. static int mx3fb_blank(int blank, struct fb_info *fbi);
  569. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  570. bool lock);
  571. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  572. /**
  573. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  574. * @info: framebuffer information pointer
  575. * @return: 0 on success or negative error code on failure.
  576. */
  577. static int mx3fb_set_fix(struct fb_info *fbi)
  578. {
  579. struct fb_fix_screeninfo *fix = &fbi->fix;
  580. struct fb_var_screeninfo *var = &fbi->var;
  581. strncpy(fix->id, "DISP3 BG", 8);
  582. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  583. fix->type = FB_TYPE_PACKED_PIXELS;
  584. fix->accel = FB_ACCEL_NONE;
  585. fix->visual = FB_VISUAL_TRUECOLOR;
  586. fix->xpanstep = 1;
  587. fix->ypanstep = 1;
  588. return 0;
  589. }
  590. static void mx3fb_dma_done(void *arg)
  591. {
  592. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  593. struct dma_chan *chan = tx_desc->txd.chan;
  594. struct idmac_channel *ichannel = to_idmac_chan(chan);
  595. struct mx3fb_data *mx3fb = ichannel->client;
  596. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  597. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  598. /* We only need one interrupt, it will be re-enabled as needed */
  599. disable_irq_nosync(ichannel->eof_irq);
  600. complete(&mx3_fbi->flip_cmpl);
  601. }
  602. static bool mx3fb_must_set_par(struct fb_info *fbi)
  603. {
  604. struct mx3fb_info *mx3_fbi = fbi->par;
  605. struct fb_var_screeninfo old_var = mx3_fbi->cur_var;
  606. struct fb_var_screeninfo new_var = fbi->var;
  607. if ((fbi->var.activate & FB_ACTIVATE_FORCE) &&
  608. (fbi->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  609. return true;
  610. /*
  611. * Ignore xoffset and yoffset update,
  612. * because pan display handles this case.
  613. */
  614. old_var.xoffset = new_var.xoffset;
  615. old_var.yoffset = new_var.yoffset;
  616. return !!memcmp(&old_var, &new_var, sizeof(struct fb_var_screeninfo));
  617. }
  618. static int __set_par(struct fb_info *fbi, bool lock)
  619. {
  620. u32 mem_len, cur_xoffset, cur_yoffset;
  621. struct ipu_di_signal_cfg sig_cfg;
  622. enum ipu_panel mode = IPU_PANEL_TFT;
  623. struct mx3fb_info *mx3_fbi = fbi->par;
  624. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  625. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  626. struct idmac_video_param *video = &ichan->params.video;
  627. struct scatterlist *sg = mx3_fbi->sg;
  628. /* Total cleanup */
  629. if (mx3_fbi->txd)
  630. sdc_disable_channel(mx3_fbi);
  631. mx3fb_set_fix(fbi);
  632. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  633. if (mem_len > fbi->fix.smem_len) {
  634. if (fbi->fix.smem_start)
  635. mx3fb_unmap_video_memory(fbi);
  636. if (mx3fb_map_video_memory(fbi, mem_len, lock) < 0)
  637. return -ENOMEM;
  638. }
  639. sg_init_table(&sg[0], 1);
  640. sg_init_table(&sg[1], 1);
  641. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  642. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  643. fbi->fix.smem_len,
  644. offset_in_page(fbi->screen_base));
  645. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  646. memset(&sig_cfg, 0, sizeof(sig_cfg));
  647. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  648. sig_cfg.Hsync_pol = true;
  649. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  650. sig_cfg.Vsync_pol = true;
  651. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  652. sig_cfg.clk_pol = true;
  653. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  654. sig_cfg.data_pol = true;
  655. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  656. sig_cfg.enable_pol = true;
  657. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  658. sig_cfg.clkidle_en = true;
  659. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  660. sig_cfg.clksel_en = true;
  661. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  662. mode = IPU_PANEL_SHARP_TFT;
  663. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  664. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  665. if (sdc_init_panel(mx3fb, mode,
  666. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  667. fbi->var.xres, fbi->var.yres,
  668. fbi->var.left_margin,
  669. fbi->var.hsync_len,
  670. fbi->var.right_margin +
  671. fbi->var.hsync_len,
  672. fbi->var.upper_margin,
  673. fbi->var.vsync_len,
  674. fbi->var.lower_margin +
  675. fbi->var.vsync_len, sig_cfg) != 0) {
  676. dev_err(fbi->device,
  677. "mx3fb: Error initializing panel.\n");
  678. return -EINVAL;
  679. }
  680. }
  681. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  682. mx3_fbi->cur_ipu_buf = 0;
  683. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  684. video->out_width = fbi->var.xres;
  685. video->out_height = fbi->var.yres;
  686. video->out_stride = fbi->var.xres_virtual;
  687. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  688. sdc_enable_channel(mx3_fbi);
  689. /*
  690. * sg[0] points to fb smem_start address
  691. * and is actually active in controller.
  692. */
  693. mx3_fbi->cur_var.xoffset = 0;
  694. mx3_fbi->cur_var.yoffset = 0;
  695. }
  696. /*
  697. * Preserve xoffset and yoffest in case they are
  698. * inactive in controller as fb is blanked.
  699. */
  700. cur_xoffset = mx3_fbi->cur_var.xoffset;
  701. cur_yoffset = mx3_fbi->cur_var.yoffset;
  702. mx3_fbi->cur_var = fbi->var;
  703. mx3_fbi->cur_var.xoffset = cur_xoffset;
  704. mx3_fbi->cur_var.yoffset = cur_yoffset;
  705. return 0;
  706. }
  707. /**
  708. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  709. * @fbi: framebuffer information pointer.
  710. * @return: 0 on success or negative error code on failure.
  711. */
  712. static int mx3fb_set_par(struct fb_info *fbi)
  713. {
  714. struct mx3fb_info *mx3_fbi = fbi->par;
  715. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  716. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  717. int ret;
  718. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  719. mutex_lock(&mx3_fbi->mutex);
  720. ret = mx3fb_must_set_par(fbi) ? __set_par(fbi, true) : 0;
  721. mutex_unlock(&mx3_fbi->mutex);
  722. return ret;
  723. }
  724. /**
  725. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  726. * @var: framebuffer variable parameters
  727. * @fbi: framebuffer information pointer
  728. */
  729. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  730. {
  731. struct mx3fb_info *mx3_fbi = fbi->par;
  732. u32 vtotal;
  733. u32 htotal;
  734. dev_dbg(fbi->device, "%s\n", __func__);
  735. if (var->xres_virtual < var->xres)
  736. var->xres_virtual = var->xres;
  737. if (var->yres_virtual < var->yres)
  738. var->yres_virtual = var->yres;
  739. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  740. (var->bits_per_pixel != 16))
  741. var->bits_per_pixel = default_bpp;
  742. switch (var->bits_per_pixel) {
  743. case 16:
  744. var->red.length = 5;
  745. var->red.offset = 11;
  746. var->red.msb_right = 0;
  747. var->green.length = 6;
  748. var->green.offset = 5;
  749. var->green.msb_right = 0;
  750. var->blue.length = 5;
  751. var->blue.offset = 0;
  752. var->blue.msb_right = 0;
  753. var->transp.length = 0;
  754. var->transp.offset = 0;
  755. var->transp.msb_right = 0;
  756. break;
  757. case 24:
  758. var->red.length = 8;
  759. var->red.offset = 16;
  760. var->red.msb_right = 0;
  761. var->green.length = 8;
  762. var->green.offset = 8;
  763. var->green.msb_right = 0;
  764. var->blue.length = 8;
  765. var->blue.offset = 0;
  766. var->blue.msb_right = 0;
  767. var->transp.length = 0;
  768. var->transp.offset = 0;
  769. var->transp.msb_right = 0;
  770. break;
  771. case 32:
  772. var->red.length = 8;
  773. var->red.offset = 16;
  774. var->red.msb_right = 0;
  775. var->green.length = 8;
  776. var->green.offset = 8;
  777. var->green.msb_right = 0;
  778. var->blue.length = 8;
  779. var->blue.offset = 0;
  780. var->blue.msb_right = 0;
  781. var->transp.length = 8;
  782. var->transp.offset = 24;
  783. var->transp.msb_right = 0;
  784. break;
  785. }
  786. if (var->pixclock < 1000) {
  787. htotal = var->xres + var->right_margin + var->hsync_len +
  788. var->left_margin;
  789. vtotal = var->yres + var->lower_margin + var->vsync_len +
  790. var->upper_margin;
  791. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  792. var->pixclock = KHZ2PICOS(var->pixclock);
  793. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  794. var->pixclock);
  795. }
  796. var->height = -1;
  797. var->width = -1;
  798. var->grayscale = 0;
  799. /* Preserve sync flags */
  800. var->sync |= mx3_fbi->cur_var.sync;
  801. mx3_fbi->cur_var.sync |= var->sync;
  802. return 0;
  803. }
  804. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  805. {
  806. chan &= 0xffff;
  807. chan >>= 16 - bf->length;
  808. return chan << bf->offset;
  809. }
  810. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  811. unsigned int green, unsigned int blue,
  812. unsigned int trans, struct fb_info *fbi)
  813. {
  814. struct mx3fb_info *mx3_fbi = fbi->par;
  815. u32 val;
  816. int ret = 1;
  817. dev_dbg(fbi->device, "%s, regno = %u\n", __func__, regno);
  818. mutex_lock(&mx3_fbi->mutex);
  819. /*
  820. * If greyscale is true, then we convert the RGB value
  821. * to greyscale no matter what visual we are using.
  822. */
  823. if (fbi->var.grayscale)
  824. red = green = blue = (19595 * red + 38470 * green +
  825. 7471 * blue) >> 16;
  826. switch (fbi->fix.visual) {
  827. case FB_VISUAL_TRUECOLOR:
  828. /*
  829. * 16-bit True Colour. We encode the RGB value
  830. * according to the RGB bitfield information.
  831. */
  832. if (regno < 16) {
  833. u32 *pal = fbi->pseudo_palette;
  834. val = chan_to_field(red, &fbi->var.red);
  835. val |= chan_to_field(green, &fbi->var.green);
  836. val |= chan_to_field(blue, &fbi->var.blue);
  837. pal[regno] = val;
  838. ret = 0;
  839. }
  840. break;
  841. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  842. case FB_VISUAL_PSEUDOCOLOR:
  843. break;
  844. }
  845. mutex_unlock(&mx3_fbi->mutex);
  846. return ret;
  847. }
  848. static void __blank(int blank, struct fb_info *fbi)
  849. {
  850. struct mx3fb_info *mx3_fbi = fbi->par;
  851. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  852. int was_blank = mx3_fbi->blank;
  853. mx3_fbi->blank = blank;
  854. /* Attention!
  855. * Do not call sdc_disable_channel() for a channel that is disabled
  856. * already! This will result in a kernel NULL pointer dereference
  857. * (mx3_fbi->txd is NULL). Hide the fact, that all blank modes are
  858. * handled equally by this driver.
  859. */
  860. if (blank > FB_BLANK_UNBLANK && was_blank > FB_BLANK_UNBLANK)
  861. return;
  862. switch (blank) {
  863. case FB_BLANK_POWERDOWN:
  864. case FB_BLANK_VSYNC_SUSPEND:
  865. case FB_BLANK_HSYNC_SUSPEND:
  866. case FB_BLANK_NORMAL:
  867. sdc_set_brightness(mx3fb, 0);
  868. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  869. /* Give LCD time to update - enough for 50 and 60 Hz */
  870. msleep(25);
  871. sdc_disable_channel(mx3_fbi);
  872. break;
  873. case FB_BLANK_UNBLANK:
  874. sdc_enable_channel(mx3_fbi);
  875. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  876. break;
  877. }
  878. }
  879. /**
  880. * mx3fb_blank() - blank the display.
  881. */
  882. static int mx3fb_blank(int blank, struct fb_info *fbi)
  883. {
  884. struct mx3fb_info *mx3_fbi = fbi->par;
  885. dev_dbg(fbi->device, "%s, blank = %d, base %p, len %u\n", __func__,
  886. blank, fbi->screen_base, fbi->fix.smem_len);
  887. if (mx3_fbi->blank == blank)
  888. return 0;
  889. mutex_lock(&mx3_fbi->mutex);
  890. __blank(blank, fbi);
  891. mutex_unlock(&mx3_fbi->mutex);
  892. return 0;
  893. }
  894. /**
  895. * mx3fb_pan_display() - pan or wrap the display
  896. * @var: variable screen buffer information.
  897. * @info: framebuffer information pointer.
  898. *
  899. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  900. */
  901. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  902. struct fb_info *fbi)
  903. {
  904. struct mx3fb_info *mx3_fbi = fbi->par;
  905. u32 y_bottom;
  906. unsigned long base;
  907. off_t offset;
  908. dma_cookie_t cookie;
  909. struct scatterlist *sg = mx3_fbi->sg;
  910. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  911. struct dma_async_tx_descriptor *txd;
  912. int ret;
  913. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  914. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  915. if (var->xoffset > 0) {
  916. dev_dbg(fbi->device, "x panning not supported\n");
  917. return -EINVAL;
  918. }
  919. if (mx3_fbi->cur_var.xoffset == var->xoffset &&
  920. mx3_fbi->cur_var.yoffset == var->yoffset)
  921. return 0; /* No change, do nothing */
  922. y_bottom = var->yoffset;
  923. if (!(var->vmode & FB_VMODE_YWRAP))
  924. y_bottom += fbi->var.yres;
  925. if (y_bottom > fbi->var.yres_virtual)
  926. return -EINVAL;
  927. mutex_lock(&mx3_fbi->mutex);
  928. offset = var->yoffset * fbi->fix.line_length
  929. + var->xoffset * (fbi->var.bits_per_pixel / 8);
  930. base = fbi->fix.smem_start + offset;
  931. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  932. mx3_fbi->cur_ipu_buf, base);
  933. /*
  934. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  935. * which we will need for the next device_prep_slave_sg(). The
  936. * IRQ-handler will disable the IRQ again.
  937. */
  938. init_completion(&mx3_fbi->flip_cmpl);
  939. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  940. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  941. if (ret <= 0) {
  942. mutex_unlock(&mx3_fbi->mutex);
  943. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  944. "user interrupt" : "timeout");
  945. disable_irq(mx3_fbi->idmac_channel->eof_irq);
  946. return ret ? : -ETIMEDOUT;
  947. }
  948. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  949. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  950. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  951. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  952. offset_in_page(fbi->screen_base + offset));
  953. if (mx3_fbi->txd)
  954. async_tx_ack(mx3_fbi->txd);
  955. txd = dmaengine_prep_slave_sg(dma_chan, sg +
  956. mx3_fbi->cur_ipu_buf, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  957. if (!txd) {
  958. dev_err(fbi->device,
  959. "Error preparing a DMA transaction descriptor.\n");
  960. mutex_unlock(&mx3_fbi->mutex);
  961. return -EIO;
  962. }
  963. txd->callback_param = txd;
  964. txd->callback = mx3fb_dma_done;
  965. /*
  966. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  967. * should switch to another buffer
  968. */
  969. cookie = txd->tx_submit(txd);
  970. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  971. if (cookie < 0) {
  972. dev_err(fbi->device,
  973. "Error updating SDC buf %d to address=0x%08lX\n",
  974. mx3_fbi->cur_ipu_buf, base);
  975. mutex_unlock(&mx3_fbi->mutex);
  976. return -EIO;
  977. }
  978. mx3_fbi->txd = txd;
  979. fbi->var.xoffset = var->xoffset;
  980. fbi->var.yoffset = var->yoffset;
  981. if (var->vmode & FB_VMODE_YWRAP)
  982. fbi->var.vmode |= FB_VMODE_YWRAP;
  983. else
  984. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  985. mx3_fbi->cur_var = fbi->var;
  986. mutex_unlock(&mx3_fbi->mutex);
  987. dev_dbg(fbi->device, "Update complete\n");
  988. return 0;
  989. }
  990. /*
  991. * This structure contains the pointers to the control functions that are
  992. * invoked by the core framebuffer driver to perform operations like
  993. * blitting, rectangle filling, copy regions and cursor definition.
  994. */
  995. static struct fb_ops mx3fb_ops = {
  996. .owner = THIS_MODULE,
  997. .fb_set_par = mx3fb_set_par,
  998. .fb_check_var = mx3fb_check_var,
  999. .fb_setcolreg = mx3fb_setcolreg,
  1000. .fb_pan_display = mx3fb_pan_display,
  1001. .fb_fillrect = cfb_fillrect,
  1002. .fb_copyarea = cfb_copyarea,
  1003. .fb_imageblit = cfb_imageblit,
  1004. .fb_blank = mx3fb_blank,
  1005. };
  1006. #ifdef CONFIG_PM
  1007. /*
  1008. * Power management hooks. Note that we won't be called from IRQ context,
  1009. * unlike the blank functions above, so we may sleep.
  1010. */
  1011. /*
  1012. * Suspends the framebuffer and blanks the screen. Power management support
  1013. */
  1014. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  1015. {
  1016. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1017. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1018. console_lock();
  1019. fb_set_suspend(mx3fb->fbi, 1);
  1020. console_unlock();
  1021. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1022. sdc_disable_channel(mx3_fbi);
  1023. sdc_set_brightness(mx3fb, 0);
  1024. }
  1025. return 0;
  1026. }
  1027. /*
  1028. * Resumes the framebuffer and unblanks the screen. Power management support
  1029. */
  1030. static int mx3fb_resume(struct platform_device *pdev)
  1031. {
  1032. struct mx3fb_data *mx3fb = platform_get_drvdata(pdev);
  1033. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  1034. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  1035. sdc_enable_channel(mx3_fbi);
  1036. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  1037. }
  1038. console_lock();
  1039. fb_set_suspend(mx3fb->fbi, 0);
  1040. console_unlock();
  1041. return 0;
  1042. }
  1043. #else
  1044. #define mx3fb_suspend NULL
  1045. #define mx3fb_resume NULL
  1046. #endif
  1047. /*
  1048. * Main framebuffer functions
  1049. */
  1050. /**
  1051. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1052. * @fbi: framebuffer information pointer
  1053. * @mem_len: length of mapped memory
  1054. * @lock: do not lock during initialisation
  1055. * @return: Error code indicating success or failure
  1056. *
  1057. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1058. * allow palette and pixel writes to occur without flushing the cache. Once this
  1059. * area is remapped, all virtual memory access to the video memory should occur
  1060. * at the new region.
  1061. */
  1062. static int mx3fb_map_video_memory(struct fb_info *fbi, unsigned int mem_len,
  1063. bool lock)
  1064. {
  1065. int retval = 0;
  1066. dma_addr_t addr;
  1067. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1068. mem_len,
  1069. &addr, GFP_DMA);
  1070. if (!fbi->screen_base) {
  1071. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1072. mem_len);
  1073. retval = -EBUSY;
  1074. goto err0;
  1075. }
  1076. if (lock)
  1077. mutex_lock(&fbi->mm_lock);
  1078. fbi->fix.smem_start = addr;
  1079. fbi->fix.smem_len = mem_len;
  1080. if (lock)
  1081. mutex_unlock(&fbi->mm_lock);
  1082. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1083. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1084. fbi->screen_size = fbi->fix.smem_len;
  1085. /* Clear the screen */
  1086. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1087. return 0;
  1088. err0:
  1089. fbi->fix.smem_len = 0;
  1090. fbi->fix.smem_start = 0;
  1091. fbi->screen_base = NULL;
  1092. return retval;
  1093. }
  1094. /**
  1095. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1096. * @fbi: framebuffer information pointer
  1097. * @return: error code indicating success or failure
  1098. */
  1099. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1100. {
  1101. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1102. fbi->screen_base, fbi->fix.smem_start);
  1103. fbi->screen_base = NULL;
  1104. mutex_lock(&fbi->mm_lock);
  1105. fbi->fix.smem_start = 0;
  1106. fbi->fix.smem_len = 0;
  1107. mutex_unlock(&fbi->mm_lock);
  1108. return 0;
  1109. }
  1110. /**
  1111. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1112. * @return: initialized framebuffer structure.
  1113. */
  1114. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1115. {
  1116. struct fb_info *fbi;
  1117. struct mx3fb_info *mx3fbi;
  1118. int ret;
  1119. /* Allocate sufficient memory for the fb structure */
  1120. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1121. if (!fbi)
  1122. return NULL;
  1123. mx3fbi = fbi->par;
  1124. mx3fbi->cookie = -EINVAL;
  1125. mx3fbi->cur_ipu_buf = 0;
  1126. fbi->var.activate = FB_ACTIVATE_NOW;
  1127. fbi->fbops = ops;
  1128. fbi->flags = FBINFO_FLAG_DEFAULT;
  1129. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1130. mutex_init(&mx3fbi->mutex);
  1131. /* Allocate colormap */
  1132. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1133. if (ret < 0) {
  1134. framebuffer_release(fbi);
  1135. return NULL;
  1136. }
  1137. return fbi;
  1138. }
  1139. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1140. {
  1141. struct device *dev = mx3fb->dev;
  1142. struct mx3fb_platform_data *mx3fb_pdata = dev->platform_data;
  1143. const char *name = mx3fb_pdata->name;
  1144. unsigned int irq;
  1145. struct fb_info *fbi;
  1146. struct mx3fb_info *mx3fbi;
  1147. const struct fb_videomode *mode;
  1148. int ret, num_modes;
  1149. if (mx3fb_pdata->disp_data_fmt >= ARRAY_SIZE(di_mappings)) {
  1150. dev_err(dev, "Illegal display data format %d\n",
  1151. mx3fb_pdata->disp_data_fmt);
  1152. return -EINVAL;
  1153. }
  1154. ichan->client = mx3fb;
  1155. irq = ichan->eof_irq;
  1156. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1157. return -EINVAL;
  1158. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1159. if (!fbi)
  1160. return -ENOMEM;
  1161. if (!fb_mode)
  1162. fb_mode = name;
  1163. if (!fb_mode) {
  1164. ret = -EINVAL;
  1165. goto emode;
  1166. }
  1167. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1168. mode = mx3fb_pdata->mode;
  1169. num_modes = mx3fb_pdata->num_modes;
  1170. } else {
  1171. mode = mx3fb_modedb;
  1172. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1173. }
  1174. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1175. num_modes, NULL, default_bpp)) {
  1176. ret = -EBUSY;
  1177. goto emode;
  1178. }
  1179. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1180. /* Default Y virtual size is 2x panel size */
  1181. fbi->var.yres_virtual = fbi->var.yres * 2;
  1182. mx3fb->fbi = fbi;
  1183. /* set Display Interface clock period */
  1184. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1185. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1186. sdc_set_brightness(mx3fb, 255);
  1187. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1188. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1189. mx3fbi = fbi->par;
  1190. mx3fbi->idmac_channel = ichan;
  1191. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1192. mx3fbi->mx3fb = mx3fb;
  1193. mx3fbi->blank = FB_BLANK_NORMAL;
  1194. mx3fb->disp_data_fmt = mx3fb_pdata->disp_data_fmt;
  1195. init_completion(&mx3fbi->flip_cmpl);
  1196. disable_irq(ichan->eof_irq);
  1197. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1198. ret = __set_par(fbi, false);
  1199. if (ret < 0)
  1200. goto esetpar;
  1201. __blank(FB_BLANK_UNBLANK, fbi);
  1202. dev_info(dev, "registered, using mode %s\n", fb_mode);
  1203. ret = register_framebuffer(fbi);
  1204. if (ret < 0)
  1205. goto erfb;
  1206. return 0;
  1207. erfb:
  1208. esetpar:
  1209. emode:
  1210. fb_dealloc_cmap(&fbi->cmap);
  1211. framebuffer_release(fbi);
  1212. return ret;
  1213. }
  1214. static bool chan_filter(struct dma_chan *chan, void *arg)
  1215. {
  1216. struct dma_chan_request *rq = arg;
  1217. struct device *dev;
  1218. struct mx3fb_platform_data *mx3fb_pdata;
  1219. if (!imx_dma_is_ipu(chan))
  1220. return false;
  1221. if (!rq)
  1222. return false;
  1223. dev = rq->mx3fb->dev;
  1224. mx3fb_pdata = dev->platform_data;
  1225. return rq->id == chan->chan_id &&
  1226. mx3fb_pdata->dma_dev == chan->device->dev;
  1227. }
  1228. static void release_fbi(struct fb_info *fbi)
  1229. {
  1230. mx3fb_unmap_video_memory(fbi);
  1231. fb_dealloc_cmap(&fbi->cmap);
  1232. unregister_framebuffer(fbi);
  1233. framebuffer_release(fbi);
  1234. }
  1235. static int mx3fb_probe(struct platform_device *pdev)
  1236. {
  1237. struct device *dev = &pdev->dev;
  1238. int ret;
  1239. struct resource *sdc_reg;
  1240. struct mx3fb_data *mx3fb;
  1241. dma_cap_mask_t mask;
  1242. struct dma_chan *chan;
  1243. struct dma_chan_request rq;
  1244. /*
  1245. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1246. * registers
  1247. */
  1248. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1249. if (!sdc_reg)
  1250. return -EINVAL;
  1251. mx3fb = kzalloc(sizeof(*mx3fb), GFP_KERNEL);
  1252. if (!mx3fb)
  1253. return -ENOMEM;
  1254. spin_lock_init(&mx3fb->lock);
  1255. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1256. if (!mx3fb->reg_base) {
  1257. ret = -ENOMEM;
  1258. goto eremap;
  1259. }
  1260. pr_debug("Remapped %pR at %p\n", sdc_reg, mx3fb->reg_base);
  1261. /* IDMAC interface */
  1262. dmaengine_get();
  1263. mx3fb->dev = dev;
  1264. platform_set_drvdata(pdev, mx3fb);
  1265. rq.mx3fb = mx3fb;
  1266. dma_cap_zero(mask);
  1267. dma_cap_set(DMA_SLAVE, mask);
  1268. dma_cap_set(DMA_PRIVATE, mask);
  1269. rq.id = IDMAC_SDC_0;
  1270. chan = dma_request_channel(mask, chan_filter, &rq);
  1271. if (!chan) {
  1272. ret = -EBUSY;
  1273. goto ersdc0;
  1274. }
  1275. mx3fb->backlight_level = 255;
  1276. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1277. if (ret < 0)
  1278. goto eisdc0;
  1279. return 0;
  1280. eisdc0:
  1281. dma_release_channel(chan);
  1282. ersdc0:
  1283. dmaengine_put();
  1284. iounmap(mx3fb->reg_base);
  1285. eremap:
  1286. kfree(mx3fb);
  1287. dev_err(dev, "mx3fb: failed to register fb\n");
  1288. return ret;
  1289. }
  1290. static int mx3fb_remove(struct platform_device *dev)
  1291. {
  1292. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1293. struct fb_info *fbi = mx3fb->fbi;
  1294. struct mx3fb_info *mx3_fbi = fbi->par;
  1295. struct dma_chan *chan;
  1296. chan = &mx3_fbi->idmac_channel->dma_chan;
  1297. release_fbi(fbi);
  1298. dma_release_channel(chan);
  1299. dmaengine_put();
  1300. iounmap(mx3fb->reg_base);
  1301. kfree(mx3fb);
  1302. return 0;
  1303. }
  1304. static struct platform_driver mx3fb_driver = {
  1305. .driver = {
  1306. .name = MX3FB_NAME,
  1307. .owner = THIS_MODULE,
  1308. },
  1309. .probe = mx3fb_probe,
  1310. .remove = mx3fb_remove,
  1311. .suspend = mx3fb_suspend,
  1312. .resume = mx3fb_resume,
  1313. };
  1314. /*
  1315. * Parse user specified options (`video=mx3fb:')
  1316. * example:
  1317. * video=mx3fb:bpp=16
  1318. */
  1319. static int __init mx3fb_setup(void)
  1320. {
  1321. #ifndef MODULE
  1322. char *opt, *options = NULL;
  1323. if (fb_get_options("mx3fb", &options))
  1324. return -ENODEV;
  1325. if (!options || !*options)
  1326. return 0;
  1327. while ((opt = strsep(&options, ",")) != NULL) {
  1328. if (!*opt)
  1329. continue;
  1330. if (!strncmp(opt, "bpp=", 4))
  1331. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1332. else
  1333. fb_mode = opt;
  1334. }
  1335. #endif
  1336. return 0;
  1337. }
  1338. static int __init mx3fb_init(void)
  1339. {
  1340. int ret = mx3fb_setup();
  1341. if (ret < 0)
  1342. return ret;
  1343. ret = platform_driver_register(&mx3fb_driver);
  1344. return ret;
  1345. }
  1346. static void __exit mx3fb_exit(void)
  1347. {
  1348. platform_driver_unregister(&mx3fb_driver);
  1349. }
  1350. module_init(mx3fb_init);
  1351. module_exit(mx3fb_exit);
  1352. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1353. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1354. MODULE_ALIAS("platform:" MX3FB_NAME);
  1355. MODULE_LICENSE("GPL v2");