fsl-diu-fb.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * Freescale DIU Frame Buffer device driver
  5. *
  6. * Authors: Hongjun Chen <hong-jun.chen@freescale.com>
  7. * Paul Widmer <paul.widmer@freescale.com>
  8. * Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  9. * York Sun <yorksun@freescale.com>
  10. *
  11. * Based on imxfb.c Copyright (C) 2004 S.Hauer, Pengutronix
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/errno.h>
  22. #include <linux/string.h>
  23. #include <linux/slab.h>
  24. #include <linux/fb.h>
  25. #include <linux/init.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/clk.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/spinlock.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include <linux/fsl-diu-fb.h>
  35. #include "edid.h"
  36. #define NUM_AOIS 5 /* 1 for plane 0, 2 for planes 1 & 2 each */
  37. /* HW cursor parameters */
  38. #define MAX_CURS 32
  39. /* INT_STATUS/INT_MASK field descriptions */
  40. #define INT_VSYNC 0x01 /* Vsync interrupt */
  41. #define INT_VSYNC_WB 0x02 /* Vsync interrupt for write back operation */
  42. #define INT_UNDRUN 0x04 /* Under run exception interrupt */
  43. #define INT_PARERR 0x08 /* Display parameters error interrupt */
  44. #define INT_LS_BF_VS 0x10 /* Lines before vsync. interrupt */
  45. /*
  46. * List of supported video modes
  47. *
  48. * The first entry is the default video mode. The remain entries are in
  49. * order if increasing resolution and frequency. The 320x240-60 mode is
  50. * the initial AOI for the second and third planes.
  51. */
  52. static struct fb_videomode fsl_diu_mode_db[] = {
  53. {
  54. .refresh = 60,
  55. .xres = 1024,
  56. .yres = 768,
  57. .pixclock = 15385,
  58. .left_margin = 160,
  59. .right_margin = 24,
  60. .upper_margin = 29,
  61. .lower_margin = 3,
  62. .hsync_len = 136,
  63. .vsync_len = 6,
  64. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  65. .vmode = FB_VMODE_NONINTERLACED
  66. },
  67. {
  68. .refresh = 60,
  69. .xres = 320,
  70. .yres = 240,
  71. .pixclock = 79440,
  72. .left_margin = 16,
  73. .right_margin = 16,
  74. .upper_margin = 16,
  75. .lower_margin = 5,
  76. .hsync_len = 48,
  77. .vsync_len = 1,
  78. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  79. .vmode = FB_VMODE_NONINTERLACED
  80. },
  81. {
  82. .refresh = 60,
  83. .xres = 640,
  84. .yres = 480,
  85. .pixclock = 39722,
  86. .left_margin = 48,
  87. .right_margin = 16,
  88. .upper_margin = 33,
  89. .lower_margin = 10,
  90. .hsync_len = 96,
  91. .vsync_len = 2,
  92. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  93. .vmode = FB_VMODE_NONINTERLACED
  94. },
  95. {
  96. .refresh = 72,
  97. .xres = 640,
  98. .yres = 480,
  99. .pixclock = 32052,
  100. .left_margin = 128,
  101. .right_margin = 24,
  102. .upper_margin = 28,
  103. .lower_margin = 9,
  104. .hsync_len = 40,
  105. .vsync_len = 3,
  106. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  107. .vmode = FB_VMODE_NONINTERLACED
  108. },
  109. {
  110. .refresh = 75,
  111. .xres = 640,
  112. .yres = 480,
  113. .pixclock = 31747,
  114. .left_margin = 120,
  115. .right_margin = 16,
  116. .upper_margin = 16,
  117. .lower_margin = 1,
  118. .hsync_len = 64,
  119. .vsync_len = 3,
  120. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  121. .vmode = FB_VMODE_NONINTERLACED
  122. },
  123. {
  124. .refresh = 90,
  125. .xres = 640,
  126. .yres = 480,
  127. .pixclock = 25057,
  128. .left_margin = 120,
  129. .right_margin = 32,
  130. .upper_margin = 14,
  131. .lower_margin = 25,
  132. .hsync_len = 40,
  133. .vsync_len = 14,
  134. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  135. .vmode = FB_VMODE_NONINTERLACED
  136. },
  137. {
  138. .refresh = 100,
  139. .xres = 640,
  140. .yres = 480,
  141. .pixclock = 22272,
  142. .left_margin = 48,
  143. .right_margin = 32,
  144. .upper_margin = 17,
  145. .lower_margin = 22,
  146. .hsync_len = 128,
  147. .vsync_len = 12,
  148. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  149. .vmode = FB_VMODE_NONINTERLACED
  150. },
  151. {
  152. .refresh = 60,
  153. .xres = 800,
  154. .yres = 480,
  155. .pixclock = 33805,
  156. .left_margin = 96,
  157. .right_margin = 24,
  158. .upper_margin = 10,
  159. .lower_margin = 3,
  160. .hsync_len = 72,
  161. .vsync_len = 7,
  162. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  163. .vmode = FB_VMODE_NONINTERLACED
  164. },
  165. {
  166. .refresh = 60,
  167. .xres = 800,
  168. .yres = 600,
  169. .pixclock = 25000,
  170. .left_margin = 88,
  171. .right_margin = 40,
  172. .upper_margin = 23,
  173. .lower_margin = 1,
  174. .hsync_len = 128,
  175. .vsync_len = 4,
  176. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  177. .vmode = FB_VMODE_NONINTERLACED
  178. },
  179. {
  180. .refresh = 60,
  181. .xres = 854,
  182. .yres = 480,
  183. .pixclock = 31518,
  184. .left_margin = 104,
  185. .right_margin = 16,
  186. .upper_margin = 13,
  187. .lower_margin = 1,
  188. .hsync_len = 88,
  189. .vsync_len = 3,
  190. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  191. .vmode = FB_VMODE_NONINTERLACED
  192. },
  193. {
  194. .refresh = 70,
  195. .xres = 1024,
  196. .yres = 768,
  197. .pixclock = 16886,
  198. .left_margin = 3,
  199. .right_margin = 3,
  200. .upper_margin = 2,
  201. .lower_margin = 2,
  202. .hsync_len = 40,
  203. .vsync_len = 18,
  204. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  205. .vmode = FB_VMODE_NONINTERLACED
  206. },
  207. {
  208. .refresh = 75,
  209. .xres = 1024,
  210. .yres = 768,
  211. .pixclock = 15009,
  212. .left_margin = 3,
  213. .right_margin = 3,
  214. .upper_margin = 2,
  215. .lower_margin = 2,
  216. .hsync_len = 80,
  217. .vsync_len = 32,
  218. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  219. .vmode = FB_VMODE_NONINTERLACED
  220. },
  221. {
  222. .refresh = 60,
  223. .xres = 1280,
  224. .yres = 480,
  225. .pixclock = 18939,
  226. .left_margin = 353,
  227. .right_margin = 47,
  228. .upper_margin = 39,
  229. .lower_margin = 4,
  230. .hsync_len = 8,
  231. .vsync_len = 2,
  232. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  233. .vmode = FB_VMODE_NONINTERLACED
  234. },
  235. {
  236. .refresh = 60,
  237. .xres = 1280,
  238. .yres = 720,
  239. .pixclock = 13426,
  240. .left_margin = 192,
  241. .right_margin = 64,
  242. .upper_margin = 22,
  243. .lower_margin = 1,
  244. .hsync_len = 136,
  245. .vsync_len = 3,
  246. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  247. .vmode = FB_VMODE_NONINTERLACED
  248. },
  249. {
  250. .refresh = 60,
  251. .xres = 1280,
  252. .yres = 1024,
  253. .pixclock = 9375,
  254. .left_margin = 38,
  255. .right_margin = 128,
  256. .upper_margin = 2,
  257. .lower_margin = 7,
  258. .hsync_len = 216,
  259. .vsync_len = 37,
  260. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  261. .vmode = FB_VMODE_NONINTERLACED
  262. },
  263. {
  264. .refresh = 70,
  265. .xres = 1280,
  266. .yres = 1024,
  267. .pixclock = 9380,
  268. .left_margin = 6,
  269. .right_margin = 6,
  270. .upper_margin = 4,
  271. .lower_margin = 4,
  272. .hsync_len = 60,
  273. .vsync_len = 94,
  274. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  275. .vmode = FB_VMODE_NONINTERLACED
  276. },
  277. {
  278. .refresh = 75,
  279. .xres = 1280,
  280. .yres = 1024,
  281. .pixclock = 9380,
  282. .left_margin = 6,
  283. .right_margin = 6,
  284. .upper_margin = 4,
  285. .lower_margin = 4,
  286. .hsync_len = 60,
  287. .vsync_len = 15,
  288. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  289. .vmode = FB_VMODE_NONINTERLACED
  290. },
  291. {
  292. .refresh = 60,
  293. .xres = 1920,
  294. .yres = 1080,
  295. .pixclock = 5787,
  296. .left_margin = 328,
  297. .right_margin = 120,
  298. .upper_margin = 34,
  299. .lower_margin = 1,
  300. .hsync_len = 208,
  301. .vsync_len = 3,
  302. .sync = FB_SYNC_COMP_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  303. .vmode = FB_VMODE_NONINTERLACED
  304. },
  305. };
  306. static char *fb_mode;
  307. static unsigned long default_bpp = 32;
  308. static enum fsl_diu_monitor_port monitor_port;
  309. static char *monitor_string;
  310. #if defined(CONFIG_NOT_COHERENT_CACHE)
  311. static u8 *coherence_data;
  312. static size_t coherence_data_size;
  313. static unsigned int d_cache_line_size;
  314. #endif
  315. static DEFINE_SPINLOCK(diu_lock);
  316. enum mfb_index {
  317. PLANE0 = 0, /* Plane 0, only one AOI that fills the screen */
  318. PLANE1_AOI0, /* Plane 1, first AOI */
  319. PLANE1_AOI1, /* Plane 1, second AOI */
  320. PLANE2_AOI0, /* Plane 2, first AOI */
  321. PLANE2_AOI1, /* Plane 2, second AOI */
  322. };
  323. struct mfb_info {
  324. enum mfb_index index;
  325. char *id;
  326. int registered;
  327. unsigned long pseudo_palette[16];
  328. struct diu_ad *ad;
  329. unsigned char g_alpha;
  330. unsigned int count;
  331. int x_aoi_d; /* aoi display x offset to physical screen */
  332. int y_aoi_d; /* aoi display y offset to physical screen */
  333. struct fsl_diu_data *parent;
  334. };
  335. /**
  336. * struct fsl_diu_data - per-DIU data structure
  337. * @dma_addr: DMA address of this structure
  338. * @fsl_diu_info: fb_info objects, one per AOI
  339. * @dev_attr: sysfs structure
  340. * @irq: IRQ
  341. * @monitor_port: the monitor port this DIU is connected to
  342. * @diu_reg: pointer to the DIU hardware registers
  343. * @reg_lock: spinlock for register access
  344. * @dummy_aoi: video buffer for the 4x4 32-bit dummy AOI
  345. * dummy_ad: DIU Area Descriptor for the dummy AOI
  346. * @ad[]: Area Descriptors for each real AOI
  347. * @gamma: gamma color table
  348. * @cursor: hardware cursor data
  349. *
  350. * This data structure must be allocated with 32-byte alignment, so that the
  351. * internal fields can be aligned properly.
  352. */
  353. struct fsl_diu_data {
  354. dma_addr_t dma_addr;
  355. struct fb_info fsl_diu_info[NUM_AOIS];
  356. struct mfb_info mfb[NUM_AOIS];
  357. struct device_attribute dev_attr;
  358. unsigned int irq;
  359. enum fsl_diu_monitor_port monitor_port;
  360. struct diu __iomem *diu_reg;
  361. spinlock_t reg_lock;
  362. u8 dummy_aoi[4 * 4 * 4];
  363. struct diu_ad dummy_ad __aligned(8);
  364. struct diu_ad ad[NUM_AOIS] __aligned(8);
  365. u8 gamma[256 * 3] __aligned(32);
  366. u8 cursor[MAX_CURS * MAX_CURS * 2] __aligned(32);
  367. uint8_t edid_data[EDID_LENGTH];
  368. bool has_edid;
  369. } __aligned(32);
  370. /* Determine the DMA address of a member of the fsl_diu_data structure */
  371. #define DMA_ADDR(p, f) ((p)->dma_addr + offsetof(struct fsl_diu_data, f))
  372. static struct mfb_info mfb_template[] = {
  373. {
  374. .index = PLANE0,
  375. .id = "Panel0",
  376. .registered = 0,
  377. .count = 0,
  378. .x_aoi_d = 0,
  379. .y_aoi_d = 0,
  380. },
  381. {
  382. .index = PLANE1_AOI0,
  383. .id = "Panel1 AOI0",
  384. .registered = 0,
  385. .g_alpha = 0xff,
  386. .count = 0,
  387. .x_aoi_d = 0,
  388. .y_aoi_d = 0,
  389. },
  390. {
  391. .index = PLANE1_AOI1,
  392. .id = "Panel1 AOI1",
  393. .registered = 0,
  394. .g_alpha = 0xff,
  395. .count = 0,
  396. .x_aoi_d = 0,
  397. .y_aoi_d = 480,
  398. },
  399. {
  400. .index = PLANE2_AOI0,
  401. .id = "Panel2 AOI0",
  402. .registered = 0,
  403. .g_alpha = 0xff,
  404. .count = 0,
  405. .x_aoi_d = 640,
  406. .y_aoi_d = 0,
  407. },
  408. {
  409. .index = PLANE2_AOI1,
  410. .id = "Panel2 AOI1",
  411. .registered = 0,
  412. .g_alpha = 0xff,
  413. .count = 0,
  414. .x_aoi_d = 640,
  415. .y_aoi_d = 480,
  416. },
  417. };
  418. #ifdef DEBUG
  419. static void __attribute__ ((unused)) fsl_diu_dump(struct diu __iomem *hw)
  420. {
  421. mb();
  422. pr_debug("DIU: desc=%08x,%08x,%08x, gamma=%08x pallete=%08x "
  423. "cursor=%08x curs_pos=%08x diu_mode=%08x bgnd=%08x "
  424. "disp_size=%08x hsyn_para=%08x vsyn_para=%08x syn_pol=%08x "
  425. "thresholds=%08x int_mask=%08x plut=%08x\n",
  426. hw->desc[0], hw->desc[1], hw->desc[2], hw->gamma,
  427. hw->pallete, hw->cursor, hw->curs_pos, hw->diu_mode,
  428. hw->bgnd, hw->disp_size, hw->hsyn_para, hw->vsyn_para,
  429. hw->syn_pol, hw->thresholds, hw->int_mask, hw->plut);
  430. rmb();
  431. }
  432. #endif
  433. /**
  434. * fsl_diu_name_to_port - convert a port name to a monitor port enum
  435. *
  436. * Takes the name of a monitor port ("dvi", "lvds", or "dlvds") and returns
  437. * the enum fsl_diu_monitor_port that corresponds to that string.
  438. *
  439. * For compatibility with older versions, a number ("0", "1", or "2") is also
  440. * supported.
  441. *
  442. * If the string is unknown, DVI is assumed.
  443. *
  444. * If the particular port is not supported by the platform, another port
  445. * (platform-specific) is chosen instead.
  446. */
  447. static enum fsl_diu_monitor_port fsl_diu_name_to_port(const char *s)
  448. {
  449. enum fsl_diu_monitor_port port = FSL_DIU_PORT_DVI;
  450. unsigned long val;
  451. if (s) {
  452. if (!strict_strtoul(s, 10, &val) && (val <= 2))
  453. port = (enum fsl_diu_monitor_port) val;
  454. else if (strncmp(s, "lvds", 4) == 0)
  455. port = FSL_DIU_PORT_LVDS;
  456. else if (strncmp(s, "dlvds", 5) == 0)
  457. port = FSL_DIU_PORT_DLVDS;
  458. }
  459. return diu_ops.valid_monitor_port(port);
  460. }
  461. /*
  462. * Workaround for failed writing desc register of planes.
  463. * Needed with MPC5121 DIU rev 2.0 silicon.
  464. */
  465. void wr_reg_wa(u32 *reg, u32 val)
  466. {
  467. do {
  468. out_be32(reg, val);
  469. } while (in_be32(reg) != val);
  470. }
  471. static void fsl_diu_enable_panel(struct fb_info *info)
  472. {
  473. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  474. struct diu_ad *ad = mfbi->ad;
  475. struct fsl_diu_data *data = mfbi->parent;
  476. struct diu __iomem *hw = data->diu_reg;
  477. switch (mfbi->index) {
  478. case PLANE0:
  479. wr_reg_wa(&hw->desc[0], ad->paddr);
  480. break;
  481. case PLANE1_AOI0:
  482. cmfbi = &data->mfb[2];
  483. if (hw->desc[1] != ad->paddr) { /* AOI0 closed */
  484. if (cmfbi->count > 0) /* AOI1 open */
  485. ad->next_ad =
  486. cpu_to_le32(cmfbi->ad->paddr);
  487. else
  488. ad->next_ad = 0;
  489. wr_reg_wa(&hw->desc[1], ad->paddr);
  490. }
  491. break;
  492. case PLANE2_AOI0:
  493. cmfbi = &data->mfb[4];
  494. if (hw->desc[2] != ad->paddr) { /* AOI0 closed */
  495. if (cmfbi->count > 0) /* AOI1 open */
  496. ad->next_ad =
  497. cpu_to_le32(cmfbi->ad->paddr);
  498. else
  499. ad->next_ad = 0;
  500. wr_reg_wa(&hw->desc[2], ad->paddr);
  501. }
  502. break;
  503. case PLANE1_AOI1:
  504. pmfbi = &data->mfb[1];
  505. ad->next_ad = 0;
  506. if (hw->desc[1] == data->dummy_ad.paddr)
  507. wr_reg_wa(&hw->desc[1], ad->paddr);
  508. else /* AOI0 open */
  509. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  510. break;
  511. case PLANE2_AOI1:
  512. pmfbi = &data->mfb[3];
  513. ad->next_ad = 0;
  514. if (hw->desc[2] == data->dummy_ad.paddr)
  515. wr_reg_wa(&hw->desc[2], ad->paddr);
  516. else /* AOI0 was open */
  517. pmfbi->ad->next_ad = cpu_to_le32(ad->paddr);
  518. break;
  519. }
  520. }
  521. static void fsl_diu_disable_panel(struct fb_info *info)
  522. {
  523. struct mfb_info *pmfbi, *cmfbi, *mfbi = info->par;
  524. struct diu_ad *ad = mfbi->ad;
  525. struct fsl_diu_data *data = mfbi->parent;
  526. struct diu __iomem *hw = data->diu_reg;
  527. switch (mfbi->index) {
  528. case PLANE0:
  529. wr_reg_wa(&hw->desc[0], 0);
  530. break;
  531. case PLANE1_AOI0:
  532. cmfbi = &data->mfb[2];
  533. if (cmfbi->count > 0) /* AOI1 is open */
  534. wr_reg_wa(&hw->desc[1], cmfbi->ad->paddr);
  535. /* move AOI1 to the first */
  536. else /* AOI1 was closed */
  537. wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
  538. /* close AOI 0 */
  539. break;
  540. case PLANE2_AOI0:
  541. cmfbi = &data->mfb[4];
  542. if (cmfbi->count > 0) /* AOI1 is open */
  543. wr_reg_wa(&hw->desc[2], cmfbi->ad->paddr);
  544. /* move AOI1 to the first */
  545. else /* AOI1 was closed */
  546. wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
  547. /* close AOI 0 */
  548. break;
  549. case PLANE1_AOI1:
  550. pmfbi = &data->mfb[1];
  551. if (hw->desc[1] != ad->paddr) {
  552. /* AOI1 is not the first in the chain */
  553. if (pmfbi->count > 0)
  554. /* AOI0 is open, must be the first */
  555. pmfbi->ad->next_ad = 0;
  556. } else /* AOI1 is the first in the chain */
  557. wr_reg_wa(&hw->desc[1], data->dummy_ad.paddr);
  558. /* close AOI 1 */
  559. break;
  560. case PLANE2_AOI1:
  561. pmfbi = &data->mfb[3];
  562. if (hw->desc[2] != ad->paddr) {
  563. /* AOI1 is not the first in the chain */
  564. if (pmfbi->count > 0)
  565. /* AOI0 is open, must be the first */
  566. pmfbi->ad->next_ad = 0;
  567. } else /* AOI1 is the first in the chain */
  568. wr_reg_wa(&hw->desc[2], data->dummy_ad.paddr);
  569. /* close AOI 1 */
  570. break;
  571. }
  572. }
  573. static void enable_lcdc(struct fb_info *info)
  574. {
  575. struct mfb_info *mfbi = info->par;
  576. struct fsl_diu_data *data = mfbi->parent;
  577. struct diu __iomem *hw = data->diu_reg;
  578. out_be32(&hw->diu_mode, MFB_MODE1);
  579. }
  580. static void disable_lcdc(struct fb_info *info)
  581. {
  582. struct mfb_info *mfbi = info->par;
  583. struct fsl_diu_data *data = mfbi->parent;
  584. struct diu __iomem *hw = data->diu_reg;
  585. out_be32(&hw->diu_mode, 0);
  586. }
  587. static void adjust_aoi_size_position(struct fb_var_screeninfo *var,
  588. struct fb_info *info)
  589. {
  590. struct mfb_info *lower_aoi_mfbi, *upper_aoi_mfbi, *mfbi = info->par;
  591. struct fsl_diu_data *data = mfbi->parent;
  592. int available_height, upper_aoi_bottom;
  593. enum mfb_index index = mfbi->index;
  594. int lower_aoi_is_open, upper_aoi_is_open;
  595. __u32 base_plane_width, base_plane_height, upper_aoi_height;
  596. base_plane_width = data->fsl_diu_info[0].var.xres;
  597. base_plane_height = data->fsl_diu_info[0].var.yres;
  598. if (mfbi->x_aoi_d < 0)
  599. mfbi->x_aoi_d = 0;
  600. if (mfbi->y_aoi_d < 0)
  601. mfbi->y_aoi_d = 0;
  602. switch (index) {
  603. case PLANE0:
  604. if (mfbi->x_aoi_d != 0)
  605. mfbi->x_aoi_d = 0;
  606. if (mfbi->y_aoi_d != 0)
  607. mfbi->y_aoi_d = 0;
  608. break;
  609. case PLANE1_AOI0:
  610. case PLANE2_AOI0:
  611. lower_aoi_mfbi = data->fsl_diu_info[index+1].par;
  612. lower_aoi_is_open = lower_aoi_mfbi->count > 0 ? 1 : 0;
  613. if (var->xres > base_plane_width)
  614. var->xres = base_plane_width;
  615. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  616. mfbi->x_aoi_d = base_plane_width - var->xres;
  617. if (lower_aoi_is_open)
  618. available_height = lower_aoi_mfbi->y_aoi_d;
  619. else
  620. available_height = base_plane_height;
  621. if (var->yres > available_height)
  622. var->yres = available_height;
  623. if ((mfbi->y_aoi_d + var->yres) > available_height)
  624. mfbi->y_aoi_d = available_height - var->yres;
  625. break;
  626. case PLANE1_AOI1:
  627. case PLANE2_AOI1:
  628. upper_aoi_mfbi = data->fsl_diu_info[index-1].par;
  629. upper_aoi_height = data->fsl_diu_info[index-1].var.yres;
  630. upper_aoi_bottom = upper_aoi_mfbi->y_aoi_d + upper_aoi_height;
  631. upper_aoi_is_open = upper_aoi_mfbi->count > 0 ? 1 : 0;
  632. if (var->xres > base_plane_width)
  633. var->xres = base_plane_width;
  634. if ((mfbi->x_aoi_d + var->xres) > base_plane_width)
  635. mfbi->x_aoi_d = base_plane_width - var->xres;
  636. if (mfbi->y_aoi_d < 0)
  637. mfbi->y_aoi_d = 0;
  638. if (upper_aoi_is_open) {
  639. if (mfbi->y_aoi_d < upper_aoi_bottom)
  640. mfbi->y_aoi_d = upper_aoi_bottom;
  641. available_height = base_plane_height
  642. - upper_aoi_bottom;
  643. } else
  644. available_height = base_plane_height;
  645. if (var->yres > available_height)
  646. var->yres = available_height;
  647. if ((mfbi->y_aoi_d + var->yres) > base_plane_height)
  648. mfbi->y_aoi_d = base_plane_height - var->yres;
  649. break;
  650. }
  651. }
  652. /*
  653. * Checks to see if the hardware supports the state requested by var passed
  654. * in. This function does not alter the hardware state! If the var passed in
  655. * is slightly off by what the hardware can support then we alter the var
  656. * PASSED in to what we can do. If the hardware doesn't support mode change
  657. * a -EINVAL will be returned by the upper layers.
  658. */
  659. static int fsl_diu_check_var(struct fb_var_screeninfo *var,
  660. struct fb_info *info)
  661. {
  662. if (var->xres_virtual < var->xres)
  663. var->xres_virtual = var->xres;
  664. if (var->yres_virtual < var->yres)
  665. var->yres_virtual = var->yres;
  666. if (var->xoffset < 0)
  667. var->xoffset = 0;
  668. if (var->yoffset < 0)
  669. var->yoffset = 0;
  670. if (var->xoffset + info->var.xres > info->var.xres_virtual)
  671. var->xoffset = info->var.xres_virtual - info->var.xres;
  672. if (var->yoffset + info->var.yres > info->var.yres_virtual)
  673. var->yoffset = info->var.yres_virtual - info->var.yres;
  674. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  675. (var->bits_per_pixel != 16))
  676. var->bits_per_pixel = default_bpp;
  677. switch (var->bits_per_pixel) {
  678. case 16:
  679. var->red.length = 5;
  680. var->red.offset = 11;
  681. var->red.msb_right = 0;
  682. var->green.length = 6;
  683. var->green.offset = 5;
  684. var->green.msb_right = 0;
  685. var->blue.length = 5;
  686. var->blue.offset = 0;
  687. var->blue.msb_right = 0;
  688. var->transp.length = 0;
  689. var->transp.offset = 0;
  690. var->transp.msb_right = 0;
  691. break;
  692. case 24:
  693. var->red.length = 8;
  694. var->red.offset = 0;
  695. var->red.msb_right = 0;
  696. var->green.length = 8;
  697. var->green.offset = 8;
  698. var->green.msb_right = 0;
  699. var->blue.length = 8;
  700. var->blue.offset = 16;
  701. var->blue.msb_right = 0;
  702. var->transp.length = 0;
  703. var->transp.offset = 0;
  704. var->transp.msb_right = 0;
  705. break;
  706. case 32:
  707. var->red.length = 8;
  708. var->red.offset = 16;
  709. var->red.msb_right = 0;
  710. var->green.length = 8;
  711. var->green.offset = 8;
  712. var->green.msb_right = 0;
  713. var->blue.length = 8;
  714. var->blue.offset = 0;
  715. var->blue.msb_right = 0;
  716. var->transp.length = 8;
  717. var->transp.offset = 24;
  718. var->transp.msb_right = 0;
  719. break;
  720. }
  721. var->height = -1;
  722. var->width = -1;
  723. var->grayscale = 0;
  724. /* Copy nonstd field to/from sync for fbset usage */
  725. var->sync |= var->nonstd;
  726. var->nonstd |= var->sync;
  727. adjust_aoi_size_position(var, info);
  728. return 0;
  729. }
  730. static void set_fix(struct fb_info *info)
  731. {
  732. struct fb_fix_screeninfo *fix = &info->fix;
  733. struct fb_var_screeninfo *var = &info->var;
  734. struct mfb_info *mfbi = info->par;
  735. strncpy(fix->id, mfbi->id, sizeof(fix->id));
  736. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  737. fix->type = FB_TYPE_PACKED_PIXELS;
  738. fix->accel = FB_ACCEL_NONE;
  739. fix->visual = FB_VISUAL_TRUECOLOR;
  740. fix->xpanstep = 1;
  741. fix->ypanstep = 1;
  742. }
  743. static void update_lcdc(struct fb_info *info)
  744. {
  745. struct fb_var_screeninfo *var = &info->var;
  746. struct mfb_info *mfbi = info->par;
  747. struct fsl_diu_data *data = mfbi->parent;
  748. struct diu __iomem *hw;
  749. int i, j;
  750. u8 *gamma_table_base;
  751. u32 temp;
  752. hw = data->diu_reg;
  753. if (diu_ops.set_monitor_port)
  754. diu_ops.set_monitor_port(data->monitor_port);
  755. gamma_table_base = data->gamma;
  756. /* Prep for DIU init - gamma table, cursor table */
  757. for (i = 0; i <= 2; i++)
  758. for (j = 0; j <= 255; j++)
  759. *gamma_table_base++ = j;
  760. if (diu_ops.set_gamma_table)
  761. diu_ops.set_gamma_table(data->monitor_port, data->gamma);
  762. disable_lcdc(info);
  763. /* Program DIU registers */
  764. out_be32(&hw->gamma, DMA_ADDR(data, gamma));
  765. out_be32(&hw->cursor, DMA_ADDR(data, cursor));
  766. out_be32(&hw->bgnd, 0x007F7F7F); /* Set background to grey */
  767. out_be32(&hw->disp_size, (var->yres << 16) | var->xres);
  768. /* Horizontal and vertical configuration register */
  769. temp = var->left_margin << 22 | /* BP_H */
  770. var->hsync_len << 11 | /* PW_H */
  771. var->right_margin; /* FP_H */
  772. out_be32(&hw->hsyn_para, temp);
  773. temp = var->upper_margin << 22 | /* BP_V */
  774. var->vsync_len << 11 | /* PW_V */
  775. var->lower_margin; /* FP_V */
  776. out_be32(&hw->vsyn_para, temp);
  777. diu_ops.set_pixel_clock(var->pixclock);
  778. #ifndef CONFIG_PPC_MPC512x
  779. /*
  780. * The PLUT register is defined differently on the MPC5121 than it
  781. * is on other SOCs. Unfortunately, there's no documentation that
  782. * explains how it's supposed to be programmed, so for now, we leave
  783. * it at the default value on the MPC5121.
  784. *
  785. * For other SOCs, program it for the highest priority, which will
  786. * reduce the chance of underrun. Technically, we should scale the
  787. * priority to match the screen resolution, but doing that properly
  788. * requires delicate fine-tuning for each use-case.
  789. */
  790. out_be32(&hw->plut, 0x01F5F666);
  791. #endif
  792. /* Enable the DIU */
  793. enable_lcdc(info);
  794. }
  795. static int map_video_memory(struct fb_info *info)
  796. {
  797. u32 smem_len = info->fix.line_length * info->var.yres_virtual;
  798. void *p;
  799. p = alloc_pages_exact(smem_len, GFP_DMA | __GFP_ZERO);
  800. if (!p) {
  801. dev_err(info->dev, "unable to allocate fb memory\n");
  802. return -ENOMEM;
  803. }
  804. mutex_lock(&info->mm_lock);
  805. info->screen_base = p;
  806. info->fix.smem_start = virt_to_phys(info->screen_base);
  807. info->fix.smem_len = smem_len;
  808. mutex_unlock(&info->mm_lock);
  809. info->screen_size = info->fix.smem_len;
  810. return 0;
  811. }
  812. static void unmap_video_memory(struct fb_info *info)
  813. {
  814. void *p = info->screen_base;
  815. size_t l = info->fix.smem_len;
  816. mutex_lock(&info->mm_lock);
  817. info->screen_base = NULL;
  818. info->fix.smem_start = 0;
  819. info->fix.smem_len = 0;
  820. mutex_unlock(&info->mm_lock);
  821. if (p)
  822. free_pages_exact(p, l);
  823. }
  824. /*
  825. * Using the fb_var_screeninfo in fb_info we set the aoi of this
  826. * particular framebuffer. It is a light version of fsl_diu_set_par.
  827. */
  828. static int fsl_diu_set_aoi(struct fb_info *info)
  829. {
  830. struct fb_var_screeninfo *var = &info->var;
  831. struct mfb_info *mfbi = info->par;
  832. struct diu_ad *ad = mfbi->ad;
  833. /* AOI should not be greater than display size */
  834. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  835. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  836. return 0;
  837. }
  838. /**
  839. * fsl_diu_get_pixel_format: return the pixel format for a given color depth
  840. *
  841. * The pixel format is a 32-bit value that determine which bits in each
  842. * pixel are to be used for each color. This is the default function used
  843. * if the platform does not define its own version.
  844. */
  845. static u32 fsl_diu_get_pixel_format(unsigned int bits_per_pixel)
  846. {
  847. #define PF_BYTE_F 0x10000000
  848. #define PF_ALPHA_C_MASK 0x0E000000
  849. #define PF_ALPHA_C_SHIFT 25
  850. #define PF_BLUE_C_MASK 0x01800000
  851. #define PF_BLUE_C_SHIFT 23
  852. #define PF_GREEN_C_MASK 0x00600000
  853. #define PF_GREEN_C_SHIFT 21
  854. #define PF_RED_C_MASK 0x00180000
  855. #define PF_RED_C_SHIFT 19
  856. #define PF_PALETTE 0x00040000
  857. #define PF_PIXEL_S_MASK 0x00030000
  858. #define PF_PIXEL_S_SHIFT 16
  859. #define PF_COMP_3_MASK 0x0000F000
  860. #define PF_COMP_3_SHIFT 12
  861. #define PF_COMP_2_MASK 0x00000F00
  862. #define PF_COMP_2_SHIFT 8
  863. #define PF_COMP_1_MASK 0x000000F0
  864. #define PF_COMP_1_SHIFT 4
  865. #define PF_COMP_0_MASK 0x0000000F
  866. #define PF_COMP_0_SHIFT 0
  867. #define MAKE_PF(alpha, red, green, blue, size, c0, c1, c2, c3) \
  868. cpu_to_le32(PF_BYTE_F | (alpha << PF_ALPHA_C_SHIFT) | \
  869. (blue << PF_BLUE_C_SHIFT) | (green << PF_GREEN_C_SHIFT) | \
  870. (red << PF_RED_C_SHIFT) | (c3 << PF_COMP_3_SHIFT) | \
  871. (c2 << PF_COMP_2_SHIFT) | (c1 << PF_COMP_1_SHIFT) | \
  872. (c0 << PF_COMP_0_SHIFT) | (size << PF_PIXEL_S_SHIFT))
  873. switch (bits_per_pixel) {
  874. case 32:
  875. /* 0x88883316 */
  876. return MAKE_PF(3, 2, 1, 0, 3, 8, 8, 8, 8);
  877. case 24:
  878. /* 0x88082219 */
  879. return MAKE_PF(4, 0, 1, 2, 2, 8, 8, 8, 0);
  880. case 16:
  881. /* 0x65053118 */
  882. return MAKE_PF(4, 2, 1, 0, 1, 5, 6, 5, 0);
  883. default:
  884. pr_err("fsl-diu: unsupported color depth %u\n", bits_per_pixel);
  885. return 0;
  886. }
  887. }
  888. /*
  889. * Using the fb_var_screeninfo in fb_info we set the resolution of this
  890. * particular framebuffer. This function alters the fb_fix_screeninfo stored
  891. * in fb_info. It does not alter var in fb_info since we are using that
  892. * data. This means we depend on the data in var inside fb_info to be
  893. * supported by the hardware. fsl_diu_check_var is always called before
  894. * fsl_diu_set_par to ensure this.
  895. */
  896. static int fsl_diu_set_par(struct fb_info *info)
  897. {
  898. unsigned long len;
  899. struct fb_var_screeninfo *var = &info->var;
  900. struct mfb_info *mfbi = info->par;
  901. struct fsl_diu_data *data = mfbi->parent;
  902. struct diu_ad *ad = mfbi->ad;
  903. struct diu __iomem *hw;
  904. hw = data->diu_reg;
  905. set_fix(info);
  906. len = info->var.yres_virtual * info->fix.line_length;
  907. /* Alloc & dealloc each time resolution/bpp change */
  908. if (len != info->fix.smem_len) {
  909. if (info->fix.smem_start)
  910. unmap_video_memory(info);
  911. /* Memory allocation for framebuffer */
  912. if (map_video_memory(info)) {
  913. dev_err(info->dev, "unable to allocate fb memory 1\n");
  914. return -ENOMEM;
  915. }
  916. }
  917. if (diu_ops.get_pixel_format)
  918. ad->pix_fmt = diu_ops.get_pixel_format(data->monitor_port,
  919. var->bits_per_pixel);
  920. else
  921. ad->pix_fmt = fsl_diu_get_pixel_format(var->bits_per_pixel);
  922. ad->addr = cpu_to_le32(info->fix.smem_start);
  923. ad->src_size_g_alpha = cpu_to_le32((var->yres_virtual << 12) |
  924. var->xres_virtual) | mfbi->g_alpha;
  925. /* AOI should not be greater than display size */
  926. ad->aoi_size = cpu_to_le32((var->yres << 16) | var->xres);
  927. ad->offset_xyi = cpu_to_le32((var->yoffset << 16) | var->xoffset);
  928. ad->offset_xyd = cpu_to_le32((mfbi->y_aoi_d << 16) | mfbi->x_aoi_d);
  929. /* Disable chroma keying function */
  930. ad->ckmax_r = 0;
  931. ad->ckmax_g = 0;
  932. ad->ckmax_b = 0;
  933. ad->ckmin_r = 255;
  934. ad->ckmin_g = 255;
  935. ad->ckmin_b = 255;
  936. if (mfbi->index == PLANE0)
  937. update_lcdc(info);
  938. return 0;
  939. }
  940. static inline __u32 CNVT_TOHW(__u32 val, __u32 width)
  941. {
  942. return ((val << width) + 0x7FFF - val) >> 16;
  943. }
  944. /*
  945. * Set a single color register. The values supplied have a 16 bit magnitude
  946. * which needs to be scaled in this function for the hardware. Things to take
  947. * into consideration are how many color registers, if any, are supported with
  948. * the current color visual. With truecolor mode no color palettes are
  949. * supported. Here a pseudo palette is created which we store the value in
  950. * pseudo_palette in struct fb_info. For pseudocolor mode we have a limited
  951. * color palette.
  952. */
  953. static int fsl_diu_setcolreg(unsigned int regno, unsigned int red,
  954. unsigned int green, unsigned int blue,
  955. unsigned int transp, struct fb_info *info)
  956. {
  957. int ret = 1;
  958. /*
  959. * If greyscale is true, then we convert the RGB value
  960. * to greyscale no matter what visual we are using.
  961. */
  962. if (info->var.grayscale)
  963. red = green = blue = (19595 * red + 38470 * green +
  964. 7471 * blue) >> 16;
  965. switch (info->fix.visual) {
  966. case FB_VISUAL_TRUECOLOR:
  967. /*
  968. * 16-bit True Colour. We encode the RGB value
  969. * according to the RGB bitfield information.
  970. */
  971. if (regno < 16) {
  972. u32 *pal = info->pseudo_palette;
  973. u32 v;
  974. red = CNVT_TOHW(red, info->var.red.length);
  975. green = CNVT_TOHW(green, info->var.green.length);
  976. blue = CNVT_TOHW(blue, info->var.blue.length);
  977. transp = CNVT_TOHW(transp, info->var.transp.length);
  978. v = (red << info->var.red.offset) |
  979. (green << info->var.green.offset) |
  980. (blue << info->var.blue.offset) |
  981. (transp << info->var.transp.offset);
  982. pal[regno] = v;
  983. ret = 0;
  984. }
  985. break;
  986. }
  987. return ret;
  988. }
  989. /*
  990. * Pan (or wrap, depending on the `vmode' field) the display using the
  991. * 'xoffset' and 'yoffset' fields of the 'var' structure. If the values
  992. * don't fit, return -EINVAL.
  993. */
  994. static int fsl_diu_pan_display(struct fb_var_screeninfo *var,
  995. struct fb_info *info)
  996. {
  997. if ((info->var.xoffset == var->xoffset) &&
  998. (info->var.yoffset == var->yoffset))
  999. return 0; /* No change, do nothing */
  1000. if (var->xoffset < 0 || var->yoffset < 0
  1001. || var->xoffset + info->var.xres > info->var.xres_virtual
  1002. || var->yoffset + info->var.yres > info->var.yres_virtual)
  1003. return -EINVAL;
  1004. info->var.xoffset = var->xoffset;
  1005. info->var.yoffset = var->yoffset;
  1006. if (var->vmode & FB_VMODE_YWRAP)
  1007. info->var.vmode |= FB_VMODE_YWRAP;
  1008. else
  1009. info->var.vmode &= ~FB_VMODE_YWRAP;
  1010. fsl_diu_set_aoi(info);
  1011. return 0;
  1012. }
  1013. static int fsl_diu_ioctl(struct fb_info *info, unsigned int cmd,
  1014. unsigned long arg)
  1015. {
  1016. struct mfb_info *mfbi = info->par;
  1017. struct diu_ad *ad = mfbi->ad;
  1018. struct mfb_chroma_key ck;
  1019. unsigned char global_alpha;
  1020. struct aoi_display_offset aoi_d;
  1021. __u32 pix_fmt;
  1022. void __user *buf = (void __user *)arg;
  1023. if (!arg)
  1024. return -EINVAL;
  1025. dev_dbg(info->dev, "ioctl %08x (dir=%s%s type=%u nr=%u size=%u)\n", cmd,
  1026. _IOC_DIR(cmd) & _IOC_READ ? "R" : "",
  1027. _IOC_DIR(cmd) & _IOC_WRITE ? "W" : "",
  1028. _IOC_TYPE(cmd), _IOC_NR(cmd), _IOC_SIZE(cmd));
  1029. switch (cmd) {
  1030. case MFB_SET_PIXFMT_OLD:
  1031. dev_warn(info->dev,
  1032. "MFB_SET_PIXFMT value of 0x%08x is deprecated.\n",
  1033. MFB_SET_PIXFMT_OLD);
  1034. case MFB_SET_PIXFMT:
  1035. if (copy_from_user(&pix_fmt, buf, sizeof(pix_fmt)))
  1036. return -EFAULT;
  1037. ad->pix_fmt = pix_fmt;
  1038. break;
  1039. case MFB_GET_PIXFMT_OLD:
  1040. dev_warn(info->dev,
  1041. "MFB_GET_PIXFMT value of 0x%08x is deprecated.\n",
  1042. MFB_GET_PIXFMT_OLD);
  1043. case MFB_GET_PIXFMT:
  1044. pix_fmt = ad->pix_fmt;
  1045. if (copy_to_user(buf, &pix_fmt, sizeof(pix_fmt)))
  1046. return -EFAULT;
  1047. break;
  1048. case MFB_SET_AOID:
  1049. if (copy_from_user(&aoi_d, buf, sizeof(aoi_d)))
  1050. return -EFAULT;
  1051. mfbi->x_aoi_d = aoi_d.x_aoi_d;
  1052. mfbi->y_aoi_d = aoi_d.y_aoi_d;
  1053. fsl_diu_check_var(&info->var, info);
  1054. fsl_diu_set_aoi(info);
  1055. break;
  1056. case MFB_GET_AOID:
  1057. aoi_d.x_aoi_d = mfbi->x_aoi_d;
  1058. aoi_d.y_aoi_d = mfbi->y_aoi_d;
  1059. if (copy_to_user(buf, &aoi_d, sizeof(aoi_d)))
  1060. return -EFAULT;
  1061. break;
  1062. case MFB_GET_ALPHA:
  1063. global_alpha = mfbi->g_alpha;
  1064. if (copy_to_user(buf, &global_alpha, sizeof(global_alpha)))
  1065. return -EFAULT;
  1066. break;
  1067. case MFB_SET_ALPHA:
  1068. /* set panel information */
  1069. if (copy_from_user(&global_alpha, buf, sizeof(global_alpha)))
  1070. return -EFAULT;
  1071. ad->src_size_g_alpha = (ad->src_size_g_alpha & (~0xff)) |
  1072. (global_alpha & 0xff);
  1073. mfbi->g_alpha = global_alpha;
  1074. break;
  1075. case MFB_SET_CHROMA_KEY:
  1076. /* set panel winformation */
  1077. if (copy_from_user(&ck, buf, sizeof(ck)))
  1078. return -EFAULT;
  1079. if (ck.enable &&
  1080. (ck.red_max < ck.red_min ||
  1081. ck.green_max < ck.green_min ||
  1082. ck.blue_max < ck.blue_min))
  1083. return -EINVAL;
  1084. if (!ck.enable) {
  1085. ad->ckmax_r = 0;
  1086. ad->ckmax_g = 0;
  1087. ad->ckmax_b = 0;
  1088. ad->ckmin_r = 255;
  1089. ad->ckmin_g = 255;
  1090. ad->ckmin_b = 255;
  1091. } else {
  1092. ad->ckmax_r = ck.red_max;
  1093. ad->ckmax_g = ck.green_max;
  1094. ad->ckmax_b = ck.blue_max;
  1095. ad->ckmin_r = ck.red_min;
  1096. ad->ckmin_g = ck.green_min;
  1097. ad->ckmin_b = ck.blue_min;
  1098. }
  1099. break;
  1100. #ifdef CONFIG_PPC_MPC512x
  1101. case MFB_SET_GAMMA: {
  1102. struct fsl_diu_data *data = mfbi->parent;
  1103. if (copy_from_user(data->gamma, buf, sizeof(data->gamma)))
  1104. return -EFAULT;
  1105. setbits32(&data->diu_reg->gamma, 0); /* Force table reload */
  1106. break;
  1107. }
  1108. case MFB_GET_GAMMA: {
  1109. struct fsl_diu_data *data = mfbi->parent;
  1110. if (copy_to_user(buf, data->gamma, sizeof(data->gamma)))
  1111. return -EFAULT;
  1112. break;
  1113. }
  1114. #endif
  1115. default:
  1116. dev_err(info->dev, "unknown ioctl command (0x%08X)\n", cmd);
  1117. return -ENOIOCTLCMD;
  1118. }
  1119. return 0;
  1120. }
  1121. static inline void fsl_diu_enable_interrupts(struct fsl_diu_data *data)
  1122. {
  1123. u32 int_mask = INT_UNDRUN; /* enable underrun detection */
  1124. if (IS_ENABLED(CONFIG_NOT_COHERENT_CACHE))
  1125. int_mask |= INT_VSYNC; /* enable vertical sync */
  1126. clrbits32(&data->diu_reg->int_mask, int_mask);
  1127. }
  1128. /* turn on fb if count == 1
  1129. */
  1130. static int fsl_diu_open(struct fb_info *info, int user)
  1131. {
  1132. struct mfb_info *mfbi = info->par;
  1133. int res = 0;
  1134. /* free boot splash memory on first /dev/fb0 open */
  1135. if ((mfbi->index == PLANE0) && diu_ops.release_bootmem)
  1136. diu_ops.release_bootmem();
  1137. spin_lock(&diu_lock);
  1138. mfbi->count++;
  1139. if (mfbi->count == 1) {
  1140. fsl_diu_check_var(&info->var, info);
  1141. res = fsl_diu_set_par(info);
  1142. if (res < 0)
  1143. mfbi->count--;
  1144. else {
  1145. fsl_diu_enable_interrupts(mfbi->parent);
  1146. fsl_diu_enable_panel(info);
  1147. }
  1148. }
  1149. spin_unlock(&diu_lock);
  1150. return res;
  1151. }
  1152. /* turn off fb if count == 0
  1153. */
  1154. static int fsl_diu_release(struct fb_info *info, int user)
  1155. {
  1156. struct mfb_info *mfbi = info->par;
  1157. int res = 0;
  1158. spin_lock(&diu_lock);
  1159. mfbi->count--;
  1160. if (mfbi->count == 0) {
  1161. struct fsl_diu_data *data = mfbi->parent;
  1162. bool disable = true;
  1163. int i;
  1164. /* Disable interrupts only if all AOIs are closed */
  1165. for (i = 0; i < NUM_AOIS; i++) {
  1166. struct mfb_info *mi = data->fsl_diu_info[i].par;
  1167. if (mi->count)
  1168. disable = false;
  1169. }
  1170. if (disable)
  1171. out_be32(&data->diu_reg->int_mask, 0xffffffff);
  1172. fsl_diu_disable_panel(info);
  1173. }
  1174. spin_unlock(&diu_lock);
  1175. return res;
  1176. }
  1177. static struct fb_ops fsl_diu_ops = {
  1178. .owner = THIS_MODULE,
  1179. .fb_check_var = fsl_diu_check_var,
  1180. .fb_set_par = fsl_diu_set_par,
  1181. .fb_setcolreg = fsl_diu_setcolreg,
  1182. .fb_pan_display = fsl_diu_pan_display,
  1183. .fb_fillrect = cfb_fillrect,
  1184. .fb_copyarea = cfb_copyarea,
  1185. .fb_imageblit = cfb_imageblit,
  1186. .fb_ioctl = fsl_diu_ioctl,
  1187. .fb_open = fsl_diu_open,
  1188. .fb_release = fsl_diu_release,
  1189. };
  1190. static int install_fb(struct fb_info *info)
  1191. {
  1192. int rc;
  1193. struct mfb_info *mfbi = info->par;
  1194. struct fsl_diu_data *data = mfbi->parent;
  1195. const char *aoi_mode, *init_aoi_mode = "320x240";
  1196. struct fb_videomode *db = fsl_diu_mode_db;
  1197. unsigned int dbsize = ARRAY_SIZE(fsl_diu_mode_db);
  1198. int has_default_mode = 1;
  1199. info->var.activate = FB_ACTIVATE_NOW;
  1200. info->fbops = &fsl_diu_ops;
  1201. info->flags = FBINFO_DEFAULT | FBINFO_VIRTFB | FBINFO_PARTIAL_PAN_OK |
  1202. FBINFO_READS_FAST;
  1203. info->pseudo_palette = mfbi->pseudo_palette;
  1204. rc = fb_alloc_cmap(&info->cmap, 16, 0);
  1205. if (rc)
  1206. return rc;
  1207. if (mfbi->index == PLANE0) {
  1208. if (data->has_edid) {
  1209. /* Now build modedb from EDID */
  1210. fb_edid_to_monspecs(data->edid_data, &info->monspecs);
  1211. fb_videomode_to_modelist(info->monspecs.modedb,
  1212. info->monspecs.modedb_len,
  1213. &info->modelist);
  1214. db = info->monspecs.modedb;
  1215. dbsize = info->monspecs.modedb_len;
  1216. }
  1217. aoi_mode = fb_mode;
  1218. } else {
  1219. aoi_mode = init_aoi_mode;
  1220. }
  1221. rc = fb_find_mode(&info->var, info, aoi_mode, db, dbsize, NULL,
  1222. default_bpp);
  1223. if (!rc) {
  1224. /*
  1225. * For plane 0 we continue and look into
  1226. * driver's internal modedb.
  1227. */
  1228. if ((mfbi->index == PLANE0) && data->has_edid)
  1229. has_default_mode = 0;
  1230. else
  1231. return -EINVAL;
  1232. }
  1233. if (!has_default_mode) {
  1234. rc = fb_find_mode(&info->var, info, aoi_mode, fsl_diu_mode_db,
  1235. ARRAY_SIZE(fsl_diu_mode_db), NULL, default_bpp);
  1236. if (rc)
  1237. has_default_mode = 1;
  1238. }
  1239. /* Still not found, use preferred mode from database if any */
  1240. if (!has_default_mode && info->monspecs.modedb) {
  1241. struct fb_monspecs *specs = &info->monspecs;
  1242. struct fb_videomode *modedb = &specs->modedb[0];
  1243. /*
  1244. * Get preferred timing. If not found,
  1245. * first mode in database will be used.
  1246. */
  1247. if (specs->misc & FB_MISC_1ST_DETAIL) {
  1248. int i;
  1249. for (i = 0; i < specs->modedb_len; i++) {
  1250. if (specs->modedb[i].flag & FB_MODE_IS_FIRST) {
  1251. modedb = &specs->modedb[i];
  1252. break;
  1253. }
  1254. }
  1255. }
  1256. info->var.bits_per_pixel = default_bpp;
  1257. fb_videomode_to_var(&info->var, modedb);
  1258. }
  1259. if (fsl_diu_check_var(&info->var, info)) {
  1260. dev_err(info->dev, "fsl_diu_check_var failed\n");
  1261. unmap_video_memory(info);
  1262. fb_dealloc_cmap(&info->cmap);
  1263. return -EINVAL;
  1264. }
  1265. if (register_framebuffer(info) < 0) {
  1266. dev_err(info->dev, "register_framebuffer failed\n");
  1267. unmap_video_memory(info);
  1268. fb_dealloc_cmap(&info->cmap);
  1269. return -EINVAL;
  1270. }
  1271. mfbi->registered = 1;
  1272. dev_info(info->dev, "%s registered successfully\n", mfbi->id);
  1273. return 0;
  1274. }
  1275. static void uninstall_fb(struct fb_info *info)
  1276. {
  1277. struct mfb_info *mfbi = info->par;
  1278. if (!mfbi->registered)
  1279. return;
  1280. unregister_framebuffer(info);
  1281. unmap_video_memory(info);
  1282. if (&info->cmap)
  1283. fb_dealloc_cmap(&info->cmap);
  1284. mfbi->registered = 0;
  1285. }
  1286. static irqreturn_t fsl_diu_isr(int irq, void *dev_id)
  1287. {
  1288. struct diu __iomem *hw = dev_id;
  1289. uint32_t status = in_be32(&hw->int_status);
  1290. if (status) {
  1291. /* This is the workaround for underrun */
  1292. if (status & INT_UNDRUN) {
  1293. out_be32(&hw->diu_mode, 0);
  1294. udelay(1);
  1295. out_be32(&hw->diu_mode, 1);
  1296. }
  1297. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1298. else if (status & INT_VSYNC) {
  1299. unsigned int i;
  1300. for (i = 0; i < coherence_data_size;
  1301. i += d_cache_line_size)
  1302. __asm__ __volatile__ (
  1303. "dcbz 0, %[input]"
  1304. ::[input]"r"(&coherence_data[i]));
  1305. }
  1306. #endif
  1307. return IRQ_HANDLED;
  1308. }
  1309. return IRQ_NONE;
  1310. }
  1311. #ifdef CONFIG_PM
  1312. /*
  1313. * Power management hooks. Note that we won't be called from IRQ context,
  1314. * unlike the blank functions above, so we may sleep.
  1315. */
  1316. static int fsl_diu_suspend(struct platform_device *ofdev, pm_message_t state)
  1317. {
  1318. struct fsl_diu_data *data;
  1319. data = dev_get_drvdata(&ofdev->dev);
  1320. disable_lcdc(data->fsl_diu_info);
  1321. return 0;
  1322. }
  1323. static int fsl_diu_resume(struct platform_device *ofdev)
  1324. {
  1325. struct fsl_diu_data *data;
  1326. data = dev_get_drvdata(&ofdev->dev);
  1327. enable_lcdc(data->fsl_diu_info);
  1328. return 0;
  1329. }
  1330. #else
  1331. #define fsl_diu_suspend NULL
  1332. #define fsl_diu_resume NULL
  1333. #endif /* CONFIG_PM */
  1334. static ssize_t store_monitor(struct device *device,
  1335. struct device_attribute *attr, const char *buf, size_t count)
  1336. {
  1337. enum fsl_diu_monitor_port old_monitor_port;
  1338. struct fsl_diu_data *data =
  1339. container_of(attr, struct fsl_diu_data, dev_attr);
  1340. old_monitor_port = data->monitor_port;
  1341. data->monitor_port = fsl_diu_name_to_port(buf);
  1342. if (old_monitor_port != data->monitor_port) {
  1343. /* All AOIs need adjust pixel format
  1344. * fsl_diu_set_par only change the pixsel format here
  1345. * unlikely to fail. */
  1346. unsigned int i;
  1347. for (i=0; i < NUM_AOIS; i++)
  1348. fsl_diu_set_par(&data->fsl_diu_info[i]);
  1349. }
  1350. return count;
  1351. }
  1352. static ssize_t show_monitor(struct device *device,
  1353. struct device_attribute *attr, char *buf)
  1354. {
  1355. struct fsl_diu_data *data =
  1356. container_of(attr, struct fsl_diu_data, dev_attr);
  1357. switch (data->monitor_port) {
  1358. case FSL_DIU_PORT_DVI:
  1359. return sprintf(buf, "DVI\n");
  1360. case FSL_DIU_PORT_LVDS:
  1361. return sprintf(buf, "Single-link LVDS\n");
  1362. case FSL_DIU_PORT_DLVDS:
  1363. return sprintf(buf, "Dual-link LVDS\n");
  1364. }
  1365. return 0;
  1366. }
  1367. static int fsl_diu_probe(struct platform_device *pdev)
  1368. {
  1369. struct device_node *np = pdev->dev.of_node;
  1370. struct mfb_info *mfbi;
  1371. struct fsl_diu_data *data;
  1372. dma_addr_t dma_addr; /* DMA addr of fsl_diu_data struct */
  1373. const void *prop;
  1374. unsigned int i;
  1375. int ret;
  1376. data = dmam_alloc_coherent(&pdev->dev, sizeof(struct fsl_diu_data),
  1377. &dma_addr, GFP_DMA | __GFP_ZERO);
  1378. if (!data)
  1379. return -ENOMEM;
  1380. data->dma_addr = dma_addr;
  1381. /*
  1382. * dma_alloc_coherent() uses a page allocator, so the address is
  1383. * always page-aligned. We need the memory to be 32-byte aligned,
  1384. * so that's good. However, if one day the allocator changes, we
  1385. * need to catch that. It's not worth the effort to handle unaligned
  1386. * alloctions now because it's highly unlikely to ever be a problem.
  1387. */
  1388. if ((unsigned long)data & 31) {
  1389. dev_err(&pdev->dev, "misaligned allocation");
  1390. ret = -ENOMEM;
  1391. goto error;
  1392. }
  1393. spin_lock_init(&data->reg_lock);
  1394. for (i = 0; i < NUM_AOIS; i++) {
  1395. struct fb_info *info = &data->fsl_diu_info[i];
  1396. info->device = &pdev->dev;
  1397. info->par = &data->mfb[i];
  1398. /*
  1399. * We store the physical address of the AD in the reserved
  1400. * 'paddr' field of the AD itself.
  1401. */
  1402. data->ad[i].paddr = DMA_ADDR(data, ad[i]);
  1403. info->fix.smem_start = 0;
  1404. /* Initialize the AOI data structure */
  1405. mfbi = info->par;
  1406. memcpy(mfbi, &mfb_template[i], sizeof(struct mfb_info));
  1407. mfbi->parent = data;
  1408. mfbi->ad = &data->ad[i];
  1409. }
  1410. /* Get the EDID data from the device tree, if present */
  1411. prop = of_get_property(np, "edid", &ret);
  1412. if (prop && ret == EDID_LENGTH) {
  1413. memcpy(data->edid_data, prop, EDID_LENGTH);
  1414. data->has_edid = true;
  1415. }
  1416. data->diu_reg = of_iomap(np, 0);
  1417. if (!data->diu_reg) {
  1418. dev_err(&pdev->dev, "cannot map DIU registers\n");
  1419. ret = -EFAULT;
  1420. goto error;
  1421. }
  1422. /* Get the IRQ of the DIU */
  1423. data->irq = irq_of_parse_and_map(np, 0);
  1424. if (!data->irq) {
  1425. dev_err(&pdev->dev, "could not get DIU IRQ\n");
  1426. ret = -EINVAL;
  1427. goto error;
  1428. }
  1429. data->monitor_port = monitor_port;
  1430. /* Initialize the dummy Area Descriptor */
  1431. data->dummy_ad.addr = cpu_to_le32(DMA_ADDR(data, dummy_aoi));
  1432. data->dummy_ad.pix_fmt = 0x88882317;
  1433. data->dummy_ad.src_size_g_alpha = cpu_to_le32((4 << 12) | 4);
  1434. data->dummy_ad.aoi_size = cpu_to_le32((4 << 16) | 2);
  1435. data->dummy_ad.offset_xyi = 0;
  1436. data->dummy_ad.offset_xyd = 0;
  1437. data->dummy_ad.next_ad = 0;
  1438. data->dummy_ad.paddr = DMA_ADDR(data, dummy_ad);
  1439. /*
  1440. * Let DIU continue to display splash screen if it was pre-initialized
  1441. * by the bootloader; otherwise, clear the display.
  1442. */
  1443. if (in_be32(&data->diu_reg->diu_mode) == MFB_MODE0)
  1444. out_be32(&data->diu_reg->desc[0], 0);
  1445. out_be32(&data->diu_reg->desc[1], data->dummy_ad.paddr);
  1446. out_be32(&data->diu_reg->desc[2], data->dummy_ad.paddr);
  1447. /*
  1448. * Older versions of U-Boot leave interrupts enabled, so disable
  1449. * all of them and clear the status register.
  1450. */
  1451. out_be32(&data->diu_reg->int_mask, 0xffffffff);
  1452. in_be32(&data->diu_reg->int_status);
  1453. ret = request_irq(data->irq, fsl_diu_isr, 0, "fsl-diu-fb",
  1454. data->diu_reg);
  1455. if (ret) {
  1456. dev_err(&pdev->dev, "could not claim irq\n");
  1457. goto error;
  1458. }
  1459. for (i = 0; i < NUM_AOIS; i++) {
  1460. ret = install_fb(&data->fsl_diu_info[i]);
  1461. if (ret) {
  1462. dev_err(&pdev->dev, "could not register fb %d\n", i);
  1463. free_irq(data->irq, data->diu_reg);
  1464. goto error;
  1465. }
  1466. }
  1467. sysfs_attr_init(&data->dev_attr.attr);
  1468. data->dev_attr.attr.name = "monitor";
  1469. data->dev_attr.attr.mode = S_IRUGO|S_IWUSR;
  1470. data->dev_attr.show = show_monitor;
  1471. data->dev_attr.store = store_monitor;
  1472. ret = device_create_file(&pdev->dev, &data->dev_attr);
  1473. if (ret) {
  1474. dev_err(&pdev->dev, "could not create sysfs file %s\n",
  1475. data->dev_attr.attr.name);
  1476. }
  1477. dev_set_drvdata(&pdev->dev, data);
  1478. return 0;
  1479. error:
  1480. for (i = 0; i < NUM_AOIS; i++)
  1481. uninstall_fb(&data->fsl_diu_info[i]);
  1482. iounmap(data->diu_reg);
  1483. return ret;
  1484. }
  1485. static int fsl_diu_remove(struct platform_device *pdev)
  1486. {
  1487. struct fsl_diu_data *data;
  1488. int i;
  1489. data = dev_get_drvdata(&pdev->dev);
  1490. disable_lcdc(&data->fsl_diu_info[0]);
  1491. free_irq(data->irq, data->diu_reg);
  1492. for (i = 0; i < NUM_AOIS; i++)
  1493. uninstall_fb(&data->fsl_diu_info[i]);
  1494. iounmap(data->diu_reg);
  1495. return 0;
  1496. }
  1497. #ifndef MODULE
  1498. static int __init fsl_diu_setup(char *options)
  1499. {
  1500. char *opt;
  1501. unsigned long val;
  1502. if (!options || !*options)
  1503. return 0;
  1504. while ((opt = strsep(&options, ",")) != NULL) {
  1505. if (!*opt)
  1506. continue;
  1507. if (!strncmp(opt, "monitor=", 8)) {
  1508. monitor_port = fsl_diu_name_to_port(opt + 8);
  1509. } else if (!strncmp(opt, "bpp=", 4)) {
  1510. if (!strict_strtoul(opt + 4, 10, &val))
  1511. default_bpp = val;
  1512. } else
  1513. fb_mode = opt;
  1514. }
  1515. return 0;
  1516. }
  1517. #endif
  1518. static struct of_device_id fsl_diu_match[] = {
  1519. #ifdef CONFIG_PPC_MPC512x
  1520. {
  1521. .compatible = "fsl,mpc5121-diu",
  1522. },
  1523. #endif
  1524. {
  1525. .compatible = "fsl,diu",
  1526. },
  1527. {}
  1528. };
  1529. MODULE_DEVICE_TABLE(of, fsl_diu_match);
  1530. static struct platform_driver fsl_diu_driver = {
  1531. .driver = {
  1532. .name = "fsl-diu-fb",
  1533. .owner = THIS_MODULE,
  1534. .of_match_table = fsl_diu_match,
  1535. },
  1536. .probe = fsl_diu_probe,
  1537. .remove = fsl_diu_remove,
  1538. .suspend = fsl_diu_suspend,
  1539. .resume = fsl_diu_resume,
  1540. };
  1541. static int __init fsl_diu_init(void)
  1542. {
  1543. #ifdef CONFIG_NOT_COHERENT_CACHE
  1544. struct device_node *np;
  1545. const u32 *prop;
  1546. #endif
  1547. int ret;
  1548. #ifndef MODULE
  1549. char *option;
  1550. /*
  1551. * For kernel boot options (in 'video=xxxfb:<options>' format)
  1552. */
  1553. if (fb_get_options("fslfb", &option))
  1554. return -ENODEV;
  1555. fsl_diu_setup(option);
  1556. #else
  1557. monitor_port = fsl_diu_name_to_port(monitor_string);
  1558. #endif
  1559. pr_info("Freescale Display Interface Unit (DIU) framebuffer driver\n");
  1560. #ifdef CONFIG_NOT_COHERENT_CACHE
  1561. np = of_find_node_by_type(NULL, "cpu");
  1562. if (!np) {
  1563. pr_err("fsl-diu-fb: can't find 'cpu' device node\n");
  1564. return -ENODEV;
  1565. }
  1566. prop = of_get_property(np, "d-cache-size", NULL);
  1567. if (prop == NULL) {
  1568. pr_err("fsl-diu-fb: missing 'd-cache-size' property' "
  1569. "in 'cpu' node\n");
  1570. of_node_put(np);
  1571. return -ENODEV;
  1572. }
  1573. /*
  1574. * Freescale PLRU requires 13/8 times the cache size to do a proper
  1575. * displacement flush
  1576. */
  1577. coherence_data_size = be32_to_cpup(prop) * 13;
  1578. coherence_data_size /= 8;
  1579. pr_debug("fsl-diu-fb: coherence data size is %zu bytes\n",
  1580. coherence_data_size);
  1581. prop = of_get_property(np, "d-cache-line-size", NULL);
  1582. if (prop == NULL) {
  1583. pr_err("fsl-diu-fb: missing 'd-cache-line-size' property' "
  1584. "in 'cpu' node\n");
  1585. of_node_put(np);
  1586. return -ENODEV;
  1587. }
  1588. d_cache_line_size = be32_to_cpup(prop);
  1589. pr_debug("fsl-diu-fb: cache lines size is %u bytes\n",
  1590. d_cache_line_size);
  1591. of_node_put(np);
  1592. coherence_data = vmalloc(coherence_data_size);
  1593. if (!coherence_data) {
  1594. pr_err("fsl-diu-fb: could not allocate coherence data "
  1595. "(size=%zu)\n", coherence_data_size);
  1596. return -ENOMEM;
  1597. }
  1598. #endif
  1599. ret = platform_driver_register(&fsl_diu_driver);
  1600. if (ret) {
  1601. pr_err("fsl-diu-fb: failed to register platform driver\n");
  1602. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1603. vfree(coherence_data);
  1604. #endif
  1605. }
  1606. return ret;
  1607. }
  1608. static void __exit fsl_diu_exit(void)
  1609. {
  1610. platform_driver_unregister(&fsl_diu_driver);
  1611. #if defined(CONFIG_NOT_COHERENT_CACHE)
  1612. vfree(coherence_data);
  1613. #endif
  1614. }
  1615. module_init(fsl_diu_init);
  1616. module_exit(fsl_diu_exit);
  1617. MODULE_AUTHOR("York Sun <yorksun@freescale.com>");
  1618. MODULE_DESCRIPTION("Freescale DIU framebuffer driver");
  1619. MODULE_LICENSE("GPL");
  1620. module_param_named(mode, fb_mode, charp, 0);
  1621. MODULE_PARM_DESC(mode,
  1622. "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
  1623. module_param_named(bpp, default_bpp, ulong, 0);
  1624. MODULE_PARM_DESC(bpp, "Specify bit-per-pixel if not specified in 'mode'");
  1625. module_param_named(monitor, monitor_string, charp, 0);
  1626. MODULE_PARM_DESC(monitor, "Specify the monitor port "
  1627. "(\"dvi\", \"lvds\", or \"dlvds\") if supported by the platform");