exynos_dp_core.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * Header file for Samsung DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #ifndef _EXYNOS_DP_CORE_H
  13. #define _EXYNOS_DP_CORE_H
  14. enum dp_irq_type {
  15. DP_IRQ_TYPE_HP_CABLE_IN,
  16. DP_IRQ_TYPE_HP_CABLE_OUT,
  17. DP_IRQ_TYPE_HP_CHANGE,
  18. DP_IRQ_TYPE_UNKNOWN,
  19. };
  20. struct link_train {
  21. int eq_loop;
  22. int cr_loop[4];
  23. u8 link_rate;
  24. u8 lane_count;
  25. u8 training_lane[4];
  26. enum link_training_state lt_state;
  27. };
  28. struct exynos_dp_device {
  29. struct device *dev;
  30. struct clk *clock;
  31. unsigned int irq;
  32. void __iomem *reg_base;
  33. void __iomem *phy_addr;
  34. unsigned int enable_mask;
  35. struct video_info *video_info;
  36. struct link_train link_train;
  37. struct work_struct hotplug_work;
  38. };
  39. /* exynos_dp_reg.c */
  40. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable);
  41. void exynos_dp_stop_video(struct exynos_dp_device *dp);
  42. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable);
  43. void exynos_dp_init_analog_param(struct exynos_dp_device *dp);
  44. void exynos_dp_init_interrupt(struct exynos_dp_device *dp);
  45. void exynos_dp_reset(struct exynos_dp_device *dp);
  46. void exynos_dp_swreset(struct exynos_dp_device *dp);
  47. void exynos_dp_config_interrupt(struct exynos_dp_device *dp);
  48. enum pll_status exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp);
  49. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable);
  50. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  51. enum analog_power_block block,
  52. bool enable);
  53. void exynos_dp_init_analog_func(struct exynos_dp_device *dp);
  54. void exynos_dp_init_hpd(struct exynos_dp_device *dp);
  55. enum dp_irq_type exynos_dp_get_irq_type(struct exynos_dp_device *dp);
  56. void exynos_dp_clear_hotplug_interrupts(struct exynos_dp_device *dp);
  57. void exynos_dp_reset_aux(struct exynos_dp_device *dp);
  58. void exynos_dp_init_aux(struct exynos_dp_device *dp);
  59. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp);
  60. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp);
  61. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp);
  62. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  63. unsigned int reg_addr,
  64. unsigned char data);
  65. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  66. unsigned int reg_addr,
  67. unsigned char *data);
  68. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  69. unsigned int reg_addr,
  70. unsigned int count,
  71. unsigned char data[]);
  72. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  73. unsigned int reg_addr,
  74. unsigned int count,
  75. unsigned char data[]);
  76. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  77. unsigned int device_addr,
  78. unsigned int reg_addr);
  79. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  80. unsigned int device_addr,
  81. unsigned int reg_addr,
  82. unsigned int *data);
  83. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  84. unsigned int device_addr,
  85. unsigned int reg_addr,
  86. unsigned int count,
  87. unsigned char edid[]);
  88. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype);
  89. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype);
  90. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count);
  91. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count);
  92. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable);
  93. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  94. enum pattern_set pattern);
  95. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  96. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  97. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  98. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  99. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  100. u32 training_lane);
  101. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  102. u32 training_lane);
  103. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  104. u32 training_lane);
  105. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  106. u32 training_lane);
  107. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp);
  108. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp);
  109. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp);
  110. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp);
  111. void exynos_dp_reset_macro(struct exynos_dp_device *dp);
  112. void exynos_dp_init_video(struct exynos_dp_device *dp);
  113. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp);
  114. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp);
  115. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  116. enum clock_recovery_m_value_type type,
  117. u32 m_value,
  118. u32 n_value);
  119. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type);
  120. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable);
  121. void exynos_dp_start_video(struct exynos_dp_device *dp);
  122. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp);
  123. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp);
  124. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp);
  125. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp);
  126. /* I2C EDID Chip ID, Slave Address */
  127. #define I2C_EDID_DEVICE_ADDR 0x50
  128. #define I2C_E_EDID_DEVICE_ADDR 0x30
  129. #define EDID_BLOCK_LENGTH 0x80
  130. #define EDID_HEADER_PATTERN 0x00
  131. #define EDID_EXTENSION_FLAG 0x7e
  132. #define EDID_CHECKSUM 0x7f
  133. /* Definition for DPCD Register */
  134. #define DPCD_ADDR_DPCD_REV 0x0000
  135. #define DPCD_ADDR_MAX_LINK_RATE 0x0001
  136. #define DPCD_ADDR_MAX_LANE_COUNT 0x0002
  137. #define DPCD_ADDR_LINK_BW_SET 0x0100
  138. #define DPCD_ADDR_LANE_COUNT_SET 0x0101
  139. #define DPCD_ADDR_TRAINING_PATTERN_SET 0x0102
  140. #define DPCD_ADDR_TRAINING_LANE0_SET 0x0103
  141. #define DPCD_ADDR_LANE0_1_STATUS 0x0202
  142. #define DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED 0x0204
  143. #define DPCD_ADDR_ADJUST_REQUEST_LANE0_1 0x0206
  144. #define DPCD_ADDR_ADJUST_REQUEST_LANE2_3 0x0207
  145. #define DPCD_ADDR_TEST_REQUEST 0x0218
  146. #define DPCD_ADDR_TEST_RESPONSE 0x0260
  147. #define DPCD_ADDR_TEST_EDID_CHECKSUM 0x0261
  148. #define DPCD_ADDR_SINK_POWER_STATE 0x0600
  149. /* DPCD_ADDR_MAX_LANE_COUNT */
  150. #define DPCD_ENHANCED_FRAME_CAP(x) (((x) >> 7) & 0x1)
  151. #define DPCD_MAX_LANE_COUNT(x) ((x) & 0x1f)
  152. /* DPCD_ADDR_LANE_COUNT_SET */
  153. #define DPCD_ENHANCED_FRAME_EN (0x1 << 7)
  154. #define DPCD_LANE_COUNT_SET(x) ((x) & 0x1f)
  155. /* DPCD_ADDR_TRAINING_PATTERN_SET */
  156. #define DPCD_SCRAMBLING_DISABLED (0x1 << 5)
  157. #define DPCD_SCRAMBLING_ENABLED (0x0 << 5)
  158. #define DPCD_TRAINING_PATTERN_2 (0x2 << 0)
  159. #define DPCD_TRAINING_PATTERN_1 (0x1 << 0)
  160. #define DPCD_TRAINING_PATTERN_DISABLED (0x0 << 0)
  161. /* DPCD_ADDR_TRAINING_LANE0_SET */
  162. #define DPCD_MAX_PRE_EMPHASIS_REACHED (0x1 << 5)
  163. #define DPCD_PRE_EMPHASIS_SET(x) (((x) & 0x3) << 3)
  164. #define DPCD_PRE_EMPHASIS_GET(x) (((x) >> 3) & 0x3)
  165. #define DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 (0x0 << 3)
  166. #define DPCD_MAX_SWING_REACHED (0x1 << 2)
  167. #define DPCD_VOLTAGE_SWING_SET(x) (((x) & 0x3) << 0)
  168. #define DPCD_VOLTAGE_SWING_GET(x) (((x) >> 0) & 0x3)
  169. #define DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0 (0x0 << 0)
  170. /* DPCD_ADDR_LANE0_1_STATUS */
  171. #define DPCD_LANE_SYMBOL_LOCKED (0x1 << 2)
  172. #define DPCD_LANE_CHANNEL_EQ_DONE (0x1 << 1)
  173. #define DPCD_LANE_CR_DONE (0x1 << 0)
  174. #define DPCD_CHANNEL_EQ_BITS (DPCD_LANE_CR_DONE| \
  175. DPCD_LANE_CHANNEL_EQ_DONE|\
  176. DPCD_LANE_SYMBOL_LOCKED)
  177. /* DPCD_ADDR_LANE_ALIGN__STATUS_UPDATED */
  178. #define DPCD_LINK_STATUS_UPDATED (0x1 << 7)
  179. #define DPCD_DOWNSTREAM_PORT_STATUS_CHANGED (0x1 << 6)
  180. #define DPCD_INTERLANE_ALIGN_DONE (0x1 << 0)
  181. /* DPCD_ADDR_TEST_REQUEST */
  182. #define DPCD_TEST_EDID_READ (0x1 << 2)
  183. /* DPCD_ADDR_TEST_RESPONSE */
  184. #define DPCD_TEST_EDID_CHECKSUM_WRITE (0x1 << 2)
  185. /* DPCD_ADDR_SINK_POWER_STATE */
  186. #define DPCD_SET_POWER_STATE_D0 (0x1 << 0)
  187. #define DPCD_SET_POWER_STATE_D4 (0x2 << 0)
  188. #endif /* _EXYNOS_DP_CORE_H */