da8xx-fb.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. #define LEFT_MARGIN 64
  122. #define RIGHT_MARGIN 64
  123. #define UPPER_MARGIN 32
  124. #define LOWER_MARGIN 32
  125. static void __iomem *da8xx_fb_reg_base;
  126. static struct resource *lcdc_regs;
  127. static unsigned int lcd_revision;
  128. static irq_handler_t lcdc_irq_handler;
  129. static wait_queue_head_t frame_done_wq;
  130. static int frame_done_flag;
  131. static inline unsigned int lcdc_read(unsigned int addr)
  132. {
  133. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  134. }
  135. static inline void lcdc_write(unsigned int val, unsigned int addr)
  136. {
  137. __raw_writel(val, da8xx_fb_reg_base + (addr));
  138. }
  139. struct da8xx_fb_par {
  140. resource_size_t p_palette_base;
  141. unsigned char *v_palette_base;
  142. dma_addr_t vram_phys;
  143. unsigned long vram_size;
  144. void *vram_virt;
  145. unsigned int dma_start;
  146. unsigned int dma_end;
  147. struct clk *lcdc_clk;
  148. int irq;
  149. unsigned int palette_sz;
  150. unsigned int pxl_clk;
  151. int blank;
  152. wait_queue_head_t vsync_wait;
  153. int vsync_flag;
  154. int vsync_timeout;
  155. spinlock_t lock_for_chan_update;
  156. /*
  157. * LCDC has 2 ping pong DMA channels, channel 0
  158. * and channel 1.
  159. */
  160. unsigned int which_dma_channel_done;
  161. #ifdef CONFIG_CPU_FREQ
  162. struct notifier_block freq_transition;
  163. unsigned int lcd_fck_rate;
  164. #endif
  165. void (*panel_power_ctrl)(int);
  166. u32 pseudo_palette[16];
  167. };
  168. /* Variable Screen Information */
  169. static struct fb_var_screeninfo da8xx_fb_var = {
  170. .xoffset = 0,
  171. .yoffset = 0,
  172. .transp = {0, 0, 0},
  173. .nonstd = 0,
  174. .activate = 0,
  175. .height = -1,
  176. .width = -1,
  177. .accel_flags = 0,
  178. .left_margin = LEFT_MARGIN,
  179. .right_margin = RIGHT_MARGIN,
  180. .upper_margin = UPPER_MARGIN,
  181. .lower_margin = LOWER_MARGIN,
  182. .sync = 0,
  183. .vmode = FB_VMODE_NONINTERLACED
  184. };
  185. static struct fb_fix_screeninfo da8xx_fb_fix = {
  186. .id = "DA8xx FB Drv",
  187. .type = FB_TYPE_PACKED_PIXELS,
  188. .type_aux = 0,
  189. .visual = FB_VISUAL_PSEUDOCOLOR,
  190. .xpanstep = 0,
  191. .ypanstep = 1,
  192. .ywrapstep = 0,
  193. .accel = FB_ACCEL_NONE
  194. };
  195. static struct fb_videomode known_lcd_panels[] = {
  196. /* Sharp LCD035Q3DG01 */
  197. [0] = {
  198. .name = "Sharp_LCD035Q3DG01",
  199. .xres = 320,
  200. .yres = 240,
  201. .pixclock = 4608000,
  202. .left_margin = 6,
  203. .right_margin = 8,
  204. .upper_margin = 2,
  205. .lower_margin = 2,
  206. .hsync_len = 0,
  207. .vsync_len = 0,
  208. .sync = FB_SYNC_CLK_INVERT |
  209. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  210. },
  211. /* Sharp LK043T1DG01 */
  212. [1] = {
  213. .name = "Sharp_LK043T1DG01",
  214. .xres = 480,
  215. .yres = 272,
  216. .pixclock = 7833600,
  217. .left_margin = 2,
  218. .right_margin = 2,
  219. .upper_margin = 2,
  220. .lower_margin = 2,
  221. .hsync_len = 41,
  222. .vsync_len = 10,
  223. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  224. .flag = 0,
  225. },
  226. [2] = {
  227. /* Hitachi SP10Q010 */
  228. .name = "SP10Q010",
  229. .xres = 320,
  230. .yres = 240,
  231. .pixclock = 7833600,
  232. .left_margin = 10,
  233. .right_margin = 10,
  234. .upper_margin = 10,
  235. .lower_margin = 10,
  236. .hsync_len = 10,
  237. .vsync_len = 10,
  238. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  239. .flag = 0,
  240. },
  241. };
  242. /* Enable the Raster Engine of the LCD Controller */
  243. static inline void lcd_enable_raster(void)
  244. {
  245. u32 reg;
  246. /* Put LCDC in reset for several cycles */
  247. if (lcd_revision == LCD_VERSION_2)
  248. /* Write 1 to reset LCDC */
  249. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  250. mdelay(1);
  251. /* Bring LCDC out of reset */
  252. if (lcd_revision == LCD_VERSION_2)
  253. lcdc_write(0, LCD_CLK_RESET_REG);
  254. mdelay(1);
  255. /* Above reset sequence doesnot reset register context */
  256. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  257. if (!(reg & LCD_RASTER_ENABLE))
  258. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  259. }
  260. /* Disable the Raster Engine of the LCD Controller */
  261. static inline void lcd_disable_raster(bool wait_for_frame_done)
  262. {
  263. u32 reg;
  264. int ret;
  265. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  266. if (reg & LCD_RASTER_ENABLE)
  267. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  268. else
  269. /* return if already disabled */
  270. return;
  271. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  272. frame_done_flag = 0;
  273. ret = wait_event_interruptible_timeout(frame_done_wq,
  274. frame_done_flag != 0,
  275. msecs_to_jiffies(50));
  276. if (ret == 0)
  277. pr_err("LCD Controller timed out\n");
  278. }
  279. }
  280. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  281. {
  282. u32 start;
  283. u32 end;
  284. u32 reg_ras;
  285. u32 reg_dma;
  286. u32 reg_int;
  287. /* init reg to clear PLM (loading mode) fields */
  288. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  289. reg_ras &= ~(3 << 20);
  290. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  291. if (load_mode == LOAD_DATA) {
  292. start = par->dma_start;
  293. end = par->dma_end;
  294. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  295. if (lcd_revision == LCD_VERSION_1) {
  296. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  297. } else {
  298. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  299. LCD_V2_END_OF_FRAME0_INT_ENA |
  300. LCD_V2_END_OF_FRAME1_INT_ENA |
  301. LCD_FRAME_DONE;
  302. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  303. }
  304. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  305. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  306. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  307. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  308. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  309. } else if (load_mode == LOAD_PALETTE) {
  310. start = par->p_palette_base;
  311. end = start + par->palette_sz - 1;
  312. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  313. if (lcd_revision == LCD_VERSION_1) {
  314. reg_ras |= LCD_V1_PL_INT_ENA;
  315. } else {
  316. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  317. LCD_V2_PL_INT_ENA;
  318. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  319. }
  320. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  321. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  322. }
  323. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  324. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  325. /*
  326. * The Raster enable bit must be set after all other control fields are
  327. * set.
  328. */
  329. lcd_enable_raster();
  330. }
  331. /* Configure the Burst Size and fifo threhold of DMA */
  332. static int lcd_cfg_dma(int burst_size, int fifo_th)
  333. {
  334. u32 reg;
  335. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  336. switch (burst_size) {
  337. case 1:
  338. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  339. break;
  340. case 2:
  341. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  342. break;
  343. case 4:
  344. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  345. break;
  346. case 8:
  347. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  348. break;
  349. case 16:
  350. default:
  351. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  352. break;
  353. }
  354. reg |= (fifo_th << 8);
  355. lcdc_write(reg, LCD_DMA_CTRL_REG);
  356. return 0;
  357. }
  358. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  359. {
  360. u32 reg;
  361. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  362. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  363. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  364. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  365. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  366. }
  367. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  368. int front_porch)
  369. {
  370. u32 reg;
  371. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  372. reg |= ((back_porch & 0xff) << 24)
  373. | ((front_porch & 0xff) << 16)
  374. | ((pulse_width & 0x3f) << 10);
  375. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  376. }
  377. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  378. int front_porch)
  379. {
  380. u32 reg;
  381. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  382. reg |= ((back_porch & 0xff) << 24)
  383. | ((front_porch & 0xff) << 16)
  384. | ((pulse_width & 0x3f) << 10);
  385. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  386. }
  387. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  388. struct fb_videomode *panel)
  389. {
  390. u32 reg;
  391. u32 reg_int;
  392. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  393. LCD_MONO_8BIT_MODE |
  394. LCD_MONOCHROME_MODE);
  395. switch (cfg->panel_shade) {
  396. case MONOCHROME:
  397. reg |= LCD_MONOCHROME_MODE;
  398. if (cfg->mono_8bit_mode)
  399. reg |= LCD_MONO_8BIT_MODE;
  400. break;
  401. case COLOR_ACTIVE:
  402. reg |= LCD_TFT_MODE;
  403. if (cfg->tft_alt_mode)
  404. reg |= LCD_TFT_ALT_ENABLE;
  405. break;
  406. case COLOR_PASSIVE:
  407. /* AC bias applicable only for Pasive panels */
  408. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  409. if (cfg->bpp == 12 && cfg->stn_565_mode)
  410. reg |= LCD_STN_565_ENABLE;
  411. break;
  412. default:
  413. return -EINVAL;
  414. }
  415. /* enable additional interrupts here */
  416. if (lcd_revision == LCD_VERSION_1) {
  417. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  418. } else {
  419. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  420. LCD_V2_UNDERFLOW_INT_ENA;
  421. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  422. }
  423. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  424. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  425. reg |= LCD_SYNC_CTRL;
  426. if (cfg->sync_edge)
  427. reg |= LCD_SYNC_EDGE;
  428. else
  429. reg &= ~LCD_SYNC_EDGE;
  430. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  431. reg |= LCD_INVERT_LINE_CLOCK;
  432. else
  433. reg &= ~LCD_INVERT_LINE_CLOCK;
  434. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  435. reg |= LCD_INVERT_FRAME_CLOCK;
  436. else
  437. reg &= ~LCD_INVERT_FRAME_CLOCK;
  438. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  439. return 0;
  440. }
  441. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  442. u32 bpp, u32 raster_order)
  443. {
  444. u32 reg;
  445. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  446. return -EINVAL;
  447. /* Set the Panel Width */
  448. /* Pixels per line = (PPL + 1)*16 */
  449. if (lcd_revision == LCD_VERSION_1) {
  450. /*
  451. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  452. * pixels.
  453. */
  454. width &= 0x3f0;
  455. } else {
  456. /*
  457. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  458. * pixels.
  459. */
  460. width &= 0x7f0;
  461. }
  462. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  463. reg &= 0xfffffc00;
  464. if (lcd_revision == LCD_VERSION_1) {
  465. reg |= ((width >> 4) - 1) << 4;
  466. } else {
  467. width = (width >> 4) - 1;
  468. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  469. }
  470. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  471. /* Set the Panel Height */
  472. /* Set bits 9:0 of Lines Per Pixel */
  473. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  474. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  475. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  476. /* Set bit 10 of Lines Per Pixel */
  477. if (lcd_revision == LCD_VERSION_2) {
  478. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  479. reg |= ((height - 1) & 0x400) << 16;
  480. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  481. }
  482. /* Set the Raster Order of the Frame Buffer */
  483. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  484. if (raster_order)
  485. reg |= LCD_RASTER_ORDER;
  486. par->palette_sz = 16 * 2;
  487. switch (bpp) {
  488. case 1:
  489. case 2:
  490. case 4:
  491. case 16:
  492. break;
  493. case 24:
  494. reg |= LCD_V2_TFT_24BPP_MODE;
  495. case 32:
  496. reg |= LCD_V2_TFT_24BPP_UNPACK;
  497. break;
  498. case 8:
  499. par->palette_sz = 256 * 2;
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  505. return 0;
  506. }
  507. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  508. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  509. unsigned blue, unsigned transp,
  510. struct fb_info *info)
  511. {
  512. struct da8xx_fb_par *par = info->par;
  513. unsigned short *palette = (unsigned short *) par->v_palette_base;
  514. u_short pal;
  515. int update_hw = 0;
  516. if (regno > 255)
  517. return 1;
  518. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  519. return 1;
  520. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  521. return -EINVAL;
  522. switch (info->fix.visual) {
  523. case FB_VISUAL_TRUECOLOR:
  524. red = CNVT_TOHW(red, info->var.red.length);
  525. green = CNVT_TOHW(green, info->var.green.length);
  526. blue = CNVT_TOHW(blue, info->var.blue.length);
  527. break;
  528. case FB_VISUAL_PSEUDOCOLOR:
  529. switch (info->var.bits_per_pixel) {
  530. case 4:
  531. if (regno > 15)
  532. return -EINVAL;
  533. if (info->var.grayscale) {
  534. pal = regno;
  535. } else {
  536. red >>= 4;
  537. green >>= 8;
  538. blue >>= 12;
  539. pal = red & 0x0f00;
  540. pal |= green & 0x00f0;
  541. pal |= blue & 0x000f;
  542. }
  543. if (regno == 0)
  544. pal |= 0x2000;
  545. palette[regno] = pal;
  546. break;
  547. case 8:
  548. red >>= 4;
  549. green >>= 8;
  550. blue >>= 12;
  551. pal = (red & 0x0f00);
  552. pal |= (green & 0x00f0);
  553. pal |= (blue & 0x000f);
  554. if (palette[regno] != pal) {
  555. update_hw = 1;
  556. palette[regno] = pal;
  557. }
  558. break;
  559. }
  560. break;
  561. }
  562. /* Truecolor has hardware independent palette */
  563. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  564. u32 v;
  565. if (regno > 15)
  566. return -EINVAL;
  567. v = (red << info->var.red.offset) |
  568. (green << info->var.green.offset) |
  569. (blue << info->var.blue.offset);
  570. switch (info->var.bits_per_pixel) {
  571. case 16:
  572. ((u16 *) (info->pseudo_palette))[regno] = v;
  573. break;
  574. case 24:
  575. case 32:
  576. ((u32 *) (info->pseudo_palette))[regno] = v;
  577. break;
  578. }
  579. if (palette[0] != 0x4000) {
  580. update_hw = 1;
  581. palette[0] = 0x4000;
  582. }
  583. }
  584. /* Update the palette in the h/w as needed. */
  585. if (update_hw)
  586. lcd_blit(LOAD_PALETTE, par);
  587. return 0;
  588. }
  589. #undef CNVT_TOHW
  590. static void lcd_reset(struct da8xx_fb_par *par)
  591. {
  592. /* Disable the Raster if previously Enabled */
  593. lcd_disable_raster(false);
  594. /* DMA has to be disabled */
  595. lcdc_write(0, LCD_DMA_CTRL_REG);
  596. lcdc_write(0, LCD_RASTER_CTRL_REG);
  597. if (lcd_revision == LCD_VERSION_2) {
  598. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  599. /* Write 1 to reset */
  600. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  601. lcdc_write(0, LCD_CLK_RESET_REG);
  602. }
  603. }
  604. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  605. {
  606. unsigned int lcd_clk, div;
  607. lcd_clk = clk_get_rate(par->lcdc_clk);
  608. div = lcd_clk / par->pxl_clk;
  609. /* Configure the LCD clock divisor. */
  610. lcdc_write(LCD_CLK_DIVISOR(div) |
  611. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  612. if (lcd_revision == LCD_VERSION_2)
  613. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  614. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  615. }
  616. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  617. struct fb_videomode *panel)
  618. {
  619. u32 bpp;
  620. int ret = 0;
  621. lcd_reset(par);
  622. /* Calculate the divider */
  623. lcd_calc_clk_divider(par);
  624. if (panel->sync & FB_SYNC_CLK_INVERT)
  625. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  626. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  627. else
  628. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  629. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  630. /* Configure the DMA burst size and fifo threshold. */
  631. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  632. if (ret < 0)
  633. return ret;
  634. /* Configure the vertical and horizontal sync properties. */
  635. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  636. panel->upper_margin);
  637. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  638. panel->left_margin);
  639. /* Configure for disply */
  640. ret = lcd_cfg_display(cfg, panel);
  641. if (ret < 0)
  642. return ret;
  643. bpp = cfg->bpp;
  644. if (bpp == 12)
  645. bpp = 16;
  646. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  647. (unsigned int)panel->yres, bpp,
  648. cfg->raster_order);
  649. if (ret < 0)
  650. return ret;
  651. /* Configure FDD */
  652. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  653. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  654. return 0;
  655. }
  656. /* IRQ handler for version 2 of LCDC */
  657. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  658. {
  659. struct da8xx_fb_par *par = arg;
  660. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  661. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  662. lcd_disable_raster(false);
  663. lcdc_write(stat, LCD_MASKED_STAT_REG);
  664. lcd_enable_raster();
  665. } else if (stat & LCD_PL_LOAD_DONE) {
  666. /*
  667. * Must disable raster before changing state of any control bit.
  668. * And also must be disabled before clearing the PL loading
  669. * interrupt via the following write to the status register. If
  670. * this is done after then one gets multiple PL done interrupts.
  671. */
  672. lcd_disable_raster(false);
  673. lcdc_write(stat, LCD_MASKED_STAT_REG);
  674. /* Disable PL completion interrupt */
  675. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  676. /* Setup and start data loading mode */
  677. lcd_blit(LOAD_DATA, par);
  678. } else {
  679. lcdc_write(stat, LCD_MASKED_STAT_REG);
  680. if (stat & LCD_END_OF_FRAME0) {
  681. par->which_dma_channel_done = 0;
  682. lcdc_write(par->dma_start,
  683. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  684. lcdc_write(par->dma_end,
  685. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  686. par->vsync_flag = 1;
  687. wake_up_interruptible(&par->vsync_wait);
  688. }
  689. if (stat & LCD_END_OF_FRAME1) {
  690. par->which_dma_channel_done = 1;
  691. lcdc_write(par->dma_start,
  692. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  693. lcdc_write(par->dma_end,
  694. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  695. par->vsync_flag = 1;
  696. wake_up_interruptible(&par->vsync_wait);
  697. }
  698. /* Set only when controller is disabled and at the end of
  699. * active frame
  700. */
  701. if (stat & BIT(0)) {
  702. frame_done_flag = 1;
  703. wake_up_interruptible(&frame_done_wq);
  704. }
  705. }
  706. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  707. return IRQ_HANDLED;
  708. }
  709. /* IRQ handler for version 1 LCDC */
  710. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  711. {
  712. struct da8xx_fb_par *par = arg;
  713. u32 stat = lcdc_read(LCD_STAT_REG);
  714. u32 reg_ras;
  715. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  716. lcd_disable_raster(false);
  717. lcdc_write(stat, LCD_STAT_REG);
  718. lcd_enable_raster();
  719. } else if (stat & LCD_PL_LOAD_DONE) {
  720. /*
  721. * Must disable raster before changing state of any control bit.
  722. * And also must be disabled before clearing the PL loading
  723. * interrupt via the following write to the status register. If
  724. * this is done after then one gets multiple PL done interrupts.
  725. */
  726. lcd_disable_raster(false);
  727. lcdc_write(stat, LCD_STAT_REG);
  728. /* Disable PL completion inerrupt */
  729. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  730. reg_ras &= ~LCD_V1_PL_INT_ENA;
  731. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  732. /* Setup and start data loading mode */
  733. lcd_blit(LOAD_DATA, par);
  734. } else {
  735. lcdc_write(stat, LCD_STAT_REG);
  736. if (stat & LCD_END_OF_FRAME0) {
  737. par->which_dma_channel_done = 0;
  738. lcdc_write(par->dma_start,
  739. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  740. lcdc_write(par->dma_end,
  741. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  742. par->vsync_flag = 1;
  743. wake_up_interruptible(&par->vsync_wait);
  744. }
  745. if (stat & LCD_END_OF_FRAME1) {
  746. par->which_dma_channel_done = 1;
  747. lcdc_write(par->dma_start,
  748. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  749. lcdc_write(par->dma_end,
  750. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  751. par->vsync_flag = 1;
  752. wake_up_interruptible(&par->vsync_wait);
  753. }
  754. }
  755. return IRQ_HANDLED;
  756. }
  757. static int fb_check_var(struct fb_var_screeninfo *var,
  758. struct fb_info *info)
  759. {
  760. int err = 0;
  761. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  762. return -EINVAL;
  763. switch (var->bits_per_pixel) {
  764. case 1:
  765. case 8:
  766. var->red.offset = 0;
  767. var->red.length = 8;
  768. var->green.offset = 0;
  769. var->green.length = 8;
  770. var->blue.offset = 0;
  771. var->blue.length = 8;
  772. var->transp.offset = 0;
  773. var->transp.length = 0;
  774. var->nonstd = 0;
  775. break;
  776. case 4:
  777. var->red.offset = 0;
  778. var->red.length = 4;
  779. var->green.offset = 0;
  780. var->green.length = 4;
  781. var->blue.offset = 0;
  782. var->blue.length = 4;
  783. var->transp.offset = 0;
  784. var->transp.length = 0;
  785. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  786. break;
  787. case 16: /* RGB 565 */
  788. var->red.offset = 11;
  789. var->red.length = 5;
  790. var->green.offset = 5;
  791. var->green.length = 6;
  792. var->blue.offset = 0;
  793. var->blue.length = 5;
  794. var->transp.offset = 0;
  795. var->transp.length = 0;
  796. var->nonstd = 0;
  797. break;
  798. case 24:
  799. var->red.offset = 16;
  800. var->red.length = 8;
  801. var->green.offset = 8;
  802. var->green.length = 8;
  803. var->blue.offset = 0;
  804. var->blue.length = 8;
  805. var->nonstd = 0;
  806. break;
  807. case 32:
  808. var->transp.offset = 24;
  809. var->transp.length = 8;
  810. var->red.offset = 16;
  811. var->red.length = 8;
  812. var->green.offset = 8;
  813. var->green.length = 8;
  814. var->blue.offset = 0;
  815. var->blue.length = 8;
  816. var->nonstd = 0;
  817. break;
  818. default:
  819. err = -EINVAL;
  820. }
  821. var->red.msb_right = 0;
  822. var->green.msb_right = 0;
  823. var->blue.msb_right = 0;
  824. var->transp.msb_right = 0;
  825. return err;
  826. }
  827. #ifdef CONFIG_CPU_FREQ
  828. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  829. unsigned long val, void *data)
  830. {
  831. struct da8xx_fb_par *par;
  832. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  833. if (val == CPUFREQ_POSTCHANGE) {
  834. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  835. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  836. lcd_disable_raster(true);
  837. lcd_calc_clk_divider(par);
  838. if (par->blank == FB_BLANK_UNBLANK)
  839. lcd_enable_raster();
  840. }
  841. }
  842. return 0;
  843. }
  844. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  845. {
  846. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  847. return cpufreq_register_notifier(&par->freq_transition,
  848. CPUFREQ_TRANSITION_NOTIFIER);
  849. }
  850. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  851. {
  852. cpufreq_unregister_notifier(&par->freq_transition,
  853. CPUFREQ_TRANSITION_NOTIFIER);
  854. }
  855. #endif
  856. static int fb_remove(struct platform_device *dev)
  857. {
  858. struct fb_info *info = dev_get_drvdata(&dev->dev);
  859. if (info) {
  860. struct da8xx_fb_par *par = info->par;
  861. #ifdef CONFIG_CPU_FREQ
  862. lcd_da8xx_cpufreq_deregister(par);
  863. #endif
  864. if (par->panel_power_ctrl)
  865. par->panel_power_ctrl(0);
  866. lcd_disable_raster(true);
  867. lcdc_write(0, LCD_RASTER_CTRL_REG);
  868. /* disable DMA */
  869. lcdc_write(0, LCD_DMA_CTRL_REG);
  870. unregister_framebuffer(info);
  871. fb_dealloc_cmap(&info->cmap);
  872. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  873. par->p_palette_base);
  874. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  875. par->vram_phys);
  876. free_irq(par->irq, par);
  877. pm_runtime_put_sync(&dev->dev);
  878. pm_runtime_disable(&dev->dev);
  879. framebuffer_release(info);
  880. iounmap(da8xx_fb_reg_base);
  881. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  882. }
  883. return 0;
  884. }
  885. /*
  886. * Function to wait for vertical sync which for this LCD peripheral
  887. * translates into waiting for the current raster frame to complete.
  888. */
  889. static int fb_wait_for_vsync(struct fb_info *info)
  890. {
  891. struct da8xx_fb_par *par = info->par;
  892. int ret;
  893. /*
  894. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  895. * race condition here where the ISR could have occurred just before or
  896. * just after this set. But since we are just coarsely waiting for
  897. * a frame to complete then that's OK. i.e. if the frame completed
  898. * just before this code executed then we have to wait another full
  899. * frame time but there is no way to avoid such a situation. On the
  900. * other hand if the frame completed just after then we don't need
  901. * to wait long at all. Either way we are guaranteed to return to the
  902. * user immediately after a frame completion which is all that is
  903. * required.
  904. */
  905. par->vsync_flag = 0;
  906. ret = wait_event_interruptible_timeout(par->vsync_wait,
  907. par->vsync_flag != 0,
  908. par->vsync_timeout);
  909. if (ret < 0)
  910. return ret;
  911. if (ret == 0)
  912. return -ETIMEDOUT;
  913. return 0;
  914. }
  915. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  916. unsigned long arg)
  917. {
  918. struct lcd_sync_arg sync_arg;
  919. switch (cmd) {
  920. case FBIOGET_CONTRAST:
  921. case FBIOPUT_CONTRAST:
  922. case FBIGET_BRIGHTNESS:
  923. case FBIPUT_BRIGHTNESS:
  924. case FBIGET_COLOR:
  925. case FBIPUT_COLOR:
  926. return -ENOTTY;
  927. case FBIPUT_HSYNC:
  928. if (copy_from_user(&sync_arg, (char *)arg,
  929. sizeof(struct lcd_sync_arg)))
  930. return -EFAULT;
  931. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  932. sync_arg.pulse_width,
  933. sync_arg.front_porch);
  934. break;
  935. case FBIPUT_VSYNC:
  936. if (copy_from_user(&sync_arg, (char *)arg,
  937. sizeof(struct lcd_sync_arg)))
  938. return -EFAULT;
  939. lcd_cfg_vertical_sync(sync_arg.back_porch,
  940. sync_arg.pulse_width,
  941. sync_arg.front_porch);
  942. break;
  943. case FBIO_WAITFORVSYNC:
  944. return fb_wait_for_vsync(info);
  945. default:
  946. return -EINVAL;
  947. }
  948. return 0;
  949. }
  950. static int cfb_blank(int blank, struct fb_info *info)
  951. {
  952. struct da8xx_fb_par *par = info->par;
  953. int ret = 0;
  954. if (par->blank == blank)
  955. return 0;
  956. par->blank = blank;
  957. switch (blank) {
  958. case FB_BLANK_UNBLANK:
  959. lcd_enable_raster();
  960. if (par->panel_power_ctrl)
  961. par->panel_power_ctrl(1);
  962. break;
  963. case FB_BLANK_NORMAL:
  964. case FB_BLANK_VSYNC_SUSPEND:
  965. case FB_BLANK_HSYNC_SUSPEND:
  966. case FB_BLANK_POWERDOWN:
  967. if (par->panel_power_ctrl)
  968. par->panel_power_ctrl(0);
  969. lcd_disable_raster(true);
  970. break;
  971. default:
  972. ret = -EINVAL;
  973. }
  974. return ret;
  975. }
  976. /*
  977. * Set new x,y offsets in the virtual display for the visible area and switch
  978. * to the new mode.
  979. */
  980. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  981. struct fb_info *fbi)
  982. {
  983. int ret = 0;
  984. struct fb_var_screeninfo new_var;
  985. struct da8xx_fb_par *par = fbi->par;
  986. struct fb_fix_screeninfo *fix = &fbi->fix;
  987. unsigned int end;
  988. unsigned int start;
  989. unsigned long irq_flags;
  990. if (var->xoffset != fbi->var.xoffset ||
  991. var->yoffset != fbi->var.yoffset) {
  992. memcpy(&new_var, &fbi->var, sizeof(new_var));
  993. new_var.xoffset = var->xoffset;
  994. new_var.yoffset = var->yoffset;
  995. if (fb_check_var(&new_var, fbi))
  996. ret = -EINVAL;
  997. else {
  998. memcpy(&fbi->var, &new_var, sizeof(new_var));
  999. start = fix->smem_start +
  1000. new_var.yoffset * fix->line_length +
  1001. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1002. end = start + fbi->var.yres * fix->line_length - 1;
  1003. par->dma_start = start;
  1004. par->dma_end = end;
  1005. spin_lock_irqsave(&par->lock_for_chan_update,
  1006. irq_flags);
  1007. if (par->which_dma_channel_done == 0) {
  1008. lcdc_write(par->dma_start,
  1009. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1010. lcdc_write(par->dma_end,
  1011. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1012. } else if (par->which_dma_channel_done == 1) {
  1013. lcdc_write(par->dma_start,
  1014. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1015. lcdc_write(par->dma_end,
  1016. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1017. }
  1018. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1019. irq_flags);
  1020. }
  1021. }
  1022. return ret;
  1023. }
  1024. static struct fb_ops da8xx_fb_ops = {
  1025. .owner = THIS_MODULE,
  1026. .fb_check_var = fb_check_var,
  1027. .fb_setcolreg = fb_setcolreg,
  1028. .fb_pan_display = da8xx_pan_display,
  1029. .fb_ioctl = fb_ioctl,
  1030. .fb_fillrect = cfb_fillrect,
  1031. .fb_copyarea = cfb_copyarea,
  1032. .fb_imageblit = cfb_imageblit,
  1033. .fb_blank = cfb_blank,
  1034. };
  1035. /* Calculate and return pixel clock period in pico seconds */
  1036. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  1037. {
  1038. unsigned int lcd_clk, div;
  1039. unsigned int configured_pix_clk;
  1040. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  1041. lcd_clk = clk_get_rate(par->lcdc_clk);
  1042. div = lcd_clk / par->pxl_clk;
  1043. configured_pix_clk = (lcd_clk / div);
  1044. do_div(pix_clk_period_picosec, configured_pix_clk);
  1045. return pix_clk_period_picosec;
  1046. }
  1047. static int fb_probe(struct platform_device *device)
  1048. {
  1049. struct da8xx_lcdc_platform_data *fb_pdata =
  1050. device->dev.platform_data;
  1051. struct lcd_ctrl_config *lcd_cfg;
  1052. struct fb_videomode *lcdc_info;
  1053. struct fb_info *da8xx_fb_info;
  1054. struct clk *fb_clk = NULL;
  1055. struct da8xx_fb_par *par;
  1056. resource_size_t len;
  1057. int ret, i;
  1058. unsigned long ulcm;
  1059. if (fb_pdata == NULL) {
  1060. dev_err(&device->dev, "Can not get platform data\n");
  1061. return -ENOENT;
  1062. }
  1063. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1064. if (!lcdc_regs) {
  1065. dev_err(&device->dev,
  1066. "Can not get memory resource for LCD controller\n");
  1067. return -ENOENT;
  1068. }
  1069. len = resource_size(lcdc_regs);
  1070. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1071. if (!lcdc_regs)
  1072. return -EBUSY;
  1073. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1074. if (!da8xx_fb_reg_base) {
  1075. ret = -EBUSY;
  1076. goto err_request_mem;
  1077. }
  1078. fb_clk = clk_get(&device->dev, "fck");
  1079. if (IS_ERR(fb_clk)) {
  1080. dev_err(&device->dev, "Can not get device clock\n");
  1081. ret = -ENODEV;
  1082. goto err_ioremap;
  1083. }
  1084. pm_runtime_enable(&device->dev);
  1085. pm_runtime_get_sync(&device->dev);
  1086. /* Determine LCD IP Version */
  1087. switch (lcdc_read(LCD_PID_REG)) {
  1088. case 0x4C100102:
  1089. lcd_revision = LCD_VERSION_1;
  1090. break;
  1091. case 0x4F200800:
  1092. case 0x4F201000:
  1093. lcd_revision = LCD_VERSION_2;
  1094. break;
  1095. default:
  1096. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1097. "defaulting to LCD revision 1\n",
  1098. lcdc_read(LCD_PID_REG));
  1099. lcd_revision = LCD_VERSION_1;
  1100. break;
  1101. }
  1102. for (i = 0, lcdc_info = known_lcd_panels;
  1103. i < ARRAY_SIZE(known_lcd_panels);
  1104. i++, lcdc_info++) {
  1105. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1106. break;
  1107. }
  1108. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1109. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1110. ret = -ENODEV;
  1111. goto err_pm_runtime_disable;
  1112. } else
  1113. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1114. fb_pdata->type);
  1115. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1116. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1117. &device->dev);
  1118. if (!da8xx_fb_info) {
  1119. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1120. ret = -ENOMEM;
  1121. goto err_pm_runtime_disable;
  1122. }
  1123. par = da8xx_fb_info->par;
  1124. par->lcdc_clk = fb_clk;
  1125. #ifdef CONFIG_CPU_FREQ
  1126. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1127. #endif
  1128. par->pxl_clk = lcdc_info->pixclock;
  1129. if (fb_pdata->panel_power_ctrl) {
  1130. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1131. par->panel_power_ctrl(1);
  1132. }
  1133. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1134. dev_err(&device->dev, "lcd_init failed\n");
  1135. ret = -EFAULT;
  1136. goto err_release_fb;
  1137. }
  1138. /* allocate frame buffer */
  1139. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1140. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1141. par->vram_size = roundup(par->vram_size/8, ulcm);
  1142. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1143. par->vram_virt = dma_alloc_coherent(NULL,
  1144. par->vram_size,
  1145. (resource_size_t *) &par->vram_phys,
  1146. GFP_KERNEL | GFP_DMA);
  1147. if (!par->vram_virt) {
  1148. dev_err(&device->dev,
  1149. "GLCD: kmalloc for frame buffer failed\n");
  1150. ret = -EINVAL;
  1151. goto err_release_fb;
  1152. }
  1153. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1154. da8xx_fb_fix.smem_start = par->vram_phys;
  1155. da8xx_fb_fix.smem_len = par->vram_size;
  1156. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1157. par->dma_start = par->vram_phys;
  1158. par->dma_end = par->dma_start + lcdc_info->yres *
  1159. da8xx_fb_fix.line_length - 1;
  1160. /* allocate palette buffer */
  1161. par->v_palette_base = dma_alloc_coherent(NULL,
  1162. PALETTE_SIZE,
  1163. (resource_size_t *)
  1164. &par->p_palette_base,
  1165. GFP_KERNEL | GFP_DMA);
  1166. if (!par->v_palette_base) {
  1167. dev_err(&device->dev,
  1168. "GLCD: kmalloc for palette buffer failed\n");
  1169. ret = -EINVAL;
  1170. goto err_release_fb_mem;
  1171. }
  1172. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1173. par->irq = platform_get_irq(device, 0);
  1174. if (par->irq < 0) {
  1175. ret = -ENOENT;
  1176. goto err_release_pl_mem;
  1177. }
  1178. /* Initialize par */
  1179. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  1180. da8xx_fb_var.xres = lcdc_info->xres;
  1181. da8xx_fb_var.xres_virtual = lcdc_info->xres;
  1182. da8xx_fb_var.yres = lcdc_info->yres;
  1183. da8xx_fb_var.yres_virtual = lcdc_info->yres * LCD_NUM_BUFFERS;
  1184. da8xx_fb_var.grayscale =
  1185. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1186. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1187. da8xx_fb_var.hsync_len = lcdc_info->hsync_len;
  1188. da8xx_fb_var.vsync_len = lcdc_info->vsync_len;
  1189. da8xx_fb_var.right_margin = lcdc_info->right_margin;
  1190. da8xx_fb_var.left_margin = lcdc_info->left_margin;
  1191. da8xx_fb_var.lower_margin = lcdc_info->lower_margin;
  1192. da8xx_fb_var.upper_margin = lcdc_info->upper_margin;
  1193. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1194. /* Initialize fbinfo */
  1195. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1196. da8xx_fb_info->fix = da8xx_fb_fix;
  1197. da8xx_fb_info->var = da8xx_fb_var;
  1198. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1199. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1200. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1201. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1202. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1203. if (ret)
  1204. goto err_release_pl_mem;
  1205. da8xx_fb_info->cmap.len = par->palette_sz;
  1206. /* initialize var_screeninfo */
  1207. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1208. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1209. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1210. /* initialize the vsync wait queue */
  1211. init_waitqueue_head(&par->vsync_wait);
  1212. par->vsync_timeout = HZ / 5;
  1213. par->which_dma_channel_done = -1;
  1214. spin_lock_init(&par->lock_for_chan_update);
  1215. /* Register the Frame Buffer */
  1216. if (register_framebuffer(da8xx_fb_info) < 0) {
  1217. dev_err(&device->dev,
  1218. "GLCD: Frame Buffer Registration Failed!\n");
  1219. ret = -EINVAL;
  1220. goto err_dealloc_cmap;
  1221. }
  1222. #ifdef CONFIG_CPU_FREQ
  1223. ret = lcd_da8xx_cpufreq_register(par);
  1224. if (ret) {
  1225. dev_err(&device->dev, "failed to register cpufreq\n");
  1226. goto err_cpu_freq;
  1227. }
  1228. #endif
  1229. if (lcd_revision == LCD_VERSION_1)
  1230. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1231. else {
  1232. init_waitqueue_head(&frame_done_wq);
  1233. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1234. }
  1235. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1236. DRIVER_NAME, par);
  1237. if (ret)
  1238. goto irq_freq;
  1239. return 0;
  1240. irq_freq:
  1241. #ifdef CONFIG_CPU_FREQ
  1242. lcd_da8xx_cpufreq_deregister(par);
  1243. err_cpu_freq:
  1244. #endif
  1245. unregister_framebuffer(da8xx_fb_info);
  1246. err_dealloc_cmap:
  1247. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1248. err_release_pl_mem:
  1249. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1250. par->p_palette_base);
  1251. err_release_fb_mem:
  1252. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1253. err_release_fb:
  1254. framebuffer_release(da8xx_fb_info);
  1255. err_pm_runtime_disable:
  1256. pm_runtime_put_sync(&device->dev);
  1257. pm_runtime_disable(&device->dev);
  1258. err_ioremap:
  1259. iounmap(da8xx_fb_reg_base);
  1260. err_request_mem:
  1261. release_mem_region(lcdc_regs->start, len);
  1262. return ret;
  1263. }
  1264. #ifdef CONFIG_PM
  1265. struct lcdc_context {
  1266. u32 clk_enable;
  1267. u32 ctrl;
  1268. u32 dma_ctrl;
  1269. u32 raster_timing_0;
  1270. u32 raster_timing_1;
  1271. u32 raster_timing_2;
  1272. u32 int_enable_set;
  1273. u32 dma_frm_buf_base_addr_0;
  1274. u32 dma_frm_buf_ceiling_addr_0;
  1275. u32 dma_frm_buf_base_addr_1;
  1276. u32 dma_frm_buf_ceiling_addr_1;
  1277. u32 raster_ctrl;
  1278. } reg_context;
  1279. static void lcd_context_save(void)
  1280. {
  1281. if (lcd_revision == LCD_VERSION_2) {
  1282. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1283. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1284. }
  1285. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1286. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1287. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1288. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1289. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1290. reg_context.dma_frm_buf_base_addr_0 =
  1291. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1292. reg_context.dma_frm_buf_ceiling_addr_0 =
  1293. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1294. reg_context.dma_frm_buf_base_addr_1 =
  1295. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1296. reg_context.dma_frm_buf_ceiling_addr_1 =
  1297. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1298. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1299. return;
  1300. }
  1301. static void lcd_context_restore(void)
  1302. {
  1303. if (lcd_revision == LCD_VERSION_2) {
  1304. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1305. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1306. }
  1307. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1308. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1309. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1310. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1311. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1312. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1313. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1314. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1315. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1316. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1317. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1318. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1319. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1320. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1321. return;
  1322. }
  1323. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1324. {
  1325. struct fb_info *info = platform_get_drvdata(dev);
  1326. struct da8xx_fb_par *par = info->par;
  1327. console_lock();
  1328. if (par->panel_power_ctrl)
  1329. par->panel_power_ctrl(0);
  1330. fb_set_suspend(info, 1);
  1331. lcd_disable_raster(true);
  1332. lcd_context_save();
  1333. pm_runtime_put_sync(&dev->dev);
  1334. console_unlock();
  1335. return 0;
  1336. }
  1337. static int fb_resume(struct platform_device *dev)
  1338. {
  1339. struct fb_info *info = platform_get_drvdata(dev);
  1340. struct da8xx_fb_par *par = info->par;
  1341. console_lock();
  1342. pm_runtime_get_sync(&dev->dev);
  1343. lcd_context_restore();
  1344. if (par->blank == FB_BLANK_UNBLANK) {
  1345. lcd_enable_raster();
  1346. if (par->panel_power_ctrl)
  1347. par->panel_power_ctrl(1);
  1348. }
  1349. fb_set_suspend(info, 0);
  1350. console_unlock();
  1351. return 0;
  1352. }
  1353. #else
  1354. #define fb_suspend NULL
  1355. #define fb_resume NULL
  1356. #endif
  1357. static struct platform_driver da8xx_fb_driver = {
  1358. .probe = fb_probe,
  1359. .remove = fb_remove,
  1360. .suspend = fb_suspend,
  1361. .resume = fb_resume,
  1362. .driver = {
  1363. .name = DRIVER_NAME,
  1364. .owner = THIS_MODULE,
  1365. },
  1366. };
  1367. static int __init da8xx_fb_init(void)
  1368. {
  1369. return platform_driver_register(&da8xx_fb_driver);
  1370. }
  1371. static void __exit da8xx_fb_cleanup(void)
  1372. {
  1373. platform_driver_unregister(&da8xx_fb_driver);
  1374. }
  1375. module_init(da8xx_fb_init);
  1376. module_exit(da8xx_fb_cleanup);
  1377. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1378. MODULE_AUTHOR("Texas Instruments");
  1379. MODULE_LICENSE("GPL");