musb_gadget.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. #define is_buffer_mapped(req) (is_dma_capable() && \
  88. (req->map_state != UN_MAPPED))
  89. /* Maps the buffer to dma */
  90. static inline void map_dma_buffer(struct musb_request *request,
  91. struct musb *musb, struct musb_ep *musb_ep)
  92. {
  93. int compatible = true;
  94. struct dma_controller *dma = musb->dma_controller;
  95. request->map_state = UN_MAPPED;
  96. if (!is_dma_capable() || !musb_ep->dma)
  97. return;
  98. /* Check if DMA engine can handle this request.
  99. * DMA code must reject the USB request explicitly.
  100. * Default behaviour is to map the request.
  101. */
  102. if (dma->is_compatible)
  103. compatible = dma->is_compatible(musb_ep->dma,
  104. musb_ep->packet_sz, request->request.buf,
  105. request->request.length);
  106. if (!compatible)
  107. return;
  108. if (request->request.dma == DMA_ADDR_INVALID) {
  109. request->request.dma = dma_map_single(
  110. musb->controller,
  111. request->request.buf,
  112. request->request.length,
  113. request->tx
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. request->map_state = MUSB_MAPPED;
  117. } else {
  118. dma_sync_single_for_device(musb->controller,
  119. request->request.dma,
  120. request->request.length,
  121. request->tx
  122. ? DMA_TO_DEVICE
  123. : DMA_FROM_DEVICE);
  124. request->map_state = PRE_MAPPED;
  125. }
  126. }
  127. /* Unmap the buffer from dma and maps it back to cpu */
  128. static inline void unmap_dma_buffer(struct musb_request *request,
  129. struct musb *musb)
  130. {
  131. if (!is_buffer_mapped(request))
  132. return;
  133. if (request->request.dma == DMA_ADDR_INVALID) {
  134. dev_vdbg(musb->controller,
  135. "not unmapping a never mapped buffer\n");
  136. return;
  137. }
  138. if (request->map_state == MUSB_MAPPED) {
  139. dma_unmap_single(musb->controller,
  140. request->request.dma,
  141. request->request.length,
  142. request->tx
  143. ? DMA_TO_DEVICE
  144. : DMA_FROM_DEVICE);
  145. request->request.dma = DMA_ADDR_INVALID;
  146. } else { /* PRE_MAPPED */
  147. dma_sync_single_for_cpu(musb->controller,
  148. request->request.dma,
  149. request->request.length,
  150. request->tx
  151. ? DMA_TO_DEVICE
  152. : DMA_FROM_DEVICE);
  153. }
  154. request->map_state = UN_MAPPED;
  155. }
  156. /*
  157. * Immediately complete a request.
  158. *
  159. * @param request the request to complete
  160. * @param status the status to complete the request with
  161. * Context: controller locked, IRQs blocked.
  162. */
  163. void musb_g_giveback(
  164. struct musb_ep *ep,
  165. struct usb_request *request,
  166. int status)
  167. __releases(ep->musb->lock)
  168. __acquires(ep->musb->lock)
  169. {
  170. struct musb_request *req;
  171. struct musb *musb;
  172. int busy = ep->busy;
  173. req = to_musb_request(request);
  174. list_del(&req->list);
  175. if (req->request.status == -EINPROGRESS)
  176. req->request.status = status;
  177. musb = req->musb;
  178. ep->busy = 1;
  179. spin_unlock(&musb->lock);
  180. unmap_dma_buffer(req, musb);
  181. if (request->status == 0)
  182. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  183. ep->end_point.name, request,
  184. req->request.actual, req->request.length);
  185. else
  186. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  187. ep->end_point.name, request,
  188. req->request.actual, req->request.length,
  189. request->status);
  190. req->request.complete(&req->ep->end_point, &req->request);
  191. spin_lock(&musb->lock);
  192. ep->busy = busy;
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /*
  196. * Abort requests queued to an endpoint using the status. Synchronous.
  197. * caller locked controller and blocked irqs, and selected this ep.
  198. */
  199. static void nuke(struct musb_ep *ep, const int status)
  200. {
  201. struct musb *musb = ep->musb;
  202. struct musb_request *req = NULL;
  203. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  204. ep->busy = 1;
  205. if (is_dma_capable() && ep->dma) {
  206. struct dma_controller *c = ep->musb->dma_controller;
  207. int value;
  208. if (ep->is_in) {
  209. /*
  210. * The programming guide says that we must not clear
  211. * the DMAMODE bit before DMAENAB, so we only
  212. * clear it in the second write...
  213. */
  214. musb_writew(epio, MUSB_TXCSR,
  215. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  216. musb_writew(epio, MUSB_TXCSR,
  217. 0 | MUSB_TXCSR_FLUSHFIFO);
  218. } else {
  219. musb_writew(epio, MUSB_RXCSR,
  220. 0 | MUSB_RXCSR_FLUSHFIFO);
  221. musb_writew(epio, MUSB_RXCSR,
  222. 0 | MUSB_RXCSR_FLUSHFIFO);
  223. }
  224. value = c->channel_abort(ep->dma);
  225. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  226. ep->name, value);
  227. c->channel_release(ep->dma);
  228. ep->dma = NULL;
  229. }
  230. while (!list_empty(&ep->req_list)) {
  231. req = list_first_entry(&ep->req_list, struct musb_request, list);
  232. musb_g_giveback(ep, &req->request, status);
  233. }
  234. }
  235. /* ----------------------------------------------------------------------- */
  236. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  237. /*
  238. * This assumes the separate CPPI engine is responding to DMA requests
  239. * from the usb core ... sequenced a bit differently from mentor dma.
  240. */
  241. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  242. {
  243. if (can_bulk_split(musb, ep->type))
  244. return ep->hw_ep->max_packet_sz_tx;
  245. else
  246. return ep->packet_sz;
  247. }
  248. #ifdef CONFIG_USB_INVENTRA_DMA
  249. /* Peripheral tx (IN) using Mentor DMA works as follows:
  250. Only mode 0 is used for transfers <= wPktSize,
  251. mode 1 is used for larger transfers,
  252. One of the following happens:
  253. - Host sends IN token which causes an endpoint interrupt
  254. -> TxAvail
  255. -> if DMA is currently busy, exit.
  256. -> if queue is non-empty, txstate().
  257. - Request is queued by the gadget driver.
  258. -> if queue was previously empty, txstate()
  259. txstate()
  260. -> start
  261. /\ -> setup DMA
  262. | (data is transferred to the FIFO, then sent out when
  263. | IN token(s) are recd from Host.
  264. | -> DMA interrupt on completion
  265. | calls TxAvail.
  266. | -> stop DMA, ~DMAENAB,
  267. | -> set TxPktRdy for last short pkt or zlp
  268. | -> Complete Request
  269. | -> Continue next request (call txstate)
  270. |___________________________________|
  271. * Non-Mentor DMA engines can of course work differently, such as by
  272. * upleveling from irq-per-packet to irq-per-buffer.
  273. */
  274. #endif
  275. /*
  276. * An endpoint is transmitting data. This can be called either from
  277. * the IRQ routine or from ep.queue() to kickstart a request on an
  278. * endpoint.
  279. *
  280. * Context: controller locked, IRQs blocked, endpoint selected
  281. */
  282. static void txstate(struct musb *musb, struct musb_request *req)
  283. {
  284. u8 epnum = req->epnum;
  285. struct musb_ep *musb_ep;
  286. void __iomem *epio = musb->endpoints[epnum].regs;
  287. struct usb_request *request;
  288. u16 fifo_count = 0, csr;
  289. int use_dma = 0;
  290. musb_ep = req->ep;
  291. /* Check if EP is disabled */
  292. if (!musb_ep->desc) {
  293. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  294. musb_ep->end_point.name);
  295. return;
  296. }
  297. /* we shouldn't get here while DMA is active ... but we do ... */
  298. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  299. dev_dbg(musb->controller, "dma pending...\n");
  300. return;
  301. }
  302. /* read TXCSR before */
  303. csr = musb_readw(epio, MUSB_TXCSR);
  304. request = &req->request;
  305. fifo_count = min(max_ep_writesize(musb, musb_ep),
  306. (int)(request->length - request->actual));
  307. if (csr & MUSB_TXCSR_TXPKTRDY) {
  308. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  309. musb_ep->end_point.name, csr);
  310. return;
  311. }
  312. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  313. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  314. musb_ep->end_point.name, csr);
  315. return;
  316. }
  317. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  318. epnum, musb_ep->packet_sz, fifo_count,
  319. csr);
  320. #ifndef CONFIG_MUSB_PIO_ONLY
  321. if (is_buffer_mapped(req)) {
  322. struct dma_controller *c = musb->dma_controller;
  323. size_t request_size;
  324. /* setup DMA, then program endpoint CSR */
  325. request_size = min_t(size_t, request->length - request->actual,
  326. musb_ep->dma->max_len);
  327. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  328. /* MUSB_TXCSR_P_ISO is still set correctly */
  329. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  330. {
  331. if (request_size < musb_ep->packet_sz)
  332. musb_ep->dma->desired_mode = 0;
  333. else
  334. musb_ep->dma->desired_mode = 1;
  335. use_dma = use_dma && c->channel_program(
  336. musb_ep->dma, musb_ep->packet_sz,
  337. musb_ep->dma->desired_mode,
  338. request->dma + request->actual, request_size);
  339. if (use_dma) {
  340. if (musb_ep->dma->desired_mode == 0) {
  341. /*
  342. * We must not clear the DMAMODE bit
  343. * before the DMAENAB bit -- and the
  344. * latter doesn't always get cleared
  345. * before we get here...
  346. */
  347. csr &= ~(MUSB_TXCSR_AUTOSET
  348. | MUSB_TXCSR_DMAENAB);
  349. musb_writew(epio, MUSB_TXCSR, csr
  350. | MUSB_TXCSR_P_WZC_BITS);
  351. csr &= ~MUSB_TXCSR_DMAMODE;
  352. csr |= (MUSB_TXCSR_DMAENAB |
  353. MUSB_TXCSR_MODE);
  354. /* against programming guide */
  355. } else {
  356. csr |= (MUSB_TXCSR_DMAENAB
  357. | MUSB_TXCSR_DMAMODE
  358. | MUSB_TXCSR_MODE);
  359. /*
  360. * Enable Autoset according to table
  361. * below
  362. * bulk_split hb_mult Autoset_Enable
  363. * 0 0 Yes(Normal)
  364. * 0 >0 No(High BW ISO)
  365. * 1 0 Yes(HS bulk)
  366. * 1 >0 Yes(FS bulk)
  367. */
  368. if (!musb_ep->hb_mult ||
  369. (musb_ep->hb_mult &&
  370. can_bulk_split(musb,
  371. musb_ep->type)))
  372. csr |= MUSB_TXCSR_AUTOSET;
  373. }
  374. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  375. musb_writew(epio, MUSB_TXCSR, csr);
  376. }
  377. }
  378. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  379. /* program endpoint CSR first, then setup DMA */
  380. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  381. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  382. MUSB_TXCSR_MODE;
  383. musb_writew(epio, MUSB_TXCSR,
  384. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  385. | csr);
  386. /* ensure writebuffer is empty */
  387. csr = musb_readw(epio, MUSB_TXCSR);
  388. /* NOTE host side sets DMAENAB later than this; both are
  389. * OK since the transfer dma glue (between CPPI and Mentor
  390. * fifos) just tells CPPI it could start. Data only moves
  391. * to the USB TX fifo when both fifos are ready.
  392. */
  393. /* "mode" is irrelevant here; handle terminating ZLPs like
  394. * PIO does, since the hardware RNDIS mode seems unreliable
  395. * except for the last-packet-is-already-short case.
  396. */
  397. use_dma = use_dma && c->channel_program(
  398. musb_ep->dma, musb_ep->packet_sz,
  399. 0,
  400. request->dma + request->actual,
  401. request_size);
  402. if (!use_dma) {
  403. c->channel_release(musb_ep->dma);
  404. musb_ep->dma = NULL;
  405. csr &= ~MUSB_TXCSR_DMAENAB;
  406. musb_writew(epio, MUSB_TXCSR, csr);
  407. /* invariant: prequest->buf is non-null */
  408. }
  409. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  410. use_dma = use_dma && c->channel_program(
  411. musb_ep->dma, musb_ep->packet_sz,
  412. request->zero,
  413. request->dma + request->actual,
  414. request_size);
  415. #endif
  416. }
  417. #endif
  418. if (!use_dma) {
  419. /*
  420. * Unmap the dma buffer back to cpu if dma channel
  421. * programming fails
  422. */
  423. unmap_dma_buffer(req, musb);
  424. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  425. (u8 *) (request->buf + request->actual));
  426. request->actual += fifo_count;
  427. csr |= MUSB_TXCSR_TXPKTRDY;
  428. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  429. musb_writew(epio, MUSB_TXCSR, csr);
  430. }
  431. /* host may already have the data when this message shows... */
  432. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  433. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  434. request->actual, request->length,
  435. musb_readw(epio, MUSB_TXCSR),
  436. fifo_count,
  437. musb_readw(epio, MUSB_TXMAXP));
  438. }
  439. /*
  440. * FIFO state update (e.g. data ready).
  441. * Called from IRQ, with controller locked.
  442. */
  443. void musb_g_tx(struct musb *musb, u8 epnum)
  444. {
  445. u16 csr;
  446. struct musb_request *req;
  447. struct usb_request *request;
  448. u8 __iomem *mbase = musb->mregs;
  449. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  450. void __iomem *epio = musb->endpoints[epnum].regs;
  451. struct dma_channel *dma;
  452. musb_ep_select(mbase, epnum);
  453. req = next_request(musb_ep);
  454. request = &req->request;
  455. csr = musb_readw(epio, MUSB_TXCSR);
  456. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  457. dma = is_dma_capable() ? musb_ep->dma : NULL;
  458. /*
  459. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  460. * probably rates reporting as a host error.
  461. */
  462. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  463. csr |= MUSB_TXCSR_P_WZC_BITS;
  464. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  465. musb_writew(epio, MUSB_TXCSR, csr);
  466. return;
  467. }
  468. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  469. /* We NAKed, no big deal... little reason to care. */
  470. csr |= MUSB_TXCSR_P_WZC_BITS;
  471. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  472. musb_writew(epio, MUSB_TXCSR, csr);
  473. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  474. epnum, request);
  475. }
  476. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  477. /*
  478. * SHOULD NOT HAPPEN... has with CPPI though, after
  479. * changing SENDSTALL (and other cases); harmless?
  480. */
  481. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  482. return;
  483. }
  484. if (request) {
  485. u8 is_dma = 0;
  486. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  487. is_dma = 1;
  488. csr |= MUSB_TXCSR_P_WZC_BITS;
  489. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  490. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  491. musb_writew(epio, MUSB_TXCSR, csr);
  492. /* Ensure writebuffer is empty. */
  493. csr = musb_readw(epio, MUSB_TXCSR);
  494. request->actual += musb_ep->dma->actual_len;
  495. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  496. epnum, csr, musb_ep->dma->actual_len, request);
  497. }
  498. /*
  499. * First, maybe a terminating short packet. Some DMA
  500. * engines might handle this by themselves.
  501. */
  502. if ((request->zero && request->length
  503. && (request->length % musb_ep->packet_sz == 0)
  504. && (request->actual == request->length))
  505. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  506. || (is_dma && (!dma->desired_mode ||
  507. (request->actual &
  508. (musb_ep->packet_sz - 1))))
  509. #endif
  510. ) {
  511. /*
  512. * On DMA completion, FIFO may not be
  513. * available yet...
  514. */
  515. if (csr & MUSB_TXCSR_TXPKTRDY)
  516. return;
  517. dev_dbg(musb->controller, "sending zero pkt\n");
  518. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  519. | MUSB_TXCSR_TXPKTRDY);
  520. request->zero = 0;
  521. }
  522. if (request->actual == request->length) {
  523. musb_g_giveback(musb_ep, request, 0);
  524. /*
  525. * In the giveback function the MUSB lock is
  526. * released and acquired after sometime. During
  527. * this time period the INDEX register could get
  528. * changed by the gadget_queue function especially
  529. * on SMP systems. Reselect the INDEX to be sure
  530. * we are reading/modifying the right registers
  531. */
  532. musb_ep_select(mbase, epnum);
  533. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  534. if (!req) {
  535. dev_dbg(musb->controller, "%s idle now\n",
  536. musb_ep->end_point.name);
  537. return;
  538. }
  539. }
  540. txstate(musb, req);
  541. }
  542. }
  543. /* ------------------------------------------------------------ */
  544. #ifdef CONFIG_USB_INVENTRA_DMA
  545. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  546. - Only mode 0 is used.
  547. - Request is queued by the gadget class driver.
  548. -> if queue was previously empty, rxstate()
  549. - Host sends OUT token which causes an endpoint interrupt
  550. /\ -> RxReady
  551. | -> if request queued, call rxstate
  552. | /\ -> setup DMA
  553. | | -> DMA interrupt on completion
  554. | | -> RxReady
  555. | | -> stop DMA
  556. | | -> ack the read
  557. | | -> if data recd = max expected
  558. | | by the request, or host
  559. | | sent a short packet,
  560. | | complete the request,
  561. | | and start the next one.
  562. | |_____________________________________|
  563. | else just wait for the host
  564. | to send the next OUT token.
  565. |__________________________________________________|
  566. * Non-Mentor DMA engines can of course work differently.
  567. */
  568. #endif
  569. /*
  570. * Context: controller locked, IRQs blocked, endpoint selected
  571. */
  572. static void rxstate(struct musb *musb, struct musb_request *req)
  573. {
  574. const u8 epnum = req->epnum;
  575. struct usb_request *request = &req->request;
  576. struct musb_ep *musb_ep;
  577. void __iomem *epio = musb->endpoints[epnum].regs;
  578. unsigned len = 0;
  579. u16 fifo_count;
  580. u16 csr = musb_readw(epio, MUSB_RXCSR);
  581. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  582. u8 use_mode_1;
  583. if (hw_ep->is_shared_fifo)
  584. musb_ep = &hw_ep->ep_in;
  585. else
  586. musb_ep = &hw_ep->ep_out;
  587. fifo_count = musb_ep->packet_sz;
  588. /* Check if EP is disabled */
  589. if (!musb_ep->desc) {
  590. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  591. musb_ep->end_point.name);
  592. return;
  593. }
  594. /* We shouldn't get here while DMA is active, but we do... */
  595. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  596. dev_dbg(musb->controller, "DMA pending...\n");
  597. return;
  598. }
  599. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  600. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  601. musb_ep->end_point.name, csr);
  602. return;
  603. }
  604. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  605. struct dma_controller *c = musb->dma_controller;
  606. struct dma_channel *channel = musb_ep->dma;
  607. /* NOTE: CPPI won't actually stop advancing the DMA
  608. * queue after short packet transfers, so this is almost
  609. * always going to run as IRQ-per-packet DMA so that
  610. * faults will be handled correctly.
  611. */
  612. if (c->channel_program(channel,
  613. musb_ep->packet_sz,
  614. !request->short_not_ok,
  615. request->dma + request->actual,
  616. request->length - request->actual)) {
  617. /* make sure that if an rxpkt arrived after the irq,
  618. * the cppi engine will be ready to take it as soon
  619. * as DMA is enabled
  620. */
  621. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  622. | MUSB_RXCSR_DMAMODE);
  623. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  624. musb_writew(epio, MUSB_RXCSR, csr);
  625. return;
  626. }
  627. }
  628. if (csr & MUSB_RXCSR_RXPKTRDY) {
  629. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  630. /*
  631. * Enable Mode 1 on RX transfers only when short_not_ok flag
  632. * is set. Currently short_not_ok flag is set only from
  633. * file_storage and f_mass_storage drivers
  634. */
  635. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  636. use_mode_1 = 1;
  637. else
  638. use_mode_1 = 0;
  639. if (request->actual < request->length) {
  640. #ifdef CONFIG_USB_INVENTRA_DMA
  641. if (is_buffer_mapped(req)) {
  642. struct dma_controller *c;
  643. struct dma_channel *channel;
  644. int use_dma = 0;
  645. int transfer_size;
  646. c = musb->dma_controller;
  647. channel = musb_ep->dma;
  648. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  649. * mode 0 only. So we do not get endpoint interrupts due to DMA
  650. * completion. We only get interrupts from DMA controller.
  651. *
  652. * We could operate in DMA mode 1 if we knew the size of the tranfer
  653. * in advance. For mass storage class, request->length = what the host
  654. * sends, so that'd work. But for pretty much everything else,
  655. * request->length is routinely more than what the host sends. For
  656. * most these gadgets, end of is signified either by a short packet,
  657. * or filling the last byte of the buffer. (Sending extra data in
  658. * that last pckate should trigger an overflow fault.) But in mode 1,
  659. * we don't get DMA completion interrupt for short packets.
  660. *
  661. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  662. * to get endpoint interrupt on every DMA req, but that didn't seem
  663. * to work reliably.
  664. *
  665. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  666. * then becomes usable as a runtime "use mode 1" hint...
  667. */
  668. /* Experimental: Mode1 works with mass storage use cases */
  669. if (use_mode_1) {
  670. csr |= MUSB_RXCSR_AUTOCLEAR;
  671. musb_writew(epio, MUSB_RXCSR, csr);
  672. csr |= MUSB_RXCSR_DMAENAB;
  673. musb_writew(epio, MUSB_RXCSR, csr);
  674. /*
  675. * this special sequence (enabling and then
  676. * disabling MUSB_RXCSR_DMAMODE) is required
  677. * to get DMAReq to activate
  678. */
  679. musb_writew(epio, MUSB_RXCSR,
  680. csr | MUSB_RXCSR_DMAMODE);
  681. musb_writew(epio, MUSB_RXCSR, csr);
  682. transfer_size = min(request->length - request->actual,
  683. channel->max_len);
  684. musb_ep->dma->desired_mode = 1;
  685. } else {
  686. if (!musb_ep->hb_mult &&
  687. musb_ep->hw_ep->rx_double_buffered)
  688. csr |= MUSB_RXCSR_AUTOCLEAR;
  689. csr |= MUSB_RXCSR_DMAENAB;
  690. musb_writew(epio, MUSB_RXCSR, csr);
  691. transfer_size = min(request->length - request->actual,
  692. (unsigned)fifo_count);
  693. musb_ep->dma->desired_mode = 0;
  694. }
  695. use_dma = c->channel_program(
  696. channel,
  697. musb_ep->packet_sz,
  698. channel->desired_mode,
  699. request->dma
  700. + request->actual,
  701. transfer_size);
  702. if (use_dma)
  703. return;
  704. }
  705. #elif defined(CONFIG_USB_UX500_DMA)
  706. if ((is_buffer_mapped(req)) &&
  707. (request->actual < request->length)) {
  708. struct dma_controller *c;
  709. struct dma_channel *channel;
  710. int transfer_size = 0;
  711. c = musb->dma_controller;
  712. channel = musb_ep->dma;
  713. /* In case first packet is short */
  714. if (fifo_count < musb_ep->packet_sz)
  715. transfer_size = fifo_count;
  716. else if (request->short_not_ok)
  717. transfer_size = min(request->length -
  718. request->actual,
  719. channel->max_len);
  720. else
  721. transfer_size = min(request->length -
  722. request->actual,
  723. (unsigned)fifo_count);
  724. csr &= ~MUSB_RXCSR_DMAMODE;
  725. csr |= (MUSB_RXCSR_DMAENAB |
  726. MUSB_RXCSR_AUTOCLEAR);
  727. musb_writew(epio, MUSB_RXCSR, csr);
  728. if (transfer_size <= musb_ep->packet_sz) {
  729. musb_ep->dma->desired_mode = 0;
  730. } else {
  731. musb_ep->dma->desired_mode = 1;
  732. /* Mode must be set after DMAENAB */
  733. csr |= MUSB_RXCSR_DMAMODE;
  734. musb_writew(epio, MUSB_RXCSR, csr);
  735. }
  736. if (c->channel_program(channel,
  737. musb_ep->packet_sz,
  738. channel->desired_mode,
  739. request->dma
  740. + request->actual,
  741. transfer_size))
  742. return;
  743. }
  744. #endif /* Mentor's DMA */
  745. len = request->length - request->actual;
  746. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  747. musb_ep->end_point.name,
  748. fifo_count, len,
  749. musb_ep->packet_sz);
  750. fifo_count = min_t(unsigned, len, fifo_count);
  751. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  752. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  753. struct dma_controller *c = musb->dma_controller;
  754. struct dma_channel *channel = musb_ep->dma;
  755. u32 dma_addr = request->dma + request->actual;
  756. int ret;
  757. ret = c->channel_program(channel,
  758. musb_ep->packet_sz,
  759. channel->desired_mode,
  760. dma_addr,
  761. fifo_count);
  762. if (ret)
  763. return;
  764. }
  765. #endif
  766. /*
  767. * Unmap the dma buffer back to cpu if dma channel
  768. * programming fails. This buffer is mapped if the
  769. * channel allocation is successful
  770. */
  771. if (is_buffer_mapped(req)) {
  772. unmap_dma_buffer(req, musb);
  773. /*
  774. * Clear DMAENAB and AUTOCLEAR for the
  775. * PIO mode transfer
  776. */
  777. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  778. musb_writew(epio, MUSB_RXCSR, csr);
  779. }
  780. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  781. (request->buf + request->actual));
  782. request->actual += fifo_count;
  783. /* REVISIT if we left anything in the fifo, flush
  784. * it and report -EOVERFLOW
  785. */
  786. /* ack the read! */
  787. csr |= MUSB_RXCSR_P_WZC_BITS;
  788. csr &= ~MUSB_RXCSR_RXPKTRDY;
  789. musb_writew(epio, MUSB_RXCSR, csr);
  790. }
  791. }
  792. /* reach the end or short packet detected */
  793. if (request->actual == request->length ||
  794. fifo_count < musb_ep->packet_sz)
  795. musb_g_giveback(musb_ep, request, 0);
  796. }
  797. /*
  798. * Data ready for a request; called from IRQ
  799. */
  800. void musb_g_rx(struct musb *musb, u8 epnum)
  801. {
  802. u16 csr;
  803. struct musb_request *req;
  804. struct usb_request *request;
  805. void __iomem *mbase = musb->mregs;
  806. struct musb_ep *musb_ep;
  807. void __iomem *epio = musb->endpoints[epnum].regs;
  808. struct dma_channel *dma;
  809. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  810. if (hw_ep->is_shared_fifo)
  811. musb_ep = &hw_ep->ep_in;
  812. else
  813. musb_ep = &hw_ep->ep_out;
  814. musb_ep_select(mbase, epnum);
  815. req = next_request(musb_ep);
  816. if (!req)
  817. return;
  818. request = &req->request;
  819. csr = musb_readw(epio, MUSB_RXCSR);
  820. dma = is_dma_capable() ? musb_ep->dma : NULL;
  821. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  822. csr, dma ? " (dma)" : "", request);
  823. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  824. csr |= MUSB_RXCSR_P_WZC_BITS;
  825. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  826. musb_writew(epio, MUSB_RXCSR, csr);
  827. return;
  828. }
  829. if (csr & MUSB_RXCSR_P_OVERRUN) {
  830. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  831. csr &= ~MUSB_RXCSR_P_OVERRUN;
  832. musb_writew(epio, MUSB_RXCSR, csr);
  833. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  834. if (request->status == -EINPROGRESS)
  835. request->status = -EOVERFLOW;
  836. }
  837. if (csr & MUSB_RXCSR_INCOMPRX) {
  838. /* REVISIT not necessarily an error */
  839. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  840. }
  841. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  842. /* "should not happen"; likely RXPKTRDY pending for DMA */
  843. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  844. musb_ep->end_point.name, csr);
  845. return;
  846. }
  847. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  848. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  849. | MUSB_RXCSR_DMAENAB
  850. | MUSB_RXCSR_DMAMODE);
  851. musb_writew(epio, MUSB_RXCSR,
  852. MUSB_RXCSR_P_WZC_BITS | csr);
  853. request->actual += musb_ep->dma->actual_len;
  854. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  855. epnum, csr,
  856. musb_readw(epio, MUSB_RXCSR),
  857. musb_ep->dma->actual_len, request);
  858. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  859. defined(CONFIG_USB_UX500_DMA)
  860. /* Autoclear doesn't clear RxPktRdy for short packets */
  861. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  862. || (dma->actual_len
  863. & (musb_ep->packet_sz - 1))) {
  864. /* ack the read! */
  865. csr &= ~MUSB_RXCSR_RXPKTRDY;
  866. musb_writew(epio, MUSB_RXCSR, csr);
  867. }
  868. /* incomplete, and not short? wait for next IN packet */
  869. if ((request->actual < request->length)
  870. && (musb_ep->dma->actual_len
  871. == musb_ep->packet_sz)) {
  872. /* In double buffer case, continue to unload fifo if
  873. * there is Rx packet in FIFO.
  874. **/
  875. csr = musb_readw(epio, MUSB_RXCSR);
  876. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  877. hw_ep->rx_double_buffered)
  878. goto exit;
  879. return;
  880. }
  881. #endif
  882. musb_g_giveback(musb_ep, request, 0);
  883. /*
  884. * In the giveback function the MUSB lock is
  885. * released and acquired after sometime. During
  886. * this time period the INDEX register could get
  887. * changed by the gadget_queue function especially
  888. * on SMP systems. Reselect the INDEX to be sure
  889. * we are reading/modifying the right registers
  890. */
  891. musb_ep_select(mbase, epnum);
  892. req = next_request(musb_ep);
  893. if (!req)
  894. return;
  895. }
  896. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  897. defined(CONFIG_USB_UX500_DMA)
  898. exit:
  899. #endif
  900. /* Analyze request */
  901. rxstate(musb, req);
  902. }
  903. /* ------------------------------------------------------------ */
  904. static int musb_gadget_enable(struct usb_ep *ep,
  905. const struct usb_endpoint_descriptor *desc)
  906. {
  907. unsigned long flags;
  908. struct musb_ep *musb_ep;
  909. struct musb_hw_ep *hw_ep;
  910. void __iomem *regs;
  911. struct musb *musb;
  912. void __iomem *mbase;
  913. u8 epnum;
  914. u16 csr;
  915. unsigned tmp;
  916. int status = -EINVAL;
  917. if (!ep || !desc)
  918. return -EINVAL;
  919. musb_ep = to_musb_ep(ep);
  920. hw_ep = musb_ep->hw_ep;
  921. regs = hw_ep->regs;
  922. musb = musb_ep->musb;
  923. mbase = musb->mregs;
  924. epnum = musb_ep->current_epnum;
  925. spin_lock_irqsave(&musb->lock, flags);
  926. if (musb_ep->desc) {
  927. status = -EBUSY;
  928. goto fail;
  929. }
  930. musb_ep->type = usb_endpoint_type(desc);
  931. /* check direction and (later) maxpacket size against endpoint */
  932. if (usb_endpoint_num(desc) != epnum)
  933. goto fail;
  934. /* REVISIT this rules out high bandwidth periodic transfers */
  935. tmp = usb_endpoint_maxp(desc);
  936. if (tmp & ~0x07ff) {
  937. int ok;
  938. if (usb_endpoint_dir_in(desc))
  939. ok = musb->hb_iso_tx;
  940. else
  941. ok = musb->hb_iso_rx;
  942. if (!ok) {
  943. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  944. goto fail;
  945. }
  946. musb_ep->hb_mult = (tmp >> 11) & 3;
  947. } else {
  948. musb_ep->hb_mult = 0;
  949. }
  950. musb_ep->packet_sz = tmp & 0x7ff;
  951. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  952. /* enable the interrupts for the endpoint, set the endpoint
  953. * packet size (or fail), set the mode, clear the fifo
  954. */
  955. musb_ep_select(mbase, epnum);
  956. if (usb_endpoint_dir_in(desc)) {
  957. if (hw_ep->is_shared_fifo)
  958. musb_ep->is_in = 1;
  959. if (!musb_ep->is_in)
  960. goto fail;
  961. if (tmp > hw_ep->max_packet_sz_tx) {
  962. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  963. goto fail;
  964. }
  965. musb->intrtxe |= (1 << epnum);
  966. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  967. /* REVISIT if can_bulk_split(), use by updating "tmp";
  968. * likewise high bandwidth periodic tx
  969. */
  970. /* Set TXMAXP with the FIFO size of the endpoint
  971. * to disable double buffering mode.
  972. */
  973. if (musb->double_buffer_not_ok) {
  974. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  975. } else {
  976. if (can_bulk_split(musb, musb_ep->type))
  977. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  978. musb_ep->packet_sz) - 1;
  979. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  980. | (musb_ep->hb_mult << 11));
  981. }
  982. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  983. if (musb_readw(regs, MUSB_TXCSR)
  984. & MUSB_TXCSR_FIFONOTEMPTY)
  985. csr |= MUSB_TXCSR_FLUSHFIFO;
  986. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  987. csr |= MUSB_TXCSR_P_ISO;
  988. /* set twice in case of double buffering */
  989. musb_writew(regs, MUSB_TXCSR, csr);
  990. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  991. musb_writew(regs, MUSB_TXCSR, csr);
  992. } else {
  993. if (hw_ep->is_shared_fifo)
  994. musb_ep->is_in = 0;
  995. if (musb_ep->is_in)
  996. goto fail;
  997. if (tmp > hw_ep->max_packet_sz_rx) {
  998. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  999. goto fail;
  1000. }
  1001. musb->intrrxe |= (1 << epnum);
  1002. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  1003. /* REVISIT if can_bulk_combine() use by updating "tmp"
  1004. * likewise high bandwidth periodic rx
  1005. */
  1006. /* Set RXMAXP with the FIFO size of the endpoint
  1007. * to disable double buffering mode.
  1008. */
  1009. if (musb->double_buffer_not_ok)
  1010. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  1011. else
  1012. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  1013. | (musb_ep->hb_mult << 11));
  1014. /* force shared fifo to OUT-only mode */
  1015. if (hw_ep->is_shared_fifo) {
  1016. csr = musb_readw(regs, MUSB_TXCSR);
  1017. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  1018. musb_writew(regs, MUSB_TXCSR, csr);
  1019. }
  1020. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  1021. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  1022. csr |= MUSB_RXCSR_P_ISO;
  1023. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  1024. csr |= MUSB_RXCSR_DISNYET;
  1025. /* set twice in case of double buffering */
  1026. musb_writew(regs, MUSB_RXCSR, csr);
  1027. musb_writew(regs, MUSB_RXCSR, csr);
  1028. }
  1029. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  1030. * for some reason you run out of channels here.
  1031. */
  1032. if (is_dma_capable() && musb->dma_controller) {
  1033. struct dma_controller *c = musb->dma_controller;
  1034. musb_ep->dma = c->channel_alloc(c, hw_ep,
  1035. (desc->bEndpointAddress & USB_DIR_IN));
  1036. } else
  1037. musb_ep->dma = NULL;
  1038. musb_ep->desc = desc;
  1039. musb_ep->busy = 0;
  1040. musb_ep->wedged = 0;
  1041. status = 0;
  1042. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  1043. musb_driver_name, musb_ep->end_point.name,
  1044. ({ char *s; switch (musb_ep->type) {
  1045. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  1046. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  1047. default: s = "iso"; break;
  1048. }; s; }),
  1049. musb_ep->is_in ? "IN" : "OUT",
  1050. musb_ep->dma ? "dma, " : "",
  1051. musb_ep->packet_sz);
  1052. schedule_work(&musb->irq_work);
  1053. fail:
  1054. spin_unlock_irqrestore(&musb->lock, flags);
  1055. return status;
  1056. }
  1057. /*
  1058. * Disable an endpoint flushing all requests queued.
  1059. */
  1060. static int musb_gadget_disable(struct usb_ep *ep)
  1061. {
  1062. unsigned long flags;
  1063. struct musb *musb;
  1064. u8 epnum;
  1065. struct musb_ep *musb_ep;
  1066. void __iomem *epio;
  1067. int status = 0;
  1068. musb_ep = to_musb_ep(ep);
  1069. musb = musb_ep->musb;
  1070. epnum = musb_ep->current_epnum;
  1071. epio = musb->endpoints[epnum].regs;
  1072. spin_lock_irqsave(&musb->lock, flags);
  1073. musb_ep_select(musb->mregs, epnum);
  1074. /* zero the endpoint sizes */
  1075. if (musb_ep->is_in) {
  1076. musb->intrtxe &= ~(1 << epnum);
  1077. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  1078. musb_writew(epio, MUSB_TXMAXP, 0);
  1079. } else {
  1080. musb->intrrxe &= ~(1 << epnum);
  1081. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  1082. musb_writew(epio, MUSB_RXMAXP, 0);
  1083. }
  1084. musb_ep->desc = NULL;
  1085. musb_ep->end_point.desc = NULL;
  1086. /* abort all pending DMA and requests */
  1087. nuke(musb_ep, -ESHUTDOWN);
  1088. schedule_work(&musb->irq_work);
  1089. spin_unlock_irqrestore(&(musb->lock), flags);
  1090. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1091. return status;
  1092. }
  1093. /*
  1094. * Allocate a request for an endpoint.
  1095. * Reused by ep0 code.
  1096. */
  1097. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1098. {
  1099. struct musb_ep *musb_ep = to_musb_ep(ep);
  1100. struct musb *musb = musb_ep->musb;
  1101. struct musb_request *request = NULL;
  1102. request = kzalloc(sizeof *request, gfp_flags);
  1103. if (!request) {
  1104. dev_dbg(musb->controller, "not enough memory\n");
  1105. return NULL;
  1106. }
  1107. request->request.dma = DMA_ADDR_INVALID;
  1108. request->epnum = musb_ep->current_epnum;
  1109. request->ep = musb_ep;
  1110. return &request->request;
  1111. }
  1112. /*
  1113. * Free a request
  1114. * Reused by ep0 code.
  1115. */
  1116. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1117. {
  1118. kfree(to_musb_request(req));
  1119. }
  1120. static LIST_HEAD(buffers);
  1121. struct free_record {
  1122. struct list_head list;
  1123. struct device *dev;
  1124. unsigned bytes;
  1125. dma_addr_t dma;
  1126. };
  1127. /*
  1128. * Context: controller locked, IRQs blocked.
  1129. */
  1130. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1131. {
  1132. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1133. req->tx ? "TX/IN" : "RX/OUT",
  1134. &req->request, req->request.length, req->epnum);
  1135. musb_ep_select(musb->mregs, req->epnum);
  1136. if (req->tx)
  1137. txstate(musb, req);
  1138. else
  1139. rxstate(musb, req);
  1140. }
  1141. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1142. gfp_t gfp_flags)
  1143. {
  1144. struct musb_ep *musb_ep;
  1145. struct musb_request *request;
  1146. struct musb *musb;
  1147. int status = 0;
  1148. unsigned long lockflags;
  1149. if (!ep || !req)
  1150. return -EINVAL;
  1151. if (!req->buf)
  1152. return -ENODATA;
  1153. musb_ep = to_musb_ep(ep);
  1154. musb = musb_ep->musb;
  1155. request = to_musb_request(req);
  1156. request->musb = musb;
  1157. if (request->ep != musb_ep)
  1158. return -EINVAL;
  1159. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1160. /* request is mine now... */
  1161. request->request.actual = 0;
  1162. request->request.status = -EINPROGRESS;
  1163. request->epnum = musb_ep->current_epnum;
  1164. request->tx = musb_ep->is_in;
  1165. map_dma_buffer(request, musb, musb_ep);
  1166. spin_lock_irqsave(&musb->lock, lockflags);
  1167. /* don't queue if the ep is down */
  1168. if (!musb_ep->desc) {
  1169. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1170. req, ep->name, "disabled");
  1171. status = -ESHUTDOWN;
  1172. goto cleanup;
  1173. }
  1174. /* add request to the list */
  1175. list_add_tail(&request->list, &musb_ep->req_list);
  1176. /* it this is the head of the queue, start i/o ... */
  1177. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1178. musb_ep_restart(musb, request);
  1179. cleanup:
  1180. spin_unlock_irqrestore(&musb->lock, lockflags);
  1181. return status;
  1182. }
  1183. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1184. {
  1185. struct musb_ep *musb_ep = to_musb_ep(ep);
  1186. struct musb_request *req = to_musb_request(request);
  1187. struct musb_request *r;
  1188. unsigned long flags;
  1189. int status = 0;
  1190. struct musb *musb = musb_ep->musb;
  1191. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1192. return -EINVAL;
  1193. spin_lock_irqsave(&musb->lock, flags);
  1194. list_for_each_entry(r, &musb_ep->req_list, list) {
  1195. if (r == req)
  1196. break;
  1197. }
  1198. if (r != req) {
  1199. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1200. status = -EINVAL;
  1201. goto done;
  1202. }
  1203. /* if the hardware doesn't have the request, easy ... */
  1204. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1205. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1206. /* ... else abort the dma transfer ... */
  1207. else if (is_dma_capable() && musb_ep->dma) {
  1208. struct dma_controller *c = musb->dma_controller;
  1209. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1210. if (c->channel_abort)
  1211. status = c->channel_abort(musb_ep->dma);
  1212. else
  1213. status = -EBUSY;
  1214. if (status == 0)
  1215. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1216. } else {
  1217. /* NOTE: by sticking to easily tested hardware/driver states,
  1218. * we leave counting of in-flight packets imprecise.
  1219. */
  1220. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1221. }
  1222. done:
  1223. spin_unlock_irqrestore(&musb->lock, flags);
  1224. return status;
  1225. }
  1226. /*
  1227. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1228. * data but will queue requests.
  1229. *
  1230. * exported to ep0 code
  1231. */
  1232. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1233. {
  1234. struct musb_ep *musb_ep = to_musb_ep(ep);
  1235. u8 epnum = musb_ep->current_epnum;
  1236. struct musb *musb = musb_ep->musb;
  1237. void __iomem *epio = musb->endpoints[epnum].regs;
  1238. void __iomem *mbase;
  1239. unsigned long flags;
  1240. u16 csr;
  1241. struct musb_request *request;
  1242. int status = 0;
  1243. if (!ep)
  1244. return -EINVAL;
  1245. mbase = musb->mregs;
  1246. spin_lock_irqsave(&musb->lock, flags);
  1247. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1248. status = -EINVAL;
  1249. goto done;
  1250. }
  1251. musb_ep_select(mbase, epnum);
  1252. request = next_request(musb_ep);
  1253. if (value) {
  1254. if (request) {
  1255. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1256. ep->name);
  1257. status = -EAGAIN;
  1258. goto done;
  1259. }
  1260. /* Cannot portably stall with non-empty FIFO */
  1261. if (musb_ep->is_in) {
  1262. csr = musb_readw(epio, MUSB_TXCSR);
  1263. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1264. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1265. status = -EAGAIN;
  1266. goto done;
  1267. }
  1268. }
  1269. } else
  1270. musb_ep->wedged = 0;
  1271. /* set/clear the stall and toggle bits */
  1272. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1273. if (musb_ep->is_in) {
  1274. csr = musb_readw(epio, MUSB_TXCSR);
  1275. csr |= MUSB_TXCSR_P_WZC_BITS
  1276. | MUSB_TXCSR_CLRDATATOG;
  1277. if (value)
  1278. csr |= MUSB_TXCSR_P_SENDSTALL;
  1279. else
  1280. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1281. | MUSB_TXCSR_P_SENTSTALL);
  1282. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1283. musb_writew(epio, MUSB_TXCSR, csr);
  1284. } else {
  1285. csr = musb_readw(epio, MUSB_RXCSR);
  1286. csr |= MUSB_RXCSR_P_WZC_BITS
  1287. | MUSB_RXCSR_FLUSHFIFO
  1288. | MUSB_RXCSR_CLRDATATOG;
  1289. if (value)
  1290. csr |= MUSB_RXCSR_P_SENDSTALL;
  1291. else
  1292. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1293. | MUSB_RXCSR_P_SENTSTALL);
  1294. musb_writew(epio, MUSB_RXCSR, csr);
  1295. }
  1296. /* maybe start the first request in the queue */
  1297. if (!musb_ep->busy && !value && request) {
  1298. dev_dbg(musb->controller, "restarting the request\n");
  1299. musb_ep_restart(musb, request);
  1300. }
  1301. done:
  1302. spin_unlock_irqrestore(&musb->lock, flags);
  1303. return status;
  1304. }
  1305. /*
  1306. * Sets the halt feature with the clear requests ignored
  1307. */
  1308. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1309. {
  1310. struct musb_ep *musb_ep = to_musb_ep(ep);
  1311. if (!ep)
  1312. return -EINVAL;
  1313. musb_ep->wedged = 1;
  1314. return usb_ep_set_halt(ep);
  1315. }
  1316. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1317. {
  1318. struct musb_ep *musb_ep = to_musb_ep(ep);
  1319. void __iomem *epio = musb_ep->hw_ep->regs;
  1320. int retval = -EINVAL;
  1321. if (musb_ep->desc && !musb_ep->is_in) {
  1322. struct musb *musb = musb_ep->musb;
  1323. int epnum = musb_ep->current_epnum;
  1324. void __iomem *mbase = musb->mregs;
  1325. unsigned long flags;
  1326. spin_lock_irqsave(&musb->lock, flags);
  1327. musb_ep_select(mbase, epnum);
  1328. /* FIXME return zero unless RXPKTRDY is set */
  1329. retval = musb_readw(epio, MUSB_RXCOUNT);
  1330. spin_unlock_irqrestore(&musb->lock, flags);
  1331. }
  1332. return retval;
  1333. }
  1334. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1335. {
  1336. struct musb_ep *musb_ep = to_musb_ep(ep);
  1337. struct musb *musb = musb_ep->musb;
  1338. u8 epnum = musb_ep->current_epnum;
  1339. void __iomem *epio = musb->endpoints[epnum].regs;
  1340. void __iomem *mbase;
  1341. unsigned long flags;
  1342. u16 csr;
  1343. mbase = musb->mregs;
  1344. spin_lock_irqsave(&musb->lock, flags);
  1345. musb_ep_select(mbase, (u8) epnum);
  1346. /* disable interrupts */
  1347. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1348. if (musb_ep->is_in) {
  1349. csr = musb_readw(epio, MUSB_TXCSR);
  1350. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1351. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1352. /*
  1353. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1354. * to interrupt current FIFO loading, but not flushing
  1355. * the already loaded ones.
  1356. */
  1357. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1358. musb_writew(epio, MUSB_TXCSR, csr);
  1359. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1360. musb_writew(epio, MUSB_TXCSR, csr);
  1361. }
  1362. } else {
  1363. csr = musb_readw(epio, MUSB_RXCSR);
  1364. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1365. musb_writew(epio, MUSB_RXCSR, csr);
  1366. musb_writew(epio, MUSB_RXCSR, csr);
  1367. }
  1368. /* re-enable interrupt */
  1369. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1370. spin_unlock_irqrestore(&musb->lock, flags);
  1371. }
  1372. static const struct usb_ep_ops musb_ep_ops = {
  1373. .enable = musb_gadget_enable,
  1374. .disable = musb_gadget_disable,
  1375. .alloc_request = musb_alloc_request,
  1376. .free_request = musb_free_request,
  1377. .queue = musb_gadget_queue,
  1378. .dequeue = musb_gadget_dequeue,
  1379. .set_halt = musb_gadget_set_halt,
  1380. .set_wedge = musb_gadget_set_wedge,
  1381. .fifo_status = musb_gadget_fifo_status,
  1382. .fifo_flush = musb_gadget_fifo_flush
  1383. };
  1384. /* ----------------------------------------------------------------------- */
  1385. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1386. {
  1387. struct musb *musb = gadget_to_musb(gadget);
  1388. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1389. }
  1390. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1391. {
  1392. struct musb *musb = gadget_to_musb(gadget);
  1393. void __iomem *mregs = musb->mregs;
  1394. unsigned long flags;
  1395. int status = -EINVAL;
  1396. u8 power, devctl;
  1397. int retries;
  1398. spin_lock_irqsave(&musb->lock, flags);
  1399. switch (musb->xceiv->state) {
  1400. case OTG_STATE_B_PERIPHERAL:
  1401. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1402. * that's part of the standard usb 1.1 state machine, and
  1403. * doesn't affect OTG transitions.
  1404. */
  1405. if (musb->may_wakeup && musb->is_suspended)
  1406. break;
  1407. goto done;
  1408. case OTG_STATE_B_IDLE:
  1409. /* Start SRP ... OTG not required. */
  1410. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1411. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1412. devctl |= MUSB_DEVCTL_SESSION;
  1413. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1414. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1415. retries = 100;
  1416. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1417. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1418. if (retries-- < 1)
  1419. break;
  1420. }
  1421. retries = 10000;
  1422. while (devctl & MUSB_DEVCTL_SESSION) {
  1423. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1424. if (retries-- < 1)
  1425. break;
  1426. }
  1427. spin_unlock_irqrestore(&musb->lock, flags);
  1428. otg_start_srp(musb->xceiv->otg);
  1429. spin_lock_irqsave(&musb->lock, flags);
  1430. /* Block idling for at least 1s */
  1431. musb_platform_try_idle(musb,
  1432. jiffies + msecs_to_jiffies(1 * HZ));
  1433. status = 0;
  1434. goto done;
  1435. default:
  1436. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1437. otg_state_string(musb->xceiv->state));
  1438. goto done;
  1439. }
  1440. status = 0;
  1441. power = musb_readb(mregs, MUSB_POWER);
  1442. power |= MUSB_POWER_RESUME;
  1443. musb_writeb(mregs, MUSB_POWER, power);
  1444. dev_dbg(musb->controller, "issue wakeup\n");
  1445. /* FIXME do this next chunk in a timer callback, no udelay */
  1446. mdelay(2);
  1447. power = musb_readb(mregs, MUSB_POWER);
  1448. power &= ~MUSB_POWER_RESUME;
  1449. musb_writeb(mregs, MUSB_POWER, power);
  1450. done:
  1451. spin_unlock_irqrestore(&musb->lock, flags);
  1452. return status;
  1453. }
  1454. static int
  1455. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1456. {
  1457. struct musb *musb = gadget_to_musb(gadget);
  1458. musb->is_self_powered = !!is_selfpowered;
  1459. return 0;
  1460. }
  1461. static void musb_pullup(struct musb *musb, int is_on)
  1462. {
  1463. u8 power;
  1464. power = musb_readb(musb->mregs, MUSB_POWER);
  1465. if (is_on)
  1466. power |= MUSB_POWER_SOFTCONN;
  1467. else
  1468. power &= ~MUSB_POWER_SOFTCONN;
  1469. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1470. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1471. is_on ? "on" : "off");
  1472. musb_writeb(musb->mregs, MUSB_POWER, power);
  1473. }
  1474. #if 0
  1475. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1476. {
  1477. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1478. /*
  1479. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1480. * though that can clear it), just musb_pullup().
  1481. */
  1482. return -EINVAL;
  1483. }
  1484. #endif
  1485. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1486. {
  1487. struct musb *musb = gadget_to_musb(gadget);
  1488. if (!musb->xceiv->set_power)
  1489. return -EOPNOTSUPP;
  1490. return usb_phy_set_power(musb->xceiv, mA);
  1491. }
  1492. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1493. {
  1494. struct musb *musb = gadget_to_musb(gadget);
  1495. unsigned long flags;
  1496. is_on = !!is_on;
  1497. pm_runtime_get_sync(musb->controller);
  1498. /* NOTE: this assumes we are sensing vbus; we'd rather
  1499. * not pullup unless the B-session is active.
  1500. */
  1501. spin_lock_irqsave(&musb->lock, flags);
  1502. if (is_on != musb->softconnect) {
  1503. musb->softconnect = is_on;
  1504. musb_pullup(musb, is_on);
  1505. }
  1506. spin_unlock_irqrestore(&musb->lock, flags);
  1507. pm_runtime_put(musb->controller);
  1508. return 0;
  1509. }
  1510. static int musb_gadget_start(struct usb_gadget *g,
  1511. struct usb_gadget_driver *driver);
  1512. static int musb_gadget_stop(struct usb_gadget *g,
  1513. struct usb_gadget_driver *driver);
  1514. static const struct usb_gadget_ops musb_gadget_operations = {
  1515. .get_frame = musb_gadget_get_frame,
  1516. .wakeup = musb_gadget_wakeup,
  1517. .set_selfpowered = musb_gadget_set_self_powered,
  1518. /* .vbus_session = musb_gadget_vbus_session, */
  1519. .vbus_draw = musb_gadget_vbus_draw,
  1520. .pullup = musb_gadget_pullup,
  1521. .udc_start = musb_gadget_start,
  1522. .udc_stop = musb_gadget_stop,
  1523. };
  1524. /* ----------------------------------------------------------------------- */
  1525. /* Registration */
  1526. /* Only this registration code "knows" the rule (from USB standards)
  1527. * about there being only one external upstream port. It assumes
  1528. * all peripheral ports are external...
  1529. */
  1530. static void musb_gadget_release(struct device *dev)
  1531. {
  1532. /* kref_put(WHAT) */
  1533. dev_dbg(dev, "%s\n", __func__);
  1534. }
  1535. static void
  1536. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1537. {
  1538. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1539. memset(ep, 0, sizeof *ep);
  1540. ep->current_epnum = epnum;
  1541. ep->musb = musb;
  1542. ep->hw_ep = hw_ep;
  1543. ep->is_in = is_in;
  1544. INIT_LIST_HEAD(&ep->req_list);
  1545. sprintf(ep->name, "ep%d%s", epnum,
  1546. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1547. is_in ? "in" : "out"));
  1548. ep->end_point.name = ep->name;
  1549. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1550. if (!epnum) {
  1551. ep->end_point.maxpacket = 64;
  1552. ep->end_point.ops = &musb_g_ep0_ops;
  1553. musb->g.ep0 = &ep->end_point;
  1554. } else {
  1555. if (is_in)
  1556. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1557. else
  1558. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1559. ep->end_point.ops = &musb_ep_ops;
  1560. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1561. }
  1562. }
  1563. /*
  1564. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1565. * to the rest of the driver state.
  1566. */
  1567. static inline void musb_g_init_endpoints(struct musb *musb)
  1568. {
  1569. u8 epnum;
  1570. struct musb_hw_ep *hw_ep;
  1571. unsigned count = 0;
  1572. /* initialize endpoint list just once */
  1573. INIT_LIST_HEAD(&(musb->g.ep_list));
  1574. for (epnum = 0, hw_ep = musb->endpoints;
  1575. epnum < musb->nr_endpoints;
  1576. epnum++, hw_ep++) {
  1577. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1578. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1579. count++;
  1580. } else {
  1581. if (hw_ep->max_packet_sz_tx) {
  1582. init_peripheral_ep(musb, &hw_ep->ep_in,
  1583. epnum, 1);
  1584. count++;
  1585. }
  1586. if (hw_ep->max_packet_sz_rx) {
  1587. init_peripheral_ep(musb, &hw_ep->ep_out,
  1588. epnum, 0);
  1589. count++;
  1590. }
  1591. }
  1592. }
  1593. }
  1594. /* called once during driver setup to initialize and link into
  1595. * the driver model; memory is zeroed.
  1596. */
  1597. int musb_gadget_setup(struct musb *musb)
  1598. {
  1599. int status;
  1600. /* REVISIT minor race: if (erroneously) setting up two
  1601. * musb peripherals at the same time, only the bus lock
  1602. * is probably held.
  1603. */
  1604. musb->g.ops = &musb_gadget_operations;
  1605. musb->g.max_speed = USB_SPEED_HIGH;
  1606. musb->g.speed = USB_SPEED_UNKNOWN;
  1607. /* this "gadget" abstracts/virtualizes the controller */
  1608. dev_set_name(&musb->g.dev, "gadget");
  1609. musb->g.dev.parent = musb->controller;
  1610. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1611. musb->g.dev.release = musb_gadget_release;
  1612. musb->g.name = musb_driver_name;
  1613. musb->g.is_otg = 1;
  1614. musb_g_init_endpoints(musb);
  1615. musb->is_active = 0;
  1616. musb_platform_try_idle(musb, 0);
  1617. status = device_register(&musb->g.dev);
  1618. if (status != 0) {
  1619. put_device(&musb->g.dev);
  1620. return status;
  1621. }
  1622. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1623. if (status)
  1624. goto err;
  1625. return 0;
  1626. err:
  1627. musb->g.dev.parent = NULL;
  1628. device_unregister(&musb->g.dev);
  1629. return status;
  1630. }
  1631. void musb_gadget_cleanup(struct musb *musb)
  1632. {
  1633. usb_del_gadget_udc(&musb->g);
  1634. if (musb->g.dev.parent)
  1635. device_unregister(&musb->g.dev);
  1636. }
  1637. /*
  1638. * Register the gadget driver. Used by gadget drivers when
  1639. * registering themselves with the controller.
  1640. *
  1641. * -EINVAL something went wrong (not driver)
  1642. * -EBUSY another gadget is already using the controller
  1643. * -ENOMEM no memory to perform the operation
  1644. *
  1645. * @param driver the gadget driver
  1646. * @return <0 if error, 0 if everything is fine
  1647. */
  1648. static int musb_gadget_start(struct usb_gadget *g,
  1649. struct usb_gadget_driver *driver)
  1650. {
  1651. struct musb *musb = gadget_to_musb(g);
  1652. struct usb_otg *otg = musb->xceiv->otg;
  1653. struct usb_hcd *hcd = musb_to_hcd(musb);
  1654. unsigned long flags;
  1655. int retval = 0;
  1656. if (driver->max_speed < USB_SPEED_HIGH) {
  1657. retval = -EINVAL;
  1658. goto err;
  1659. }
  1660. pm_runtime_get_sync(musb->controller);
  1661. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1662. musb->softconnect = 0;
  1663. musb->gadget_driver = driver;
  1664. spin_lock_irqsave(&musb->lock, flags);
  1665. musb->is_active = 1;
  1666. otg_set_peripheral(otg, &musb->g);
  1667. musb->xceiv->state = OTG_STATE_B_IDLE;
  1668. spin_unlock_irqrestore(&musb->lock, flags);
  1669. /* REVISIT: funcall to other code, which also
  1670. * handles power budgeting ... this way also
  1671. * ensures HdrcStart is indirectly called.
  1672. */
  1673. retval = usb_add_hcd(hcd, 0, 0);
  1674. if (retval < 0) {
  1675. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1676. goto err;
  1677. }
  1678. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1679. && otg->set_vbus)
  1680. otg_set_vbus(otg, 1);
  1681. hcd->self.uses_pio_for_control = 1;
  1682. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1683. pm_runtime_put(musb->controller);
  1684. return 0;
  1685. err:
  1686. return retval;
  1687. }
  1688. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1689. {
  1690. int i;
  1691. struct musb_hw_ep *hw_ep;
  1692. /* don't disconnect if it's not connected */
  1693. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1694. driver = NULL;
  1695. else
  1696. musb->g.speed = USB_SPEED_UNKNOWN;
  1697. /* deactivate the hardware */
  1698. if (musb->softconnect) {
  1699. musb->softconnect = 0;
  1700. musb_pullup(musb, 0);
  1701. }
  1702. musb_stop(musb);
  1703. /* killing any outstanding requests will quiesce the driver;
  1704. * then report disconnect
  1705. */
  1706. if (driver) {
  1707. for (i = 0, hw_ep = musb->endpoints;
  1708. i < musb->nr_endpoints;
  1709. i++, hw_ep++) {
  1710. musb_ep_select(musb->mregs, i);
  1711. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1712. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1713. } else {
  1714. if (hw_ep->max_packet_sz_tx)
  1715. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1716. if (hw_ep->max_packet_sz_rx)
  1717. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1718. }
  1719. }
  1720. }
  1721. }
  1722. /*
  1723. * Unregister the gadget driver. Used by gadget drivers when
  1724. * unregistering themselves from the controller.
  1725. *
  1726. * @param driver the gadget driver to unregister
  1727. */
  1728. static int musb_gadget_stop(struct usb_gadget *g,
  1729. struct usb_gadget_driver *driver)
  1730. {
  1731. struct musb *musb = gadget_to_musb(g);
  1732. unsigned long flags;
  1733. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1734. pm_runtime_get_sync(musb->controller);
  1735. /*
  1736. * REVISIT always use otg_set_peripheral() here too;
  1737. * this needs to shut down the OTG engine.
  1738. */
  1739. spin_lock_irqsave(&musb->lock, flags);
  1740. musb_hnp_stop(musb);
  1741. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1742. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1743. stop_activity(musb, driver);
  1744. otg_set_peripheral(musb->xceiv->otg, NULL);
  1745. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1746. musb->is_active = 0;
  1747. musb_platform_try_idle(musb, 0);
  1748. spin_unlock_irqrestore(&musb->lock, flags);
  1749. usb_remove_hcd(musb_to_hcd(musb));
  1750. /*
  1751. * FIXME we need to be able to register another
  1752. * gadget driver here and have everything work;
  1753. * that currently misbehaves.
  1754. */
  1755. pm_runtime_put(musb->controller);
  1756. return 0;
  1757. }
  1758. /* ----------------------------------------------------------------------- */
  1759. /* lifecycle operations called through plat_uds.c */
  1760. void musb_g_resume(struct musb *musb)
  1761. {
  1762. musb->is_suspended = 0;
  1763. switch (musb->xceiv->state) {
  1764. case OTG_STATE_B_IDLE:
  1765. break;
  1766. case OTG_STATE_B_WAIT_ACON:
  1767. case OTG_STATE_B_PERIPHERAL:
  1768. musb->is_active = 1;
  1769. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1770. spin_unlock(&musb->lock);
  1771. musb->gadget_driver->resume(&musb->g);
  1772. spin_lock(&musb->lock);
  1773. }
  1774. break;
  1775. default:
  1776. WARNING("unhandled RESUME transition (%s)\n",
  1777. otg_state_string(musb->xceiv->state));
  1778. }
  1779. }
  1780. /* called when SOF packets stop for 3+ msec */
  1781. void musb_g_suspend(struct musb *musb)
  1782. {
  1783. u8 devctl;
  1784. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1785. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1786. switch (musb->xceiv->state) {
  1787. case OTG_STATE_B_IDLE:
  1788. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1789. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1790. break;
  1791. case OTG_STATE_B_PERIPHERAL:
  1792. musb->is_suspended = 1;
  1793. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1794. spin_unlock(&musb->lock);
  1795. musb->gadget_driver->suspend(&musb->g);
  1796. spin_lock(&musb->lock);
  1797. }
  1798. break;
  1799. default:
  1800. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1801. * A_PERIPHERAL may need care too
  1802. */
  1803. WARNING("unhandled SUSPEND transition (%s)\n",
  1804. otg_state_string(musb->xceiv->state));
  1805. }
  1806. }
  1807. /* Called during SRP */
  1808. void musb_g_wakeup(struct musb *musb)
  1809. {
  1810. musb_gadget_wakeup(&musb->g);
  1811. }
  1812. /* called when VBUS drops below session threshold, and in other cases */
  1813. void musb_g_disconnect(struct musb *musb)
  1814. {
  1815. void __iomem *mregs = musb->mregs;
  1816. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1817. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1818. /* clear HR */
  1819. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1820. /* don't draw vbus until new b-default session */
  1821. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1822. musb->g.speed = USB_SPEED_UNKNOWN;
  1823. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1824. spin_unlock(&musb->lock);
  1825. musb->gadget_driver->disconnect(&musb->g);
  1826. spin_lock(&musb->lock);
  1827. }
  1828. switch (musb->xceiv->state) {
  1829. default:
  1830. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1831. otg_state_string(musb->xceiv->state));
  1832. musb->xceiv->state = OTG_STATE_A_IDLE;
  1833. MUSB_HST_MODE(musb);
  1834. break;
  1835. case OTG_STATE_A_PERIPHERAL:
  1836. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1837. MUSB_HST_MODE(musb);
  1838. break;
  1839. case OTG_STATE_B_WAIT_ACON:
  1840. case OTG_STATE_B_HOST:
  1841. case OTG_STATE_B_PERIPHERAL:
  1842. case OTG_STATE_B_IDLE:
  1843. musb->xceiv->state = OTG_STATE_B_IDLE;
  1844. break;
  1845. case OTG_STATE_B_SRP_INIT:
  1846. break;
  1847. }
  1848. musb->is_active = 0;
  1849. }
  1850. void musb_g_reset(struct musb *musb)
  1851. __releases(musb->lock)
  1852. __acquires(musb->lock)
  1853. {
  1854. void __iomem *mbase = musb->mregs;
  1855. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1856. u8 power;
  1857. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1858. (devctl & MUSB_DEVCTL_BDEVICE)
  1859. ? "B-Device" : "A-Device",
  1860. musb->gadget_driver
  1861. ? musb->gadget_driver->driver.name
  1862. : NULL
  1863. );
  1864. /* report disconnect, if we didn't already (flushing EP state) */
  1865. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1866. musb_g_disconnect(musb);
  1867. /* clear HR */
  1868. else if (devctl & MUSB_DEVCTL_HR)
  1869. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1870. /* what speed did we negotiate? */
  1871. power = musb_readb(mbase, MUSB_POWER);
  1872. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1873. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1874. /* start in USB_STATE_DEFAULT */
  1875. musb->is_active = 1;
  1876. musb->is_suspended = 0;
  1877. MUSB_DEV_MODE(musb);
  1878. musb->address = 0;
  1879. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1880. musb->may_wakeup = 0;
  1881. musb->g.b_hnp_enable = 0;
  1882. musb->g.a_alt_hnp_support = 0;
  1883. musb->g.a_hnp_support = 0;
  1884. /* Normal reset, as B-Device;
  1885. * or else after HNP, as A-Device
  1886. */
  1887. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1888. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1889. musb->g.is_a_peripheral = 0;
  1890. } else {
  1891. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1892. musb->g.is_a_peripheral = 1;
  1893. }
  1894. /* start with default limits on VBUS power draw */
  1895. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1896. }