dwc3-omap.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/platform_data/dwc3-omap.h>
  45. #include <linux/usb/dwc3-omap.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/ioport.h>
  49. #include <linux/io.h>
  50. #include <linux/of.h>
  51. #include <linux/of_platform.h>
  52. #include <linux/usb/otg.h>
  53. #include <linux/usb/nop-usb-xceiv.h>
  54. #include "core.h"
  55. /*
  56. * All these registers belong to OMAP's Wrapper around the
  57. * DesignWare USB3 Core.
  58. */
  59. #define USBOTGSS_REVISION 0x0000
  60. #define USBOTGSS_SYSCONFIG 0x0010
  61. #define USBOTGSS_IRQ_EOI 0x0020
  62. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  63. #define USBOTGSS_IRQSTATUS_0 0x0028
  64. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  65. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  66. #define USBOTGSS_IRQSTATUS_RAW_1 0x0034
  67. #define USBOTGSS_IRQSTATUS_1 0x0038
  68. #define USBOTGSS_IRQENABLE_SET_1 0x003c
  69. #define USBOTGSS_IRQENABLE_CLR_1 0x0040
  70. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  71. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  72. #define USBOTGSS_MMRAM_OFFSET 0x0100
  73. #define USBOTGSS_FLADJ 0x0104
  74. #define USBOTGSS_DEBUG_CFG 0x0108
  75. #define USBOTGSS_DEBUG_DATA 0x010c
  76. /* SYSCONFIG REGISTER */
  77. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  78. /* IRQ_EOI REGISTER */
  79. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  80. /* IRQS0 BITS */
  81. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  82. /* IRQ1 BITS */
  83. #define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
  84. #define USBOTGSS_IRQ1_OEVT (1 << 16)
  85. #define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
  86. #define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
  87. #define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
  88. #define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
  89. #define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
  90. #define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
  91. #define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
  92. #define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
  93. /* UTMI_OTG_CTRL REGISTER */
  94. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  95. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  96. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  97. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  98. /* UTMI_OTG_STATUS REGISTER */
  99. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  100. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  101. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  102. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  103. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  104. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  105. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  106. struct dwc3_omap {
  107. /* device lock */
  108. spinlock_t lock;
  109. struct platform_device *usb2_phy;
  110. struct platform_device *usb3_phy;
  111. struct device *dev;
  112. int irq;
  113. void __iomem *base;
  114. void *context;
  115. u32 resource_size;
  116. u32 dma_status:1;
  117. };
  118. struct dwc3_omap *_omap;
  119. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  120. {
  121. return readl(base + offset);
  122. }
  123. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  124. {
  125. writel(value, base + offset);
  126. }
  127. void dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
  128. {
  129. u32 val;
  130. struct dwc3_omap *omap = _omap;
  131. switch (status) {
  132. case OMAP_DWC3_ID_GROUND:
  133. dev_dbg(omap->dev, "ID GND\n");
  134. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  135. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  136. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  137. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  138. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  139. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  140. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  141. break;
  142. case OMAP_DWC3_VBUS_VALID:
  143. dev_dbg(omap->dev, "VBUS Connect\n");
  144. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  145. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  146. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  147. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  148. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  149. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  150. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  151. break;
  152. case OMAP_DWC3_ID_FLOAT:
  153. case OMAP_DWC3_VBUS_OFF:
  154. dev_dbg(omap->dev, "VBUS Disconnect\n");
  155. val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  156. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  157. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  158. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  159. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  160. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  161. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
  162. break;
  163. default:
  164. dev_dbg(omap->dev, "ID float\n");
  165. }
  166. return;
  167. }
  168. EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
  169. static int dwc3_omap_register_phys(struct dwc3_omap *omap)
  170. {
  171. struct nop_usb_xceiv_platform_data pdata;
  172. struct platform_device *pdev;
  173. int ret;
  174. memset(&pdata, 0x00, sizeof(pdata));
  175. pdev = platform_device_alloc("nop_usb_xceiv", PLATFORM_DEVID_AUTO);
  176. if (!pdev)
  177. return -ENOMEM;
  178. omap->usb2_phy = pdev;
  179. pdata.type = USB_PHY_TYPE_USB2;
  180. ret = platform_device_add_data(omap->usb2_phy, &pdata, sizeof(pdata));
  181. if (ret)
  182. goto err1;
  183. pdev = platform_device_alloc("nop_usb_xceiv", PLATFORM_DEVID_AUTO);
  184. if (!pdev) {
  185. ret = -ENOMEM;
  186. goto err1;
  187. }
  188. omap->usb3_phy = pdev;
  189. pdata.type = USB_PHY_TYPE_USB3;
  190. ret = platform_device_add_data(omap->usb3_phy, &pdata, sizeof(pdata));
  191. if (ret)
  192. goto err2;
  193. ret = platform_device_add(omap->usb2_phy);
  194. if (ret)
  195. goto err2;
  196. ret = platform_device_add(omap->usb3_phy);
  197. if (ret)
  198. goto err3;
  199. return 0;
  200. err3:
  201. platform_device_del(omap->usb2_phy);
  202. err2:
  203. platform_device_put(omap->usb3_phy);
  204. err1:
  205. platform_device_put(omap->usb2_phy);
  206. return ret;
  207. }
  208. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  209. {
  210. struct dwc3_omap *omap = _omap;
  211. u32 reg;
  212. spin_lock(&omap->lock);
  213. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
  214. if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
  215. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  216. omap->dma_status = false;
  217. }
  218. if (reg & USBOTGSS_IRQ1_OEVT)
  219. dev_dbg(omap->dev, "OTG Event\n");
  220. if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
  221. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  222. if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
  223. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  224. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
  225. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  226. if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
  227. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  228. if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
  229. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  230. if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
  231. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  232. if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
  233. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  234. if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
  235. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  236. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
  237. reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
  238. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
  239. spin_unlock(&omap->lock);
  240. return IRQ_HANDLED;
  241. }
  242. static int dwc3_omap_remove_core(struct device *dev, void *c)
  243. {
  244. struct platform_device *pdev = to_platform_device(dev);
  245. platform_device_unregister(pdev);
  246. return 0;
  247. }
  248. static int dwc3_omap_probe(struct platform_device *pdev)
  249. {
  250. struct dwc3_omap_data *pdata = pdev->dev.platform_data;
  251. struct device_node *node = pdev->dev.of_node;
  252. struct dwc3_omap *omap;
  253. struct resource *res;
  254. struct device *dev = &pdev->dev;
  255. int size;
  256. int ret = -ENOMEM;
  257. int irq;
  258. const u32 *utmi_mode;
  259. u32 reg;
  260. void __iomem *base;
  261. void *context;
  262. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  263. if (!omap) {
  264. dev_err(dev, "not enough memory\n");
  265. return -ENOMEM;
  266. }
  267. platform_set_drvdata(pdev, omap);
  268. irq = platform_get_irq(pdev, 1);
  269. if (irq < 0) {
  270. dev_err(dev, "missing IRQ resource\n");
  271. return -EINVAL;
  272. }
  273. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  274. if (!res) {
  275. dev_err(dev, "missing memory base resource\n");
  276. return -EINVAL;
  277. }
  278. base = devm_ioremap_nocache(dev, res->start, resource_size(res));
  279. if (!base) {
  280. dev_err(dev, "ioremap failed\n");
  281. return -ENOMEM;
  282. }
  283. ret = dwc3_omap_register_phys(omap);
  284. if (ret) {
  285. dev_err(dev, "couldn't register PHYs\n");
  286. return ret;
  287. }
  288. context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
  289. if (!context) {
  290. dev_err(dev, "couldn't allocate dwc3 context memory\n");
  291. return -ENOMEM;
  292. }
  293. spin_lock_init(&omap->lock);
  294. omap->resource_size = resource_size(res);
  295. omap->context = context;
  296. omap->dev = dev;
  297. omap->irq = irq;
  298. omap->base = base;
  299. /*
  300. * REVISIT if we ever have two instances of the wrapper, we will be
  301. * in big trouble
  302. */
  303. _omap = omap;
  304. pm_runtime_enable(dev);
  305. ret = pm_runtime_get_sync(dev);
  306. if (ret < 0) {
  307. dev_err(dev, "get_sync failed with err %d\n", ret);
  308. return ret;
  309. }
  310. reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
  311. utmi_mode = of_get_property(node, "utmi-mode", &size);
  312. if (utmi_mode && size == sizeof(*utmi_mode)) {
  313. reg |= *utmi_mode;
  314. } else {
  315. if (!pdata) {
  316. dev_dbg(dev, "missing platform data\n");
  317. } else {
  318. switch (pdata->utmi_mode) {
  319. case DWC3_OMAP_UTMI_MODE_SW:
  320. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  321. break;
  322. case DWC3_OMAP_UTMI_MODE_HW:
  323. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  324. break;
  325. default:
  326. dev_dbg(dev, "UNKNOWN utmi mode %d\n",
  327. pdata->utmi_mode);
  328. }
  329. }
  330. }
  331. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
  332. /* check the DMA Status */
  333. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  334. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  335. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  336. "dwc3-omap", omap);
  337. if (ret) {
  338. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  339. omap->irq, ret);
  340. return ret;
  341. }
  342. /* enable all IRQs */
  343. reg = USBOTGSS_IRQO_COREIRQ_ST;
  344. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
  345. reg = (USBOTGSS_IRQ1_OEVT |
  346. USBOTGSS_IRQ1_DRVVBUS_RISE |
  347. USBOTGSS_IRQ1_CHRGVBUS_RISE |
  348. USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
  349. USBOTGSS_IRQ1_IDPULLUP_RISE |
  350. USBOTGSS_IRQ1_DRVVBUS_FALL |
  351. USBOTGSS_IRQ1_CHRGVBUS_FALL |
  352. USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
  353. USBOTGSS_IRQ1_IDPULLUP_FALL);
  354. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
  355. if (node) {
  356. ret = of_platform_populate(node, NULL, NULL, dev);
  357. if (ret) {
  358. dev_err(&pdev->dev,
  359. "failed to add create dwc3 core\n");
  360. return ret;
  361. }
  362. }
  363. return 0;
  364. }
  365. static int dwc3_omap_remove(struct platform_device *pdev)
  366. {
  367. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  368. platform_device_unregister(omap->usb2_phy);
  369. platform_device_unregister(omap->usb3_phy);
  370. pm_runtime_put_sync(&pdev->dev);
  371. pm_runtime_disable(&pdev->dev);
  372. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  373. return 0;
  374. }
  375. static const struct of_device_id of_dwc3_matach[] = {
  376. {
  377. "ti,dwc3",
  378. },
  379. { },
  380. };
  381. MODULE_DEVICE_TABLE(of, of_dwc3_matach);
  382. static struct platform_driver dwc3_omap_driver = {
  383. .probe = dwc3_omap_probe,
  384. .remove = dwc3_omap_remove,
  385. .driver = {
  386. .name = "omap-dwc3",
  387. .of_match_table = of_dwc3_matach,
  388. },
  389. };
  390. module_platform_driver(dwc3_omap_driver);
  391. MODULE_ALIAS("platform:omap-dwc3");
  392. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  393. MODULE_LICENSE("Dual BSD/GPL");
  394. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");