xilinx_uartps.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * Xilinx PS UART driver
  3. *
  4. * 2011 (c) Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it
  7. * and/or modify it under the terms of the GNU General Public
  8. * License as published by the Free Software Foundation;
  9. * either version 2 of the License, or (at your option) any
  10. * later version.
  11. *
  12. */
  13. #include <linux/platform_device.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_core.h>
  16. #include <linux/tty.h>
  17. #include <linux/tty_flip.h>
  18. #include <linux/console.h>
  19. #include <linux/clk.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/of.h>
  23. #include <linux/module.h>
  24. #define XUARTPS_TTY_NAME "ttyPS"
  25. #define XUARTPS_NAME "xuartps"
  26. #define XUARTPS_MAJOR 0 /* use dynamic node allocation */
  27. #define XUARTPS_MINOR 0 /* works best with devtmpfs */
  28. #define XUARTPS_NR_PORTS 2
  29. #define XUARTPS_FIFO_SIZE 16 /* FIFO size */
  30. #define XUARTPS_REGISTER_SPACE 0xFFF
  31. #define xuartps_readl(offset) ioread32(port->membase + offset)
  32. #define xuartps_writel(val, offset) iowrite32(val, port->membase + offset)
  33. /********************************Register Map********************************/
  34. /** UART
  35. *
  36. * Register offsets for the UART.
  37. *
  38. */
  39. #define XUARTPS_CR_OFFSET 0x00 /* Control Register [8:0] */
  40. #define XUARTPS_MR_OFFSET 0x04 /* Mode Register [10:0] */
  41. #define XUARTPS_IER_OFFSET 0x08 /* Interrupt Enable [10:0] */
  42. #define XUARTPS_IDR_OFFSET 0x0C /* Interrupt Disable [10:0] */
  43. #define XUARTPS_IMR_OFFSET 0x10 /* Interrupt Mask [10:0] */
  44. #define XUARTPS_ISR_OFFSET 0x14 /* Interrupt Status [10:0]*/
  45. #define XUARTPS_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator [15:0] */
  46. #define XUARTPS_RXTOUT_OFFSET 0x1C /* RX Timeout [7:0] */
  47. #define XUARTPS_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level [5:0] */
  48. #define XUARTPS_MODEMCR_OFFSET 0x24 /* Modem Control [5:0] */
  49. #define XUARTPS_MODEMSR_OFFSET 0x28 /* Modem Status [8:0] */
  50. #define XUARTPS_SR_OFFSET 0x2C /* Channel Status [11:0] */
  51. #define XUARTPS_FIFO_OFFSET 0x30 /* FIFO [15:0] or [7:0] */
  52. #define XUARTPS_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider [7:0] */
  53. #define XUARTPS_FLOWDEL_OFFSET 0x38 /* Flow Delay [15:0] */
  54. #define XUARTPS_IRRX_PWIDTH_OFFSET 0x3C /* IR Minimum Received Pulse
  55. Width [15:0] */
  56. #define XUARTPS_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse
  57. Width [7:0] */
  58. #define XUARTPS_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level [5:0] */
  59. /** Control Register
  60. *
  61. * The Control register (CR) controls the major functions of the device.
  62. *
  63. * Control Register Bit Definitions
  64. */
  65. #define XUARTPS_CR_STOPBRK 0x00000100 /* Stop TX break */
  66. #define XUARTPS_CR_STARTBRK 0x00000080 /* Set TX break */
  67. #define XUARTPS_CR_TX_DIS 0x00000020 /* TX disabled. */
  68. #define XUARTPS_CR_TX_EN 0x00000010 /* TX enabled */
  69. #define XUARTPS_CR_RX_DIS 0x00000008 /* RX disabled. */
  70. #define XUARTPS_CR_RX_EN 0x00000004 /* RX enabled */
  71. #define XUARTPS_CR_TXRST 0x00000002 /* TX logic reset */
  72. #define XUARTPS_CR_RXRST 0x00000001 /* RX logic reset */
  73. #define XUARTPS_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
  74. /** Mode Register
  75. *
  76. * The mode register (MR) defines the mode of transfer as well as the data
  77. * format. If this register is modified during transmission or reception,
  78. * data validity cannot be guaranteed.
  79. *
  80. * Mode Register Bit Definitions
  81. *
  82. */
  83. #define XUARTPS_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
  84. #define XUARTPS_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
  85. #define XUARTPS_MR_CHMODE_NORM 0x00000000 /* Normal mode */
  86. #define XUARTPS_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
  87. #define XUARTPS_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
  88. #define XUARTPS_MR_PARITY_NONE 0x00000020 /* No parity mode */
  89. #define XUARTPS_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
  90. #define XUARTPS_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
  91. #define XUARTPS_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
  92. #define XUARTPS_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
  93. #define XUARTPS_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
  94. #define XUARTPS_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
  95. #define XUARTPS_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
  96. /** Interrupt Registers
  97. *
  98. * Interrupt control logic uses the interrupt enable register (IER) and the
  99. * interrupt disable register (IDR) to set the value of the bits in the
  100. * interrupt mask register (IMR). The IMR determines whether to pass an
  101. * interrupt to the interrupt status register (ISR).
  102. * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
  103. * interrupt. IMR and ISR are read only, and IER and IDR are write only.
  104. * Reading either IER or IDR returns 0x00.
  105. *
  106. * All four registers have the same bit definitions.
  107. */
  108. #define XUARTPS_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
  109. #define XUARTPS_IXR_PARITY 0x00000080 /* Parity error interrupt */
  110. #define XUARTPS_IXR_FRAMING 0x00000040 /* Framing error interrupt */
  111. #define XUARTPS_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
  112. #define XUARTPS_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
  113. #define XUARTPS_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
  114. #define XUARTPS_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
  115. #define XUARTPS_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
  116. #define XUARTPS_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
  117. #define XUARTPS_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
  118. #define XUARTPS_IXR_MASK 0x00001FFF /* Valid bit mask */
  119. /** Channel Status Register
  120. *
  121. * The channel status register (CSR) is provided to enable the control logic
  122. * to monitor the status of bits in the channel interrupt status register,
  123. * even if these are masked out by the interrupt mask register.
  124. */
  125. #define XUARTPS_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
  126. #define XUARTPS_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
  127. #define XUARTPS_SR_TXFULL 0x00000010 /* TX FIFO full */
  128. #define XUARTPS_SR_RXTRIG 0x00000001 /* Rx Trigger */
  129. /**
  130. * xuartps_isr - Interrupt handler
  131. * @irq: Irq number
  132. * @dev_id: Id of the port
  133. *
  134. * Returns IRQHANDLED
  135. **/
  136. static irqreturn_t xuartps_isr(int irq, void *dev_id)
  137. {
  138. struct uart_port *port = (struct uart_port *)dev_id;
  139. unsigned long flags;
  140. unsigned int isrstatus, numbytes;
  141. unsigned int data;
  142. char status = TTY_NORMAL;
  143. spin_lock_irqsave(&port->lock, flags);
  144. /* Read the interrupt status register to determine which
  145. * interrupt(s) is/are active.
  146. */
  147. isrstatus = xuartps_readl(XUARTPS_ISR_OFFSET);
  148. /* drop byte with parity error if IGNPAR specified */
  149. if (isrstatus & port->ignore_status_mask & XUARTPS_IXR_PARITY)
  150. isrstatus &= ~(XUARTPS_IXR_RXTRIG | XUARTPS_IXR_TOUT);
  151. isrstatus &= port->read_status_mask;
  152. isrstatus &= ~port->ignore_status_mask;
  153. if ((isrstatus & XUARTPS_IXR_TOUT) ||
  154. (isrstatus & XUARTPS_IXR_RXTRIG)) {
  155. /* Receive Timeout Interrupt */
  156. while ((xuartps_readl(XUARTPS_SR_OFFSET) &
  157. XUARTPS_SR_RXEMPTY) != XUARTPS_SR_RXEMPTY) {
  158. data = xuartps_readl(XUARTPS_FIFO_OFFSET);
  159. port->icount.rx++;
  160. if (isrstatus & XUARTPS_IXR_PARITY) {
  161. port->icount.parity++;
  162. status = TTY_PARITY;
  163. } else if (isrstatus & XUARTPS_IXR_FRAMING) {
  164. port->icount.frame++;
  165. status = TTY_FRAME;
  166. } else if (isrstatus & XUARTPS_IXR_OVERRUN)
  167. port->icount.overrun++;
  168. uart_insert_char(port, isrstatus, XUARTPS_IXR_OVERRUN,
  169. data, status);
  170. }
  171. spin_unlock(&port->lock);
  172. tty_flip_buffer_push(&port->state->port);
  173. spin_lock(&port->lock);
  174. }
  175. /* Dispatch an appropriate handler */
  176. if ((isrstatus & XUARTPS_IXR_TXEMPTY) == XUARTPS_IXR_TXEMPTY) {
  177. if (uart_circ_empty(&port->state->xmit)) {
  178. xuartps_writel(XUARTPS_IXR_TXEMPTY,
  179. XUARTPS_IDR_OFFSET);
  180. } else {
  181. numbytes = port->fifosize;
  182. /* Break if no more data available in the UART buffer */
  183. while (numbytes--) {
  184. if (uart_circ_empty(&port->state->xmit))
  185. break;
  186. /* Get the data from the UART circular buffer
  187. * and write it to the xuartps's TX_FIFO
  188. * register.
  189. */
  190. xuartps_writel(
  191. port->state->xmit.buf[port->state->xmit.
  192. tail], XUARTPS_FIFO_OFFSET);
  193. port->icount.tx++;
  194. /* Adjust the tail of the UART buffer and wrap
  195. * the buffer if it reaches limit.
  196. */
  197. port->state->xmit.tail =
  198. (port->state->xmit.tail + 1) & \
  199. (UART_XMIT_SIZE - 1);
  200. }
  201. if (uart_circ_chars_pending(
  202. &port->state->xmit) < WAKEUP_CHARS)
  203. uart_write_wakeup(port);
  204. }
  205. }
  206. xuartps_writel(isrstatus, XUARTPS_ISR_OFFSET);
  207. /* be sure to release the lock and tty before leaving */
  208. spin_unlock_irqrestore(&port->lock, flags);
  209. return IRQ_HANDLED;
  210. }
  211. /**
  212. * xuartps_set_baud_rate - Calculate and set the baud rate
  213. * @port: Handle to the uart port structure
  214. * @baud: Baud rate to set
  215. *
  216. * Returns baud rate, requested baud when possible, or actual baud when there
  217. * was too much error
  218. **/
  219. static unsigned int xuartps_set_baud_rate(struct uart_port *port,
  220. unsigned int baud)
  221. {
  222. unsigned int sel_clk;
  223. unsigned int calc_baud = 0;
  224. unsigned int brgr_val, brdiv_val;
  225. unsigned int bauderror;
  226. /* Formula to obtain baud rate is
  227. * baud_tx/rx rate = sel_clk/CD * (BDIV + 1)
  228. * input_clk = (Uart User Defined Clock or Apb Clock)
  229. * depends on UCLKEN in MR Reg
  230. * sel_clk = input_clk or input_clk/8;
  231. * depends on CLKS in MR reg
  232. * CD and BDIV depends on values in
  233. * baud rate generate register
  234. * baud rate clock divisor register
  235. */
  236. sel_clk = port->uartclk;
  237. if (xuartps_readl(XUARTPS_MR_OFFSET) & XUARTPS_MR_CLKSEL)
  238. sel_clk = sel_clk / 8;
  239. /* Find the best values for baud generation */
  240. for (brdiv_val = 4; brdiv_val < 255; brdiv_val++) {
  241. brgr_val = sel_clk / (baud * (brdiv_val + 1));
  242. if (brgr_val < 2 || brgr_val > 65535)
  243. continue;
  244. calc_baud = sel_clk / (brgr_val * (brdiv_val + 1));
  245. if (baud > calc_baud)
  246. bauderror = baud - calc_baud;
  247. else
  248. bauderror = calc_baud - baud;
  249. /* use the values when percent error is acceptable */
  250. if (((bauderror * 100) / baud) < 3) {
  251. calc_baud = baud;
  252. break;
  253. }
  254. }
  255. /* Set the values for the new baud rate */
  256. xuartps_writel(brgr_val, XUARTPS_BAUDGEN_OFFSET);
  257. xuartps_writel(brdiv_val, XUARTPS_BAUDDIV_OFFSET);
  258. return calc_baud;
  259. }
  260. /*----------------------Uart Operations---------------------------*/
  261. /**
  262. * xuartps_start_tx - Start transmitting bytes
  263. * @port: Handle to the uart port structure
  264. *
  265. **/
  266. static void xuartps_start_tx(struct uart_port *port)
  267. {
  268. unsigned int status, numbytes = port->fifosize;
  269. if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
  270. return;
  271. status = xuartps_readl(XUARTPS_CR_OFFSET);
  272. /* Set the TX enable bit and clear the TX disable bit to enable the
  273. * transmitter.
  274. */
  275. xuartps_writel((status & ~XUARTPS_CR_TX_DIS) | XUARTPS_CR_TX_EN,
  276. XUARTPS_CR_OFFSET);
  277. while (numbytes-- && ((xuartps_readl(XUARTPS_SR_OFFSET)
  278. & XUARTPS_SR_TXFULL)) != XUARTPS_SR_TXFULL) {
  279. /* Break if no more data available in the UART buffer */
  280. if (uart_circ_empty(&port->state->xmit))
  281. break;
  282. /* Get the data from the UART circular buffer and
  283. * write it to the xuartps's TX_FIFO register.
  284. */
  285. xuartps_writel(
  286. port->state->xmit.buf[port->state->xmit.tail],
  287. XUARTPS_FIFO_OFFSET);
  288. port->icount.tx++;
  289. /* Adjust the tail of the UART buffer and wrap
  290. * the buffer if it reaches limit.
  291. */
  292. port->state->xmit.tail = (port->state->xmit.tail + 1) &
  293. (UART_XMIT_SIZE - 1);
  294. }
  295. /* Enable the TX Empty interrupt */
  296. xuartps_writel(XUARTPS_IXR_TXEMPTY, XUARTPS_IER_OFFSET);
  297. if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
  298. uart_write_wakeup(port);
  299. }
  300. /**
  301. * xuartps_stop_tx - Stop TX
  302. * @port: Handle to the uart port structure
  303. *
  304. **/
  305. static void xuartps_stop_tx(struct uart_port *port)
  306. {
  307. unsigned int regval;
  308. regval = xuartps_readl(XUARTPS_CR_OFFSET);
  309. regval |= XUARTPS_CR_TX_DIS;
  310. /* Disable the transmitter */
  311. xuartps_writel(regval, XUARTPS_CR_OFFSET);
  312. }
  313. /**
  314. * xuartps_stop_rx - Stop RX
  315. * @port: Handle to the uart port structure
  316. *
  317. **/
  318. static void xuartps_stop_rx(struct uart_port *port)
  319. {
  320. unsigned int regval;
  321. regval = xuartps_readl(XUARTPS_CR_OFFSET);
  322. regval |= XUARTPS_CR_RX_DIS;
  323. /* Disable the receiver */
  324. xuartps_writel(regval, XUARTPS_CR_OFFSET);
  325. }
  326. /**
  327. * xuartps_tx_empty - Check whether TX is empty
  328. * @port: Handle to the uart port structure
  329. *
  330. * Returns TIOCSER_TEMT on success, 0 otherwise
  331. **/
  332. static unsigned int xuartps_tx_empty(struct uart_port *port)
  333. {
  334. unsigned int status;
  335. status = xuartps_readl(XUARTPS_ISR_OFFSET) & XUARTPS_IXR_TXEMPTY;
  336. return status ? TIOCSER_TEMT : 0;
  337. }
  338. /**
  339. * xuartps_break_ctl - Based on the input ctl we have to start or stop
  340. * transmitting char breaks
  341. * @port: Handle to the uart port structure
  342. * @ctl: Value based on which start or stop decision is taken
  343. *
  344. **/
  345. static void xuartps_break_ctl(struct uart_port *port, int ctl)
  346. {
  347. unsigned int status;
  348. unsigned long flags;
  349. spin_lock_irqsave(&port->lock, flags);
  350. status = xuartps_readl(XUARTPS_CR_OFFSET);
  351. if (ctl == -1)
  352. xuartps_writel(XUARTPS_CR_STARTBRK | status,
  353. XUARTPS_CR_OFFSET);
  354. else {
  355. if ((status & XUARTPS_CR_STOPBRK) == 0)
  356. xuartps_writel(XUARTPS_CR_STOPBRK | status,
  357. XUARTPS_CR_OFFSET);
  358. }
  359. spin_unlock_irqrestore(&port->lock, flags);
  360. }
  361. /**
  362. * xuartps_set_termios - termios operations, handling data length, parity,
  363. * stop bits, flow control, baud rate
  364. * @port: Handle to the uart port structure
  365. * @termios: Handle to the input termios structure
  366. * @old: Values of the previously saved termios structure
  367. *
  368. **/
  369. static void xuartps_set_termios(struct uart_port *port,
  370. struct ktermios *termios, struct ktermios *old)
  371. {
  372. unsigned int cval = 0;
  373. unsigned int baud;
  374. unsigned long flags;
  375. unsigned int ctrl_reg, mode_reg;
  376. spin_lock_irqsave(&port->lock, flags);
  377. /* Empty the receive FIFO 1st before making changes */
  378. while ((xuartps_readl(XUARTPS_SR_OFFSET) &
  379. XUARTPS_SR_RXEMPTY) != XUARTPS_SR_RXEMPTY) {
  380. xuartps_readl(XUARTPS_FIFO_OFFSET);
  381. }
  382. /* Disable the TX and RX to set baud rate */
  383. xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
  384. (XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS),
  385. XUARTPS_CR_OFFSET);
  386. /* Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk */
  387. baud = uart_get_baud_rate(port, termios, old, 0, 10000000);
  388. baud = xuartps_set_baud_rate(port, baud);
  389. if (tty_termios_baud_rate(termios))
  390. tty_termios_encode_baud_rate(termios, baud, baud);
  391. /*
  392. * Update the per-port timeout.
  393. */
  394. uart_update_timeout(port, termios->c_cflag, baud);
  395. /* Set TX/RX Reset */
  396. xuartps_writel(xuartps_readl(XUARTPS_CR_OFFSET) |
  397. (XUARTPS_CR_TXRST | XUARTPS_CR_RXRST),
  398. XUARTPS_CR_OFFSET);
  399. ctrl_reg = xuartps_readl(XUARTPS_CR_OFFSET);
  400. /* Clear the RX disable and TX disable bits and then set the TX enable
  401. * bit and RX enable bit to enable the transmitter and receiver.
  402. */
  403. xuartps_writel(
  404. (ctrl_reg & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS))
  405. | (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN),
  406. XUARTPS_CR_OFFSET);
  407. xuartps_writel(10, XUARTPS_RXTOUT_OFFSET);
  408. port->read_status_mask = XUARTPS_IXR_TXEMPTY | XUARTPS_IXR_RXTRIG |
  409. XUARTPS_IXR_OVERRUN | XUARTPS_IXR_TOUT;
  410. port->ignore_status_mask = 0;
  411. if (termios->c_iflag & INPCK)
  412. port->read_status_mask |= XUARTPS_IXR_PARITY |
  413. XUARTPS_IXR_FRAMING;
  414. if (termios->c_iflag & IGNPAR)
  415. port->ignore_status_mask |= XUARTPS_IXR_PARITY |
  416. XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN;
  417. /* ignore all characters if CREAD is not set */
  418. if ((termios->c_cflag & CREAD) == 0)
  419. port->ignore_status_mask |= XUARTPS_IXR_RXTRIG |
  420. XUARTPS_IXR_TOUT | XUARTPS_IXR_PARITY |
  421. XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN;
  422. mode_reg = xuartps_readl(XUARTPS_MR_OFFSET);
  423. /* Handling Data Size */
  424. switch (termios->c_cflag & CSIZE) {
  425. case CS6:
  426. cval |= XUARTPS_MR_CHARLEN_6_BIT;
  427. break;
  428. case CS7:
  429. cval |= XUARTPS_MR_CHARLEN_7_BIT;
  430. break;
  431. default:
  432. case CS8:
  433. cval |= XUARTPS_MR_CHARLEN_8_BIT;
  434. termios->c_cflag &= ~CSIZE;
  435. termios->c_cflag |= CS8;
  436. break;
  437. }
  438. /* Handling Parity and Stop Bits length */
  439. if (termios->c_cflag & CSTOPB)
  440. cval |= XUARTPS_MR_STOPMODE_2_BIT; /* 2 STOP bits */
  441. else
  442. cval |= XUARTPS_MR_STOPMODE_1_BIT; /* 1 STOP bit */
  443. if (termios->c_cflag & PARENB) {
  444. /* Mark or Space parity */
  445. if (termios->c_cflag & CMSPAR) {
  446. if (termios->c_cflag & PARODD)
  447. cval |= XUARTPS_MR_PARITY_MARK;
  448. else
  449. cval |= XUARTPS_MR_PARITY_SPACE;
  450. } else if (termios->c_cflag & PARODD)
  451. cval |= XUARTPS_MR_PARITY_ODD;
  452. else
  453. cval |= XUARTPS_MR_PARITY_EVEN;
  454. } else
  455. cval |= XUARTPS_MR_PARITY_NONE;
  456. xuartps_writel(cval , XUARTPS_MR_OFFSET);
  457. spin_unlock_irqrestore(&port->lock, flags);
  458. }
  459. /**
  460. * xuartps_startup - Called when an application opens a xuartps port
  461. * @port: Handle to the uart port structure
  462. *
  463. * Returns 0 on success, negative error otherwise
  464. **/
  465. static int xuartps_startup(struct uart_port *port)
  466. {
  467. unsigned int retval = 0, status = 0;
  468. retval = request_irq(port->irq, xuartps_isr, 0, XUARTPS_NAME,
  469. (void *)port);
  470. if (retval)
  471. return retval;
  472. /* Disable the TX and RX */
  473. xuartps_writel(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS,
  474. XUARTPS_CR_OFFSET);
  475. /* Set the Control Register with TX/RX Enable, TX/RX Reset,
  476. * no break chars.
  477. */
  478. xuartps_writel(XUARTPS_CR_TXRST | XUARTPS_CR_RXRST,
  479. XUARTPS_CR_OFFSET);
  480. status = xuartps_readl(XUARTPS_CR_OFFSET);
  481. /* Clear the RX disable and TX disable bits and then set the TX enable
  482. * bit and RX enable bit to enable the transmitter and receiver.
  483. */
  484. xuartps_writel((status & ~(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS))
  485. | (XUARTPS_CR_TX_EN | XUARTPS_CR_RX_EN |
  486. XUARTPS_CR_STOPBRK), XUARTPS_CR_OFFSET);
  487. /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
  488. * no parity.
  489. */
  490. xuartps_writel(XUARTPS_MR_CHMODE_NORM | XUARTPS_MR_STOPMODE_1_BIT
  491. | XUARTPS_MR_PARITY_NONE | XUARTPS_MR_CHARLEN_8_BIT,
  492. XUARTPS_MR_OFFSET);
  493. /* Set the RX FIFO Trigger level to 14 assuming FIFO size as 16 */
  494. xuartps_writel(14, XUARTPS_RXWM_OFFSET);
  495. /* Receive Timeout register is enabled with value of 10 */
  496. xuartps_writel(10, XUARTPS_RXTOUT_OFFSET);
  497. /* Set the Interrupt Registers with desired interrupts */
  498. xuartps_writel(XUARTPS_IXR_TXEMPTY | XUARTPS_IXR_PARITY |
  499. XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN |
  500. XUARTPS_IXR_RXTRIG | XUARTPS_IXR_TOUT, XUARTPS_IER_OFFSET);
  501. xuartps_writel(~(XUARTPS_IXR_TXEMPTY | XUARTPS_IXR_PARITY |
  502. XUARTPS_IXR_FRAMING | XUARTPS_IXR_OVERRUN |
  503. XUARTPS_IXR_RXTRIG | XUARTPS_IXR_TOUT), XUARTPS_IDR_OFFSET);
  504. return retval;
  505. }
  506. /**
  507. * xuartps_shutdown - Called when an application closes a xuartps port
  508. * @port: Handle to the uart port structure
  509. *
  510. **/
  511. static void xuartps_shutdown(struct uart_port *port)
  512. {
  513. int status;
  514. /* Disable interrupts */
  515. status = xuartps_readl(XUARTPS_IMR_OFFSET);
  516. xuartps_writel(status, XUARTPS_IDR_OFFSET);
  517. /* Disable the TX and RX */
  518. xuartps_writel(XUARTPS_CR_TX_DIS | XUARTPS_CR_RX_DIS,
  519. XUARTPS_CR_OFFSET);
  520. free_irq(port->irq, port);
  521. }
  522. /**
  523. * xuartps_type - Set UART type to xuartps port
  524. * @port: Handle to the uart port structure
  525. *
  526. * Returns string on success, NULL otherwise
  527. **/
  528. static const char *xuartps_type(struct uart_port *port)
  529. {
  530. return port->type == PORT_XUARTPS ? XUARTPS_NAME : NULL;
  531. }
  532. /**
  533. * xuartps_verify_port - Verify the port params
  534. * @port: Handle to the uart port structure
  535. * @ser: Handle to the structure whose members are compared
  536. *
  537. * Returns 0 if success otherwise -EINVAL
  538. **/
  539. static int xuartps_verify_port(struct uart_port *port,
  540. struct serial_struct *ser)
  541. {
  542. if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
  543. return -EINVAL;
  544. if (port->irq != ser->irq)
  545. return -EINVAL;
  546. if (ser->io_type != UPIO_MEM)
  547. return -EINVAL;
  548. if (port->iobase != ser->port)
  549. return -EINVAL;
  550. if (ser->hub6 != 0)
  551. return -EINVAL;
  552. return 0;
  553. }
  554. /**
  555. * xuartps_request_port - Claim the memory region attached to xuartps port,
  556. * called when the driver adds a xuartps port via
  557. * uart_add_one_port()
  558. * @port: Handle to the uart port structure
  559. *
  560. * Returns 0, -ENOMEM if request fails
  561. **/
  562. static int xuartps_request_port(struct uart_port *port)
  563. {
  564. if (!request_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE,
  565. XUARTPS_NAME)) {
  566. return -ENOMEM;
  567. }
  568. port->membase = ioremap(port->mapbase, XUARTPS_REGISTER_SPACE);
  569. if (!port->membase) {
  570. dev_err(port->dev, "Unable to map registers\n");
  571. release_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE);
  572. return -ENOMEM;
  573. }
  574. return 0;
  575. }
  576. /**
  577. * xuartps_release_port - Release the memory region attached to a xuartps
  578. * port, called when the driver removes a xuartps
  579. * port via uart_remove_one_port().
  580. * @port: Handle to the uart port structure
  581. *
  582. **/
  583. static void xuartps_release_port(struct uart_port *port)
  584. {
  585. release_mem_region(port->mapbase, XUARTPS_REGISTER_SPACE);
  586. iounmap(port->membase);
  587. port->membase = NULL;
  588. }
  589. /**
  590. * xuartps_config_port - Configure xuartps, called when the driver adds a
  591. * xuartps port
  592. * @port: Handle to the uart port structure
  593. * @flags: If any
  594. *
  595. **/
  596. static void xuartps_config_port(struct uart_port *port, int flags)
  597. {
  598. if (flags & UART_CONFIG_TYPE && xuartps_request_port(port) == 0)
  599. port->type = PORT_XUARTPS;
  600. }
  601. /**
  602. * xuartps_get_mctrl - Get the modem control state
  603. *
  604. * @port: Handle to the uart port structure
  605. *
  606. * Returns the modem control state
  607. *
  608. **/
  609. static unsigned int xuartps_get_mctrl(struct uart_port *port)
  610. {
  611. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  612. }
  613. static void xuartps_set_mctrl(struct uart_port *port, unsigned int mctrl)
  614. {
  615. /* N/A */
  616. }
  617. static void xuartps_enable_ms(struct uart_port *port)
  618. {
  619. /* N/A */
  620. }
  621. /** The UART operations structure
  622. */
  623. static struct uart_ops xuartps_ops = {
  624. .set_mctrl = xuartps_set_mctrl,
  625. .get_mctrl = xuartps_get_mctrl,
  626. .enable_ms = xuartps_enable_ms,
  627. .start_tx = xuartps_start_tx, /* Start transmitting */
  628. .stop_tx = xuartps_stop_tx, /* Stop transmission */
  629. .stop_rx = xuartps_stop_rx, /* Stop reception */
  630. .tx_empty = xuartps_tx_empty, /* Transmitter busy? */
  631. .break_ctl = xuartps_break_ctl, /* Start/stop
  632. * transmitting break
  633. */
  634. .set_termios = xuartps_set_termios, /* Set termios */
  635. .startup = xuartps_startup, /* App opens xuartps */
  636. .shutdown = xuartps_shutdown, /* App closes xuartps */
  637. .type = xuartps_type, /* Set UART type */
  638. .verify_port = xuartps_verify_port, /* Verification of port
  639. * params
  640. */
  641. .request_port = xuartps_request_port, /* Claim resources
  642. * associated with a
  643. * xuartps port
  644. */
  645. .release_port = xuartps_release_port, /* Release resources
  646. * associated with a
  647. * xuartps port
  648. */
  649. .config_port = xuartps_config_port, /* Configure when driver
  650. * adds a xuartps port
  651. */
  652. };
  653. static struct uart_port xuartps_port[2];
  654. /**
  655. * xuartps_get_port - Configure the port from the platform device resource
  656. * info
  657. *
  658. * Returns a pointer to a uart_port or NULL for failure
  659. **/
  660. static struct uart_port *xuartps_get_port(void)
  661. {
  662. struct uart_port *port;
  663. int id;
  664. /* Find the next unused port */
  665. for (id = 0; id < XUARTPS_NR_PORTS; id++)
  666. if (xuartps_port[id].mapbase == 0)
  667. break;
  668. if (id >= XUARTPS_NR_PORTS)
  669. return NULL;
  670. port = &xuartps_port[id];
  671. /* At this point, we've got an empty uart_port struct, initialize it */
  672. spin_lock_init(&port->lock);
  673. port->membase = NULL;
  674. port->iobase = 1; /* mark port in use */
  675. port->irq = 0;
  676. port->type = PORT_UNKNOWN;
  677. port->iotype = UPIO_MEM32;
  678. port->flags = UPF_BOOT_AUTOCONF;
  679. port->ops = &xuartps_ops;
  680. port->fifosize = XUARTPS_FIFO_SIZE;
  681. port->line = id;
  682. port->dev = NULL;
  683. return port;
  684. }
  685. /*-----------------------Console driver operations--------------------------*/
  686. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  687. /**
  688. * xuartps_console_wait_tx - Wait for the TX to be full
  689. * @port: Handle to the uart port structure
  690. *
  691. **/
  692. static void xuartps_console_wait_tx(struct uart_port *port)
  693. {
  694. while ((xuartps_readl(XUARTPS_SR_OFFSET) & XUARTPS_SR_TXEMPTY)
  695. != XUARTPS_SR_TXEMPTY)
  696. barrier();
  697. }
  698. /**
  699. * xuartps_console_putchar - write the character to the FIFO buffer
  700. * @port: Handle to the uart port structure
  701. * @ch: Character to be written
  702. *
  703. **/
  704. static void xuartps_console_putchar(struct uart_port *port, int ch)
  705. {
  706. xuartps_console_wait_tx(port);
  707. xuartps_writel(ch, XUARTPS_FIFO_OFFSET);
  708. }
  709. /**
  710. * xuartps_console_write - perform write operation
  711. * @port: Handle to the uart port structure
  712. * @s: Pointer to character array
  713. * @count: No of characters
  714. **/
  715. static void xuartps_console_write(struct console *co, const char *s,
  716. unsigned int count)
  717. {
  718. struct uart_port *port = &xuartps_port[co->index];
  719. unsigned long flags;
  720. unsigned int imr;
  721. int locked = 1;
  722. if (oops_in_progress)
  723. locked = spin_trylock_irqsave(&port->lock, flags);
  724. else
  725. spin_lock_irqsave(&port->lock, flags);
  726. /* save and disable interrupt */
  727. imr = xuartps_readl(XUARTPS_IMR_OFFSET);
  728. xuartps_writel(imr, XUARTPS_IDR_OFFSET);
  729. uart_console_write(port, s, count, xuartps_console_putchar);
  730. xuartps_console_wait_tx(port);
  731. /* restore interrupt state, it seems like there may be a h/w bug
  732. * in that the interrupt enable register should not need to be
  733. * written based on the data sheet
  734. */
  735. xuartps_writel(~imr, XUARTPS_IDR_OFFSET);
  736. xuartps_writel(imr, XUARTPS_IER_OFFSET);
  737. if (locked)
  738. spin_unlock_irqrestore(&port->lock, flags);
  739. }
  740. /**
  741. * xuartps_console_setup - Initialize the uart to default config
  742. * @co: Console handle
  743. * @options: Initial settings of uart
  744. *
  745. * Returns 0, -ENODEV if no device
  746. **/
  747. static int __init xuartps_console_setup(struct console *co, char *options)
  748. {
  749. struct uart_port *port = &xuartps_port[co->index];
  750. int baud = 9600;
  751. int bits = 8;
  752. int parity = 'n';
  753. int flow = 'n';
  754. if (co->index < 0 || co->index >= XUARTPS_NR_PORTS)
  755. return -EINVAL;
  756. if (!port->mapbase) {
  757. pr_debug("console on ttyPS%i not present\n", co->index);
  758. return -ENODEV;
  759. }
  760. if (options)
  761. uart_parse_options(options, &baud, &parity, &bits, &flow);
  762. return uart_set_options(port, co, baud, parity, bits, flow);
  763. }
  764. static struct uart_driver xuartps_uart_driver;
  765. static struct console xuartps_console = {
  766. .name = XUARTPS_TTY_NAME,
  767. .write = xuartps_console_write,
  768. .device = uart_console_device,
  769. .setup = xuartps_console_setup,
  770. .flags = CON_PRINTBUFFER,
  771. .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
  772. .data = &xuartps_uart_driver,
  773. };
  774. /**
  775. * xuartps_console_init - Initialization call
  776. *
  777. * Returns 0 on success, negative error otherwise
  778. **/
  779. static int __init xuartps_console_init(void)
  780. {
  781. register_console(&xuartps_console);
  782. return 0;
  783. }
  784. console_initcall(xuartps_console_init);
  785. #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
  786. /** Structure Definitions
  787. */
  788. static struct uart_driver xuartps_uart_driver = {
  789. .owner = THIS_MODULE, /* Owner */
  790. .driver_name = XUARTPS_NAME, /* Driver name */
  791. .dev_name = XUARTPS_TTY_NAME, /* Node name */
  792. .major = XUARTPS_MAJOR, /* Major number */
  793. .minor = XUARTPS_MINOR, /* Minor number */
  794. .nr = XUARTPS_NR_PORTS, /* Number of UART ports */
  795. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  796. .cons = &xuartps_console, /* Console */
  797. #endif
  798. };
  799. /* ---------------------------------------------------------------------
  800. * Platform bus binding
  801. */
  802. /**
  803. * xuartps_probe - Platform driver probe
  804. * @pdev: Pointer to the platform device structure
  805. *
  806. * Returns 0 on success, negative error otherwise
  807. **/
  808. static int xuartps_probe(struct platform_device *pdev)
  809. {
  810. int rc;
  811. struct uart_port *port;
  812. struct resource *res, *res2;
  813. struct clk *clk;
  814. clk = of_clk_get(pdev->dev.of_node, 0);
  815. if (IS_ERR(clk)) {
  816. dev_err(&pdev->dev, "no clock specified\n");
  817. return PTR_ERR(clk);
  818. }
  819. rc = clk_prepare_enable(clk);
  820. if (rc) {
  821. dev_err(&pdev->dev, "could not enable clock\n");
  822. return -EBUSY;
  823. }
  824. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  825. if (!res)
  826. return -ENODEV;
  827. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  828. if (!res2)
  829. return -ENODEV;
  830. /* Initialize the port structure */
  831. port = xuartps_get_port();
  832. if (!port) {
  833. dev_err(&pdev->dev, "Cannot get uart_port structure\n");
  834. return -ENODEV;
  835. } else {
  836. /* Register the port.
  837. * This function also registers this device with the tty layer
  838. * and triggers invocation of the config_port() entry point.
  839. */
  840. port->mapbase = res->start;
  841. port->irq = res2->start;
  842. port->dev = &pdev->dev;
  843. port->uartclk = clk_get_rate(clk);
  844. port->private_data = clk;
  845. dev_set_drvdata(&pdev->dev, port);
  846. rc = uart_add_one_port(&xuartps_uart_driver, port);
  847. if (rc) {
  848. dev_err(&pdev->dev,
  849. "uart_add_one_port() failed; err=%i\n", rc);
  850. dev_set_drvdata(&pdev->dev, NULL);
  851. return rc;
  852. }
  853. return 0;
  854. }
  855. }
  856. /**
  857. * xuartps_remove - called when the platform driver is unregistered
  858. * @pdev: Pointer to the platform device structure
  859. *
  860. * Returns 0 on success, negative error otherwise
  861. **/
  862. static int xuartps_remove(struct platform_device *pdev)
  863. {
  864. struct uart_port *port = dev_get_drvdata(&pdev->dev);
  865. struct clk *clk = port->private_data;
  866. int rc;
  867. /* Remove the xuartps port from the serial core */
  868. rc = uart_remove_one_port(&xuartps_uart_driver, port);
  869. dev_set_drvdata(&pdev->dev, NULL);
  870. port->mapbase = 0;
  871. clk_disable_unprepare(clk);
  872. return rc;
  873. }
  874. /**
  875. * xuartps_suspend - suspend event
  876. * @pdev: Pointer to the platform device structure
  877. * @state: State of the device
  878. *
  879. * Returns 0
  880. **/
  881. static int xuartps_suspend(struct platform_device *pdev, pm_message_t state)
  882. {
  883. /* Call the API provided in serial_core.c file which handles
  884. * the suspend.
  885. */
  886. uart_suspend_port(&xuartps_uart_driver, &xuartps_port[pdev->id]);
  887. return 0;
  888. }
  889. /**
  890. * xuartps_resume - Resume after a previous suspend
  891. * @pdev: Pointer to the platform device structure
  892. *
  893. * Returns 0
  894. **/
  895. static int xuartps_resume(struct platform_device *pdev)
  896. {
  897. uart_resume_port(&xuartps_uart_driver, &xuartps_port[pdev->id]);
  898. return 0;
  899. }
  900. /* Match table for of_platform binding */
  901. static struct of_device_id xuartps_of_match[] = {
  902. { .compatible = "xlnx,xuartps", },
  903. {}
  904. };
  905. MODULE_DEVICE_TABLE(of, xuartps_of_match);
  906. static struct platform_driver xuartps_platform_driver = {
  907. .probe = xuartps_probe, /* Probe method */
  908. .remove = xuartps_remove, /* Detach method */
  909. .suspend = xuartps_suspend, /* Suspend */
  910. .resume = xuartps_resume, /* Resume after a suspend */
  911. .driver = {
  912. .owner = THIS_MODULE,
  913. .name = XUARTPS_NAME, /* Driver name */
  914. .of_match_table = xuartps_of_match,
  915. },
  916. };
  917. /* ---------------------------------------------------------------------
  918. * Module Init and Exit
  919. */
  920. /**
  921. * xuartps_init - Initial driver registration call
  922. *
  923. * Returns whether the registration was successful or not
  924. **/
  925. static int __init xuartps_init(void)
  926. {
  927. int retval = 0;
  928. /* Register the xuartps driver with the serial core */
  929. retval = uart_register_driver(&xuartps_uart_driver);
  930. if (retval)
  931. return retval;
  932. /* Register the platform driver */
  933. retval = platform_driver_register(&xuartps_platform_driver);
  934. if (retval)
  935. uart_unregister_driver(&xuartps_uart_driver);
  936. return retval;
  937. }
  938. /**
  939. * xuartps_exit - Driver unregistration call
  940. **/
  941. static void __exit xuartps_exit(void)
  942. {
  943. /* The order of unregistration is important. Unregister the
  944. * UART driver before the platform driver crashes the system.
  945. */
  946. /* Unregister the platform driver */
  947. platform_driver_unregister(&xuartps_platform_driver);
  948. /* Unregister the xuartps driver */
  949. uart_unregister_driver(&xuartps_uart_driver);
  950. }
  951. module_init(xuartps_init);
  952. module_exit(xuartps_exit);
  953. MODULE_DESCRIPTION("Driver for PS UART");
  954. MODULE_AUTHOR("Xilinx Inc.");
  955. MODULE_LICENSE("GPL");