8250_dw.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include "8250.h"
  30. /* Offsets for the DesignWare specific registers */
  31. #define DW_UART_USR 0x1f /* UART Status Register */
  32. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  33. #define DW_UART_UCV 0xf8 /* UART Component Version */
  34. /* Intel Low Power Subsystem specific */
  35. #define LPSS_PRV_CLOCK_PARAMS 0x800
  36. /* Component Parameter Register bits */
  37. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  38. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  39. #define DW_UART_CPR_THRE_MODE (1 << 5)
  40. #define DW_UART_CPR_SIR_MODE (1 << 6)
  41. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  42. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  43. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  44. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  45. #define DW_UART_CPR_SHADOW (1 << 11)
  46. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  47. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  48. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  49. /* Helper for fifo size calculation */
  50. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  51. struct dw8250_data {
  52. int last_lcr;
  53. int line;
  54. };
  55. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  56. {
  57. struct dw8250_data *d = p->private_data;
  58. if (offset == UART_LCR)
  59. d->last_lcr = value;
  60. offset <<= p->regshift;
  61. writeb(value, p->membase + offset);
  62. }
  63. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  64. {
  65. offset <<= p->regshift;
  66. return readb(p->membase + offset);
  67. }
  68. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  69. {
  70. struct dw8250_data *d = p->private_data;
  71. if (offset == UART_LCR)
  72. d->last_lcr = value;
  73. offset <<= p->regshift;
  74. writel(value, p->membase + offset);
  75. }
  76. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  77. {
  78. offset <<= p->regshift;
  79. return readl(p->membase + offset);
  80. }
  81. static int dw8250_handle_irq(struct uart_port *p)
  82. {
  83. struct dw8250_data *d = p->private_data;
  84. unsigned int iir = p->serial_in(p, UART_IIR);
  85. if (serial8250_handle_irq(p, iir)) {
  86. return 1;
  87. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  88. /* Clear the USR and write the LCR again. */
  89. (void)p->serial_in(p, DW_UART_USR);
  90. p->serial_out(p, UART_LCR, d->last_lcr);
  91. return 1;
  92. }
  93. return 0;
  94. }
  95. static int dw8250_probe_of(struct uart_port *p)
  96. {
  97. struct device_node *np = p->dev->of_node;
  98. u32 val;
  99. if (!of_property_read_u32(np, "reg-io-width", &val)) {
  100. switch (val) {
  101. case 1:
  102. break;
  103. case 4:
  104. p->iotype = UPIO_MEM32;
  105. p->serial_in = dw8250_serial_in32;
  106. p->serial_out = dw8250_serial_out32;
  107. break;
  108. default:
  109. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  110. return -EINVAL;
  111. }
  112. }
  113. if (!of_property_read_u32(np, "reg-shift", &val))
  114. p->regshift = val;
  115. if (of_property_read_u32(np, "clock-frequency", &val)) {
  116. dev_err(p->dev, "no clock-frequency property set\n");
  117. return -EINVAL;
  118. }
  119. p->uartclk = val;
  120. return 0;
  121. }
  122. #ifdef CONFIG_ACPI
  123. static bool dw8250_acpi_dma_filter(struct dma_chan *chan, void *parm)
  124. {
  125. return chan->chan_id == *(int *)parm;
  126. }
  127. static acpi_status
  128. dw8250_acpi_walk_resource(struct acpi_resource *res, void *data)
  129. {
  130. struct uart_port *p = data;
  131. struct uart_8250_port *port;
  132. struct uart_8250_dma *dma;
  133. struct acpi_resource_fixed_dma *fixed_dma;
  134. struct dma_slave_config *slave;
  135. port = container_of(p, struct uart_8250_port, port);
  136. switch (res->type) {
  137. case ACPI_RESOURCE_TYPE_FIXED_DMA:
  138. fixed_dma = &res->data.fixed_dma;
  139. /* TX comes first */
  140. if (!port->dma) {
  141. dma = devm_kzalloc(p->dev, sizeof(*dma), GFP_KERNEL);
  142. if (!dma)
  143. return AE_NO_MEMORY;
  144. port->dma = dma;
  145. slave = &dma->txconf;
  146. slave->direction = DMA_MEM_TO_DEV;
  147. slave->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  148. slave->slave_id = fixed_dma->request_lines;
  149. slave->dst_maxburst = port->tx_loadsz / 4;
  150. dma->tx_chan_id = fixed_dma->channels;
  151. dma->tx_param = &dma->tx_chan_id;
  152. dma->fn = dw8250_acpi_dma_filter;
  153. } else {
  154. dma = port->dma;
  155. slave = &dma->rxconf;
  156. slave->direction = DMA_DEV_TO_MEM;
  157. slave->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  158. slave->slave_id = fixed_dma->request_lines;
  159. slave->src_maxburst = p->fifosize / 4;
  160. dma->rx_chan_id = fixed_dma->channels;
  161. dma->rx_param = &dma->rx_chan_id;
  162. }
  163. break;
  164. }
  165. return AE_OK;
  166. }
  167. static int dw8250_probe_acpi(struct uart_port *p)
  168. {
  169. const struct acpi_device_id *id;
  170. acpi_status status;
  171. u32 reg;
  172. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  173. if (!id)
  174. return -ENODEV;
  175. p->iotype = UPIO_MEM32;
  176. p->serial_in = dw8250_serial_in32;
  177. p->serial_out = dw8250_serial_out32;
  178. p->regshift = 2;
  179. p->uartclk = (unsigned int)id->driver_data;
  180. status = acpi_walk_resources(ACPI_HANDLE(p->dev), METHOD_NAME__CRS,
  181. dw8250_acpi_walk_resource, p);
  182. if (ACPI_FAILURE(status)) {
  183. dev_err_ratelimited(p->dev, "%s failed \"%s\"\n", __func__,
  184. acpi_format_exception(status));
  185. return -ENODEV;
  186. }
  187. /* Fix Haswell issue where the clocks do not get enabled */
  188. if (!strcmp(id->id, "INT33C4") || !strcmp(id->id, "INT33C5")) {
  189. reg = readl(p->membase + LPSS_PRV_CLOCK_PARAMS);
  190. writel(reg | 1, p->membase + LPSS_PRV_CLOCK_PARAMS);
  191. }
  192. return 0;
  193. }
  194. #else
  195. static inline int dw8250_probe_acpi(struct uart_port *p)
  196. {
  197. return -ENODEV;
  198. }
  199. #endif /* CONFIG_ACPI */
  200. static void dw8250_setup_port(struct uart_8250_port *up)
  201. {
  202. struct uart_port *p = &up->port;
  203. u32 reg = readl(p->membase + DW_UART_UCV);
  204. /*
  205. * If the Component Version Register returns zero, we know that
  206. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  207. */
  208. if (!reg)
  209. return;
  210. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  211. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  212. reg = readl(p->membase + DW_UART_CPR);
  213. if (!reg)
  214. return;
  215. /* Select the type based on fifo */
  216. if (reg & DW_UART_CPR_FIFO_MODE) {
  217. p->type = PORT_16550A;
  218. p->flags |= UPF_FIXED_TYPE;
  219. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  220. up->tx_loadsz = p->fifosize;
  221. }
  222. }
  223. static int dw8250_probe(struct platform_device *pdev)
  224. {
  225. struct uart_8250_port uart = {};
  226. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  227. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  228. struct dw8250_data *data;
  229. int err;
  230. if (!regs || !irq) {
  231. dev_err(&pdev->dev, "no registers/irq defined\n");
  232. return -EINVAL;
  233. }
  234. spin_lock_init(&uart.port.lock);
  235. uart.port.mapbase = regs->start;
  236. uart.port.irq = irq->start;
  237. uart.port.handle_irq = dw8250_handle_irq;
  238. uart.port.type = PORT_8250;
  239. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  240. uart.port.dev = &pdev->dev;
  241. uart.port.membase = ioremap(regs->start, resource_size(regs));
  242. if (!uart.port.membase)
  243. return -ENOMEM;
  244. uart.port.iotype = UPIO_MEM;
  245. uart.port.serial_in = dw8250_serial_in;
  246. uart.port.serial_out = dw8250_serial_out;
  247. dw8250_setup_port(&uart);
  248. if (pdev->dev.of_node) {
  249. err = dw8250_probe_of(&uart.port);
  250. if (err)
  251. return err;
  252. } else if (ACPI_HANDLE(&pdev->dev)) {
  253. err = dw8250_probe_acpi(&uart.port);
  254. if (err)
  255. return err;
  256. } else {
  257. return -ENODEV;
  258. }
  259. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  260. if (!data)
  261. return -ENOMEM;
  262. uart.port.private_data = data;
  263. data->line = serial8250_register_8250_port(&uart);
  264. if (data->line < 0)
  265. return data->line;
  266. platform_set_drvdata(pdev, data);
  267. return 0;
  268. }
  269. static int dw8250_remove(struct platform_device *pdev)
  270. {
  271. struct dw8250_data *data = platform_get_drvdata(pdev);
  272. serial8250_unregister_port(data->line);
  273. return 0;
  274. }
  275. #ifdef CONFIG_PM
  276. static int dw8250_suspend(struct platform_device *pdev, pm_message_t state)
  277. {
  278. struct dw8250_data *data = platform_get_drvdata(pdev);
  279. serial8250_suspend_port(data->line);
  280. return 0;
  281. }
  282. static int dw8250_resume(struct platform_device *pdev)
  283. {
  284. struct dw8250_data *data = platform_get_drvdata(pdev);
  285. serial8250_resume_port(data->line);
  286. return 0;
  287. }
  288. #else
  289. #define dw8250_suspend NULL
  290. #define dw8250_resume NULL
  291. #endif /* CONFIG_PM */
  292. static const struct of_device_id dw8250_of_match[] = {
  293. { .compatible = "snps,dw-apb-uart" },
  294. { /* Sentinel */ }
  295. };
  296. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  297. static const struct acpi_device_id dw8250_acpi_match[] = {
  298. { "INT33C4", 100000000 },
  299. { "INT33C5", 100000000 },
  300. { },
  301. };
  302. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  303. static struct platform_driver dw8250_platform_driver = {
  304. .driver = {
  305. .name = "dw-apb-uart",
  306. .owner = THIS_MODULE,
  307. .of_match_table = dw8250_of_match,
  308. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  309. },
  310. .probe = dw8250_probe,
  311. .remove = dw8250_remove,
  312. .suspend = dw8250_suspend,
  313. .resume = dw8250_resume,
  314. };
  315. module_platform_driver(dw8250_platform_driver);
  316. MODULE_AUTHOR("Jamie Iles");
  317. MODULE_LICENSE("GPL");
  318. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");