main.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/ssb/ssb.h>
  16. #include <linux/ssb/ssb_regs.h>
  17. #include <linux/ssb/ssb_driver_gige.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/pci.h>
  20. #include <linux/mmc/sdio_func.h>
  21. #include <linux/slab.h>
  22. #include <pcmcia/cistpl.h>
  23. #include <pcmcia/ds.h>
  24. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  25. MODULE_LICENSE("GPL");
  26. /* Temporary list of yet-to-be-attached buses */
  27. static LIST_HEAD(attach_queue);
  28. /* List if running buses */
  29. static LIST_HEAD(buses);
  30. /* Software ID counter */
  31. static unsigned int next_busnumber;
  32. /* buses_mutes locks the two buslists and the next_busnumber.
  33. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  34. static DEFINE_MUTEX(buses_mutex);
  35. /* There are differences in the codeflow, if the bus is
  36. * initialized from early boot, as various needed services
  37. * are not available early. This is a mechanism to delay
  38. * these initializations to after early boot has finished.
  39. * It's also used to avoid mutex locking, as that's not
  40. * available and needed early. */
  41. static bool ssb_is_early_boot = 1;
  42. static void ssb_buses_lock(void);
  43. static void ssb_buses_unlock(void);
  44. #ifdef CONFIG_SSB_PCIHOST
  45. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  46. {
  47. struct ssb_bus *bus;
  48. ssb_buses_lock();
  49. list_for_each_entry(bus, &buses, list) {
  50. if (bus->bustype == SSB_BUSTYPE_PCI &&
  51. bus->host_pci == pdev)
  52. goto found;
  53. }
  54. bus = NULL;
  55. found:
  56. ssb_buses_unlock();
  57. return bus;
  58. }
  59. #endif /* CONFIG_SSB_PCIHOST */
  60. #ifdef CONFIG_SSB_PCMCIAHOST
  61. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  62. {
  63. struct ssb_bus *bus;
  64. ssb_buses_lock();
  65. list_for_each_entry(bus, &buses, list) {
  66. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  67. bus->host_pcmcia == pdev)
  68. goto found;
  69. }
  70. bus = NULL;
  71. found:
  72. ssb_buses_unlock();
  73. return bus;
  74. }
  75. #endif /* CONFIG_SSB_PCMCIAHOST */
  76. #ifdef CONFIG_SSB_SDIOHOST
  77. struct ssb_bus *ssb_sdio_func_to_bus(struct sdio_func *func)
  78. {
  79. struct ssb_bus *bus;
  80. ssb_buses_lock();
  81. list_for_each_entry(bus, &buses, list) {
  82. if (bus->bustype == SSB_BUSTYPE_SDIO &&
  83. bus->host_sdio == func)
  84. goto found;
  85. }
  86. bus = NULL;
  87. found:
  88. ssb_buses_unlock();
  89. return bus;
  90. }
  91. #endif /* CONFIG_SSB_SDIOHOST */
  92. int ssb_for_each_bus_call(unsigned long data,
  93. int (*func)(struct ssb_bus *bus, unsigned long data))
  94. {
  95. struct ssb_bus *bus;
  96. int res;
  97. ssb_buses_lock();
  98. list_for_each_entry(bus, &buses, list) {
  99. res = func(bus, data);
  100. if (res >= 0) {
  101. ssb_buses_unlock();
  102. return res;
  103. }
  104. }
  105. ssb_buses_unlock();
  106. return -ENODEV;
  107. }
  108. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  109. {
  110. if (dev)
  111. get_device(dev->dev);
  112. return dev;
  113. }
  114. static void ssb_device_put(struct ssb_device *dev)
  115. {
  116. if (dev)
  117. put_device(dev->dev);
  118. }
  119. static int ssb_device_resume(struct device *dev)
  120. {
  121. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  122. struct ssb_driver *ssb_drv;
  123. int err = 0;
  124. if (dev->driver) {
  125. ssb_drv = drv_to_ssb_drv(dev->driver);
  126. if (ssb_drv && ssb_drv->resume)
  127. err = ssb_drv->resume(ssb_dev);
  128. if (err)
  129. goto out;
  130. }
  131. out:
  132. return err;
  133. }
  134. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  135. {
  136. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  137. struct ssb_driver *ssb_drv;
  138. int err = 0;
  139. if (dev->driver) {
  140. ssb_drv = drv_to_ssb_drv(dev->driver);
  141. if (ssb_drv && ssb_drv->suspend)
  142. err = ssb_drv->suspend(ssb_dev, state);
  143. if (err)
  144. goto out;
  145. }
  146. out:
  147. return err;
  148. }
  149. int ssb_bus_resume(struct ssb_bus *bus)
  150. {
  151. int err;
  152. /* Reset HW state information in memory, so that HW is
  153. * completely reinitialized. */
  154. bus->mapped_device = NULL;
  155. #ifdef CONFIG_SSB_DRIVER_PCICORE
  156. bus->pcicore.setup_done = 0;
  157. #endif
  158. err = ssb_bus_powerup(bus, 0);
  159. if (err)
  160. return err;
  161. err = ssb_pcmcia_hardware_setup(bus);
  162. if (err) {
  163. ssb_bus_may_powerdown(bus);
  164. return err;
  165. }
  166. ssb_chipco_resume(&bus->chipco);
  167. ssb_bus_may_powerdown(bus);
  168. return 0;
  169. }
  170. EXPORT_SYMBOL(ssb_bus_resume);
  171. int ssb_bus_suspend(struct ssb_bus *bus)
  172. {
  173. ssb_chipco_suspend(&bus->chipco);
  174. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  175. return 0;
  176. }
  177. EXPORT_SYMBOL(ssb_bus_suspend);
  178. #ifdef CONFIG_SSB_SPROM
  179. /** ssb_devices_freeze - Freeze all devices on the bus.
  180. *
  181. * After freezing no device driver will be handling a device
  182. * on this bus anymore. ssb_devices_thaw() must be called after
  183. * a successful freeze to reactivate the devices.
  184. *
  185. * @bus: The bus.
  186. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  187. */
  188. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  189. {
  190. struct ssb_device *sdev;
  191. struct ssb_driver *sdrv;
  192. unsigned int i;
  193. memset(ctx, 0, sizeof(*ctx));
  194. ctx->bus = bus;
  195. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  196. for (i = 0; i < bus->nr_devices; i++) {
  197. sdev = ssb_device_get(&bus->devices[i]);
  198. if (!sdev->dev || !sdev->dev->driver ||
  199. !device_is_registered(sdev->dev)) {
  200. ssb_device_put(sdev);
  201. continue;
  202. }
  203. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  204. if (SSB_WARN_ON(!sdrv->remove))
  205. continue;
  206. sdrv->remove(sdev);
  207. ctx->device_frozen[i] = 1;
  208. }
  209. return 0;
  210. }
  211. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  212. *
  213. * This will re-attach the device drivers and re-init the devices.
  214. *
  215. * @ctx: The context structure from ssb_devices_freeze()
  216. */
  217. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  218. {
  219. struct ssb_bus *bus = ctx->bus;
  220. struct ssb_device *sdev;
  221. struct ssb_driver *sdrv;
  222. unsigned int i;
  223. int err, result = 0;
  224. for (i = 0; i < bus->nr_devices; i++) {
  225. if (!ctx->device_frozen[i])
  226. continue;
  227. sdev = &bus->devices[i];
  228. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  229. continue;
  230. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  231. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  232. continue;
  233. err = sdrv->probe(sdev, &sdev->id);
  234. if (err) {
  235. ssb_err("Failed to thaw device %s\n",
  236. dev_name(sdev->dev));
  237. result = err;
  238. }
  239. ssb_device_put(sdev);
  240. }
  241. return result;
  242. }
  243. #endif /* CONFIG_SSB_SPROM */
  244. static void ssb_device_shutdown(struct device *dev)
  245. {
  246. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  247. struct ssb_driver *ssb_drv;
  248. if (!dev->driver)
  249. return;
  250. ssb_drv = drv_to_ssb_drv(dev->driver);
  251. if (ssb_drv && ssb_drv->shutdown)
  252. ssb_drv->shutdown(ssb_dev);
  253. }
  254. static int ssb_device_remove(struct device *dev)
  255. {
  256. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  257. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  258. if (ssb_drv && ssb_drv->remove)
  259. ssb_drv->remove(ssb_dev);
  260. ssb_device_put(ssb_dev);
  261. return 0;
  262. }
  263. static int ssb_device_probe(struct device *dev)
  264. {
  265. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  266. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  267. int err = 0;
  268. ssb_device_get(ssb_dev);
  269. if (ssb_drv && ssb_drv->probe)
  270. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  271. if (err)
  272. ssb_device_put(ssb_dev);
  273. return err;
  274. }
  275. static int ssb_match_devid(const struct ssb_device_id *tabid,
  276. const struct ssb_device_id *devid)
  277. {
  278. if ((tabid->vendor != devid->vendor) &&
  279. tabid->vendor != SSB_ANY_VENDOR)
  280. return 0;
  281. if ((tabid->coreid != devid->coreid) &&
  282. tabid->coreid != SSB_ANY_ID)
  283. return 0;
  284. if ((tabid->revision != devid->revision) &&
  285. tabid->revision != SSB_ANY_REV)
  286. return 0;
  287. return 1;
  288. }
  289. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  290. {
  291. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  292. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  293. const struct ssb_device_id *id;
  294. for (id = ssb_drv->id_table;
  295. id->vendor || id->coreid || id->revision;
  296. id++) {
  297. if (ssb_match_devid(id, &ssb_dev->id))
  298. return 1; /* found */
  299. }
  300. return 0;
  301. }
  302. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  303. {
  304. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  305. if (!dev)
  306. return -ENODEV;
  307. return add_uevent_var(env,
  308. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  309. ssb_dev->id.vendor, ssb_dev->id.coreid,
  310. ssb_dev->id.revision);
  311. }
  312. #define ssb_config_attr(attrib, field, format_string) \
  313. static ssize_t \
  314. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  315. { \
  316. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  317. }
  318. ssb_config_attr(core_num, core_index, "%u\n")
  319. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  320. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  321. ssb_config_attr(revision, id.revision, "%u\n")
  322. ssb_config_attr(irq, irq, "%u\n")
  323. static ssize_t
  324. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  325. {
  326. return sprintf(buf, "%s\n",
  327. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  328. }
  329. static struct device_attribute ssb_device_attrs[] = {
  330. __ATTR_RO(name),
  331. __ATTR_RO(core_num),
  332. __ATTR_RO(coreid),
  333. __ATTR_RO(vendor),
  334. __ATTR_RO(revision),
  335. __ATTR_RO(irq),
  336. __ATTR_NULL,
  337. };
  338. static struct bus_type ssb_bustype = {
  339. .name = "ssb",
  340. .match = ssb_bus_match,
  341. .probe = ssb_device_probe,
  342. .remove = ssb_device_remove,
  343. .shutdown = ssb_device_shutdown,
  344. .suspend = ssb_device_suspend,
  345. .resume = ssb_device_resume,
  346. .uevent = ssb_device_uevent,
  347. .dev_attrs = ssb_device_attrs,
  348. };
  349. static void ssb_buses_lock(void)
  350. {
  351. /* See the comment at the ssb_is_early_boot definition */
  352. if (!ssb_is_early_boot)
  353. mutex_lock(&buses_mutex);
  354. }
  355. static void ssb_buses_unlock(void)
  356. {
  357. /* See the comment at the ssb_is_early_boot definition */
  358. if (!ssb_is_early_boot)
  359. mutex_unlock(&buses_mutex);
  360. }
  361. static void ssb_devices_unregister(struct ssb_bus *bus)
  362. {
  363. struct ssb_device *sdev;
  364. int i;
  365. for (i = bus->nr_devices - 1; i >= 0; i--) {
  366. sdev = &(bus->devices[i]);
  367. if (sdev->dev)
  368. device_unregister(sdev->dev);
  369. }
  370. #ifdef CONFIG_SSB_EMBEDDED
  371. if (bus->bustype == SSB_BUSTYPE_SSB)
  372. platform_device_unregister(bus->watchdog);
  373. #endif
  374. }
  375. void ssb_bus_unregister(struct ssb_bus *bus)
  376. {
  377. int err;
  378. err = ssb_gpio_unregister(bus);
  379. if (err == -EBUSY)
  380. ssb_dbg("Some GPIOs are still in use\n");
  381. else if (err)
  382. ssb_dbg("Can not unregister GPIO driver: %i\n", err);
  383. ssb_buses_lock();
  384. ssb_devices_unregister(bus);
  385. list_del(&bus->list);
  386. ssb_buses_unlock();
  387. ssb_pcmcia_exit(bus);
  388. ssb_pci_exit(bus);
  389. ssb_iounmap(bus);
  390. }
  391. EXPORT_SYMBOL(ssb_bus_unregister);
  392. static void ssb_release_dev(struct device *dev)
  393. {
  394. struct __ssb_dev_wrapper *devwrap;
  395. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  396. kfree(devwrap);
  397. }
  398. static int ssb_devices_register(struct ssb_bus *bus)
  399. {
  400. struct ssb_device *sdev;
  401. struct device *dev;
  402. struct __ssb_dev_wrapper *devwrap;
  403. int i, err = 0;
  404. int dev_idx = 0;
  405. for (i = 0; i < bus->nr_devices; i++) {
  406. sdev = &(bus->devices[i]);
  407. /* We don't register SSB-system devices to the kernel,
  408. * as the drivers for them are built into SSB. */
  409. switch (sdev->id.coreid) {
  410. case SSB_DEV_CHIPCOMMON:
  411. case SSB_DEV_PCI:
  412. case SSB_DEV_PCIE:
  413. case SSB_DEV_PCMCIA:
  414. case SSB_DEV_MIPS:
  415. case SSB_DEV_MIPS_3302:
  416. case SSB_DEV_EXTIF:
  417. continue;
  418. }
  419. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  420. if (!devwrap) {
  421. ssb_err("Could not allocate device\n");
  422. err = -ENOMEM;
  423. goto error;
  424. }
  425. dev = &devwrap->dev;
  426. devwrap->sdev = sdev;
  427. dev->release = ssb_release_dev;
  428. dev->bus = &ssb_bustype;
  429. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  430. switch (bus->bustype) {
  431. case SSB_BUSTYPE_PCI:
  432. #ifdef CONFIG_SSB_PCIHOST
  433. sdev->irq = bus->host_pci->irq;
  434. dev->parent = &bus->host_pci->dev;
  435. sdev->dma_dev = dev->parent;
  436. #endif
  437. break;
  438. case SSB_BUSTYPE_PCMCIA:
  439. #ifdef CONFIG_SSB_PCMCIAHOST
  440. sdev->irq = bus->host_pcmcia->irq;
  441. dev->parent = &bus->host_pcmcia->dev;
  442. #endif
  443. break;
  444. case SSB_BUSTYPE_SDIO:
  445. #ifdef CONFIG_SSB_SDIOHOST
  446. dev->parent = &bus->host_sdio->dev;
  447. #endif
  448. break;
  449. case SSB_BUSTYPE_SSB:
  450. dev->dma_mask = &dev->coherent_dma_mask;
  451. sdev->dma_dev = dev;
  452. break;
  453. }
  454. sdev->dev = dev;
  455. err = device_register(dev);
  456. if (err) {
  457. ssb_err("Could not register %s\n", dev_name(dev));
  458. /* Set dev to NULL to not unregister
  459. * dev on error unwinding. */
  460. sdev->dev = NULL;
  461. kfree(devwrap);
  462. goto error;
  463. }
  464. dev_idx++;
  465. }
  466. #ifdef CONFIG_SSB_DRIVER_MIPS
  467. if (bus->mipscore.pflash.present) {
  468. err = platform_device_register(&ssb_pflash_dev);
  469. if (err)
  470. pr_err("Error registering parallel flash\n");
  471. }
  472. #endif
  473. return 0;
  474. error:
  475. /* Unwind the already registered devices. */
  476. ssb_devices_unregister(bus);
  477. return err;
  478. }
  479. /* Needs ssb_buses_lock() */
  480. static int ssb_attach_queued_buses(void)
  481. {
  482. struct ssb_bus *bus, *n;
  483. int err = 0;
  484. int drop_them_all = 0;
  485. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  486. if (drop_them_all) {
  487. list_del(&bus->list);
  488. continue;
  489. }
  490. /* Can't init the PCIcore in ssb_bus_register(), as that
  491. * is too early in boot for embedded systems
  492. * (no udelay() available). So do it here in attach stage.
  493. */
  494. err = ssb_bus_powerup(bus, 0);
  495. if (err)
  496. goto error;
  497. ssb_pcicore_init(&bus->pcicore);
  498. if (bus->bustype == SSB_BUSTYPE_SSB)
  499. ssb_watchdog_register(bus);
  500. ssb_bus_may_powerdown(bus);
  501. err = ssb_devices_register(bus);
  502. error:
  503. if (err) {
  504. drop_them_all = 1;
  505. list_del(&bus->list);
  506. continue;
  507. }
  508. list_move_tail(&bus->list, &buses);
  509. }
  510. return err;
  511. }
  512. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  513. {
  514. struct ssb_bus *bus = dev->bus;
  515. offset += dev->core_index * SSB_CORE_SIZE;
  516. return readb(bus->mmio + offset);
  517. }
  518. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  519. {
  520. struct ssb_bus *bus = dev->bus;
  521. offset += dev->core_index * SSB_CORE_SIZE;
  522. return readw(bus->mmio + offset);
  523. }
  524. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  525. {
  526. struct ssb_bus *bus = dev->bus;
  527. offset += dev->core_index * SSB_CORE_SIZE;
  528. return readl(bus->mmio + offset);
  529. }
  530. #ifdef CONFIG_SSB_BLOCKIO
  531. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  532. size_t count, u16 offset, u8 reg_width)
  533. {
  534. struct ssb_bus *bus = dev->bus;
  535. void __iomem *addr;
  536. offset += dev->core_index * SSB_CORE_SIZE;
  537. addr = bus->mmio + offset;
  538. switch (reg_width) {
  539. case sizeof(u8): {
  540. u8 *buf = buffer;
  541. while (count) {
  542. *buf = __raw_readb(addr);
  543. buf++;
  544. count--;
  545. }
  546. break;
  547. }
  548. case sizeof(u16): {
  549. __le16 *buf = buffer;
  550. SSB_WARN_ON(count & 1);
  551. while (count) {
  552. *buf = (__force __le16)__raw_readw(addr);
  553. buf++;
  554. count -= 2;
  555. }
  556. break;
  557. }
  558. case sizeof(u32): {
  559. __le32 *buf = buffer;
  560. SSB_WARN_ON(count & 3);
  561. while (count) {
  562. *buf = (__force __le32)__raw_readl(addr);
  563. buf++;
  564. count -= 4;
  565. }
  566. break;
  567. }
  568. default:
  569. SSB_WARN_ON(1);
  570. }
  571. }
  572. #endif /* CONFIG_SSB_BLOCKIO */
  573. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  574. {
  575. struct ssb_bus *bus = dev->bus;
  576. offset += dev->core_index * SSB_CORE_SIZE;
  577. writeb(value, bus->mmio + offset);
  578. }
  579. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  580. {
  581. struct ssb_bus *bus = dev->bus;
  582. offset += dev->core_index * SSB_CORE_SIZE;
  583. writew(value, bus->mmio + offset);
  584. }
  585. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  586. {
  587. struct ssb_bus *bus = dev->bus;
  588. offset += dev->core_index * SSB_CORE_SIZE;
  589. writel(value, bus->mmio + offset);
  590. }
  591. #ifdef CONFIG_SSB_BLOCKIO
  592. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  593. size_t count, u16 offset, u8 reg_width)
  594. {
  595. struct ssb_bus *bus = dev->bus;
  596. void __iomem *addr;
  597. offset += dev->core_index * SSB_CORE_SIZE;
  598. addr = bus->mmio + offset;
  599. switch (reg_width) {
  600. case sizeof(u8): {
  601. const u8 *buf = buffer;
  602. while (count) {
  603. __raw_writeb(*buf, addr);
  604. buf++;
  605. count--;
  606. }
  607. break;
  608. }
  609. case sizeof(u16): {
  610. const __le16 *buf = buffer;
  611. SSB_WARN_ON(count & 1);
  612. while (count) {
  613. __raw_writew((__force u16)(*buf), addr);
  614. buf++;
  615. count -= 2;
  616. }
  617. break;
  618. }
  619. case sizeof(u32): {
  620. const __le32 *buf = buffer;
  621. SSB_WARN_ON(count & 3);
  622. while (count) {
  623. __raw_writel((__force u32)(*buf), addr);
  624. buf++;
  625. count -= 4;
  626. }
  627. break;
  628. }
  629. default:
  630. SSB_WARN_ON(1);
  631. }
  632. }
  633. #endif /* CONFIG_SSB_BLOCKIO */
  634. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  635. static const struct ssb_bus_ops ssb_ssb_ops = {
  636. .read8 = ssb_ssb_read8,
  637. .read16 = ssb_ssb_read16,
  638. .read32 = ssb_ssb_read32,
  639. .write8 = ssb_ssb_write8,
  640. .write16 = ssb_ssb_write16,
  641. .write32 = ssb_ssb_write32,
  642. #ifdef CONFIG_SSB_BLOCKIO
  643. .block_read = ssb_ssb_block_read,
  644. .block_write = ssb_ssb_block_write,
  645. #endif
  646. };
  647. static int ssb_fetch_invariants(struct ssb_bus *bus,
  648. ssb_invariants_func_t get_invariants)
  649. {
  650. struct ssb_init_invariants iv;
  651. int err;
  652. memset(&iv, 0, sizeof(iv));
  653. err = get_invariants(bus, &iv);
  654. if (err)
  655. goto out;
  656. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  657. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  658. bus->has_cardbus_slot = iv.has_cardbus_slot;
  659. out:
  660. return err;
  661. }
  662. static int ssb_bus_register(struct ssb_bus *bus,
  663. ssb_invariants_func_t get_invariants,
  664. unsigned long baseaddr)
  665. {
  666. int err;
  667. spin_lock_init(&bus->bar_lock);
  668. INIT_LIST_HEAD(&bus->list);
  669. #ifdef CONFIG_SSB_EMBEDDED
  670. spin_lock_init(&bus->gpio_lock);
  671. #endif
  672. /* Powerup the bus */
  673. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  674. if (err)
  675. goto out;
  676. /* Init SDIO-host device (if any), before the scan */
  677. err = ssb_sdio_init(bus);
  678. if (err)
  679. goto err_disable_xtal;
  680. ssb_buses_lock();
  681. bus->busnumber = next_busnumber;
  682. /* Scan for devices (cores) */
  683. err = ssb_bus_scan(bus, baseaddr);
  684. if (err)
  685. goto err_sdio_exit;
  686. /* Init PCI-host device (if any) */
  687. err = ssb_pci_init(bus);
  688. if (err)
  689. goto err_unmap;
  690. /* Init PCMCIA-host device (if any) */
  691. err = ssb_pcmcia_init(bus);
  692. if (err)
  693. goto err_pci_exit;
  694. /* Initialize basic system devices (if available) */
  695. err = ssb_bus_powerup(bus, 0);
  696. if (err)
  697. goto err_pcmcia_exit;
  698. ssb_chipcommon_init(&bus->chipco);
  699. ssb_extif_init(&bus->extif);
  700. ssb_mipscore_init(&bus->mipscore);
  701. err = ssb_gpio_init(bus);
  702. if (err == -ENOTSUPP)
  703. ssb_dbg("GPIO driver not activated\n");
  704. else if (err)
  705. ssb_dbg("Error registering GPIO driver: %i\n", err);
  706. err = ssb_fetch_invariants(bus, get_invariants);
  707. if (err) {
  708. ssb_bus_may_powerdown(bus);
  709. goto err_pcmcia_exit;
  710. }
  711. ssb_bus_may_powerdown(bus);
  712. /* Queue it for attach.
  713. * See the comment at the ssb_is_early_boot definition. */
  714. list_add_tail(&bus->list, &attach_queue);
  715. if (!ssb_is_early_boot) {
  716. /* This is not early boot, so we must attach the bus now */
  717. err = ssb_attach_queued_buses();
  718. if (err)
  719. goto err_dequeue;
  720. }
  721. next_busnumber++;
  722. ssb_buses_unlock();
  723. out:
  724. return err;
  725. err_dequeue:
  726. list_del(&bus->list);
  727. err_pcmcia_exit:
  728. ssb_pcmcia_exit(bus);
  729. err_pci_exit:
  730. ssb_pci_exit(bus);
  731. err_unmap:
  732. ssb_iounmap(bus);
  733. err_sdio_exit:
  734. ssb_sdio_exit(bus);
  735. err_disable_xtal:
  736. ssb_buses_unlock();
  737. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  738. return err;
  739. }
  740. #ifdef CONFIG_SSB_PCIHOST
  741. int ssb_bus_pcibus_register(struct ssb_bus *bus, struct pci_dev *host_pci)
  742. {
  743. int err;
  744. bus->bustype = SSB_BUSTYPE_PCI;
  745. bus->host_pci = host_pci;
  746. bus->ops = &ssb_pci_ops;
  747. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  748. if (!err) {
  749. ssb_info("Sonics Silicon Backplane found on PCI device %s\n",
  750. dev_name(&host_pci->dev));
  751. } else {
  752. ssb_err("Failed to register PCI version of SSB with error %d\n",
  753. err);
  754. }
  755. return err;
  756. }
  757. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  758. #endif /* CONFIG_SSB_PCIHOST */
  759. #ifdef CONFIG_SSB_PCMCIAHOST
  760. int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  761. struct pcmcia_device *pcmcia_dev,
  762. unsigned long baseaddr)
  763. {
  764. int err;
  765. bus->bustype = SSB_BUSTYPE_PCMCIA;
  766. bus->host_pcmcia = pcmcia_dev;
  767. bus->ops = &ssb_pcmcia_ops;
  768. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  769. if (!err) {
  770. ssb_info("Sonics Silicon Backplane found on PCMCIA device %s\n",
  771. pcmcia_dev->devname);
  772. }
  773. return err;
  774. }
  775. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  776. #endif /* CONFIG_SSB_PCMCIAHOST */
  777. #ifdef CONFIG_SSB_SDIOHOST
  778. int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
  779. unsigned int quirks)
  780. {
  781. int err;
  782. bus->bustype = SSB_BUSTYPE_SDIO;
  783. bus->host_sdio = func;
  784. bus->ops = &ssb_sdio_ops;
  785. bus->quirks = quirks;
  786. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  787. if (!err) {
  788. ssb_info("Sonics Silicon Backplane found on SDIO device %s\n",
  789. sdio_func_id(func));
  790. }
  791. return err;
  792. }
  793. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  794. #endif /* CONFIG_SSB_PCMCIAHOST */
  795. int ssb_bus_ssbbus_register(struct ssb_bus *bus, unsigned long baseaddr,
  796. ssb_invariants_func_t get_invariants)
  797. {
  798. int err;
  799. bus->bustype = SSB_BUSTYPE_SSB;
  800. bus->ops = &ssb_ssb_ops;
  801. err = ssb_bus_register(bus, get_invariants, baseaddr);
  802. if (!err) {
  803. ssb_info("Sonics Silicon Backplane found at address 0x%08lX\n",
  804. baseaddr);
  805. }
  806. return err;
  807. }
  808. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  809. {
  810. drv->drv.name = drv->name;
  811. drv->drv.bus = &ssb_bustype;
  812. drv->drv.owner = owner;
  813. return driver_register(&drv->drv);
  814. }
  815. EXPORT_SYMBOL(__ssb_driver_register);
  816. void ssb_driver_unregister(struct ssb_driver *drv)
  817. {
  818. driver_unregister(&drv->drv);
  819. }
  820. EXPORT_SYMBOL(ssb_driver_unregister);
  821. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  822. {
  823. struct ssb_bus *bus = dev->bus;
  824. struct ssb_device *ent;
  825. int i;
  826. for (i = 0; i < bus->nr_devices; i++) {
  827. ent = &(bus->devices[i]);
  828. if (ent->id.vendor != dev->id.vendor)
  829. continue;
  830. if (ent->id.coreid != dev->id.coreid)
  831. continue;
  832. ent->devtypedata = data;
  833. }
  834. }
  835. EXPORT_SYMBOL(ssb_set_devtypedata);
  836. static u32 clkfactor_f6_resolve(u32 v)
  837. {
  838. /* map the magic values */
  839. switch (v) {
  840. case SSB_CHIPCO_CLK_F6_2:
  841. return 2;
  842. case SSB_CHIPCO_CLK_F6_3:
  843. return 3;
  844. case SSB_CHIPCO_CLK_F6_4:
  845. return 4;
  846. case SSB_CHIPCO_CLK_F6_5:
  847. return 5;
  848. case SSB_CHIPCO_CLK_F6_6:
  849. return 6;
  850. case SSB_CHIPCO_CLK_F6_7:
  851. return 7;
  852. }
  853. return 0;
  854. }
  855. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  856. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  857. {
  858. u32 n1, n2, clock, m1, m2, m3, mc;
  859. n1 = (n & SSB_CHIPCO_CLK_N1);
  860. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  861. switch (plltype) {
  862. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  863. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  864. return SSB_CHIPCO_CLK_T6_M1;
  865. return SSB_CHIPCO_CLK_T6_M0;
  866. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  867. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  868. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  869. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  870. n1 = clkfactor_f6_resolve(n1);
  871. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  872. break;
  873. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  874. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  875. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  876. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  877. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  878. break;
  879. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  880. return 100000000;
  881. default:
  882. SSB_WARN_ON(1);
  883. }
  884. switch (plltype) {
  885. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  886. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  887. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  888. break;
  889. default:
  890. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  891. }
  892. if (!clock)
  893. return 0;
  894. m1 = (m & SSB_CHIPCO_CLK_M1);
  895. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  896. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  897. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  898. switch (plltype) {
  899. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  900. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  901. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  902. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  903. m1 = clkfactor_f6_resolve(m1);
  904. if ((plltype == SSB_PLLTYPE_1) ||
  905. (plltype == SSB_PLLTYPE_3))
  906. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  907. else
  908. m2 = clkfactor_f6_resolve(m2);
  909. m3 = clkfactor_f6_resolve(m3);
  910. switch (mc) {
  911. case SSB_CHIPCO_CLK_MC_BYPASS:
  912. return clock;
  913. case SSB_CHIPCO_CLK_MC_M1:
  914. return (clock / m1);
  915. case SSB_CHIPCO_CLK_MC_M1M2:
  916. return (clock / (m1 * m2));
  917. case SSB_CHIPCO_CLK_MC_M1M2M3:
  918. return (clock / (m1 * m2 * m3));
  919. case SSB_CHIPCO_CLK_MC_M1M3:
  920. return (clock / (m1 * m3));
  921. }
  922. return 0;
  923. case SSB_PLLTYPE_2:
  924. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  925. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  926. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  927. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  928. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  929. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  930. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  931. clock /= m1;
  932. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  933. clock /= m2;
  934. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  935. clock /= m3;
  936. return clock;
  937. default:
  938. SSB_WARN_ON(1);
  939. }
  940. return 0;
  941. }
  942. /* Get the current speed the backplane is running at */
  943. u32 ssb_clockspeed(struct ssb_bus *bus)
  944. {
  945. u32 rate;
  946. u32 plltype;
  947. u32 clkctl_n, clkctl_m;
  948. if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  949. return ssb_pmu_get_controlclock(&bus->chipco);
  950. if (ssb_extif_available(&bus->extif))
  951. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  952. &clkctl_n, &clkctl_m);
  953. else if (bus->chipco.dev)
  954. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  955. &clkctl_n, &clkctl_m);
  956. else
  957. return 0;
  958. if (bus->chip_id == 0x5365) {
  959. rate = 100000000;
  960. } else {
  961. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  962. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  963. rate /= 2;
  964. }
  965. return rate;
  966. }
  967. EXPORT_SYMBOL(ssb_clockspeed);
  968. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  969. {
  970. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  971. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  972. switch (rev) {
  973. case SSB_IDLOW_SSBREV_22:
  974. case SSB_IDLOW_SSBREV_24:
  975. case SSB_IDLOW_SSBREV_26:
  976. return SSB_TMSLOW_REJECT;
  977. case SSB_IDLOW_SSBREV_23:
  978. return SSB_TMSLOW_REJECT_23;
  979. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  980. case SSB_IDLOW_SSBREV_27: /* same here */
  981. return SSB_TMSLOW_REJECT; /* this is a guess */
  982. default:
  983. WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  984. }
  985. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  986. }
  987. int ssb_device_is_enabled(struct ssb_device *dev)
  988. {
  989. u32 val;
  990. u32 reject;
  991. reject = ssb_tmslow_reject_bitmask(dev);
  992. val = ssb_read32(dev, SSB_TMSLOW);
  993. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  994. return (val == SSB_TMSLOW_CLOCK);
  995. }
  996. EXPORT_SYMBOL(ssb_device_is_enabled);
  997. static void ssb_flush_tmslow(struct ssb_device *dev)
  998. {
  999. /* Make _really_ sure the device has finished the TMSLOW
  1000. * register write transaction, as we risk running into
  1001. * a machine check exception otherwise.
  1002. * Do this by reading the register back to commit the
  1003. * PCI write and delay an additional usec for the device
  1004. * to react to the change. */
  1005. ssb_read32(dev, SSB_TMSLOW);
  1006. udelay(1);
  1007. }
  1008. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  1009. {
  1010. u32 val;
  1011. ssb_device_disable(dev, core_specific_flags);
  1012. ssb_write32(dev, SSB_TMSLOW,
  1013. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  1014. SSB_TMSLOW_FGC | core_specific_flags);
  1015. ssb_flush_tmslow(dev);
  1016. /* Clear SERR if set. This is a hw bug workaround. */
  1017. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  1018. ssb_write32(dev, SSB_TMSHIGH, 0);
  1019. val = ssb_read32(dev, SSB_IMSTATE);
  1020. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  1021. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  1022. ssb_write32(dev, SSB_IMSTATE, val);
  1023. }
  1024. ssb_write32(dev, SSB_TMSLOW,
  1025. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  1026. core_specific_flags);
  1027. ssb_flush_tmslow(dev);
  1028. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  1029. core_specific_flags);
  1030. ssb_flush_tmslow(dev);
  1031. }
  1032. EXPORT_SYMBOL(ssb_device_enable);
  1033. /* Wait for bitmask in a register to get set or cleared.
  1034. * timeout is in units of ten-microseconds */
  1035. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  1036. int timeout, int set)
  1037. {
  1038. int i;
  1039. u32 val;
  1040. for (i = 0; i < timeout; i++) {
  1041. val = ssb_read32(dev, reg);
  1042. if (set) {
  1043. if ((val & bitmask) == bitmask)
  1044. return 0;
  1045. } else {
  1046. if (!(val & bitmask))
  1047. return 0;
  1048. }
  1049. udelay(10);
  1050. }
  1051. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1052. "register %04X to %s.\n",
  1053. bitmask, reg, (set ? "set" : "clear"));
  1054. return -ETIMEDOUT;
  1055. }
  1056. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1057. {
  1058. u32 reject, val;
  1059. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1060. return;
  1061. reject = ssb_tmslow_reject_bitmask(dev);
  1062. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  1063. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1064. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  1065. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1066. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1067. val = ssb_read32(dev, SSB_IMSTATE);
  1068. val |= SSB_IMSTATE_REJECT;
  1069. ssb_write32(dev, SSB_IMSTATE, val);
  1070. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  1071. 0);
  1072. }
  1073. ssb_write32(dev, SSB_TMSLOW,
  1074. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1075. reject | SSB_TMSLOW_RESET |
  1076. core_specific_flags);
  1077. ssb_flush_tmslow(dev);
  1078. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1079. val = ssb_read32(dev, SSB_IMSTATE);
  1080. val &= ~SSB_IMSTATE_REJECT;
  1081. ssb_write32(dev, SSB_IMSTATE, val);
  1082. }
  1083. }
  1084. ssb_write32(dev, SSB_TMSLOW,
  1085. reject | SSB_TMSLOW_RESET |
  1086. core_specific_flags);
  1087. ssb_flush_tmslow(dev);
  1088. }
  1089. EXPORT_SYMBOL(ssb_device_disable);
  1090. /* Some chipsets need routing known for PCIe and 64-bit DMA */
  1091. static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
  1092. {
  1093. u16 chip_id = dev->bus->chip_id;
  1094. if (dev->id.coreid == SSB_DEV_80211) {
  1095. return (chip_id == 0x4322 || chip_id == 43221 ||
  1096. chip_id == 43231 || chip_id == 43222);
  1097. }
  1098. return 0;
  1099. }
  1100. u32 ssb_dma_translation(struct ssb_device *dev)
  1101. {
  1102. switch (dev->bus->bustype) {
  1103. case SSB_BUSTYPE_SSB:
  1104. return 0;
  1105. case SSB_BUSTYPE_PCI:
  1106. if (pci_is_pcie(dev->bus->host_pci) &&
  1107. ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
  1108. return SSB_PCIE_DMA_H32;
  1109. } else {
  1110. if (ssb_dma_translation_special_bit(dev))
  1111. return SSB_PCIE_DMA_H32;
  1112. else
  1113. return SSB_PCI_DMA;
  1114. }
  1115. default:
  1116. __ssb_dma_not_implemented(dev);
  1117. }
  1118. return 0;
  1119. }
  1120. EXPORT_SYMBOL(ssb_dma_translation);
  1121. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1122. {
  1123. struct ssb_chipcommon *cc;
  1124. int err = 0;
  1125. /* On buses where more than one core may be working
  1126. * at a time, we must not powerdown stuff if there are
  1127. * still cores that may want to run. */
  1128. if (bus->bustype == SSB_BUSTYPE_SSB)
  1129. goto out;
  1130. cc = &bus->chipco;
  1131. if (!cc->dev)
  1132. goto out;
  1133. if (cc->dev->id.revision < 5)
  1134. goto out;
  1135. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1136. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1137. if (err)
  1138. goto error;
  1139. out:
  1140. #ifdef CONFIG_SSB_DEBUG
  1141. bus->powered_up = 0;
  1142. #endif
  1143. return err;
  1144. error:
  1145. ssb_err("Bus powerdown failed\n");
  1146. goto out;
  1147. }
  1148. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1149. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1150. {
  1151. int err;
  1152. enum ssb_clkmode mode;
  1153. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1154. if (err)
  1155. goto error;
  1156. #ifdef CONFIG_SSB_DEBUG
  1157. bus->powered_up = 1;
  1158. #endif
  1159. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1160. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1161. return 0;
  1162. error:
  1163. ssb_err("Bus powerup failed\n");
  1164. return err;
  1165. }
  1166. EXPORT_SYMBOL(ssb_bus_powerup);
  1167. static void ssb_broadcast_value(struct ssb_device *dev,
  1168. u32 address, u32 data)
  1169. {
  1170. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1171. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1172. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1173. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1174. #endif
  1175. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1176. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1177. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1178. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1179. }
  1180. void ssb_commit_settings(struct ssb_bus *bus)
  1181. {
  1182. struct ssb_device *dev;
  1183. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1184. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1185. #else
  1186. dev = bus->chipco.dev;
  1187. #endif
  1188. if (WARN_ON(!dev))
  1189. return;
  1190. /* This forces an update of the cached registers. */
  1191. ssb_broadcast_value(dev, 0xFD8, 0);
  1192. }
  1193. EXPORT_SYMBOL(ssb_commit_settings);
  1194. u32 ssb_admatch_base(u32 adm)
  1195. {
  1196. u32 base = 0;
  1197. switch (adm & SSB_ADM_TYPE) {
  1198. case SSB_ADM_TYPE0:
  1199. base = (adm & SSB_ADM_BASE0);
  1200. break;
  1201. case SSB_ADM_TYPE1:
  1202. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1203. base = (adm & SSB_ADM_BASE1);
  1204. break;
  1205. case SSB_ADM_TYPE2:
  1206. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1207. base = (adm & SSB_ADM_BASE2);
  1208. break;
  1209. default:
  1210. SSB_WARN_ON(1);
  1211. }
  1212. return base;
  1213. }
  1214. EXPORT_SYMBOL(ssb_admatch_base);
  1215. u32 ssb_admatch_size(u32 adm)
  1216. {
  1217. u32 size = 0;
  1218. switch (adm & SSB_ADM_TYPE) {
  1219. case SSB_ADM_TYPE0:
  1220. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1221. break;
  1222. case SSB_ADM_TYPE1:
  1223. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1224. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1225. break;
  1226. case SSB_ADM_TYPE2:
  1227. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1228. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1229. break;
  1230. default:
  1231. SSB_WARN_ON(1);
  1232. }
  1233. size = (1 << (size + 1));
  1234. return size;
  1235. }
  1236. EXPORT_SYMBOL(ssb_admatch_size);
  1237. static int __init ssb_modinit(void)
  1238. {
  1239. int err;
  1240. /* See the comment at the ssb_is_early_boot definition */
  1241. ssb_is_early_boot = 0;
  1242. err = bus_register(&ssb_bustype);
  1243. if (err)
  1244. return err;
  1245. /* Maybe we already registered some buses at early boot.
  1246. * Check for this and attach them
  1247. */
  1248. ssb_buses_lock();
  1249. err = ssb_attach_queued_buses();
  1250. ssb_buses_unlock();
  1251. if (err) {
  1252. bus_unregister(&ssb_bustype);
  1253. goto out;
  1254. }
  1255. err = b43_pci_ssb_bridge_init();
  1256. if (err) {
  1257. ssb_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
  1258. /* don't fail SSB init because of this */
  1259. err = 0;
  1260. }
  1261. err = ssb_gige_init();
  1262. if (err) {
  1263. ssb_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
  1264. /* don't fail SSB init because of this */
  1265. err = 0;
  1266. }
  1267. out:
  1268. return err;
  1269. }
  1270. /* ssb must be initialized after PCI but before the ssb drivers.
  1271. * That means we must use some initcall between subsys_initcall
  1272. * and device_initcall. */
  1273. fs_initcall(ssb_modinit);
  1274. static void __exit ssb_modexit(void)
  1275. {
  1276. ssb_gige_exit();
  1277. b43_pci_ssb_bridge_exit();
  1278. bus_unregister(&ssb_bustype);
  1279. }
  1280. module_exit(ssb_modexit)