qla_dbg.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0126 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x115b | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2087 | 0x2020-0x2022, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3031 | 0x3006-0x300b |
  20. * | | | 0x3027-0x3028 |
  21. * | | | 0x302d-0x302e |
  22. * | DPC Thread | 0x401d | 0x4002,0x4013 |
  23. * | Async Events | 0x5071 | 0x502b-0x502f |
  24. * | | | 0x5047,0x5052 |
  25. * | Timer Routines | 0x6011 | |
  26. * | User Space Interactions | 0x70c4 | 0x7018,0x702e, |
  27. * | | | 0x7020,0x7024, |
  28. * | | | 0x7039,0x7045, |
  29. * | | | 0x7073-0x7075, |
  30. * | | | 0x708c, |
  31. * | | | 0x70a5,0x70a6, |
  32. * | | | 0x70a8,0x70ab, |
  33. * | | | 0x70ad-0x70ae |
  34. * | Task Management | 0x803c | 0x8025-0x8026 |
  35. * | | | 0x800b,0x8039 |
  36. * | AER/EEH | 0x9011 | |
  37. * | Virtual Port | 0xa007 | |
  38. * | ISP82XX Specific | 0xb086 | 0xb002,0xb024 |
  39. * | MultiQ | 0xc00c | |
  40. * | Misc | 0xd010 | |
  41. * | Target Mode | 0xe070 | |
  42. * | Target Mode Management | 0xf072 | |
  43. * | Target Mode Task Management | 0x1000b | |
  44. * ----------------------------------------------------------------------
  45. */
  46. #include "qla_def.h"
  47. #include <linux/delay.h>
  48. static uint32_t ql_dbg_offset = 0x800;
  49. static inline void
  50. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  51. {
  52. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  53. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  54. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  55. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  56. fw_dump->vendor = htonl(ha->pdev->vendor);
  57. fw_dump->device = htonl(ha->pdev->device);
  58. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  59. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  60. }
  61. static inline void *
  62. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  63. {
  64. struct req_que *req = ha->req_q_map[0];
  65. struct rsp_que *rsp = ha->rsp_q_map[0];
  66. /* Request queue. */
  67. memcpy(ptr, req->ring, req->length *
  68. sizeof(request_t));
  69. /* Response queue. */
  70. ptr += req->length * sizeof(request_t);
  71. memcpy(ptr, rsp->ring, rsp->length *
  72. sizeof(response_t));
  73. return ptr + (rsp->length * sizeof(response_t));
  74. }
  75. static int
  76. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  77. uint32_t ram_dwords, void **nxt)
  78. {
  79. int rval;
  80. uint32_t cnt, stat, timer, dwords, idx;
  81. uint16_t mb0;
  82. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  83. dma_addr_t dump_dma = ha->gid_list_dma;
  84. uint32_t *dump = (uint32_t *)ha->gid_list;
  85. rval = QLA_SUCCESS;
  86. mb0 = 0;
  87. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  88. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  89. dwords = qla2x00_gid_list_size(ha) / 4;
  90. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  91. cnt += dwords, addr += dwords) {
  92. if (cnt + dwords > ram_dwords)
  93. dwords = ram_dwords - cnt;
  94. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  95. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  96. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  97. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  98. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  99. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  100. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  101. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  102. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  103. for (timer = 6000000; timer; timer--) {
  104. /* Check for pending interrupts. */
  105. stat = RD_REG_DWORD(&reg->host_status);
  106. if (stat & HSRX_RISC_INT) {
  107. stat &= 0xff;
  108. if (stat == 0x1 || stat == 0x2 ||
  109. stat == 0x10 || stat == 0x11) {
  110. set_bit(MBX_INTERRUPT,
  111. &ha->mbx_cmd_flags);
  112. mb0 = RD_REG_WORD(&reg->mailbox0);
  113. WRT_REG_DWORD(&reg->hccr,
  114. HCCRX_CLR_RISC_INT);
  115. RD_REG_DWORD(&reg->hccr);
  116. break;
  117. }
  118. /* Clear this intr; it wasn't a mailbox intr */
  119. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  120. RD_REG_DWORD(&reg->hccr);
  121. }
  122. udelay(5);
  123. }
  124. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  125. rval = mb0 & MBS_MASK;
  126. for (idx = 0; idx < dwords; idx++)
  127. ram[cnt + idx] = swab32(dump[idx]);
  128. } else {
  129. rval = QLA_FUNCTION_FAILED;
  130. }
  131. }
  132. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  133. return rval;
  134. }
  135. static int
  136. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  137. uint32_t cram_size, void **nxt)
  138. {
  139. int rval;
  140. /* Code RAM. */
  141. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  142. if (rval != QLA_SUCCESS)
  143. return rval;
  144. /* External Memory. */
  145. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  146. ha->fw_memory_size - 0x100000 + 1, nxt);
  147. }
  148. static uint32_t *
  149. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  150. uint32_t count, uint32_t *buf)
  151. {
  152. uint32_t __iomem *dmp_reg;
  153. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  154. dmp_reg = &reg->iobase_window;
  155. while (count--)
  156. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  157. return buf;
  158. }
  159. static inline int
  160. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  161. {
  162. int rval = QLA_SUCCESS;
  163. uint32_t cnt;
  164. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  165. for (cnt = 30000;
  166. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  167. rval == QLA_SUCCESS; cnt--) {
  168. if (cnt)
  169. udelay(100);
  170. else
  171. rval = QLA_FUNCTION_TIMEOUT;
  172. }
  173. return rval;
  174. }
  175. static int
  176. qla24xx_soft_reset(struct qla_hw_data *ha)
  177. {
  178. int rval = QLA_SUCCESS;
  179. uint32_t cnt;
  180. uint16_t mb0, wd;
  181. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  182. /* Reset RISC. */
  183. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  184. for (cnt = 0; cnt < 30000; cnt++) {
  185. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  186. break;
  187. udelay(10);
  188. }
  189. WRT_REG_DWORD(&reg->ctrl_status,
  190. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  191. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  192. udelay(100);
  193. /* Wait for firmware to complete NVRAM accesses. */
  194. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  195. for (cnt = 10000 ; cnt && mb0; cnt--) {
  196. udelay(5);
  197. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  198. barrier();
  199. }
  200. /* Wait for soft-reset to complete. */
  201. for (cnt = 0; cnt < 30000; cnt++) {
  202. if ((RD_REG_DWORD(&reg->ctrl_status) &
  203. CSRX_ISP_SOFT_RESET) == 0)
  204. break;
  205. udelay(10);
  206. }
  207. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  208. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  209. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  210. rval == QLA_SUCCESS; cnt--) {
  211. if (cnt)
  212. udelay(100);
  213. else
  214. rval = QLA_FUNCTION_TIMEOUT;
  215. }
  216. return rval;
  217. }
  218. static int
  219. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  220. uint32_t ram_words, void **nxt)
  221. {
  222. int rval;
  223. uint32_t cnt, stat, timer, words, idx;
  224. uint16_t mb0;
  225. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  226. dma_addr_t dump_dma = ha->gid_list_dma;
  227. uint16_t *dump = (uint16_t *)ha->gid_list;
  228. rval = QLA_SUCCESS;
  229. mb0 = 0;
  230. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  231. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  232. words = qla2x00_gid_list_size(ha) / 2;
  233. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  234. cnt += words, addr += words) {
  235. if (cnt + words > ram_words)
  236. words = ram_words - cnt;
  237. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  238. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  239. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  240. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  241. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  242. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  243. WRT_MAILBOX_REG(ha, reg, 4, words);
  244. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  245. for (timer = 6000000; timer; timer--) {
  246. /* Check for pending interrupts. */
  247. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  248. if (stat & HSR_RISC_INT) {
  249. stat &= 0xff;
  250. if (stat == 0x1 || stat == 0x2) {
  251. set_bit(MBX_INTERRUPT,
  252. &ha->mbx_cmd_flags);
  253. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  254. /* Release mailbox registers. */
  255. WRT_REG_WORD(&reg->semaphore, 0);
  256. WRT_REG_WORD(&reg->hccr,
  257. HCCR_CLR_RISC_INT);
  258. RD_REG_WORD(&reg->hccr);
  259. break;
  260. } else if (stat == 0x10 || stat == 0x11) {
  261. set_bit(MBX_INTERRUPT,
  262. &ha->mbx_cmd_flags);
  263. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  264. WRT_REG_WORD(&reg->hccr,
  265. HCCR_CLR_RISC_INT);
  266. RD_REG_WORD(&reg->hccr);
  267. break;
  268. }
  269. /* clear this intr; it wasn't a mailbox intr */
  270. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  271. RD_REG_WORD(&reg->hccr);
  272. }
  273. udelay(5);
  274. }
  275. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  276. rval = mb0 & MBS_MASK;
  277. for (idx = 0; idx < words; idx++)
  278. ram[cnt + idx] = swab16(dump[idx]);
  279. } else {
  280. rval = QLA_FUNCTION_FAILED;
  281. }
  282. }
  283. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  284. return rval;
  285. }
  286. static inline void
  287. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  288. uint16_t *buf)
  289. {
  290. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  291. while (count--)
  292. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  293. }
  294. static inline void *
  295. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  296. {
  297. if (!ha->eft)
  298. return ptr;
  299. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  300. return ptr + ntohl(ha->fw_dump->eft_size);
  301. }
  302. static inline void *
  303. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  304. {
  305. uint32_t cnt;
  306. uint32_t *iter_reg;
  307. struct qla2xxx_fce_chain *fcec = ptr;
  308. if (!ha->fce)
  309. return ptr;
  310. *last_chain = &fcec->type;
  311. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  312. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  313. fce_calc_size(ha->fce_bufs));
  314. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  315. fcec->addr_l = htonl(LSD(ha->fce_dma));
  316. fcec->addr_h = htonl(MSD(ha->fce_dma));
  317. iter_reg = fcec->eregs;
  318. for (cnt = 0; cnt < 8; cnt++)
  319. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  320. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  321. return (char *)iter_reg + ntohl(fcec->size);
  322. }
  323. static inline void *
  324. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  325. uint32_t **last_chain)
  326. {
  327. struct qla2xxx_mqueue_chain *q;
  328. struct qla2xxx_mqueue_header *qh;
  329. uint32_t num_queues;
  330. int que;
  331. struct {
  332. int length;
  333. void *ring;
  334. } aq, *aqp;
  335. if (!ha->tgt.atio_q_length)
  336. return ptr;
  337. num_queues = 1;
  338. aqp = &aq;
  339. aqp->length = ha->tgt.atio_q_length;
  340. aqp->ring = ha->tgt.atio_ring;
  341. for (que = 0; que < num_queues; que++) {
  342. /* aqp = ha->atio_q_map[que]; */
  343. q = ptr;
  344. *last_chain = &q->type;
  345. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  346. q->chain_size = htonl(
  347. sizeof(struct qla2xxx_mqueue_chain) +
  348. sizeof(struct qla2xxx_mqueue_header) +
  349. (aqp->length * sizeof(request_t)));
  350. ptr += sizeof(struct qla2xxx_mqueue_chain);
  351. /* Add header. */
  352. qh = ptr;
  353. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  354. qh->number = htonl(que);
  355. qh->size = htonl(aqp->length * sizeof(request_t));
  356. ptr += sizeof(struct qla2xxx_mqueue_header);
  357. /* Add data. */
  358. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  359. ptr += aqp->length * sizeof(request_t);
  360. }
  361. return ptr;
  362. }
  363. static inline void *
  364. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  365. {
  366. struct qla2xxx_mqueue_chain *q;
  367. struct qla2xxx_mqueue_header *qh;
  368. struct req_que *req;
  369. struct rsp_que *rsp;
  370. int que;
  371. if (!ha->mqenable)
  372. return ptr;
  373. /* Request queues */
  374. for (que = 1; que < ha->max_req_queues; que++) {
  375. req = ha->req_q_map[que];
  376. if (!req)
  377. break;
  378. /* Add chain. */
  379. q = ptr;
  380. *last_chain = &q->type;
  381. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  382. q->chain_size = htonl(
  383. sizeof(struct qla2xxx_mqueue_chain) +
  384. sizeof(struct qla2xxx_mqueue_header) +
  385. (req->length * sizeof(request_t)));
  386. ptr += sizeof(struct qla2xxx_mqueue_chain);
  387. /* Add header. */
  388. qh = ptr;
  389. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  390. qh->number = htonl(que);
  391. qh->size = htonl(req->length * sizeof(request_t));
  392. ptr += sizeof(struct qla2xxx_mqueue_header);
  393. /* Add data. */
  394. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  395. ptr += req->length * sizeof(request_t);
  396. }
  397. /* Response queues */
  398. for (que = 1; que < ha->max_rsp_queues; que++) {
  399. rsp = ha->rsp_q_map[que];
  400. if (!rsp)
  401. break;
  402. /* Add chain. */
  403. q = ptr;
  404. *last_chain = &q->type;
  405. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  406. q->chain_size = htonl(
  407. sizeof(struct qla2xxx_mqueue_chain) +
  408. sizeof(struct qla2xxx_mqueue_header) +
  409. (rsp->length * sizeof(response_t)));
  410. ptr += sizeof(struct qla2xxx_mqueue_chain);
  411. /* Add header. */
  412. qh = ptr;
  413. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  414. qh->number = htonl(que);
  415. qh->size = htonl(rsp->length * sizeof(response_t));
  416. ptr += sizeof(struct qla2xxx_mqueue_header);
  417. /* Add data. */
  418. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  419. ptr += rsp->length * sizeof(response_t);
  420. }
  421. return ptr;
  422. }
  423. static inline void *
  424. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  425. {
  426. uint32_t cnt, que_idx;
  427. uint8_t que_cnt;
  428. struct qla2xxx_mq_chain *mq = ptr;
  429. struct device_reg_25xxmq __iomem *reg;
  430. if (!ha->mqenable || IS_QLA83XX(ha))
  431. return ptr;
  432. mq = ptr;
  433. *last_chain = &mq->type;
  434. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  435. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  436. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  437. ha->max_req_queues : ha->max_rsp_queues;
  438. mq->count = htonl(que_cnt);
  439. for (cnt = 0; cnt < que_cnt; cnt++) {
  440. reg = (struct device_reg_25xxmq __iomem *)
  441. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  442. que_idx = cnt * 4;
  443. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  444. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  445. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  446. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  447. }
  448. return ptr + sizeof(struct qla2xxx_mq_chain);
  449. }
  450. void
  451. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  452. {
  453. struct qla_hw_data *ha = vha->hw;
  454. if (rval != QLA_SUCCESS) {
  455. ql_log(ql_log_warn, vha, 0xd000,
  456. "Failed to dump firmware (%x).\n", rval);
  457. ha->fw_dumped = 0;
  458. } else {
  459. ql_log(ql_log_info, vha, 0xd001,
  460. "Firmware dump saved to temp buffer (%ld/%p).\n",
  461. vha->host_no, ha->fw_dump);
  462. ha->fw_dumped = 1;
  463. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  464. }
  465. }
  466. /**
  467. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  468. * @ha: HA context
  469. * @hardware_locked: Called with the hardware_lock
  470. */
  471. void
  472. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  473. {
  474. int rval;
  475. uint32_t cnt;
  476. struct qla_hw_data *ha = vha->hw;
  477. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  478. uint16_t __iomem *dmp_reg;
  479. unsigned long flags;
  480. struct qla2300_fw_dump *fw;
  481. void *nxt;
  482. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  483. flags = 0;
  484. if (!hardware_locked)
  485. spin_lock_irqsave(&ha->hardware_lock, flags);
  486. if (!ha->fw_dump) {
  487. ql_log(ql_log_warn, vha, 0xd002,
  488. "No buffer available for dump.\n");
  489. goto qla2300_fw_dump_failed;
  490. }
  491. if (ha->fw_dumped) {
  492. ql_log(ql_log_warn, vha, 0xd003,
  493. "Firmware has been previously dumped (%p) "
  494. "-- ignoring request.\n",
  495. ha->fw_dump);
  496. goto qla2300_fw_dump_failed;
  497. }
  498. fw = &ha->fw_dump->isp.isp23;
  499. qla2xxx_prep_dump(ha, ha->fw_dump);
  500. rval = QLA_SUCCESS;
  501. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  502. /* Pause RISC. */
  503. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  504. if (IS_QLA2300(ha)) {
  505. for (cnt = 30000;
  506. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  507. rval == QLA_SUCCESS; cnt--) {
  508. if (cnt)
  509. udelay(100);
  510. else
  511. rval = QLA_FUNCTION_TIMEOUT;
  512. }
  513. } else {
  514. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  515. udelay(10);
  516. }
  517. if (rval == QLA_SUCCESS) {
  518. dmp_reg = &reg->flash_address;
  519. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  520. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  521. dmp_reg = &reg->u.isp2300.req_q_in;
  522. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  523. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  524. dmp_reg = &reg->u.isp2300.mailbox0;
  525. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  526. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  527. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  528. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  529. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  530. qla2xxx_read_window(reg, 48, fw->dma_reg);
  531. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  532. dmp_reg = &reg->risc_hw;
  533. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  534. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  535. WRT_REG_WORD(&reg->pcr, 0x2000);
  536. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  537. WRT_REG_WORD(&reg->pcr, 0x2200);
  538. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  539. WRT_REG_WORD(&reg->pcr, 0x2400);
  540. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  541. WRT_REG_WORD(&reg->pcr, 0x2600);
  542. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  543. WRT_REG_WORD(&reg->pcr, 0x2800);
  544. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  545. WRT_REG_WORD(&reg->pcr, 0x2A00);
  546. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  547. WRT_REG_WORD(&reg->pcr, 0x2C00);
  548. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  549. WRT_REG_WORD(&reg->pcr, 0x2E00);
  550. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  551. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  552. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  553. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  554. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  555. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  556. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  557. /* Reset RISC. */
  558. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  559. for (cnt = 0; cnt < 30000; cnt++) {
  560. if ((RD_REG_WORD(&reg->ctrl_status) &
  561. CSR_ISP_SOFT_RESET) == 0)
  562. break;
  563. udelay(10);
  564. }
  565. }
  566. if (!IS_QLA2300(ha)) {
  567. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  568. rval == QLA_SUCCESS; cnt--) {
  569. if (cnt)
  570. udelay(100);
  571. else
  572. rval = QLA_FUNCTION_TIMEOUT;
  573. }
  574. }
  575. /* Get RISC SRAM. */
  576. if (rval == QLA_SUCCESS)
  577. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  578. sizeof(fw->risc_ram) / 2, &nxt);
  579. /* Get stack SRAM. */
  580. if (rval == QLA_SUCCESS)
  581. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  582. sizeof(fw->stack_ram) / 2, &nxt);
  583. /* Get data SRAM. */
  584. if (rval == QLA_SUCCESS)
  585. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  586. ha->fw_memory_size - 0x11000 + 1, &nxt);
  587. if (rval == QLA_SUCCESS)
  588. qla2xxx_copy_queues(ha, nxt);
  589. qla2xxx_dump_post_process(base_vha, rval);
  590. qla2300_fw_dump_failed:
  591. if (!hardware_locked)
  592. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  593. }
  594. /**
  595. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  596. * @ha: HA context
  597. * @hardware_locked: Called with the hardware_lock
  598. */
  599. void
  600. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  601. {
  602. int rval;
  603. uint32_t cnt, timer;
  604. uint16_t risc_address;
  605. uint16_t mb0, mb2;
  606. struct qla_hw_data *ha = vha->hw;
  607. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  608. uint16_t __iomem *dmp_reg;
  609. unsigned long flags;
  610. struct qla2100_fw_dump *fw;
  611. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  612. risc_address = 0;
  613. mb0 = mb2 = 0;
  614. flags = 0;
  615. if (!hardware_locked)
  616. spin_lock_irqsave(&ha->hardware_lock, flags);
  617. if (!ha->fw_dump) {
  618. ql_log(ql_log_warn, vha, 0xd004,
  619. "No buffer available for dump.\n");
  620. goto qla2100_fw_dump_failed;
  621. }
  622. if (ha->fw_dumped) {
  623. ql_log(ql_log_warn, vha, 0xd005,
  624. "Firmware has been previously dumped (%p) "
  625. "-- ignoring request.\n",
  626. ha->fw_dump);
  627. goto qla2100_fw_dump_failed;
  628. }
  629. fw = &ha->fw_dump->isp.isp21;
  630. qla2xxx_prep_dump(ha, ha->fw_dump);
  631. rval = QLA_SUCCESS;
  632. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  633. /* Pause RISC. */
  634. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  635. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  636. rval == QLA_SUCCESS; cnt--) {
  637. if (cnt)
  638. udelay(100);
  639. else
  640. rval = QLA_FUNCTION_TIMEOUT;
  641. }
  642. if (rval == QLA_SUCCESS) {
  643. dmp_reg = &reg->flash_address;
  644. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  645. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  646. dmp_reg = &reg->u.isp2100.mailbox0;
  647. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  648. if (cnt == 8)
  649. dmp_reg = &reg->u_end.isp2200.mailbox8;
  650. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  651. }
  652. dmp_reg = &reg->u.isp2100.unused_2[0];
  653. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  654. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  655. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  656. dmp_reg = &reg->risc_hw;
  657. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  658. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  659. WRT_REG_WORD(&reg->pcr, 0x2000);
  660. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  661. WRT_REG_WORD(&reg->pcr, 0x2100);
  662. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  663. WRT_REG_WORD(&reg->pcr, 0x2200);
  664. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  665. WRT_REG_WORD(&reg->pcr, 0x2300);
  666. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  667. WRT_REG_WORD(&reg->pcr, 0x2400);
  668. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  669. WRT_REG_WORD(&reg->pcr, 0x2500);
  670. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  671. WRT_REG_WORD(&reg->pcr, 0x2600);
  672. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  673. WRT_REG_WORD(&reg->pcr, 0x2700);
  674. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  675. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  676. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  677. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  678. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  679. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  680. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  681. /* Reset the ISP. */
  682. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  683. }
  684. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  685. rval == QLA_SUCCESS; cnt--) {
  686. if (cnt)
  687. udelay(100);
  688. else
  689. rval = QLA_FUNCTION_TIMEOUT;
  690. }
  691. /* Pause RISC. */
  692. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  693. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  694. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  695. for (cnt = 30000;
  696. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  697. rval == QLA_SUCCESS; cnt--) {
  698. if (cnt)
  699. udelay(100);
  700. else
  701. rval = QLA_FUNCTION_TIMEOUT;
  702. }
  703. if (rval == QLA_SUCCESS) {
  704. /* Set memory configuration and timing. */
  705. if (IS_QLA2100(ha))
  706. WRT_REG_WORD(&reg->mctr, 0xf1);
  707. else
  708. WRT_REG_WORD(&reg->mctr, 0xf2);
  709. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  710. /* Release RISC. */
  711. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  712. }
  713. }
  714. if (rval == QLA_SUCCESS) {
  715. /* Get RISC SRAM. */
  716. risc_address = 0x1000;
  717. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  718. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  719. }
  720. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  721. cnt++, risc_address++) {
  722. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  723. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  724. for (timer = 6000000; timer != 0; timer--) {
  725. /* Check for pending interrupts. */
  726. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  727. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  728. set_bit(MBX_INTERRUPT,
  729. &ha->mbx_cmd_flags);
  730. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  731. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  732. WRT_REG_WORD(&reg->semaphore, 0);
  733. WRT_REG_WORD(&reg->hccr,
  734. HCCR_CLR_RISC_INT);
  735. RD_REG_WORD(&reg->hccr);
  736. break;
  737. }
  738. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  739. RD_REG_WORD(&reg->hccr);
  740. }
  741. udelay(5);
  742. }
  743. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  744. rval = mb0 & MBS_MASK;
  745. fw->risc_ram[cnt] = htons(mb2);
  746. } else {
  747. rval = QLA_FUNCTION_FAILED;
  748. }
  749. }
  750. if (rval == QLA_SUCCESS)
  751. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  752. qla2xxx_dump_post_process(base_vha, rval);
  753. qla2100_fw_dump_failed:
  754. if (!hardware_locked)
  755. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  756. }
  757. void
  758. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  759. {
  760. int rval;
  761. uint32_t cnt;
  762. uint32_t risc_address;
  763. struct qla_hw_data *ha = vha->hw;
  764. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  765. uint32_t __iomem *dmp_reg;
  766. uint32_t *iter_reg;
  767. uint16_t __iomem *mbx_reg;
  768. unsigned long flags;
  769. struct qla24xx_fw_dump *fw;
  770. uint32_t ext_mem_cnt;
  771. void *nxt;
  772. void *nxt_chain;
  773. uint32_t *last_chain = NULL;
  774. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  775. if (IS_QLA82XX(ha))
  776. return;
  777. risc_address = ext_mem_cnt = 0;
  778. flags = 0;
  779. if (!hardware_locked)
  780. spin_lock_irqsave(&ha->hardware_lock, flags);
  781. if (!ha->fw_dump) {
  782. ql_log(ql_log_warn, vha, 0xd006,
  783. "No buffer available for dump.\n");
  784. goto qla24xx_fw_dump_failed;
  785. }
  786. if (ha->fw_dumped) {
  787. ql_log(ql_log_warn, vha, 0xd007,
  788. "Firmware has been previously dumped (%p) "
  789. "-- ignoring request.\n",
  790. ha->fw_dump);
  791. goto qla24xx_fw_dump_failed;
  792. }
  793. fw = &ha->fw_dump->isp.isp24;
  794. qla2xxx_prep_dump(ha, ha->fw_dump);
  795. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  796. /* Pause RISC. */
  797. rval = qla24xx_pause_risc(reg);
  798. if (rval != QLA_SUCCESS)
  799. goto qla24xx_fw_dump_failed_0;
  800. /* Host interface registers. */
  801. dmp_reg = &reg->flash_addr;
  802. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  803. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  804. /* Disable interrupts. */
  805. WRT_REG_DWORD(&reg->ictrl, 0);
  806. RD_REG_DWORD(&reg->ictrl);
  807. /* Shadow registers. */
  808. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  809. RD_REG_DWORD(&reg->iobase_addr);
  810. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  811. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  812. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  813. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  814. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  815. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  816. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  817. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  818. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  819. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  820. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  821. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  822. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  823. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  824. /* Mailbox registers. */
  825. mbx_reg = &reg->mailbox0;
  826. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  827. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  828. /* Transfer sequence registers. */
  829. iter_reg = fw->xseq_gp_reg;
  830. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  831. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  832. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  833. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  834. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  835. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  836. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  837. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  838. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  839. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  840. /* Receive sequence registers. */
  841. iter_reg = fw->rseq_gp_reg;
  842. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  843. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  849. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  850. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  851. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  852. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  853. /* Command DMA registers. */
  854. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  855. /* Queues. */
  856. iter_reg = fw->req0_dma_reg;
  857. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  858. dmp_reg = &reg->iobase_q;
  859. for (cnt = 0; cnt < 7; cnt++)
  860. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  861. iter_reg = fw->resp0_dma_reg;
  862. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  863. dmp_reg = &reg->iobase_q;
  864. for (cnt = 0; cnt < 7; cnt++)
  865. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  866. iter_reg = fw->req1_dma_reg;
  867. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  868. dmp_reg = &reg->iobase_q;
  869. for (cnt = 0; cnt < 7; cnt++)
  870. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  871. /* Transmit DMA registers. */
  872. iter_reg = fw->xmt0_dma_reg;
  873. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  874. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  875. iter_reg = fw->xmt1_dma_reg;
  876. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  877. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  878. iter_reg = fw->xmt2_dma_reg;
  879. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  880. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  881. iter_reg = fw->xmt3_dma_reg;
  882. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  883. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  884. iter_reg = fw->xmt4_dma_reg;
  885. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  886. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  887. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  888. /* Receive DMA registers. */
  889. iter_reg = fw->rcvt0_data_dma_reg;
  890. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  891. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  892. iter_reg = fw->rcvt1_data_dma_reg;
  893. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  894. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  895. /* RISC registers. */
  896. iter_reg = fw->risc_gp_reg;
  897. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  898. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  900. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  901. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  902. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  903. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  904. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  905. /* Local memory controller registers. */
  906. iter_reg = fw->lmc_reg;
  907. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  910. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  911. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  912. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  913. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  914. /* Fibre Protocol Module registers. */
  915. iter_reg = fw->fpm_hdw_reg;
  916. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  927. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  928. /* Frame Buffer registers. */
  929. iter_reg = fw->fb_hdw_reg;
  930. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  940. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  941. rval = qla24xx_soft_reset(ha);
  942. if (rval != QLA_SUCCESS)
  943. goto qla24xx_fw_dump_failed_0;
  944. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  945. &nxt);
  946. if (rval != QLA_SUCCESS)
  947. goto qla24xx_fw_dump_failed_0;
  948. nxt = qla2xxx_copy_queues(ha, nxt);
  949. qla24xx_copy_eft(ha, nxt);
  950. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  951. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  952. if (last_chain) {
  953. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  954. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  955. }
  956. /* Adjust valid length. */
  957. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  958. qla24xx_fw_dump_failed_0:
  959. qla2xxx_dump_post_process(base_vha, rval);
  960. qla24xx_fw_dump_failed:
  961. if (!hardware_locked)
  962. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  963. }
  964. void
  965. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  966. {
  967. int rval;
  968. uint32_t cnt;
  969. uint32_t risc_address;
  970. struct qla_hw_data *ha = vha->hw;
  971. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  972. uint32_t __iomem *dmp_reg;
  973. uint32_t *iter_reg;
  974. uint16_t __iomem *mbx_reg;
  975. unsigned long flags;
  976. struct qla25xx_fw_dump *fw;
  977. uint32_t ext_mem_cnt;
  978. void *nxt, *nxt_chain;
  979. uint32_t *last_chain = NULL;
  980. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  981. risc_address = ext_mem_cnt = 0;
  982. flags = 0;
  983. if (!hardware_locked)
  984. spin_lock_irqsave(&ha->hardware_lock, flags);
  985. if (!ha->fw_dump) {
  986. ql_log(ql_log_warn, vha, 0xd008,
  987. "No buffer available for dump.\n");
  988. goto qla25xx_fw_dump_failed;
  989. }
  990. if (ha->fw_dumped) {
  991. ql_log(ql_log_warn, vha, 0xd009,
  992. "Firmware has been previously dumped (%p) "
  993. "-- ignoring request.\n",
  994. ha->fw_dump);
  995. goto qla25xx_fw_dump_failed;
  996. }
  997. fw = &ha->fw_dump->isp.isp25;
  998. qla2xxx_prep_dump(ha, ha->fw_dump);
  999. ha->fw_dump->version = __constant_htonl(2);
  1000. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1001. /* Pause RISC. */
  1002. rval = qla24xx_pause_risc(reg);
  1003. if (rval != QLA_SUCCESS)
  1004. goto qla25xx_fw_dump_failed_0;
  1005. /* Host/Risc registers. */
  1006. iter_reg = fw->host_risc_reg;
  1007. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1008. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1009. /* PCIe registers. */
  1010. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1011. RD_REG_DWORD(&reg->iobase_addr);
  1012. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1013. dmp_reg = &reg->iobase_c4;
  1014. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1015. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1016. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1017. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1018. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1019. RD_REG_DWORD(&reg->iobase_window);
  1020. /* Host interface registers. */
  1021. dmp_reg = &reg->flash_addr;
  1022. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1023. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1024. /* Disable interrupts. */
  1025. WRT_REG_DWORD(&reg->ictrl, 0);
  1026. RD_REG_DWORD(&reg->ictrl);
  1027. /* Shadow registers. */
  1028. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1029. RD_REG_DWORD(&reg->iobase_addr);
  1030. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1031. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1032. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1033. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1034. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1035. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1036. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1037. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1038. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1039. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1040. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1041. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1042. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1043. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1044. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1045. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1046. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1047. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1048. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1049. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1050. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1051. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1052. /* RISC I/O register. */
  1053. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1054. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1055. /* Mailbox registers. */
  1056. mbx_reg = &reg->mailbox0;
  1057. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1058. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1059. /* Transfer sequence registers. */
  1060. iter_reg = fw->xseq_gp_reg;
  1061. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1068. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1069. iter_reg = fw->xseq_0_reg;
  1070. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1071. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1072. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1073. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1074. /* Receive sequence registers. */
  1075. iter_reg = fw->rseq_gp_reg;
  1076. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1083. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1084. iter_reg = fw->rseq_0_reg;
  1085. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1087. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1088. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1089. /* Auxiliary sequence registers. */
  1090. iter_reg = fw->aseq_gp_reg;
  1091. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1098. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1099. iter_reg = fw->aseq_0_reg;
  1100. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1101. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1102. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1103. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1104. /* Command DMA registers. */
  1105. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1106. /* Queues. */
  1107. iter_reg = fw->req0_dma_reg;
  1108. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1109. dmp_reg = &reg->iobase_q;
  1110. for (cnt = 0; cnt < 7; cnt++)
  1111. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1112. iter_reg = fw->resp0_dma_reg;
  1113. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1114. dmp_reg = &reg->iobase_q;
  1115. for (cnt = 0; cnt < 7; cnt++)
  1116. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1117. iter_reg = fw->req1_dma_reg;
  1118. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1119. dmp_reg = &reg->iobase_q;
  1120. for (cnt = 0; cnt < 7; cnt++)
  1121. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1122. /* Transmit DMA registers. */
  1123. iter_reg = fw->xmt0_dma_reg;
  1124. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1125. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1126. iter_reg = fw->xmt1_dma_reg;
  1127. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1128. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1129. iter_reg = fw->xmt2_dma_reg;
  1130. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1131. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1132. iter_reg = fw->xmt3_dma_reg;
  1133. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1134. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1135. iter_reg = fw->xmt4_dma_reg;
  1136. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1137. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1138. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1139. /* Receive DMA registers. */
  1140. iter_reg = fw->rcvt0_data_dma_reg;
  1141. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1142. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1143. iter_reg = fw->rcvt1_data_dma_reg;
  1144. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1145. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1146. /* RISC registers. */
  1147. iter_reg = fw->risc_gp_reg;
  1148. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1149. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1150. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1151. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1152. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1153. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1154. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1155. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1156. /* Local memory controller registers. */
  1157. iter_reg = fw->lmc_reg;
  1158. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1161. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1162. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1165. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1166. /* Fibre Protocol Module registers. */
  1167. iter_reg = fw->fpm_hdw_reg;
  1168. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1179. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1180. /* Frame Buffer registers. */
  1181. iter_reg = fw->fb_hdw_reg;
  1182. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1193. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1194. /* Multi queue registers */
  1195. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1196. &last_chain);
  1197. rval = qla24xx_soft_reset(ha);
  1198. if (rval != QLA_SUCCESS)
  1199. goto qla25xx_fw_dump_failed_0;
  1200. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1201. &nxt);
  1202. if (rval != QLA_SUCCESS)
  1203. goto qla25xx_fw_dump_failed_0;
  1204. nxt = qla2xxx_copy_queues(ha, nxt);
  1205. nxt = qla24xx_copy_eft(ha, nxt);
  1206. /* Chain entries -- started with MQ. */
  1207. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1208. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1209. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1210. if (last_chain) {
  1211. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1212. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1213. }
  1214. /* Adjust valid length. */
  1215. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1216. qla25xx_fw_dump_failed_0:
  1217. qla2xxx_dump_post_process(base_vha, rval);
  1218. qla25xx_fw_dump_failed:
  1219. if (!hardware_locked)
  1220. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1221. }
  1222. void
  1223. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1224. {
  1225. int rval;
  1226. uint32_t cnt;
  1227. uint32_t risc_address;
  1228. struct qla_hw_data *ha = vha->hw;
  1229. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1230. uint32_t __iomem *dmp_reg;
  1231. uint32_t *iter_reg;
  1232. uint16_t __iomem *mbx_reg;
  1233. unsigned long flags;
  1234. struct qla81xx_fw_dump *fw;
  1235. uint32_t ext_mem_cnt;
  1236. void *nxt, *nxt_chain;
  1237. uint32_t *last_chain = NULL;
  1238. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1239. risc_address = ext_mem_cnt = 0;
  1240. flags = 0;
  1241. if (!hardware_locked)
  1242. spin_lock_irqsave(&ha->hardware_lock, flags);
  1243. if (!ha->fw_dump) {
  1244. ql_log(ql_log_warn, vha, 0xd00a,
  1245. "No buffer available for dump.\n");
  1246. goto qla81xx_fw_dump_failed;
  1247. }
  1248. if (ha->fw_dumped) {
  1249. ql_log(ql_log_warn, vha, 0xd00b,
  1250. "Firmware has been previously dumped (%p) "
  1251. "-- ignoring request.\n",
  1252. ha->fw_dump);
  1253. goto qla81xx_fw_dump_failed;
  1254. }
  1255. fw = &ha->fw_dump->isp.isp81;
  1256. qla2xxx_prep_dump(ha, ha->fw_dump);
  1257. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1258. /* Pause RISC. */
  1259. rval = qla24xx_pause_risc(reg);
  1260. if (rval != QLA_SUCCESS)
  1261. goto qla81xx_fw_dump_failed_0;
  1262. /* Host/Risc registers. */
  1263. iter_reg = fw->host_risc_reg;
  1264. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1265. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1266. /* PCIe registers. */
  1267. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1268. RD_REG_DWORD(&reg->iobase_addr);
  1269. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1270. dmp_reg = &reg->iobase_c4;
  1271. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1272. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1273. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1274. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1275. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1276. RD_REG_DWORD(&reg->iobase_window);
  1277. /* Host interface registers. */
  1278. dmp_reg = &reg->flash_addr;
  1279. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1280. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1281. /* Disable interrupts. */
  1282. WRT_REG_DWORD(&reg->ictrl, 0);
  1283. RD_REG_DWORD(&reg->ictrl);
  1284. /* Shadow registers. */
  1285. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1286. RD_REG_DWORD(&reg->iobase_addr);
  1287. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1288. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1289. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1290. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1291. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1292. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1293. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1294. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1295. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1296. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1297. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1298. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1299. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1300. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1301. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1302. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1303. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1304. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1305. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1306. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1307. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1308. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1309. /* RISC I/O register. */
  1310. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1311. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1312. /* Mailbox registers. */
  1313. mbx_reg = &reg->mailbox0;
  1314. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1315. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1316. /* Transfer sequence registers. */
  1317. iter_reg = fw->xseq_gp_reg;
  1318. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1325. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1326. iter_reg = fw->xseq_0_reg;
  1327. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1328. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1329. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1330. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1331. /* Receive sequence registers. */
  1332. iter_reg = fw->rseq_gp_reg;
  1333. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1340. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1341. iter_reg = fw->rseq_0_reg;
  1342. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1343. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1344. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1345. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1346. /* Auxiliary sequence registers. */
  1347. iter_reg = fw->aseq_gp_reg;
  1348. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1355. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1356. iter_reg = fw->aseq_0_reg;
  1357. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1358. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1359. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1360. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1361. /* Command DMA registers. */
  1362. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1363. /* Queues. */
  1364. iter_reg = fw->req0_dma_reg;
  1365. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1366. dmp_reg = &reg->iobase_q;
  1367. for (cnt = 0; cnt < 7; cnt++)
  1368. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1369. iter_reg = fw->resp0_dma_reg;
  1370. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1371. dmp_reg = &reg->iobase_q;
  1372. for (cnt = 0; cnt < 7; cnt++)
  1373. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1374. iter_reg = fw->req1_dma_reg;
  1375. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1376. dmp_reg = &reg->iobase_q;
  1377. for (cnt = 0; cnt < 7; cnt++)
  1378. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1379. /* Transmit DMA registers. */
  1380. iter_reg = fw->xmt0_dma_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1382. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1383. iter_reg = fw->xmt1_dma_reg;
  1384. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1385. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1386. iter_reg = fw->xmt2_dma_reg;
  1387. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1388. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1389. iter_reg = fw->xmt3_dma_reg;
  1390. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1391. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1392. iter_reg = fw->xmt4_dma_reg;
  1393. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1394. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1395. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1396. /* Receive DMA registers. */
  1397. iter_reg = fw->rcvt0_data_dma_reg;
  1398. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1399. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1400. iter_reg = fw->rcvt1_data_dma_reg;
  1401. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1402. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1403. /* RISC registers. */
  1404. iter_reg = fw->risc_gp_reg;
  1405. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1406. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1407. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1408. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1409. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1410. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1411. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1412. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1413. /* Local memory controller registers. */
  1414. iter_reg = fw->lmc_reg;
  1415. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1418. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1419. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1422. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1423. /* Fibre Protocol Module registers. */
  1424. iter_reg = fw->fpm_hdw_reg;
  1425. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1438. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1439. /* Frame Buffer registers. */
  1440. iter_reg = fw->fb_hdw_reg;
  1441. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1453. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1454. /* Multi queue registers */
  1455. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1456. &last_chain);
  1457. rval = qla24xx_soft_reset(ha);
  1458. if (rval != QLA_SUCCESS)
  1459. goto qla81xx_fw_dump_failed_0;
  1460. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1461. &nxt);
  1462. if (rval != QLA_SUCCESS)
  1463. goto qla81xx_fw_dump_failed_0;
  1464. nxt = qla2xxx_copy_queues(ha, nxt);
  1465. nxt = qla24xx_copy_eft(ha, nxt);
  1466. /* Chain entries -- started with MQ. */
  1467. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1468. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1469. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1470. if (last_chain) {
  1471. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1472. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1473. }
  1474. /* Adjust valid length. */
  1475. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1476. qla81xx_fw_dump_failed_0:
  1477. qla2xxx_dump_post_process(base_vha, rval);
  1478. qla81xx_fw_dump_failed:
  1479. if (!hardware_locked)
  1480. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1481. }
  1482. void
  1483. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1484. {
  1485. int rval;
  1486. uint32_t cnt, reg_data;
  1487. uint32_t risc_address;
  1488. struct qla_hw_data *ha = vha->hw;
  1489. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1490. uint32_t __iomem *dmp_reg;
  1491. uint32_t *iter_reg;
  1492. uint16_t __iomem *mbx_reg;
  1493. unsigned long flags;
  1494. struct qla83xx_fw_dump *fw;
  1495. uint32_t ext_mem_cnt;
  1496. void *nxt, *nxt_chain;
  1497. uint32_t *last_chain = NULL;
  1498. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1499. risc_address = ext_mem_cnt = 0;
  1500. flags = 0;
  1501. if (!hardware_locked)
  1502. spin_lock_irqsave(&ha->hardware_lock, flags);
  1503. if (!ha->fw_dump) {
  1504. ql_log(ql_log_warn, vha, 0xd00c,
  1505. "No buffer available for dump!!!\n");
  1506. goto qla83xx_fw_dump_failed;
  1507. }
  1508. if (ha->fw_dumped) {
  1509. ql_log(ql_log_warn, vha, 0xd00d,
  1510. "Firmware has been previously dumped (%p) -- ignoring "
  1511. "request...\n", ha->fw_dump);
  1512. goto qla83xx_fw_dump_failed;
  1513. }
  1514. fw = &ha->fw_dump->isp.isp83;
  1515. qla2xxx_prep_dump(ha, ha->fw_dump);
  1516. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1517. /* Pause RISC. */
  1518. rval = qla24xx_pause_risc(reg);
  1519. if (rval != QLA_SUCCESS)
  1520. goto qla83xx_fw_dump_failed_0;
  1521. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1522. dmp_reg = &reg->iobase_window;
  1523. reg_data = RD_REG_DWORD(dmp_reg);
  1524. WRT_REG_DWORD(dmp_reg, 0);
  1525. dmp_reg = &reg->unused_4_1[0];
  1526. reg_data = RD_REG_DWORD(dmp_reg);
  1527. WRT_REG_DWORD(dmp_reg, 0);
  1528. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1529. dmp_reg = &reg->unused_4_1[2];
  1530. reg_data = RD_REG_DWORD(dmp_reg);
  1531. WRT_REG_DWORD(dmp_reg, 0);
  1532. /* select PCR and disable ecc checking and correction */
  1533. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1534. RD_REG_DWORD(&reg->iobase_addr);
  1535. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1536. /* Host/Risc registers. */
  1537. iter_reg = fw->host_risc_reg;
  1538. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1540. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1541. /* PCIe registers. */
  1542. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1543. RD_REG_DWORD(&reg->iobase_addr);
  1544. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1545. dmp_reg = &reg->iobase_c4;
  1546. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1547. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1548. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1549. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1550. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1551. RD_REG_DWORD(&reg->iobase_window);
  1552. /* Host interface registers. */
  1553. dmp_reg = &reg->flash_addr;
  1554. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1555. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1556. /* Disable interrupts. */
  1557. WRT_REG_DWORD(&reg->ictrl, 0);
  1558. RD_REG_DWORD(&reg->ictrl);
  1559. /* Shadow registers. */
  1560. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1561. RD_REG_DWORD(&reg->iobase_addr);
  1562. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1563. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1564. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1565. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1566. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1567. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1568. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1569. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1570. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1571. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1572. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1573. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1574. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1575. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1576. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1577. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1578. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1579. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1580. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1581. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1582. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1583. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1584. /* RISC I/O register. */
  1585. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1586. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1587. /* Mailbox registers. */
  1588. mbx_reg = &reg->mailbox0;
  1589. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1590. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1591. /* Transfer sequence registers. */
  1592. iter_reg = fw->xseq_gp_reg;
  1593. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1608. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1609. iter_reg = fw->xseq_0_reg;
  1610. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1611. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1612. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1613. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1614. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1615. /* Receive sequence registers. */
  1616. iter_reg = fw->rseq_gp_reg;
  1617. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1632. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1633. iter_reg = fw->rseq_0_reg;
  1634. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1635. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1637. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1638. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1639. /* Auxiliary sequence registers. */
  1640. iter_reg = fw->aseq_gp_reg;
  1641. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1656. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1657. iter_reg = fw->aseq_0_reg;
  1658. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1659. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1660. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1661. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1662. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1663. /* Command DMA registers. */
  1664. iter_reg = fw->cmd_dma_reg;
  1665. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1668. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1669. /* Queues. */
  1670. iter_reg = fw->req0_dma_reg;
  1671. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1672. dmp_reg = &reg->iobase_q;
  1673. for (cnt = 0; cnt < 7; cnt++)
  1674. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1675. iter_reg = fw->resp0_dma_reg;
  1676. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1677. dmp_reg = &reg->iobase_q;
  1678. for (cnt = 0; cnt < 7; cnt++)
  1679. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1680. iter_reg = fw->req1_dma_reg;
  1681. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1682. dmp_reg = &reg->iobase_q;
  1683. for (cnt = 0; cnt < 7; cnt++)
  1684. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1685. /* Transmit DMA registers. */
  1686. iter_reg = fw->xmt0_dma_reg;
  1687. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1688. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1689. iter_reg = fw->xmt1_dma_reg;
  1690. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1691. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1692. iter_reg = fw->xmt2_dma_reg;
  1693. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1694. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1695. iter_reg = fw->xmt3_dma_reg;
  1696. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1697. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1698. iter_reg = fw->xmt4_dma_reg;
  1699. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1700. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1701. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1702. /* Receive DMA registers. */
  1703. iter_reg = fw->rcvt0_data_dma_reg;
  1704. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1705. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1706. iter_reg = fw->rcvt1_data_dma_reg;
  1707. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1708. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1709. /* RISC registers. */
  1710. iter_reg = fw->risc_gp_reg;
  1711. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1718. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1719. /* Local memory controller registers. */
  1720. iter_reg = fw->lmc_reg;
  1721. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1728. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1729. /* Fibre Protocol Module registers. */
  1730. iter_reg = fw->fpm_hdw_reg;
  1731. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1746. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1747. /* RQ0 Array registers. */
  1748. iter_reg = fw->rq0_array_reg;
  1749. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1764. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1765. /* RQ1 Array registers. */
  1766. iter_reg = fw->rq1_array_reg;
  1767. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1782. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1783. /* RP0 Array registers. */
  1784. iter_reg = fw->rp0_array_reg;
  1785. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1800. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1801. /* RP1 Array registers. */
  1802. iter_reg = fw->rp1_array_reg;
  1803. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1818. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1819. iter_reg = fw->at0_array_reg;
  1820. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1827. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1828. /* I/O Queue Control registers. */
  1829. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1830. /* Frame Buffer registers. */
  1831. iter_reg = fw->fb_hdw_reg;
  1832. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1858. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1859. /* Multi queue registers */
  1860. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1861. &last_chain);
  1862. rval = qla24xx_soft_reset(ha);
  1863. if (rval != QLA_SUCCESS) {
  1864. ql_log(ql_log_warn, vha, 0xd00e,
  1865. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1866. rval = QLA_SUCCESS;
  1867. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1868. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1869. RD_REG_DWORD(&reg->hccr);
  1870. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1871. RD_REG_DWORD(&reg->hccr);
  1872. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1873. RD_REG_DWORD(&reg->hccr);
  1874. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1875. udelay(5);
  1876. if (!cnt) {
  1877. nxt = fw->code_ram;
  1878. nxt += sizeof(fw->code_ram);
  1879. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1880. goto copy_queue;
  1881. } else
  1882. ql_log(ql_log_warn, vha, 0xd010,
  1883. "bigger hammer success?\n");
  1884. }
  1885. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1886. &nxt);
  1887. if (rval != QLA_SUCCESS)
  1888. goto qla83xx_fw_dump_failed_0;
  1889. copy_queue:
  1890. nxt = qla2xxx_copy_queues(ha, nxt);
  1891. nxt = qla24xx_copy_eft(ha, nxt);
  1892. /* Chain entries -- started with MQ. */
  1893. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1894. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1895. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1896. if (last_chain) {
  1897. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1898. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1899. }
  1900. /* Adjust valid length. */
  1901. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1902. qla83xx_fw_dump_failed_0:
  1903. qla2xxx_dump_post_process(base_vha, rval);
  1904. qla83xx_fw_dump_failed:
  1905. if (!hardware_locked)
  1906. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1907. }
  1908. /****************************************************************************/
  1909. /* Driver Debug Functions. */
  1910. /****************************************************************************/
  1911. static inline int
  1912. ql_mask_match(uint32_t level)
  1913. {
  1914. if (ql2xextended_error_logging == 1)
  1915. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1916. return (level & ql2xextended_error_logging) == level;
  1917. }
  1918. /*
  1919. * This function is for formatting and logging debug information.
  1920. * It is to be used when vha is available. It formats the message
  1921. * and logs it to the messages file.
  1922. * parameters:
  1923. * level: The level of the debug messages to be printed.
  1924. * If ql2xextended_error_logging value is correctly set,
  1925. * this message will appear in the messages file.
  1926. * vha: Pointer to the scsi_qla_host_t.
  1927. * id: This is a unique identifier for the level. It identifies the
  1928. * part of the code from where the message originated.
  1929. * msg: The message to be displayed.
  1930. */
  1931. void
  1932. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1933. {
  1934. va_list va;
  1935. struct va_format vaf;
  1936. if (!ql_mask_match(level))
  1937. return;
  1938. va_start(va, fmt);
  1939. vaf.fmt = fmt;
  1940. vaf.va = &va;
  1941. if (vha != NULL) {
  1942. const struct pci_dev *pdev = vha->hw->pdev;
  1943. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1944. pr_warn("%s [%s]-%04x:%ld: %pV",
  1945. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1946. vha->host_no, &vaf);
  1947. } else {
  1948. pr_warn("%s [%s]-%04x: : %pV",
  1949. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1950. }
  1951. va_end(va);
  1952. }
  1953. /*
  1954. * This function is for formatting and logging debug information.
  1955. * It is to be used when vha is not available and pci is available,
  1956. * i.e., before host allocation. It formats the message and logs it
  1957. * to the messages file.
  1958. * parameters:
  1959. * level: The level of the debug messages to be printed.
  1960. * If ql2xextended_error_logging value is correctly set,
  1961. * this message will appear in the messages file.
  1962. * pdev: Pointer to the struct pci_dev.
  1963. * id: This is a unique id for the level. It identifies the part
  1964. * of the code from where the message originated.
  1965. * msg: The message to be displayed.
  1966. */
  1967. void
  1968. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1969. const char *fmt, ...)
  1970. {
  1971. va_list va;
  1972. struct va_format vaf;
  1973. if (pdev == NULL)
  1974. return;
  1975. if (!ql_mask_match(level))
  1976. return;
  1977. va_start(va, fmt);
  1978. vaf.fmt = fmt;
  1979. vaf.va = &va;
  1980. /* <module-name> <dev-name>:<msg-id> Message */
  1981. pr_warn("%s [%s]-%04x: : %pV",
  1982. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1983. va_end(va);
  1984. }
  1985. /*
  1986. * This function is for formatting and logging log messages.
  1987. * It is to be used when vha is available. It formats the message
  1988. * and logs it to the messages file. All the messages will be logged
  1989. * irrespective of value of ql2xextended_error_logging.
  1990. * parameters:
  1991. * level: The level of the log messages to be printed in the
  1992. * messages file.
  1993. * vha: Pointer to the scsi_qla_host_t
  1994. * id: This is a unique id for the level. It identifies the
  1995. * part of the code from where the message originated.
  1996. * msg: The message to be displayed.
  1997. */
  1998. void
  1999. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2000. {
  2001. va_list va;
  2002. struct va_format vaf;
  2003. char pbuf[128];
  2004. if (level > ql_errlev)
  2005. return;
  2006. if (vha != NULL) {
  2007. const struct pci_dev *pdev = vha->hw->pdev;
  2008. /* <module-name> <msg-id>:<host> Message */
  2009. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2010. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2011. } else {
  2012. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2013. QL_MSGHDR, "0000:00:00.0", id);
  2014. }
  2015. pbuf[sizeof(pbuf) - 1] = 0;
  2016. va_start(va, fmt);
  2017. vaf.fmt = fmt;
  2018. vaf.va = &va;
  2019. switch (level) {
  2020. case ql_log_fatal: /* FATAL LOG */
  2021. pr_crit("%s%pV", pbuf, &vaf);
  2022. break;
  2023. case ql_log_warn:
  2024. pr_err("%s%pV", pbuf, &vaf);
  2025. break;
  2026. case ql_log_info:
  2027. pr_warn("%s%pV", pbuf, &vaf);
  2028. break;
  2029. default:
  2030. pr_info("%s%pV", pbuf, &vaf);
  2031. break;
  2032. }
  2033. va_end(va);
  2034. }
  2035. /*
  2036. * This function is for formatting and logging log messages.
  2037. * It is to be used when vha is not available and pci is available,
  2038. * i.e., before host allocation. It formats the message and logs
  2039. * it to the messages file. All the messages are logged irrespective
  2040. * of the value of ql2xextended_error_logging.
  2041. * parameters:
  2042. * level: The level of the log messages to be printed in the
  2043. * messages file.
  2044. * pdev: Pointer to the struct pci_dev.
  2045. * id: This is a unique id for the level. It identifies the
  2046. * part of the code from where the message originated.
  2047. * msg: The message to be displayed.
  2048. */
  2049. void
  2050. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2051. const char *fmt, ...)
  2052. {
  2053. va_list va;
  2054. struct va_format vaf;
  2055. char pbuf[128];
  2056. if (pdev == NULL)
  2057. return;
  2058. if (level > ql_errlev)
  2059. return;
  2060. /* <module-name> <dev-name>:<msg-id> Message */
  2061. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2062. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2063. pbuf[sizeof(pbuf) - 1] = 0;
  2064. va_start(va, fmt);
  2065. vaf.fmt = fmt;
  2066. vaf.va = &va;
  2067. switch (level) {
  2068. case ql_log_fatal: /* FATAL LOG */
  2069. pr_crit("%s%pV", pbuf, &vaf);
  2070. break;
  2071. case ql_log_warn:
  2072. pr_err("%s%pV", pbuf, &vaf);
  2073. break;
  2074. case ql_log_info:
  2075. pr_warn("%s%pV", pbuf, &vaf);
  2076. break;
  2077. default:
  2078. pr_info("%s%pV", pbuf, &vaf);
  2079. break;
  2080. }
  2081. va_end(va);
  2082. }
  2083. void
  2084. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2085. {
  2086. int i;
  2087. struct qla_hw_data *ha = vha->hw;
  2088. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2089. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2090. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2091. uint16_t __iomem *mbx_reg;
  2092. if (!ql_mask_match(level))
  2093. return;
  2094. if (IS_QLA82XX(ha))
  2095. mbx_reg = &reg82->mailbox_in[0];
  2096. else if (IS_FWI2_CAPABLE(ha))
  2097. mbx_reg = &reg24->mailbox0;
  2098. else
  2099. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2100. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2101. for (i = 0; i < 6; i++)
  2102. ql_dbg(level, vha, id,
  2103. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2104. }
  2105. void
  2106. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2107. uint8_t *b, uint32_t size)
  2108. {
  2109. uint32_t cnt;
  2110. uint8_t c;
  2111. if (!ql_mask_match(level))
  2112. return;
  2113. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2114. "9 Ah Bh Ch Dh Eh Fh\n");
  2115. ql_dbg(level, vha, id, "----------------------------------"
  2116. "----------------------------\n");
  2117. ql_dbg(level, vha, id, " ");
  2118. for (cnt = 0; cnt < size;) {
  2119. c = *b++;
  2120. printk("%02x", (uint32_t) c);
  2121. cnt++;
  2122. if (!(cnt % 16))
  2123. printk("\n");
  2124. else
  2125. printk(" ");
  2126. }
  2127. if (cnt % 16)
  2128. ql_dbg(level, vha, id, "\n");
  2129. }