reg.h 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92C_REG_H__
  30. #define __RTL92C_REG_H__
  31. #define TXPKT_BUF_SELECT 0x69
  32. #define RXPKT_BUF_SELECT 0xA5
  33. #define DISABLE_TRXPKT_BUF_ACCESS 0x0
  34. #define REG_SYS_ISO_CTRL 0x0000
  35. #define REG_SYS_FUNC_EN 0x0002
  36. #define REG_APS_FSMCO 0x0004
  37. #define REG_SYS_CLKR 0x0008
  38. #define REG_9346CR 0x000A
  39. #define REG_EE_VPD 0x000C
  40. #define REG_AFE_MISC 0x0010
  41. #define REG_SPS0_CTRL 0x0011
  42. #define REG_SPS_OCP_CFG 0x0018
  43. #define REG_RSV_CTRL 0x001C
  44. #define REG_RF_CTRL 0x001F
  45. #define REG_LDOA15_CTRL 0x0020
  46. #define REG_LDOV12D_CTRL 0x0021
  47. #define REG_LDOHCI12_CTRL 0x0022
  48. #define REG_LPLDO_CTRL 0x0023
  49. #define REG_AFE_XTAL_CTRL 0x0024
  50. #define REG_AFE_LDO_CTRL 0x0027 /* 1.5v for 8188EE test
  51. * chip, 1.4v for MP chip
  52. */
  53. #define REG_AFE_PLL_CTRL 0x0028
  54. #define REG_EFUSE_CTRL 0x0030
  55. #define REG_EFUSE_TEST 0x0034
  56. #define REG_PWR_DATA 0x0038
  57. #define REG_CAL_TIMER 0x003C
  58. #define REG_ACLK_MON 0x003E
  59. #define REG_GPIO_MUXCFG 0x0040
  60. #define REG_GPIO_IO_SEL 0x0042
  61. #define REG_MAC_PINMUX_CFG 0x0043
  62. #define REG_GPIO_PIN_CTRL 0x0044
  63. #define REG_GPIO_INTM 0x0048
  64. #define REG_LEDCFG0 0x004C
  65. #define REG_LEDCFG1 0x004D
  66. #define REG_LEDCFG2 0x004E
  67. #define REG_LEDCFG3 0x004F
  68. #define REG_FSIMR 0x0050
  69. #define REG_FSISR 0x0054
  70. #define REG_HSIMR 0x0058
  71. #define REG_HSISR 0x005c
  72. #define REG_GPIO_PIN_CTRL_2 0x0060
  73. #define REG_GPIO_IO_SEL_2 0x0062
  74. #define REG_GPIO_OUTPUT 0x006c
  75. #define REG_AFE_XTAL_CTRL_EXT 0x0078
  76. #define REG_XCK_OUT_CTRL 0x007c
  77. #define REG_MCUFWDL 0x0080
  78. #define REG_WOL_EVENT 0x0081
  79. #define REG_MCUTSTCFG 0x0084
  80. #define REG_HIMR 0x00B0
  81. #define REG_HISR 0x00B4
  82. #define REG_HIMRE 0x00B8
  83. #define REG_HISRE 0x00BC
  84. #define REG_EFUSE_ACCESS 0x00CF
  85. #define REG_BIST_SCAN 0x00D0
  86. #define REG_BIST_RPT 0x00D4
  87. #define REG_BIST_ROM_RPT 0x00D8
  88. #define REG_USB_SIE_INTF 0x00E0
  89. #define REG_PCIE_MIO_INTF 0x00E4
  90. #define REG_PCIE_MIO_INTD 0x00E8
  91. #define REG_HPON_FSM 0x00EC
  92. #define REG_SYS_CFG 0x00F0
  93. #define REG_CR 0x0100
  94. #define REG_PBP 0x0104
  95. #define REG_PKT_BUFF_ACCESS_CTRL 0x0106
  96. #define REG_TRXDMA_CTRL 0x010C
  97. #define REG_TRXFF_BNDY 0x0114
  98. #define REG_TRXFF_STATUS 0x0118
  99. #define REG_RXFF_PTR 0x011C
  100. #define REG_CPWM 0x012F
  101. #define REG_FWIMR 0x0130
  102. #define REG_FWISR 0x0134
  103. #define REG_PKTBUF_DBG_CTRL 0x0140
  104. #define REG_PKTBUF_DBG_DATA_L 0x0144
  105. #define REG_PKTBUF_DBG_DATA_H 0x0148
  106. #define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL+2)
  107. #define REG_TC0_CTRL 0x0150
  108. #define REG_TC1_CTRL 0x0154
  109. #define REG_TC2_CTRL 0x0158
  110. #define REG_TC3_CTRL 0x015C
  111. #define REG_TC4_CTRL 0x0160
  112. #define REG_TCUNIT_BASE 0x0164
  113. #define REG_MBIST_START 0x0174
  114. #define REG_MBIST_DONE 0x0178
  115. #define REG_MBIST_FAIL 0x017C
  116. #define REG_32K_CTRL 0x0194
  117. #define REG_C2HEVT_MSG_NORMAL 0x01A0
  118. #define REG_C2HEVT_CLEAR 0x01AF
  119. #define REG_C2HEVT_MSG_TEST 0x01B8
  120. #define REG_MCUTST_1 0x01c0
  121. #define REG_FMETHR 0x01C8
  122. #define REG_HMETFR 0x01CC
  123. #define REG_HMEBOX_0 0x01D0
  124. #define REG_HMEBOX_1 0x01D4
  125. #define REG_HMEBOX_2 0x01D8
  126. #define REG_HMEBOX_3 0x01DC
  127. #define REG_LLT_INIT 0x01E0
  128. #define REG_BB_ACCEESS_CTRL 0x01E8
  129. #define REG_BB_ACCESS_DATA 0x01EC
  130. #define REG_HMEBOX_EXT_0 0x01F0
  131. #define REG_HMEBOX_EXT_1 0x01F4
  132. #define REG_HMEBOX_EXT_2 0x01F8
  133. #define REG_HMEBOX_EXT_3 0x01FC
  134. #define REG_RQPN 0x0200
  135. #define REG_FIFOPAGE 0x0204
  136. #define REG_TDECTRL 0x0208
  137. #define REG_TXDMA_OFFSET_CHK 0x020C
  138. #define REG_TXDMA_STATUS 0x0210
  139. #define REG_RQPN_NPQ 0x0214
  140. #define REG_RXDMA_AGG_PG_TH 0x0280
  141. #define REG_FW_UPD_RDPTR 0x0284 /* FW shall update this
  142. * register before FW * write
  143. * RXPKT_RELEASE_POLL to 1
  144. */
  145. #define REG_RXDMA_CONTROL 0x0286 /* Control the RX DMA.*/
  146. #define REG_RXPKT_NUM 0x0287 /* The number of packets
  147. * in RXPKTBUF.
  148. */
  149. #define REG_PCIE_CTRL_REG 0x0300
  150. #define REG_INT_MIG 0x0304
  151. #define REG_BCNQ_DESA 0x0308
  152. #define REG_HQ_DESA 0x0310
  153. #define REG_MGQ_DESA 0x0318
  154. #define REG_VOQ_DESA 0x0320
  155. #define REG_VIQ_DESA 0x0328
  156. #define REG_BEQ_DESA 0x0330
  157. #define REG_BKQ_DESA 0x0338
  158. #define REG_RX_DESA 0x0340
  159. #define REG_DBI 0x0348
  160. #define REG_MDIO 0x0354
  161. #define REG_DBG_SEL 0x0360
  162. #define REG_PCIE_HRPWM 0x0361
  163. #define REG_PCIE_HCPWM 0x0363
  164. #define REG_UART_CTRL 0x0364
  165. #define REG_WATCH_DOG 0x0368
  166. #define REG_UART_TX_DESA 0x0370
  167. #define REG_UART_RX_DESA 0x0378
  168. #define REG_HDAQ_DESA_NODEF 0x0000
  169. #define REG_CMDQ_DESA_NODEF 0x0000
  170. #define REG_VOQ_INFORMATION 0x0400
  171. #define REG_VIQ_INFORMATION 0x0404
  172. #define REG_BEQ_INFORMATION 0x0408
  173. #define REG_BKQ_INFORMATION 0x040C
  174. #define REG_MGQ_INFORMATION 0x0410
  175. #define REG_HGQ_INFORMATION 0x0414
  176. #define REG_BCNQ_INFORMATION 0x0418
  177. #define REG_TXPKT_EMPTY 0x041A
  178. #define REG_CPU_MGQ_INFORMATION 0x041C
  179. #define REG_FWHW_TXQ_CTRL 0x0420
  180. #define REG_HWSEQ_CTRL 0x0423
  181. #define REG_TXPKTBUF_BCNQ_BDNY 0x0424
  182. #define REG_TXPKTBUF_MGQ_BDNY 0x0425
  183. #define REG_MULTI_BCNQ_EN 0x0426
  184. #define REG_MULTI_BCNQ_OFFSET 0x0427
  185. #define REG_SPEC_SIFS 0x0428
  186. #define REG_RL 0x042A
  187. #define REG_DARFRC 0x0430
  188. #define REG_RARFRC 0x0438
  189. #define REG_RRSR 0x0440
  190. #define REG_ARFR0 0x0444
  191. #define REG_ARFR1 0x0448
  192. #define REG_ARFR2 0x044C
  193. #define REG_ARFR3 0x0450
  194. #define REG_AGGLEN_LMT 0x0458
  195. #define REG_AMPDU_MIN_SPACE 0x045C
  196. #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D
  197. #define REG_FAST_EDCA_CTRL 0x0460
  198. #define REG_RD_RESP_PKT_TH 0x0463
  199. #define REG_INIRTS_RATE_SEL 0x0480
  200. #define REG_INIDATA_RATE_SEL 0x0484
  201. #define REG_POWER_STATUS 0x04A4
  202. #define REG_POWER_STAGE1 0x04B4
  203. #define REG_POWER_STAGE2 0x04B8
  204. #define REG_PKT_LIFE_TIME 0x04C0
  205. #define REG_STBC_SETTING 0x04C4
  206. #define REG_PROT_MODE_CTRL 0x04C8
  207. #define REG_BAR_MODE_CTRL 0x04CC
  208. #define REG_RA_TRY_RATE_AGG_LMT 0x04CF
  209. #define REG_EARLY_MODE_CONTROL 0x04D0
  210. #define REG_NQOS_SEQ 0x04DC
  211. #define REG_QOS_SEQ 0x04DE
  212. #define REG_NEED_CPU_HANDLE 0x04E0
  213. #define REG_PKT_LOSE_RPT 0x04E1
  214. #define REG_PTCL_ERR_STATUS 0x04E2
  215. #define REG_TX_RPT_CTRL 0x04EC
  216. #define REG_TX_RPT_TIME 0x04F0
  217. #define REG_DUMMY 0x04FC
  218. #define REG_EDCA_VO_PARAM 0x0500
  219. #define REG_EDCA_VI_PARAM 0x0504
  220. #define REG_EDCA_BE_PARAM 0x0508
  221. #define REG_EDCA_BK_PARAM 0x050C
  222. #define REG_BCNTCFG 0x0510
  223. #define REG_PIFS 0x0512
  224. #define REG_RDG_PIFS 0x0513
  225. #define REG_SIFS_CTX 0x0514
  226. #define REG_SIFS_TRX 0x0516
  227. #define REG_AGGR_BREAK_TIME 0x051A
  228. #define REG_SLOT 0x051B
  229. #define REG_TX_PTCL_CTRL 0x0520
  230. #define REG_TXPAUSE 0x0522
  231. #define REG_DIS_TXREQ_CLR 0x0523
  232. #define REG_RD_CTRL 0x0524
  233. #define REG_TBTT_PROHIBIT 0x0540
  234. #define REG_RD_NAV_NXT 0x0544
  235. #define REG_NAV_PROT_LEN 0x0546
  236. #define REG_BCN_CTRL 0x0550
  237. #define REG_USTIME_TSF 0x0551
  238. #define REG_MBID_NUM 0x0552
  239. #define REG_DUAL_TSF_RST 0x0553
  240. #define REG_BCN_INTERVAL 0x0554
  241. #define REG_MBSSID_BCN_SPACE 0x0554
  242. #define REG_DRVERLYINT 0x0558
  243. #define REG_BCNDMATIM 0x0559
  244. #define REG_ATIMWND 0x055A
  245. #define REG_BCN_MAX_ERR 0x055D
  246. #define REG_RXTSF_OFFSET_CCK 0x055E
  247. #define REG_RXTSF_OFFSET_OFDM 0x055F
  248. #define REG_TSFTR 0x0560
  249. #define REG_INIT_TSFTR 0x0564
  250. #define REG_PSTIMER 0x0580
  251. #define REG_TIMER0 0x0584
  252. #define REG_TIMER1 0x0588
  253. #define REG_ACMHWCTRL 0x05C0
  254. #define REG_ACMRSTCTRL 0x05C1
  255. #define REG_ACMAVG 0x05C2
  256. #define REG_VO_ADMTIME 0x05C4
  257. #define REG_VI_ADMTIME 0x05C6
  258. #define REG_BE_ADMTIME 0x05C8
  259. #define REG_EDCA_RANDOM_GEN 0x05CC
  260. #define REG_SCH_TXCMD 0x05D0
  261. #define REG_APSD_CTRL 0x0600
  262. #define REG_BWOPMODE 0x0603
  263. #define REG_TCR 0x0604
  264. #define REG_RCR 0x0608
  265. #define REG_RX_PKT_LIMIT 0x060C
  266. #define REG_RX_DLK_TIME 0x060D
  267. #define REG_RX_DRVINFO_SZ 0x060F
  268. #define REG_MACID 0x0610
  269. #define REG_BSSID 0x0618
  270. #define REG_MAR 0x0620
  271. #define REG_MBIDCAMCFG 0x0628
  272. #define REG_USTIME_EDCA 0x0638
  273. #define REG_MAC_SPEC_SIFS 0x063A
  274. #define REG_RESP_SIFS_CCK 0x063C
  275. #define REG_RESP_SIFS_OFDM 0x063E
  276. #define REG_ACKTO 0x0640
  277. #define REG_CTS2TO 0x0641
  278. #define REG_EIFS 0x0642
  279. #define REG_NAV_CTRL 0x0650
  280. #define REG_BACAMCMD 0x0654
  281. #define REG_BACAMCONTENT 0x0658
  282. #define REG_LBDLY 0x0660
  283. #define REG_FWDLY 0x0661
  284. #define REG_RXERR_RPT 0x0664
  285. #define REG_TRXPTCL_CTL 0x0668
  286. #define REG_CAMCMD 0x0670
  287. #define REG_CAMWRITE 0x0674
  288. #define REG_CAMREAD 0x0678
  289. #define REG_CAMDBG 0x067C
  290. #define REG_SECCFG 0x0680
  291. #define REG_WOW_CTRL 0x0690
  292. #define REG_PSSTATUS 0x0691
  293. #define REG_PS_RX_INFO 0x0692
  294. #define REG_UAPSD_TID 0x0693
  295. #define REG_LPNAV_CTRL 0x0694
  296. #define REG_WKFMCAM_NUM 0x0698
  297. #define REG_WKFMCAM_RWD 0x069C
  298. #define REG_RXFLTMAP0 0x06A0
  299. #define REG_RXFLTMAP1 0x06A2
  300. #define REG_RXFLTMAP2 0x06A4
  301. #define REG_BCN_PSR_RPT 0x06A8
  302. #define REG_CALB32K_CTRL 0x06AC
  303. #define REG_PKT_MON_CTRL 0x06B4
  304. #define REG_BT_COEX_TABLE 0x06C0
  305. #define REG_WMAC_RESP_TXINFO 0x06D8
  306. #define REG_USB_INFO 0xFE17
  307. #define REG_USB_SPECIAL_OPTION 0xFE55
  308. #define REG_USB_DMA_AGG_TO 0xFE5B
  309. #define REG_USB_AGG_TO 0xFE5C
  310. #define REG_USB_AGG_TH 0xFE5D
  311. #define REG_TEST_USB_TXQS 0xFE48
  312. #define REG_TEST_SIE_VID 0xFE60
  313. #define REG_TEST_SIE_PID 0xFE62
  314. #define REG_TEST_SIE_OPTIONAL 0xFE64
  315. #define REG_TEST_SIE_CHIRP_K 0xFE65
  316. #define REG_TEST_SIE_PHY 0xFE66
  317. #define REG_TEST_SIE_MAC_ADDR 0xFE70
  318. #define REG_TEST_SIE_STRING 0xFE80
  319. #define REG_NORMAL_SIE_VID 0xFE60
  320. #define REG_NORMAL_SIE_PID 0xFE62
  321. #define REG_NORMAL_SIE_OPTIONAL 0xFE64
  322. #define REG_NORMAL_SIE_EP 0xFE65
  323. #define REG_NORMAL_SIE_PHY 0xFE68
  324. #define REG_NORMAL_SIE_MAC_ADDR 0xFE70
  325. #define REG_NORMAL_SIE_STRING 0xFE80
  326. #define CR9346 REG_9346CR
  327. #define MSR (REG_CR + 2)
  328. #define ISR REG_HISR
  329. #define TSFR REG_TSFTR
  330. #define MACIDR0 REG_MACID
  331. #define MACIDR4 (REG_MACID + 4)
  332. #define PBP REG_PBP
  333. #define IDR0 MACIDR0
  334. #define IDR4 MACIDR4
  335. #define UNUSED_REGISTER 0x1BF
  336. #define DCAM UNUSED_REGISTER
  337. #define PSR UNUSED_REGISTER
  338. #define BBADDR UNUSED_REGISTER
  339. #define PHYDATAR UNUSED_REGISTER
  340. #define INVALID_BBRF_VALUE 0x12345678
  341. #define MAX_MSS_DENSITY_2T 0x13
  342. #define MAX_MSS_DENSITY_1T 0x0A
  343. #define CMDEEPROM_EN BIT(5)
  344. #define CMDEEPROM_SEL BIT(4)
  345. #define CMD9346CR_9356SEL BIT(4)
  346. #define AUTOLOAD_EEPROM (CMDEEPROM_EN|CMDEEPROM_SEL)
  347. #define AUTOLOAD_EFUSE CMDEEPROM_EN
  348. #define GPIOSEL_GPIO 0
  349. #define GPIOSEL_ENBT BIT(5)
  350. #define GPIO_IN REG_GPIO_PIN_CTRL
  351. #define GPIO_OUT (REG_GPIO_PIN_CTRL+1)
  352. #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL+2)
  353. #define GPIO_MOD (REG_GPIO_PIN_CTRL+3)
  354. /* 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte) */
  355. #define HSIMR_GPIO12_0_INT_EN BIT(0)
  356. #define HSIMR_SPS_OCP_INT_EN BIT(5)
  357. #define HSIMR_RON_INT_EN BIT(6)
  358. #define HSIMR_PDN_INT_EN BIT(7)
  359. #define HSIMR_GPIO9_INT_EN BIT(25)
  360. /* 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte) */
  361. #define HSISR_GPIO12_0_INT BIT(0)
  362. #define HSISR_SPS_OCP_INT BIT(5)
  363. #define HSISR_RON_INT_EN BIT(6)
  364. #define HSISR_PDNINT BIT(7)
  365. #define HSISR_GPIO9_INT BIT(25)
  366. #define MSR_NOLINK 0x00
  367. #define MSR_ADHOC 0x01
  368. #define MSR_INFRA 0x02
  369. #define MSR_AP 0x03
  370. #define RRSR_RSC_OFFSET 21
  371. #define RRSR_SHORT_OFFSET 23
  372. #define RRSR_RSC_BW_40M 0x600000
  373. #define RRSR_RSC_UPSUBCHNL 0x400000
  374. #define RRSR_RSC_LOWSUBCHNL 0x200000
  375. #define RRSR_SHORT 0x800000
  376. #define RRSR_1M BIT(0)
  377. #define RRSR_2M BIT(1)
  378. #define RRSR_5_5M BIT(2)
  379. #define RRSR_11M BIT(3)
  380. #define RRSR_6M BIT(4)
  381. #define RRSR_9M BIT(5)
  382. #define RRSR_12M BIT(6)
  383. #define RRSR_18M BIT(7)
  384. #define RRSR_24M BIT(8)
  385. #define RRSR_36M BIT(9)
  386. #define RRSR_48M BIT(10)
  387. #define RRSR_54M BIT(11)
  388. #define RRSR_MCS0 BIT(12)
  389. #define RRSR_MCS1 BIT(13)
  390. #define RRSR_MCS2 BIT(14)
  391. #define RRSR_MCS3 BIT(15)
  392. #define RRSR_MCS4 BIT(16)
  393. #define RRSR_MCS5 BIT(17)
  394. #define RRSR_MCS6 BIT(18)
  395. #define RRSR_MCS7 BIT(19)
  396. #define BRSR_ACKSHORTPMB BIT(23)
  397. #define RATR_1M 0x00000001
  398. #define RATR_2M 0x00000002
  399. #define RATR_55M 0x00000004
  400. #define RATR_11M 0x00000008
  401. #define RATR_6M 0x00000010
  402. #define RATR_9M 0x00000020
  403. #define RATR_12M 0x00000040
  404. #define RATR_18M 0x00000080
  405. #define RATR_24M 0x00000100
  406. #define RATR_36M 0x00000200
  407. #define RATR_48M 0x00000400
  408. #define RATR_54M 0x00000800
  409. #define RATR_MCS0 0x00001000
  410. #define RATR_MCS1 0x00002000
  411. #define RATR_MCS2 0x00004000
  412. #define RATR_MCS3 0x00008000
  413. #define RATR_MCS4 0x00010000
  414. #define RATR_MCS5 0x00020000
  415. #define RATR_MCS6 0x00040000
  416. #define RATR_MCS7 0x00080000
  417. #define RATR_MCS8 0x00100000
  418. #define RATR_MCS9 0x00200000
  419. #define RATR_MCS10 0x00400000
  420. #define RATR_MCS11 0x00800000
  421. #define RATR_MCS12 0x01000000
  422. #define RATR_MCS13 0x02000000
  423. #define RATR_MCS14 0x04000000
  424. #define RATR_MCS15 0x08000000
  425. #define RATE_1M BIT(0)
  426. #define RATE_2M BIT(1)
  427. #define RATE_5_5M BIT(2)
  428. #define RATE_11M BIT(3)
  429. #define RATE_6M BIT(4)
  430. #define RATE_9M BIT(5)
  431. #define RATE_12M BIT(6)
  432. #define RATE_18M BIT(7)
  433. #define RATE_24M BIT(8)
  434. #define RATE_36M BIT(9)
  435. #define RATE_48M BIT(10)
  436. #define RATE_54M BIT(11)
  437. #define RATE_MCS0 BIT(12)
  438. #define RATE_MCS1 BIT(13)
  439. #define RATE_MCS2 BIT(14)
  440. #define RATE_MCS3 BIT(15)
  441. #define RATE_MCS4 BIT(16)
  442. #define RATE_MCS5 BIT(17)
  443. #define RATE_MCS6 BIT(18)
  444. #define RATE_MCS7 BIT(19)
  445. #define RATE_MCS8 BIT(20)
  446. #define RATE_MCS9 BIT(21)
  447. #define RATE_MCS10 BIT(22)
  448. #define RATE_MCS11 BIT(23)
  449. #define RATE_MCS12 BIT(24)
  450. #define RATE_MCS13 BIT(25)
  451. #define RATE_MCS14 BIT(26)
  452. #define RATE_MCS15 BIT(27)
  453. #define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | RATR_11M)
  454. #define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | RATR_18M | \
  455. RATR_24M | RATR_36M | RATR_48M | RATR_54M)
  456. #define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 | \
  457. RATR_MCS3 | RATR_MCS4 | RATR_MCS5 | \
  458. RATR_MCS6 | RATR_MCS7)
  459. #define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 | \
  460. RATR_MCS11 | RATR_MCS12 | RATR_MCS13 | \
  461. RATR_MCS14 | RATR_MCS15)
  462. #define BW_OPMODE_20MHZ BIT(2)
  463. #define BW_OPMODE_5G BIT(1)
  464. #define BW_OPMODE_11J BIT(0)
  465. #define CAM_VALID BIT(15)
  466. #define CAM_NOTVALID 0x0000
  467. #define CAM_USEDK BIT(5)
  468. #define CAM_NONE 0x0
  469. #define CAM_WEP40 0x01
  470. #define CAM_TKIP 0x02
  471. #define CAM_AES 0x04
  472. #define CAM_WEP104 0x05
  473. #define TOTAL_CAM_ENTRY 32
  474. #define HALF_CAM_ENTRY 16
  475. #define CAM_WRITE BIT(16)
  476. #define CAM_READ 0x00000000
  477. #define CAM_POLLINIG BIT(31)
  478. #define SCR_USEDK 0x01
  479. #define SCR_TXSEC_ENABLE 0x02
  480. #define SCR_RXSEC_ENABLE 0x04
  481. #define WOW_PMEN BIT(0)
  482. #define WOW_WOMEN BIT(1)
  483. #define WOW_MAGIC BIT(2)
  484. #define WOW_UWF BIT(3)
  485. /*********************************************
  486. * 8188 IMR/ISR bits
  487. **********************************************/
  488. #define IMR_DISABLED 0x0
  489. /* IMR DW0(0x0060-0063) Bit 0-31 */
  490. #define IMR_TXCCK BIT(30) /* TXRPT interrupt when CCX bit of
  491. * the packet is set
  492. */
  493. #define IMR_PSTIMEOUT BIT(29) /* Power Save Time Out Interrupt */
  494. #define IMR_GTINT4 BIT(28) /* When GTIMER4 expires,
  495. * this bit is set to 1
  496. */
  497. #define IMR_GTINT3 BIT(27) /* When GTIMER3 expires,
  498. * this bit is set to 1
  499. */
  500. #define IMR_TBDER BIT(26) /* Transmit Beacon0 Error */
  501. #define IMR_TBDOK BIT(25) /* Transmit Beacon0 OK */
  502. #define IMR_TSF_BIT32_TOGGLE BIT(24) /* TSF Timer BIT32 toggle ind int */
  503. #define IMR_BCNDMAINT0 BIT(20) /* Beacon DMA Interrupt 0 */
  504. #define IMR_BCNDOK0 BIT(16) /* Beacon Queue DMA OK0 */
  505. #define IMR_HSISR_IND_ON_INT BIT(15) /* HSISR Indicator (HSIMR & HSISR is
  506. * true, this bit is set to 1)
  507. */
  508. #define IMR_BCNDMAINT_E BIT(14) /* Beacon DMA Int Extension for Win7 */
  509. #define IMR_ATIMEND BIT(12) /* CTWidnow End or ATIM Window End */
  510. #define IMR_HISR1_IND_INT BIT(11) /* HISR1 Indicator (HISR1 & HIMR1 is
  511. * true, this bit is set to 1)
  512. */
  513. #define IMR_C2HCMD BIT(10) /* CPU to Host Command INT Status,
  514. * Write 1 clear
  515. */
  516. #define IMR_CPWM2 BIT(9) /* CPU power Mode exchange INT Status,
  517. * Write 1 clear
  518. */
  519. #define IMR_CPWM BIT(8) /* CPU power Mode exchange INT Status,
  520. * Write 1 clear
  521. */
  522. #define IMR_HIGHDOK BIT(7) /* High Queue DMA OK */
  523. #define IMR_MGNTDOK BIT(6) /* Management Queue DMA OK */
  524. #define IMR_BKDOK BIT(5) /* AC_BK DMA OK */
  525. #define IMR_BEDOK BIT(4) /* AC_BE DMA OK */
  526. #define IMR_VIDOK BIT(3) /* AC_VI DMA OK */
  527. #define IMR_VODOK BIT(2) /* AC_VO DMA OK */
  528. #define IMR_RDU BIT(1) /* Rx Descriptor Unavailable */
  529. #define IMR_ROK BIT(0) /* Receive DMA OK */
  530. /* IMR DW1(0x00B4-00B7) Bit 0-31 */
  531. #define IMR_BCNDMAINT7 BIT(27) /* Beacon DMA Interrupt 7 */
  532. #define IMR_BCNDMAINT6 BIT(26) /* Beacon DMA Interrupt 6 */
  533. #define IMR_BCNDMAINT5 BIT(25) /* Beacon DMA Interrupt 5 */
  534. #define IMR_BCNDMAINT4 BIT(24) /* Beacon DMA Interrupt 4 */
  535. #define IMR_BCNDMAINT3 BIT(23) /* Beacon DMA Interrupt 3 */
  536. #define IMR_BCNDMAINT2 BIT(22) /* Beacon DMA Interrupt 2 */
  537. #define IMR_BCNDMAINT1 BIT(21) /* Beacon DMA Interrupt 1 */
  538. #define IMR_BCNDOK7 BIT(20) /* Beacon Queue DMA OK Interrup 7 */
  539. #define IMR_BCNDOK6 BIT(19) /* Beacon Queue DMA OK Interrup 6 */
  540. #define IMR_BCNDOK5 BIT(18) /* Beacon Queue DMA OK Interrup 5 */
  541. #define IMR_BCNDOK4 BIT(17) /* Beacon Queue DMA OK Interrup 4 */
  542. #define IMR_BCNDOK3 BIT(16) /* Beacon Queue DMA OK Interrup 3 */
  543. #define IMR_BCNDOK2 BIT(15) /* Beacon Queue DMA OK Interrup 2 */
  544. #define IMR_BCNDOK1 BIT(14) /* Beacon Queue DMA OK Interrup 1 */
  545. #define IMR_ATIMEND_E BIT(13) /* ATIM Window End Extension for Win7 */
  546. #define IMR_TXERR BIT(11) /* Tx Err Flag Int Status,
  547. * write 1 clear.
  548. */
  549. #define IMR_RXERR BIT(10) /* Rx Err Flag INT Status,
  550. * Write 1 clear
  551. */
  552. #define IMR_TXFOVW BIT(9) /* Transmit FIFO Overflow */
  553. #define IMR_RXFOVW BIT(8) /* Receive FIFO Overflow */
  554. #define HWSET_MAX_SIZE 512
  555. #define EFUSE_MAX_SECTION 64
  556. #define EFUSE_REAL_CONTENT_LEN 256
  557. #define EFUSE_OOB_PROTECT_BYTES 18 /* PG data exclude header,
  558. * dummy 7 bytes frome CP
  559. * test and reserved 1byte.
  560. */
  561. #define EEPROM_DEFAULT_TSSI 0x0
  562. #define EEPROM_DEFAULT_TXPOWERDIFF 0x0
  563. #define EEPROM_DEFAULT_CRYSTALCAP 0x5
  564. #define EEPROM_DEFAULT_BOARDTYPE 0x02
  565. #define EEPROM_DEFAULT_TXPOWER 0x1010
  566. #define EEPROM_DEFAULT_HT2T_TXPWR 0x10
  567. #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
  568. #define EEPROM_DEFAULT_THERMALMETER 0x18
  569. #define EEPROM_DEFAULT_ANTTXPOWERDIFF 0x0
  570. #define EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP 0x5
  571. #define EEPROM_DEFAULT_TXPOWERLEVEL 0x22
  572. #define EEPROM_DEFAULT_HT40_2SDIFF 0x0
  573. #define EEPROM_DEFAULT_HT20_DIFF 2
  574. #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
  575. #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0
  576. #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0
  577. #define RF_OPTION1 0x79
  578. #define RF_OPTION2 0x7A
  579. #define RF_OPTION3 0x7B
  580. #define RF_OPTION4 0x7C
  581. #define EEPROM_DEFAULT_PID 0x1234
  582. #define EEPROM_DEFAULT_VID 0x5678
  583. #define EEPROM_DEFAULT_CUSTOMERID 0xAB
  584. #define EEPROM_DEFAULT_SUBCUSTOMERID 0xCD
  585. #define EEPROM_DEFAULT_VERSION 0
  586. #define EEPROM_CHANNEL_PLAN_FCC 0x0
  587. #define EEPROM_CHANNEL_PLAN_IC 0x1
  588. #define EEPROM_CHANNEL_PLAN_ETSI 0x2
  589. #define EEPROM_CHANNEL_PLAN_SPAIN 0x3
  590. #define EEPROM_CHANNEL_PLAN_FRANCE 0x4
  591. #define EEPROM_CHANNEL_PLAN_MKK 0x5
  592. #define EEPROM_CHANNEL_PLAN_MKK1 0x6
  593. #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
  594. #define EEPROM_CHANNEL_PLAN_TELEC 0x8
  595. #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
  596. #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
  597. #define EEPROM_CHANNEL_PLAN_NCC 0xB
  598. #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
  599. #define EEPROM_CID_DEFAULT 0x0
  600. #define EEPROM_CID_TOSHIBA 0x4
  601. #define EEPROM_CID_CCX 0x10
  602. #define EEPROM_CID_QMI 0x0D
  603. #define EEPROM_CID_WHQL 0xFE
  604. #define RTL8188E_EEPROM_ID 0x8129
  605. #define EEPROM_HPON 0x02
  606. #define EEPROM_CLK 0x06
  607. #define EEPROM_TESTR 0x08
  608. #define EEPROM_TXPOWERCCK 0x10
  609. #define EEPROM_TXPOWERHT40_1S 0x16
  610. #define EEPROM_TXPOWERHT20DIFF 0x1B
  611. #define EEPROM_TXPOWER_OFDMDIFF 0x1B
  612. #define EEPROM_TX_PWR_INX 0x10
  613. #define EEPROM_CHANNELPLAN 0xB8
  614. #define EEPROM_XTAL_88E 0xB9
  615. #define EEPROM_THERMAL_METER_88E 0xBA
  616. #define EEPROM_IQK_LCK_88E 0xBB
  617. #define EEPROM_RF_BOARD_OPTION_88E 0xC1
  618. #define EEPROM_RF_FEATURE_OPTION_88E 0xC2
  619. #define EEPROM_RF_BT_SETTING_88E 0xC3
  620. #define EEPROM_VERSION 0xC4
  621. #define EEPROM_CUSTOMER_ID 0xC5
  622. #define EEPROM_RF_ANTENNA_OPT_88E 0xC9
  623. #define EEPROM_MAC_ADDR 0xD0
  624. #define EEPROM_VID 0xD6
  625. #define EEPROM_DID 0xD8
  626. #define EEPROM_SVID 0xDA
  627. #define EEPROM_SMID 0xDC
  628. #define STOPBECON BIT(6)
  629. #define STOPHIGHT BIT(5)
  630. #define STOPMGT BIT(4)
  631. #define STOPVO BIT(3)
  632. #define STOPVI BIT(2)
  633. #define STOPBE BIT(1)
  634. #define STOPBK BIT(0)
  635. #define RCR_APPFCS BIT(31)
  636. #define RCR_APP_MIC BIT(30)
  637. #define RCR_APP_ICV BIT(29)
  638. #define RCR_APP_PHYST_RXFF BIT(28)
  639. #define RCR_APP_BA_SSN BIT(27)
  640. #define RCR_ENMBID BIT(24)
  641. #define RCR_LSIGEN BIT(23)
  642. #define RCR_MFBEN BIT(22)
  643. #define RCR_HTC_LOC_CTRL BIT(14)
  644. #define RCR_AMF BIT(13)
  645. #define RCR_ACF BIT(12)
  646. #define RCR_ADF BIT(11)
  647. #define RCR_AICV BIT(9)
  648. #define RCR_ACRC32 BIT(8)
  649. #define RCR_CBSSID_BCN BIT(7)
  650. #define RCR_CBSSID_DATA BIT(6)
  651. #define RCR_CBSSID RCR_CBSSID_DATA
  652. #define RCR_APWRMGT BIT(5)
  653. #define RCR_ADD3 BIT(4)
  654. #define RCR_AB BIT(3)
  655. #define RCR_AM BIT(2)
  656. #define RCR_APM BIT(1)
  657. #define RCR_AAP BIT(0)
  658. #define RCR_MXDMA_OFFSET 8
  659. #define RCR_FIFO_OFFSET 13
  660. #define RSV_CTRL 0x001C
  661. #define RD_CTRL 0x0524
  662. #define REG_USB_INFO 0xFE17
  663. #define REG_USB_SPECIAL_OPTION 0xFE55
  664. #define REG_USB_DMA_AGG_TO 0xFE5B
  665. #define REG_USB_AGG_TO 0xFE5C
  666. #define REG_USB_AGG_TH 0xFE5D
  667. #define REG_USB_VID 0xFE60
  668. #define REG_USB_PID 0xFE62
  669. #define REG_USB_OPTIONAL 0xFE64
  670. #define REG_USB_CHIRP_K 0xFE65
  671. #define REG_USB_PHY 0xFE66
  672. #define REG_USB_MAC_ADDR 0xFE70
  673. #define REG_USB_HRPWM 0xFE58
  674. #define REG_USB_HCPWM 0xFE57
  675. #define SW18_FPWM BIT(3)
  676. #define ISO_MD2PP BIT(0)
  677. #define ISO_UA2USB BIT(1)
  678. #define ISO_UD2CORE BIT(2)
  679. #define ISO_PA2PCIE BIT(3)
  680. #define ISO_PD2CORE BIT(4)
  681. #define ISO_IP2MAC BIT(5)
  682. #define ISO_DIOP BIT(6)
  683. #define ISO_DIOE BIT(7)
  684. #define ISO_EB2CORE BIT(8)
  685. #define ISO_DIOR BIT(9)
  686. #define PWC_EV25V BIT(14)
  687. #define PWC_EV12V BIT(15)
  688. #define FEN_BBRSTB BIT(0)
  689. #define FEN_BB_GLB_RSTN BIT(1)
  690. #define FEN_USBA BIT(2)
  691. #define FEN_UPLL BIT(3)
  692. #define FEN_USBD BIT(4)
  693. #define FEN_DIO_PCIE BIT(5)
  694. #define FEN_PCIEA BIT(6)
  695. #define FEN_PPLL BIT(7)
  696. #define FEN_PCIED BIT(8)
  697. #define FEN_DIOE BIT(9)
  698. #define FEN_CPUEN BIT(10)
  699. #define FEN_DCORE BIT(11)
  700. #define FEN_ELDR BIT(12)
  701. #define FEN_DIO_RF BIT(13)
  702. #define FEN_HWPDN BIT(14)
  703. #define FEN_MREGEN BIT(15)
  704. #define PFM_LDALL BIT(0)
  705. #define PFM_ALDN BIT(1)
  706. #define PFM_LDKP BIT(2)
  707. #define PFM_WOWL BIT(3)
  708. #define ENPDN BIT(4)
  709. #define PDN_PL BIT(5)
  710. #define APFM_ONMAC BIT(8)
  711. #define APFM_OFF BIT(9)
  712. #define APFM_RSM BIT(10)
  713. #define AFSM_HSUS BIT(11)
  714. #define AFSM_PCIE BIT(12)
  715. #define APDM_MAC BIT(13)
  716. #define APDM_HOST BIT(14)
  717. #define APDM_HPDN BIT(15)
  718. #define RDY_MACON BIT(16)
  719. #define SUS_HOST BIT(17)
  720. #define ROP_ALD BIT(20)
  721. #define ROP_PWR BIT(21)
  722. #define ROP_SPS BIT(22)
  723. #define SOP_MRST BIT(25)
  724. #define SOP_FUSE BIT(26)
  725. #define SOP_ABG BIT(27)
  726. #define SOP_AMB BIT(28)
  727. #define SOP_RCK BIT(29)
  728. #define SOP_A8M BIT(30)
  729. #define XOP_BTCK BIT(31)
  730. #define ANAD16V_EN BIT(0)
  731. #define ANA8M BIT(1)
  732. #define MACSLP BIT(4)
  733. #define LOADER_CLK_EN BIT(5)
  734. #define _80M_SSC_DIS BIT(7)
  735. #define _80M_SSC_EN_HO BIT(8)
  736. #define PHY_SSC_RSTB BIT(9)
  737. #define SEC_CLK_EN BIT(10)
  738. #define MAC_CLK_EN BIT(11)
  739. #define SYS_CLK_EN BIT(12)
  740. #define RING_CLK_EN BIT(13)
  741. #define BOOT_FROM_EEPROM BIT(4)
  742. #define EEPROM_EN BIT(5)
  743. #define AFE_BGEN BIT(0)
  744. #define AFE_MBEN BIT(1)
  745. #define MAC_ID_EN BIT(7)
  746. #define WLOCK_ALL BIT(0)
  747. #define WLOCK_00 BIT(1)
  748. #define WLOCK_04 BIT(2)
  749. #define WLOCK_08 BIT(3)
  750. #define WLOCK_40 BIT(4)
  751. #define R_DIS_PRST_0 BIT(5)
  752. #define R_DIS_PRST_1 BIT(6)
  753. #define LOCK_ALL_EN BIT(7)
  754. #define RF_EN BIT(0)
  755. #define RF_RSTB BIT(1)
  756. #define RF_SDMRSTB BIT(2)
  757. #define LDA15_EN BIT(0)
  758. #define LDA15_STBY BIT(1)
  759. #define LDA15_OBUF BIT(2)
  760. #define LDA15_REG_VOS BIT(3)
  761. #define _LDA15_VOADJ(x) (((x) & 0x7) << 4)
  762. #define LDV12_EN BIT(0)
  763. #define LDV12_SDBY BIT(1)
  764. #define LPLDO_HSM BIT(2)
  765. #define LPLDO_LSM_DIS BIT(3)
  766. #define _LDV12_VADJ(x) (((x) & 0xF) << 4)
  767. #define XTAL_EN BIT(0)
  768. #define XTAL_BSEL BIT(1)
  769. #define _XTAL_BOSC(x) (((x) & 0x3) << 2)
  770. #define _XTAL_CADJ(x) (((x) & 0xF) << 4)
  771. #define XTAL_GATE_USB BIT(8)
  772. #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9)
  773. #define XTAL_GATE_AFE BIT(11)
  774. #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12)
  775. #define XTAL_RF_GATE BIT(14)
  776. #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15)
  777. #define XTAL_GATE_DIG BIT(17)
  778. #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18)
  779. #define XTAL_BT_GATE BIT(20)
  780. #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21)
  781. #define _XTAL_GPIO(x) (((x) & 0x7) << 23)
  782. #define CKDLY_AFE BIT(26)
  783. #define CKDLY_USB BIT(27)
  784. #define CKDLY_DIG BIT(28)
  785. #define CKDLY_BT BIT(29)
  786. #define APLL_EN BIT(0)
  787. #define APLL_320_EN BIT(1)
  788. #define APLL_FREF_SEL BIT(2)
  789. #define APLL_EDGE_SEL BIT(3)
  790. #define APLL_WDOGB BIT(4)
  791. #define APLL_LPFEN BIT(5)
  792. #define APLL_REF_CLK_13MHZ 0x1
  793. #define APLL_REF_CLK_19_2MHZ 0x2
  794. #define APLL_REF_CLK_20MHZ 0x3
  795. #define APLL_REF_CLK_25MHZ 0x4
  796. #define APLL_REF_CLK_26MHZ 0x5
  797. #define APLL_REF_CLK_38_4MHZ 0x6
  798. #define APLL_REF_CLK_40MHZ 0x7
  799. #define APLL_320EN BIT(14)
  800. #define APLL_80EN BIT(15)
  801. #define APLL_1MEN BIT(24)
  802. #define ALD_EN BIT(18)
  803. #define EF_PD BIT(19)
  804. #define EF_FLAG BIT(31)
  805. #define EF_TRPT BIT(7)
  806. #define LDOE25_EN BIT(31)
  807. #define RSM_EN BIT(0)
  808. #define TIMER_EN BIT(4)
  809. #define TRSW0EN BIT(2)
  810. #define TRSW1EN BIT(3)
  811. #define EROM_EN BIT(4)
  812. #define ENBT BIT(5)
  813. #define ENUART BIT(8)
  814. #define UART_910 BIT(9)
  815. #define ENPMAC BIT(10)
  816. #define SIC_SWRST BIT(11)
  817. #define ENSIC BIT(12)
  818. #define SIC_23 BIT(13)
  819. #define ENHDP BIT(14)
  820. #define SIC_LBK BIT(15)
  821. #define LED0PL BIT(4)
  822. #define LED1PL BIT(12)
  823. #define LED0DIS BIT(7)
  824. #define MCUFWDL_EN BIT(0)
  825. #define MCUFWDL_RDY BIT(1)
  826. #define FWDL_CHKSUM_RPT BIT(2)
  827. #define MACINI_RDY BIT(3)
  828. #define BBINI_RDY BIT(4)
  829. #define RFINI_RDY BIT(5)
  830. #define WINTINI_RDY BIT(6)
  831. #define CPRST BIT(23)
  832. #define XCLK_VLD BIT(0)
  833. #define ACLK_VLD BIT(1)
  834. #define UCLK_VLD BIT(2)
  835. #define PCLK_VLD BIT(3)
  836. #define PCIRSTB BIT(4)
  837. #define V15_VLD BIT(5)
  838. #define TRP_B15V_EN BIT(7)
  839. #define SIC_IDLE BIT(8)
  840. #define BD_MAC2 BIT(9)
  841. #define BD_MAC1 BIT(10)
  842. #define IC_MACPHY_MODE BIT(11)
  843. #define VENDOR_ID BIT(19)
  844. #define PAD_HWPD_IDN BIT(22)
  845. #define TRP_VAUX_EN BIT(23)
  846. #define TRP_BT_EN BIT(24)
  847. #define BD_PKG_SEL BIT(25)
  848. #define BD_HCI_SEL BIT(26)
  849. #define TYPE_ID BIT(27)
  850. #define CHIP_VER_RTL_MASK 0xF000
  851. #define CHIP_VER_RTL_SHIFT 12
  852. #define REG_LBMODE (REG_CR + 3)
  853. #define HCI_TXDMA_EN BIT(0)
  854. #define HCI_RXDMA_EN BIT(1)
  855. #define TXDMA_EN BIT(2)
  856. #define RXDMA_EN BIT(3)
  857. #define PROTOCOL_EN BIT(4)
  858. #define SCHEDULE_EN BIT(5)
  859. #define MACTXEN BIT(6)
  860. #define MACRXEN BIT(7)
  861. #define ENSWBCN BIT(8)
  862. #define ENSEC BIT(9)
  863. #define _NETTYPE(x) (((x) & 0x3) << 16)
  864. #define MASK_NETTYPE 0x30000
  865. #define NT_NO_LINK 0x0
  866. #define NT_LINK_AD_HOC 0x1
  867. #define NT_LINK_AP 0x2
  868. #define NT_AS_AP 0x3
  869. #define _LBMODE(x) (((x) & 0xF) << 24)
  870. #define MASK_LBMODE 0xF000000
  871. #define LOOPBACK_NORMAL 0x0
  872. #define LOOPBACK_IMMEDIATELY 0xB
  873. #define LOOPBACK_MAC_DELAY 0x3
  874. #define LOOPBACK_PHY 0x1
  875. #define LOOPBACK_DMA 0x7
  876. #define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
  877. #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
  878. #define _PSRX_MASK 0xF
  879. #define _PSTX_MASK 0xF0
  880. #define _PSRX(x) (x)
  881. #define _PSTX(x) ((x) << 4)
  882. #define PBP_64 0x0
  883. #define PBP_128 0x1
  884. #define PBP_256 0x2
  885. #define PBP_512 0x3
  886. #define PBP_1024 0x4
  887. #define RXDMA_ARBBW_EN BIT(0)
  888. #define RXSHFT_EN BIT(1)
  889. #define RXDMA_AGG_EN BIT(2)
  890. #define QS_VO_QUEUE BIT(8)
  891. #define QS_VI_QUEUE BIT(9)
  892. #define QS_BE_QUEUE BIT(10)
  893. #define QS_BK_QUEUE BIT(11)
  894. #define QS_MANAGER_QUEUE BIT(12)
  895. #define QS_HIGH_QUEUE BIT(13)
  896. #define HQSEL_VOQ BIT(0)
  897. #define HQSEL_VIQ BIT(1)
  898. #define HQSEL_BEQ BIT(2)
  899. #define HQSEL_BKQ BIT(3)
  900. #define HQSEL_MGTQ BIT(4)
  901. #define HQSEL_HIQ BIT(5)
  902. #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
  903. #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
  904. #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
  905. #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8)
  906. #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6)
  907. #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4)
  908. #define QUEUE_LOW 1
  909. #define QUEUE_NORMAL 2
  910. #define QUEUE_HIGH 3
  911. #define _LLT_NO_ACTIVE 0x0
  912. #define _LLT_WRITE_ACCESS 0x1
  913. #define _LLT_READ_ACCESS 0x2
  914. #define _LLT_INIT_DATA(x) ((x) & 0xFF)
  915. #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
  916. #define _LLT_OP(x) (((x) & 0x3) << 30)
  917. #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
  918. #define BB_WRITE_READ_MASK (BIT(31) | BIT(30))
  919. #define BB_WRITE_EN BIT(30)
  920. #define BB_READ_EN BIT(31)
  921. #define _HPQ(x) ((x) & 0xFF)
  922. #define _LPQ(x) (((x) & 0xFF) << 8)
  923. #define _PUBQ(x) (((x) & 0xFF) << 16)
  924. #define _NPQ(x) ((x) & 0xFF)
  925. #define HPQ_PUBLIC_DIS BIT(24)
  926. #define LPQ_PUBLIC_DIS BIT(25)
  927. #define LD_RQPN BIT(31)
  928. #define BCN_VALID BIT(16)
  929. #define BCN_HEAD(x) (((x) & 0xFF) << 8)
  930. #define BCN_HEAD_MASK 0xFF00
  931. #define BLK_DESC_NUM_SHIFT 4
  932. #define BLK_DESC_NUM_MASK 0xF
  933. #define DROP_DATA_EN BIT(9)
  934. #define EN_AMPDU_RTY_NEW BIT(7)
  935. #define _INIRTSMCS_SEL(x) ((x) & 0x3F)
  936. #define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
  937. #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
  938. #define RATE_REG_BITMAP_ALL 0xFFFFF
  939. #define _RRSC_BITMAP(x) ((x) & 0xFFFFF)
  940. #define _RRSR_RSC(x) (((x) & 0x3) << 21)
  941. #define RRSR_RSC_RESERVED 0x0
  942. #define RRSR_RSC_UPPER_SUBCHANNEL 0x1
  943. #define RRSR_RSC_LOWER_SUBCHANNEL 0x2
  944. #define RRSR_RSC_DUPLICATE_MODE 0x3
  945. #define USE_SHORT_G1 BIT(20)
  946. #define _AGGLMT_MCS0(x) ((x) & 0xF)
  947. #define _AGGLMT_MCS1(x) (((x) & 0xF) << 4)
  948. #define _AGGLMT_MCS2(x) (((x) & 0xF) << 8)
  949. #define _AGGLMT_MCS3(x) (((x) & 0xF) << 12)
  950. #define _AGGLMT_MCS4(x) (((x) & 0xF) << 16)
  951. #define _AGGLMT_MCS5(x) (((x) & 0xF) << 20)
  952. #define _AGGLMT_MCS6(x) (((x) & 0xF) << 24)
  953. #define _AGGLMT_MCS7(x) (((x) & 0xF) << 28)
  954. #define RETRY_LIMIT_SHORT_SHIFT 8
  955. #define RETRY_LIMIT_LONG_SHIFT 0
  956. #define _DARF_RC1(x) ((x) & 0x1F)
  957. #define _DARF_RC2(x) (((x) & 0x1F) << 8)
  958. #define _DARF_RC3(x) (((x) & 0x1F) << 16)
  959. #define _DARF_RC4(x) (((x) & 0x1F) << 24)
  960. #define _DARF_RC5(x) ((x) & 0x1F)
  961. #define _DARF_RC6(x) (((x) & 0x1F) << 8)
  962. #define _DARF_RC7(x) (((x) & 0x1F) << 16)
  963. #define _DARF_RC8(x) (((x) & 0x1F) << 24)
  964. #define _RARF_RC1(x) ((x) & 0x1F)
  965. #define _RARF_RC2(x) (((x) & 0x1F) << 8)
  966. #define _RARF_RC3(x) (((x) & 0x1F) << 16)
  967. #define _RARF_RC4(x) (((x) & 0x1F) << 24)
  968. #define _RARF_RC5(x) ((x) & 0x1F)
  969. #define _RARF_RC6(x) (((x) & 0x1F) << 8)
  970. #define _RARF_RC7(x) (((x) & 0x1F) << 16)
  971. #define _RARF_RC8(x) (((x) & 0x1F) << 24)
  972. #define AC_PARAM_TXOP_LIMIT_OFFSET 16
  973. #define AC_PARAM_ECW_MAX_OFFSET 12
  974. #define AC_PARAM_ECW_MIN_OFFSET 8
  975. #define AC_PARAM_AIFS_OFFSET 0
  976. #define _AIFS(x) (x)
  977. #define _ECW_MAX_MIN(x) ((x) << 8)
  978. #define _TXOP_LIMIT(x) ((x) << 16)
  979. #define _BCNIFS(x) ((x) & 0xFF)
  980. #define _BCNECW(x) ((((x) & 0xF)) << 8)
  981. #define _LRL(x) ((x) & 0x3F)
  982. #define _SRL(x) (((x) & 0x3F) << 8)
  983. #define _SIFS_CCK_CTX(x) ((x) & 0xFF)
  984. #define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8);
  985. #define _SIFS_OFDM_CTX(x) ((x) & 0xFF)
  986. #define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8);
  987. #define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8)
  988. #define DIS_EDCA_CNT_DWN BIT(11)
  989. #define EN_MBSSID BIT(1)
  990. #define EN_TXBCN_RPT BIT(2)
  991. #define EN_BCN_FUNCTION BIT(3)
  992. #define TSFTR_RST BIT(0)
  993. #define TSFTR1_RST BIT(1)
  994. #define STOP_BCNQ BIT(6)
  995. #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4)
  996. #define DIS_TSF_UDT0_TEST_CHIP BIT(5)
  997. #define ACMHW_HWEN BIT(0)
  998. #define ACMHW_BEQEN BIT(1)
  999. #define ACMHW_VIQEN BIT(2)
  1000. #define ACMHW_VOQEN BIT(3)
  1001. #define ACMHW_BEQSTATUS BIT(4)
  1002. #define ACMHW_VIQSTATUS BIT(5)
  1003. #define ACMHW_VOQSTATUS BIT(6)
  1004. #define APSDOFF BIT(6)
  1005. #define APSDOFF_STATUS BIT(7)
  1006. #define BW_20MHZ BIT(2)
  1007. #define RATE_BITMAP_ALL 0xFFFFF
  1008. #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1
  1009. #define TSFRST BIT(0)
  1010. #define DIS_GCLK BIT(1)
  1011. #define PAD_SEL BIT(2)
  1012. #define PWR_ST BIT(6)
  1013. #define PWRBIT_OW_EN BIT(7)
  1014. #define ACRC BIT(8)
  1015. #define CFENDFORM BIT(9)
  1016. #define ICV BIT(10)
  1017. #define AAP BIT(0)
  1018. #define APM BIT(1)
  1019. #define AM BIT(2)
  1020. #define AB BIT(3)
  1021. #define ADD3 BIT(4)
  1022. #define APWRMGT BIT(5)
  1023. #define CBSSID BIT(6)
  1024. #define CBSSID_DATA BIT(6)
  1025. #define CBSSID_BCN BIT(7)
  1026. #define ACRC32 BIT(8)
  1027. #define AICV BIT(9)
  1028. #define ADF BIT(11)
  1029. #define ACF BIT(12)
  1030. #define AMF BIT(13)
  1031. #define HTC_LOC_CTRL BIT(14)
  1032. #define UC_DATA_EN BIT(16)
  1033. #define BM_DATA_EN BIT(17)
  1034. #define MFBEN BIT(22)
  1035. #define LSIGEN BIT(23)
  1036. #define ENMBID BIT(24)
  1037. #define APP_BASSN BIT(27)
  1038. #define APP_PHYSTS BIT(28)
  1039. #define APP_ICV BIT(29)
  1040. #define APP_MIC BIT(30)
  1041. #define APP_FCS BIT(31)
  1042. #define _MIN_SPACE(x) ((x) & 0x7)
  1043. #define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3)
  1044. #define RXERR_TYPE_OFDM_PPDU 0
  1045. #define RXERR_TYPE_OFDM_FALSE_ALARM 1
  1046. #define RXERR_TYPE_OFDM_MPDU_OK 2
  1047. #define RXERR_TYPE_OFDM_MPDU_FAIL 3
  1048. #define RXERR_TYPE_CCK_PPDU 4
  1049. #define RXERR_TYPE_CCK_FALSE_ALARM 5
  1050. #define RXERR_TYPE_CCK_MPDU_OK 6
  1051. #define RXERR_TYPE_CCK_MPDU_FAIL 7
  1052. #define RXERR_TYPE_HT_PPDU 8
  1053. #define RXERR_TYPE_HT_FALSE_ALARM 9
  1054. #define RXERR_TYPE_HT_MPDU_TOTAL 10
  1055. #define RXERR_TYPE_HT_MPDU_OK 11
  1056. #define RXERR_TYPE_HT_MPDU_FAIL 12
  1057. #define RXERR_TYPE_RX_FULL_DROP 15
  1058. #define RXERR_COUNTER_MASK 0xFFFFF
  1059. #define RXERR_RPT_RST BIT(27)
  1060. #define _RXERR_RPT_SEL(type) ((type) << 28)
  1061. #define SCR_TXUSEDK BIT(0)
  1062. #define SCR_RXUSEDK BIT(1)
  1063. #define SCR_TXENCENABLE BIT(2)
  1064. #define SCR_RXDECENABLE BIT(3)
  1065. #define SCR_SKBYA2 BIT(4)
  1066. #define SCR_NOSKMC BIT(5)
  1067. #define SCR_TXBCUSEDK BIT(6)
  1068. #define SCR_RXBCUSEDK BIT(7)
  1069. #define USB_IS_HIGH_SPEED 0
  1070. #define USB_IS_FULL_SPEED 1
  1071. #define USB_SPEED_MASK BIT(5)
  1072. #define USB_NORMAL_SIE_EP_MASK 0xF
  1073. #define USB_NORMAL_SIE_EP_SHIFT 4
  1074. #define USB_TEST_EP_MASK 0x30
  1075. #define USB_TEST_EP_SHIFT 4
  1076. #define USB_AGG_EN BIT(3)
  1077. #define MAC_ADDR_LEN 6
  1078. #define LAST_ENTRY_OF_TX_PKT_BUFFER 175/*255 88e*/
  1079. #define POLLING_LLT_THRESHOLD 20
  1080. #define POLLING_READY_TIMEOUT_COUNT 3000
  1081. #define MAX_MSS_DENSITY_2T 0x13
  1082. #define MAX_MSS_DENSITY_1T 0x0A
  1083. #define EPROM_CMD_OPERATING_MODE_MASK ((1<<7)|(1<<6))
  1084. #define EPROM_CMD_CONFIG 0x3
  1085. #define EPROM_CMD_LOAD 1
  1086. #define HWSET_MAX_SIZE_92S HWSET_MAX_SIZE
  1087. #define HAL_8192C_HW_GPIO_WPS_BIT BIT(2)
  1088. #define RPMAC_RESET 0x100
  1089. #define RPMAC_TXSTART 0x104
  1090. #define RPMAC_TXLEGACYSIG 0x108
  1091. #define RPMAC_TXHTSIG1 0x10c
  1092. #define RPMAC_TXHTSIG2 0x110
  1093. #define RPMAC_PHYDEBUG 0x114
  1094. #define RPMAC_TXPACKETNUM 0x118
  1095. #define RPMAC_TXIDLE 0x11c
  1096. #define RPMAC_TXMACHEADER0 0x120
  1097. #define RPMAC_TXMACHEADER1 0x124
  1098. #define RPMAC_TXMACHEADER2 0x128
  1099. #define RPMAC_TXMACHEADER3 0x12c
  1100. #define RPMAC_TXMACHEADER4 0x130
  1101. #define RPMAC_TXMACHEADER5 0x134
  1102. #define RPMAC_TXDADATYPE 0x138
  1103. #define RPMAC_TXRANDOMSEED 0x13c
  1104. #define RPMAC_CCKPLCPPREAMBLE 0x140
  1105. #define RPMAC_CCKPLCPHEADER 0x144
  1106. #define RPMAC_CCKCRC16 0x148
  1107. #define RPMAC_OFDMRXCRC32OK 0x170
  1108. #define RPMAC_OFDMRXCRC32Er 0x174
  1109. #define RPMAC_OFDMRXPARITYER 0x178
  1110. #define RPMAC_OFDMRXCRC8ER 0x17c
  1111. #define RPMAC_CCKCRXRC16ER 0x180
  1112. #define RPMAC_CCKCRXRC32ER 0x184
  1113. #define RPMAC_CCKCRXRC32OK 0x188
  1114. #define RPMAC_TXSTATUS 0x18c
  1115. #define RFPGA0_RFMOD 0x800
  1116. #define RFPGA0_TXINFO 0x804
  1117. #define RFPGA0_PSDFUNCTION 0x808
  1118. #define RFPGA0_TXGAINSTAGE 0x80c
  1119. #define RFPGA0_RFTIMING1 0x810
  1120. #define RFPGA0_RFTIMING2 0x814
  1121. #define RFPGA0_XA_HSSIPARAMETER1 0x820
  1122. #define RFPGA0_XA_HSSIPARAMETER2 0x824
  1123. #define RFPGA0_XB_HSSIPARAMETER1 0x828
  1124. #define RFPGA0_XB_HSSIPARAMETER2 0x82c
  1125. #define RFPGA0_XA_LSSIPARAMETER 0x840
  1126. #define RFPGA0_XB_LSSIPARAMETER 0x844
  1127. #define RFPGA0_RFWAKEUPPARAMETER 0x850
  1128. #define RFPGA0_RFSLEEPUPPARAMETER 0x854
  1129. #define RFPGA0_XAB_SWITCHCONTROL 0x858
  1130. #define RFPGA0_XCD_SWITCHCONTROL 0x85c
  1131. #define RFPGA0_XA_RFINTERFACEOE 0x860
  1132. #define RFPGA0_XB_RFINTERFACEOE 0x864
  1133. #define RFPGA0_XAB_RFINTERFACESW 0x870
  1134. #define RFPGA0_XCD_RFINTERFACESW 0x874
  1135. #define rFPGA0_XAB_RFPARAMETER 0x878
  1136. #define rFPGA0_XCD_RFPARAMETER 0x87c
  1137. #define RFPGA0_ANALOGPARAMETER1 0x880
  1138. #define RFPGA0_ANALOGPARAMETER2 0x884
  1139. #define RFPGA0_ANALOGPARAMETER3 0x888
  1140. #define RFPGA0_ANALOGPARAMETER4 0x88c
  1141. #define RFPGA0_XA_LSSIREADBACK 0x8a0
  1142. #define RFPGA0_XB_LSSIREADBACK 0x8a4
  1143. #define RFPGA0_XC_LSSIREADBACK 0x8a8
  1144. #define RFPGA0_XD_LSSIREADBACK 0x8ac
  1145. #define RFPGA0_PSDREPORT 0x8b4
  1146. #define TRANSCEIVEA_HSPI_READBACK 0x8b8
  1147. #define TRANSCEIVEB_HSPI_READBACK 0x8bc
  1148. #define REG_SC_CNT 0x8c4
  1149. #define RFPGA0_XAB_RFINTERFACERB 0x8e0
  1150. #define RFPGA0_XCD_RFINTERFACERB 0x8e4
  1151. #define RFPGA1_RFMOD 0x900
  1152. #define RFPGA1_TXBLOCK 0x904
  1153. #define RFPGA1_DEBUGSELECT 0x908
  1154. #define RFPGA1_TXINFO 0x90c
  1155. #define RCCK0_SYSTEM 0xa00
  1156. #define RCCK0_AFESETTING 0xa04
  1157. #define RCCK0_CCA 0xa08
  1158. #define RCCK0_RXAGC1 0xa0c
  1159. #define RCCK0_RXAGC2 0xa10
  1160. #define RCCK0_RXHP 0xa14
  1161. #define RCCK0_DSPPARAMETER1 0xa18
  1162. #define RCCK0_DSPPARAMETER2 0xa1c
  1163. #define RCCK0_TXFILTER1 0xa20
  1164. #define RCCK0_TXFILTER2 0xa24
  1165. #define RCCK0_DEBUGPORT 0xa28
  1166. #define RCCK0_FALSEALARMREPORT 0xa2c
  1167. #define RCCK0_TRSSIREPORT 0xa50
  1168. #define RCCK0_RXREPORT 0xa54
  1169. #define RCCK0_FACOUNTERLOWER 0xa5c
  1170. #define RCCK0_FACOUNTERUPPER 0xa58
  1171. #define RCCK0_CCA_CNT 0xa60
  1172. /* PageB(0xB00) */
  1173. #define RPDP_ANTA 0xb00
  1174. #define RPDP_ANTA_4 0xb04
  1175. #define RPDP_ANTA_8 0xb08
  1176. #define RPDP_ANTA_C 0xb0c
  1177. #define RPDP_ANTA_10 0xb10
  1178. #define RPDP_ANTA_14 0xb14
  1179. #define RPDP_ANTA_18 0xb18
  1180. #define RPDP_ANTA_1C 0xb1c
  1181. #define RPDP_ANTA_20 0xb20
  1182. #define RPDP_ANTA_24 0xb24
  1183. #define RCONFIG_PMPD_ANTA 0xb28
  1184. #define RCONFIG_RAM64X16 0xb2c
  1185. #define RBNDA 0xb30
  1186. #define RHSSIPAR 0xb34
  1187. #define RCONFIG_ANTA 0xb68
  1188. #define RCONFIG_ANTB 0xb6c
  1189. #define RPDP_ANTB 0xb70
  1190. #define RPDP_ANTB_4 0xb74
  1191. #define RPDP_ANTB_8 0xb78
  1192. #define RPDP_ANTB_C 0xb7c
  1193. #define RPDP_ANTB_10 0xb80
  1194. #define RPDP_ANTB_14 0xb84
  1195. #define RPDP_ANTB_18 0xb88
  1196. #define RPDP_ANTB_1C 0xb8c
  1197. #define RPDP_ANTB_20 0xb90
  1198. #define RPDP_ANTB_24 0xb94
  1199. #define RCONFIG_PMPD_ANTB 0xb98
  1200. #define RBNDB 0xba0
  1201. #define RAPK 0xbd8
  1202. #define rPm_Rx0_AntA 0xbdc
  1203. #define rPm_Rx1_AntA 0xbe0
  1204. #define rPm_Rx2_AntA 0xbe4
  1205. #define rPm_Rx3_AntA 0xbe8
  1206. #define rPm_Rx0_AntB 0xbec
  1207. #define rPm_Rx1_AntB 0xbf0
  1208. #define rPm_Rx2_AntB 0xbf4
  1209. #define rPm_Rx3_AntB 0xbf8
  1210. /*Page C*/
  1211. #define ROFDM0_LSTF 0xc00
  1212. #define ROFDM0_TRXPATHENABLE 0xc04
  1213. #define ROFDM0_TRMUXPAR 0xc08
  1214. #define ROFDM0_TRSWISOLATION 0xc0c
  1215. #define ROFDM0_XARXAFE 0xc10
  1216. #define ROFDM0_XARXIQIMBAL 0xc14
  1217. #define ROFDM0_XBRXAFE 0xc18
  1218. #define ROFDM0_XBRXIQIMBAL 0xc1c
  1219. #define ROFDM0_XCRXAFE 0xc20
  1220. #define ROFDM0_XCRXIQIMBAL 0xc24
  1221. #define ROFDM0_XDRXAFE 0xc28
  1222. #define ROFDM0_XDRXIQIMBAL 0xc2c
  1223. #define ROFDM0_RXDETECTOR1 0xc30
  1224. #define ROFDM0_RXDETECTOR2 0xc34
  1225. #define ROFDM0_RXDETECTOR3 0xc38
  1226. #define ROFDM0_RXDETECTOR4 0xc3c
  1227. #define ROFDM0_RXDSP 0xc40
  1228. #define ROFDM0_CFOANDDAGC 0xc44
  1229. #define ROFDM0_CCADROPTHRES 0xc48
  1230. #define ROFDM0_ECCATHRES 0xc4c
  1231. #define ROFDM0_XAAGCCORE1 0xc50
  1232. #define ROFDM0_XAAGCCORE2 0xc54
  1233. #define ROFDM0_XBAGCCORE1 0xc58
  1234. #define ROFDM0_XBAGCCORE2 0xc5c
  1235. #define ROFDM0_XCAGCCORE1 0xc60
  1236. #define ROFDM0_XCAGCCORE2 0xc64
  1237. #define ROFDM0_XDAGCCORE1 0xc68
  1238. #define ROFDM0_XDAGCCORE2 0xc6c
  1239. #define ROFDM0_AGCPARAMETER1 0xc70
  1240. #define ROFDM0_AGCPARAMETER2 0xc74
  1241. #define ROFDM0_AGCRSSITABLE 0xc78
  1242. #define ROFDM0_HTSTFAGC 0xc7c
  1243. #define ROFDM0_XATXIQIMBAL 0xc80
  1244. #define ROFDM0_XATXAFE 0xc84
  1245. #define ROFDM0_XBTXIQIMBAL 0xc88
  1246. #define ROFDM0_XBTXAFE 0xc8c
  1247. #define ROFDM0_XCTXIQIMBAL 0xc90
  1248. #define ROFDM0_XCTXAFE 0xc94
  1249. #define ROFDM0_XDTXIQIMBAL 0xc98
  1250. #define ROFDM0_XDTXAFE 0xc9c
  1251. #define ROFDM0_RXIQEXTANTA 0xca0
  1252. #define ROFDM0_TXCOEFF1 0xca4
  1253. #define ROFDM0_TXCOEFF2 0xca8
  1254. #define ROFDM0_TXCOEFF3 0xcac
  1255. #define ROFDM0_TXCOEFF4 0xcb0
  1256. #define ROFDM0_TXCOEFF5 0xcb4
  1257. #define ROFDM0_TXCOEFF6 0xcb8
  1258. #define ROFDM0_RXHPPARAMETER 0xce0
  1259. #define ROFDM0_TXPSEUDONOISEWGT 0xce4
  1260. #define ROFDM0_FRAMESYNC 0xcf0
  1261. #define ROFDM0_DFSREPORT 0xcf4
  1262. #define ROFDM1_LSTF 0xd00
  1263. #define ROFDM1_TRXPATHENABLE 0xd04
  1264. #define ROFDM1_CF0 0xd08
  1265. #define ROFDM1_CSI1 0xd10
  1266. #define ROFDM1_SBD 0xd14
  1267. #define ROFDM1_CSI2 0xd18
  1268. #define ROFDM1_CFOTRACKING 0xd2c
  1269. #define ROFDM1_TRXMESAURE1 0xd34
  1270. #define ROFDM1_INTFDET 0xd3c
  1271. #define ROFDM1_PSEUDONOISESTATEAB 0xd50
  1272. #define ROFDM1_PSEUDONOISESTATECD 0xd54
  1273. #define ROFDM1_RXPSEUDONOISEWGT 0xd58
  1274. #define ROFDM_PHYCOUNTER1 0xda0
  1275. #define ROFDM_PHYCOUNTER2 0xda4
  1276. #define ROFDM_PHYCOUNTER3 0xda8
  1277. #define ROFDM_SHORTCFOAB 0xdac
  1278. #define ROFDM_SHORTCFOCD 0xdb0
  1279. #define ROFDM_LONGCFOAB 0xdb4
  1280. #define ROFDM_LONGCFOCD 0xdb8
  1281. #define ROFDM_TAILCF0AB 0xdbc
  1282. #define ROFDM_TAILCF0CD 0xdc0
  1283. #define ROFDM_PWMEASURE1 0xdc4
  1284. #define ROFDM_PWMEASURE2 0xdc8
  1285. #define ROFDM_BWREPORT 0xdcc
  1286. #define ROFDM_AGCREPORT 0xdd0
  1287. #define ROFDM_RXSNR 0xdd4
  1288. #define ROFDM_RXEVMCSI 0xdd8
  1289. #define ROFDM_SIGREPORT 0xddc
  1290. #define RTXAGC_A_RATE18_06 0xe00
  1291. #define RTXAGC_A_RATE54_24 0xe04
  1292. #define RTXAGC_A_CCK1_MCS32 0xe08
  1293. #define RTXAGC_A_MCS03_MCS00 0xe10
  1294. #define RTXAGC_A_MCS07_MCS04 0xe14
  1295. #define RTXAGC_A_MCS11_MCS08 0xe18
  1296. #define RTXAGC_A_MCS15_MCS12 0xe1c
  1297. #define RTXAGC_B_RATE18_06 0x830
  1298. #define RTXAGC_B_RATE54_24 0x834
  1299. #define RTXAGC_B_CCK1_55_MCS32 0x838
  1300. #define RTXAGC_B_MCS03_MCS00 0x83c
  1301. #define RTXAGC_B_MCS07_MCS04 0x848
  1302. #define RTXAGC_B_MCS11_MCS08 0x84c
  1303. #define RTXAGC_B_MCS15_MCS12 0x868
  1304. #define RTXAGC_B_CCK11_A_CCK2_11 0x86c
  1305. #define RFPGA0_IQK 0xe28
  1306. #define RTX_IQK_TONE_A 0xe30
  1307. #define RRX_IQK_TONE_A 0xe34
  1308. #define RTX_IQK_PI_A 0xe38
  1309. #define RRX_IQK_PI_A 0xe3c
  1310. #define RTX_IQK 0xe40
  1311. #define RRX_IQK 0xe44
  1312. #define RIQK_AGC_PTS 0xe48
  1313. #define RIQK_AGC_RSP 0xe4c
  1314. #define RTX_IQK_TONE_B 0xe50
  1315. #define RRX_IQK_TONE_B 0xe54
  1316. #define RTX_IQK_PI_B 0xe58
  1317. #define RRX_IQK_PI_B 0xe5c
  1318. #define RIQK_AGC_CONT 0xe60
  1319. #define RBLUE_TOOTH 0xe6c
  1320. #define RRX_WAIT_CCA 0xe70
  1321. #define RTX_CCK_RFON 0xe74
  1322. #define RTX_CCK_BBON 0xe78
  1323. #define RTX_OFDM_RFON 0xe7c
  1324. #define RTX_OFDM_BBON 0xe80
  1325. #define RTX_TO_RX 0xe84
  1326. #define RTX_TO_TX 0xe88
  1327. #define RRX_CCK 0xe8c
  1328. #define RTX_POWER_BEFORE_IQK_A 0xe94
  1329. #define RTX_POWER_AFTER_IQK_A 0xe9c
  1330. #define RRX_POWER_BEFORE_IQK_A 0xea0
  1331. #define RRX_POWER_BEFORE_IQK_A_2 0xea4
  1332. #define RRX_POWER_AFTER_IQK_A 0xea8
  1333. #define RRX_POWER_AFTER_IQK_A_2 0xeac
  1334. #define RTX_POWER_BEFORE_IQK_B 0xeb4
  1335. #define RTX_POWER_AFTER_IQK_B 0xebc
  1336. #define RRX_POWER_BEFORE_IQK_B 0xec0
  1337. #define RRX_POWER_BEFORE_IQK_B_2 0xec4
  1338. #define RRX_POWER_AFTER_IQK_B 0xec8
  1339. #define RRX_POWER_AFTER_IQK_B_2 0xecc
  1340. #define RRX_OFDM 0xed0
  1341. #define RRX_WAIT_RIFS 0xed4
  1342. #define RRX_TO_RX 0xed8
  1343. #define RSTANDBY 0xedc
  1344. #define RSLEEP 0xee0
  1345. #define RPMPD_ANAEN 0xeec
  1346. #define RZEBRA1_HSSIENABLE 0x0
  1347. #define RZEBRA1_TRXENABLE1 0x1
  1348. #define RZEBRA1_TRXENABLE2 0x2
  1349. #define RZEBRA1_AGC 0x4
  1350. #define RZEBRA1_CHARGEPUMP 0x5
  1351. #define RZEBRA1_CHANNEL 0x7
  1352. #define RZEBRA1_TXGAIN 0x8
  1353. #define RZEBRA1_TXLPF 0x9
  1354. #define RZEBRA1_RXLPF 0xb
  1355. #define RZEBRA1_RXHPFCORNER 0xc
  1356. #define RGLOBALCTRL 0
  1357. #define RRTL8256_TXLPF 19
  1358. #define RRTL8256_RXLPF 11
  1359. #define RRTL8258_TXLPF 0x11
  1360. #define RRTL8258_RXLPF 0x13
  1361. #define RRTL8258_RSSILPF 0xa
  1362. #define RF_AC 0x00
  1363. #define RF_IQADJ_G1 0x01
  1364. #define RF_IQADJ_G2 0x02
  1365. #define RF_POW_TRSW 0x05
  1366. #define RF_GAIN_RX 0x06
  1367. #define RF_GAIN_TX 0x07
  1368. #define RF_TXM_IDAC 0x08
  1369. #define RF_BS_IQGEN 0x0F
  1370. #define RF_MODE1 0x10
  1371. #define RF_MODE2 0x11
  1372. #define RF_RX_AGC_HP 0x12
  1373. #define RF_TX_AGC 0x13
  1374. #define RF_BIAS 0x14
  1375. #define RF_IPA 0x15
  1376. #define RF_POW_ABILITY 0x17
  1377. #define RF_MODE_AG 0x18
  1378. #define RRFCHANNEL 0x18
  1379. #define RF_CHNLBW 0x18
  1380. #define RF_TOP 0x19
  1381. #define RF_RX_G1 0x1A
  1382. #define RF_RX_G2 0x1B
  1383. #define RF_RX_BB2 0x1C
  1384. #define RF_RX_BB1 0x1D
  1385. #define RF_RCK1 0x1E
  1386. #define RF_RCK2 0x1F
  1387. #define RF_TX_G1 0x20
  1388. #define RF_TX_G2 0x21
  1389. #define RF_TX_G3 0x22
  1390. #define RF_TX_BB1 0x23
  1391. #define RF_T_METER 0x42
  1392. #define RF_SYN_G1 0x25
  1393. #define RF_SYN_G2 0x26
  1394. #define RF_SYN_G3 0x27
  1395. #define RF_SYN_G4 0x28
  1396. #define RF_SYN_G5 0x29
  1397. #define RF_SYN_G6 0x2A
  1398. #define RF_SYN_G7 0x2B
  1399. #define RF_SYN_G8 0x2C
  1400. #define RF_RCK_OS 0x30
  1401. #define RF_TXPA_G1 0x31
  1402. #define RF_TXPA_G2 0x32
  1403. #define RF_TXPA_G3 0x33
  1404. #define RF_TX_BIAS_A 0x35
  1405. #define RF_TX_BIAS_D 0x36
  1406. #define RF_LOBF_9 0x38
  1407. #define RF_RXRF_A3 0x3C
  1408. #define RF_TRSW 0x3F
  1409. #define RF_TXRF_A2 0x41
  1410. #define RF_TXPA_G4 0x46
  1411. #define RF_TXPA_A4 0x4B
  1412. #define RF_WE_LUT 0xEF
  1413. #define BBBRESETB 0x100
  1414. #define BGLOBALRESETB 0x200
  1415. #define BOFDMTXSTART 0x4
  1416. #define BCCKTXSTART 0x8
  1417. #define BCRC32DEBUG 0x100
  1418. #define BPMACLOOPBACK 0x10
  1419. #define BTXLSIG 0xffffff
  1420. #define BOFDMTXRATE 0xf
  1421. #define BOFDMTXRESERVED 0x10
  1422. #define BOFDMTXLENGTH 0x1ffe0
  1423. #define BOFDMTXPARITY 0x20000
  1424. #define BTXHTSIG1 0xffffff
  1425. #define BTXHTMCSRATE 0x7f
  1426. #define BTXHTBW 0x80
  1427. #define BTXHTLENGTH 0xffff00
  1428. #define BTXHTSIG2 0xffffff
  1429. #define BTXHTSMOOTHING 0x1
  1430. #define BTXHTSOUNDING 0x2
  1431. #define BTXHTRESERVED 0x4
  1432. #define BTXHTAGGREATION 0x8
  1433. #define BTXHTSTBC 0x30
  1434. #define BTXHTADVANCECODING 0x40
  1435. #define BTXHTSHORTGI 0x80
  1436. #define BTXHTNUMBERHT_LTF 0x300
  1437. #define BTXHTCRC8 0x3fc00
  1438. #define BCOUNTERRESET 0x10000
  1439. #define BNUMOFOFDMTX 0xffff
  1440. #define BNUMOFCCKTX 0xffff0000
  1441. #define BTXIDLEINTERVAL 0xffff
  1442. #define BOFDMSERVICE 0xffff0000
  1443. #define BTXMACHEADER 0xffffffff
  1444. #define BTXDATAINIT 0xff
  1445. #define BTXHTMODE 0x100
  1446. #define BTXDATATYPE 0x30000
  1447. #define BTXRANDOMSEED 0xffffffff
  1448. #define BCCKTXPREAMBLE 0x1
  1449. #define BCCKTXSFD 0xffff0000
  1450. #define BCCKTXSIG 0xff
  1451. #define BCCKTXSERVICE 0xff00
  1452. #define BCCKLENGTHEXT 0x8000
  1453. #define BCCKTXLENGHT 0xffff0000
  1454. #define BCCKTXCRC16 0xffff
  1455. #define BCCKTXSTATUS 0x1
  1456. #define BOFDMTXSTATUS 0x2
  1457. #define IS_BB_REG_OFFSET_92S(_offset) \
  1458. ((_offset >= 0x800) && (_offset <= 0xfff))
  1459. #define BRFMOD 0x1
  1460. #define BJAPANMODE 0x2
  1461. #define BCCKTXSC 0x30
  1462. #define BCCKEN 0x1000000
  1463. #define BOFDMEN 0x2000000
  1464. #define BOFDMRXADCPHASE 0x10000
  1465. #define BOFDMTXDACPHASE 0x40000
  1466. #define BXATXAGC 0x3f
  1467. #define BXBTXAGC 0xf00
  1468. #define BXCTXAGC 0xf000
  1469. #define BXDTXAGC 0xf0000
  1470. #define BPASTART 0xf0000000
  1471. #define BTRSTART 0x00f00000
  1472. #define BRFSTART 0x0000f000
  1473. #define BBBSTART 0x000000f0
  1474. #define BBBCCKSTART 0x0000000f
  1475. #define BPAEND 0xf
  1476. #define BTREND 0x0f000000
  1477. #define BRFEND 0x000f0000
  1478. #define BCCAMASK 0x000000f0
  1479. #define BR2RCCAMASK 0x00000f00
  1480. #define BHSSI_R2TDELAY 0xf8000000
  1481. #define BHSSI_T2RDELAY 0xf80000
  1482. #define BCONTXHSSI 0x400
  1483. #define BIGFROMCCK 0x200
  1484. #define BAGCADDRESS 0x3f
  1485. #define BRXHPTX 0x7000
  1486. #define BRXHP2RX 0x38000
  1487. #define BRXHPCCKINI 0xc0000
  1488. #define BAGCTXCODE 0xc00000
  1489. #define BAGCRXCODE 0x300000
  1490. #define B3WIREDATALENGTH 0x800
  1491. #define B3WIREADDREAALENGTH 0x400
  1492. #define B3WIRERFPOWERDOWN 0x1
  1493. #define B5GPAPEPOLARITY 0x40000000
  1494. #define B2GPAPEPOLARITY 0x80000000
  1495. #define BRFSW_TXDEFAULTANT 0x3
  1496. #define BRFSW_TXOPTIONANT 0x30
  1497. #define BRFSW_RXDEFAULTANT 0x300
  1498. #define BRFSW_RXOPTIONANT 0x3000
  1499. #define BRFSI_3WIREDATA 0x1
  1500. #define BRFSI_3WIRECLOCK 0x2
  1501. #define BRFSI_3WIRELOAD 0x4
  1502. #define BRFSI_3WIRERW 0x8
  1503. #define BRFSI_3WIRE 0xf
  1504. #define BRFSI_RFENV 0x10
  1505. #define BRFSI_TRSW 0x20
  1506. #define BRFSI_TRSWB 0x40
  1507. #define BRFSI_ANTSW 0x100
  1508. #define BRFSI_ANTSWB 0x200
  1509. #define BRFSI_PAPE 0x400
  1510. #define BRFSI_PAPE5G 0x800
  1511. #define BBANDSELECT 0x1
  1512. #define BHTSIG2_GI 0x80
  1513. #define BHTSIG2_SMOOTHING 0x01
  1514. #define BHTSIG2_SOUNDING 0x02
  1515. #define BHTSIG2_AGGREATON 0x08
  1516. #define BHTSIG2_STBC 0x30
  1517. #define BHTSIG2_ADVCODING 0x40
  1518. #define BHTSIG2_NUMOFHTLTF 0x300
  1519. #define BHTSIG2_CRC8 0x3fc
  1520. #define BHTSIG1_MCS 0x7f
  1521. #define BHTSIG1_BANDWIDTH 0x80
  1522. #define BHTSIG1_HTLENGTH 0xffff
  1523. #define BLSIG_RATE 0xf
  1524. #define BLSIG_RESERVED 0x10
  1525. #define BLSIG_LENGTH 0x1fffe
  1526. #define BLSIG_PARITY 0x20
  1527. #define BCCKRXPHASE 0x4
  1528. #define BLSSIREADADDRESS 0x7f800000
  1529. #define BLSSIREADEDGE 0x80000000
  1530. #define BLSSIREADBACKDATA 0xfffff
  1531. #define BLSSIREADOKFLAG 0x1000
  1532. #define BCCKSAMPLERATE 0x8
  1533. #define BREGULATOR0STANDBY 0x1
  1534. #define BREGULATORPLLSTANDBY 0x2
  1535. #define BREGULATOR1STANDBY 0x4
  1536. #define BPLLPOWERUP 0x8
  1537. #define BDPLLPOWERUP 0x10
  1538. #define BDA10POWERUP 0x20
  1539. #define BAD7POWERUP 0x200
  1540. #define BDA6POWERUP 0x2000
  1541. #define BXTALPOWERUP 0x4000
  1542. #define B40MDCLKPOWERUP 0x8000
  1543. #define BDA6DEBUGMODE 0x20000
  1544. #define BDA6SWING 0x380000
  1545. #define BADCLKPHASE 0x4000000
  1546. #define B80MCLKDELAY 0x18000000
  1547. #define BAFEWATCHDOGENABLE 0x20000000
  1548. #define BXTALCAP01 0xc0000000
  1549. #define BXTALCAP23 0x3
  1550. #define BXTALCAP92X 0x0f000000
  1551. #define BXTALCAP 0x0f000000
  1552. #define BINTDIFCLKENABLE 0x400
  1553. #define BEXTSIGCLKENABLE 0x800
  1554. #define BBANDGAP_MBIAS_POWERUP 0x10000
  1555. #define BAD11SH_GAIN 0xc0000
  1556. #define BAD11NPUT_RANGE 0x700000
  1557. #define BAD110P_CURRENT 0x3800000
  1558. #define BLPATH_LOOPBACK 0x4000000
  1559. #define BQPATH_LOOPBACK 0x8000000
  1560. #define BAFE_LOOPBACK 0x10000000
  1561. #define BDA10_SWING 0x7e0
  1562. #define BDA10_REVERSE 0x800
  1563. #define BDA_CLK_SOURCE 0x1000
  1564. #define BDA7INPUT_RANGE 0x6000
  1565. #define BDA7_GAIN 0x38000
  1566. #define BDA7OUTPUT_CM_MODE 0x40000
  1567. #define BDA7INPUT_CM_MODE 0x380000
  1568. #define BDA7CURRENT 0xc00000
  1569. #define BREGULATOR_ADJUST 0x7000000
  1570. #define BAD11POWERUP_ATTX 0x1
  1571. #define BDA10PS_ATTX 0x10
  1572. #define BAD11POWERUP_ATRX 0x100
  1573. #define BDA10PS_ATRX 0x1000
  1574. #define BCCKRX_AGC_FORMAT 0x200
  1575. #define BPSDFFT_SAMPLE_POINT 0xc000
  1576. #define BPSD_AVERAGE_NUM 0x3000
  1577. #define BIQPATH_CONTROL 0xc00
  1578. #define BPSD_FREQ 0x3ff
  1579. #define BPSD_ANTENNA_PATH 0x30
  1580. #define BPSD_IQ_SWITCH 0x40
  1581. #define BPSD_RX_TRIGGER 0x400000
  1582. #define BPSD_TX_TRIGGERCW 0x80000000
  1583. #define BPSD_SINE_TONE_SCALE 0x7f000000
  1584. #define BPSD_REPORT 0xffff
  1585. #define BOFDM_TXSC 0x30000000
  1586. #define BCCK_TXON 0x1
  1587. #define BOFDM_TXON 0x2
  1588. #define BDEBUG_PAGE 0xfff
  1589. #define BDEBUG_ITEM 0xff
  1590. #define BANTL 0x10
  1591. #define BANT_NONHT 0x100
  1592. #define BANT_HT1 0x1000
  1593. #define BANT_HT2 0x10000
  1594. #define BANT_HT1S1 0x100000
  1595. #define BANT_NONHTS1 0x1000000
  1596. #define BCCK_BBMODE 0x3
  1597. #define BCCK_TXPOWERSAVING 0x80
  1598. #define BCCK_RXPOWERSAVING 0x40
  1599. #define BCCK_SIDEBAND 0x10
  1600. #define BCCK_SCRAMBLE 0x8
  1601. #define BCCK_ANTDIVERSITY 0x8000
  1602. #define BCCK_CARRIER_RECOVERY 0x4000
  1603. #define BCCK_TXRATE 0x3000
  1604. #define BCCK_DCCANCEL 0x0800
  1605. #define BCCK_ISICANCEL 0x0400
  1606. #define BCCK_MATCH_FILTER 0x0200
  1607. #define BCCK_EQUALIZER 0x0100
  1608. #define BCCK_PREAMBLE_DETECT 0x800000
  1609. #define BCCK_FAST_FALSECCA 0x400000
  1610. #define BCCK_CH_ESTSTART 0x300000
  1611. #define BCCK_CCA_COUNT 0x080000
  1612. #define BCCK_CS_LIM 0x070000
  1613. #define BCCK_BIST_MODE 0x80000000
  1614. #define BCCK_CCAMASK 0x40000000
  1615. #define BCCK_TX_DAC_PHASE 0x4
  1616. #define BCCK_RX_ADC_PHASE 0x20000000
  1617. #define BCCKR_CP_MODE 0x0100
  1618. #define BCCK_TXDC_OFFSET 0xf0
  1619. #define BCCK_RXDC_OFFSET 0xf
  1620. #define BCCK_CCA_MODE 0xc000
  1621. #define BCCK_FALSECS_LIM 0x3f00
  1622. #define BCCK_CS_RATIO 0xc00000
  1623. #define BCCK_CORGBIT_SEL 0x300000
  1624. #define BCCK_PD_LIM 0x0f0000
  1625. #define BCCK_NEWCCA 0x80000000
  1626. #define BCCK_RXHP_OF_IG 0x8000
  1627. #define BCCK_RXIG 0x7f00
  1628. #define BCCK_LNA_POLARITY 0x800000
  1629. #define BCCK_RX1ST_BAIN 0x7f0000
  1630. #define BCCK_RF_EXTEND 0x20000000
  1631. #define BCCK_RXAGC_SATLEVEL 0x1f000000
  1632. #define BCCK_RXAGC_SATCOUNT 0xe0
  1633. #define BCCKRXRFSETTLE 0x1f
  1634. #define BCCK_FIXED_RXAGC 0x8000
  1635. #define BCCK_ANTENNA_POLARITY 0x2000
  1636. #define BCCK_TXFILTER_TYPE 0x0c00
  1637. #define BCCK_RXAGC_REPORTTYPE 0x0300
  1638. #define BCCK_RXDAGC_EN 0x80000000
  1639. #define BCCK_RXDAGC_PERIOD 0x20000000
  1640. #define BCCK_RXDAGC_SATLEVEL 0x1f000000
  1641. #define BCCK_TIMING_RECOVERY 0x800000
  1642. #define BCCK_TXC0 0x3f0000
  1643. #define BCCK_TXC1 0x3f000000
  1644. #define BCCK_TXC2 0x3f
  1645. #define BCCK_TXC3 0x3f00
  1646. #define BCCK_TXC4 0x3f0000
  1647. #define BCCK_TXC5 0x3f000000
  1648. #define BCCK_TXC6 0x3f
  1649. #define BCCK_TXC7 0x3f00
  1650. #define BCCK_DEBUGPORT 0xff0000
  1651. #define BCCK_DAC_DEBUG 0x0f000000
  1652. #define BCCK_FALSEALARM_ENABLE 0x8000
  1653. #define BCCK_FALSEALARM_READ 0x4000
  1654. #define BCCK_TRSSI 0x7f
  1655. #define BCCK_RXAGC_REPORT 0xfe
  1656. #define BCCK_RXREPORT_ANTSEL 0x80000000
  1657. #define BCCK_RXREPORT_MFOFF 0x40000000
  1658. #define BCCK_RXREPORT_SQLOSS 0x20000000
  1659. #define BCCK_RXREPORT_PKTLOSS 0x10000000
  1660. #define BCCK_RXREPORT_LOCKEDBIT 0x08000000
  1661. #define BCCK_RXREPORT_RATEERROR 0x04000000
  1662. #define BCCK_RXREPORT_RXRATE 0x03000000
  1663. #define BCCK_RXFA_COUNTER_LOWER 0xff
  1664. #define BCCK_RXFA_COUNTER_UPPER 0xff000000
  1665. #define BCCK_RXHPAGC_START 0xe000
  1666. #define BCCK_RXHPAGC_FINAL 0x1c00
  1667. #define BCCK_RXFALSEALARM_ENABLE 0x8000
  1668. #define BCCK_FACOUNTER_FREEZE 0x4000
  1669. #define BCCK_TXPATH_SEL 0x10000000
  1670. #define BCCK_DEFAULT_RXPATH 0xc000000
  1671. #define BCCK_OPTION_RXPATH 0x3000000
  1672. #define BNUM_OFSTF 0x3
  1673. #define BSHIFT_L 0xc0
  1674. #define BGI_TH 0xc
  1675. #define BRXPATH_A 0x1
  1676. #define BRXPATH_B 0x2
  1677. #define BRXPATH_C 0x4
  1678. #define BRXPATH_D 0x8
  1679. #define BTXPATH_A 0x1
  1680. #define BTXPATH_B 0x2
  1681. #define BTXPATH_C 0x4
  1682. #define BTXPATH_D 0x8
  1683. #define BTRSSI_FREQ 0x200
  1684. #define BADC_BACKOFF 0x3000
  1685. #define BDFIR_BACKOFF 0xc000
  1686. #define BTRSSI_LATCH_PHASE 0x10000
  1687. #define BRX_LDC_OFFSET 0xff
  1688. #define BRX_QDC_OFFSET 0xff00
  1689. #define BRX_DFIR_MODE 0x1800000
  1690. #define BRX_DCNF_TYPE 0xe000000
  1691. #define BRXIQIMB_A 0x3ff
  1692. #define BRXIQIMB_B 0xfc00
  1693. #define BRXIQIMB_C 0x3f0000
  1694. #define BRXIQIMB_D 0xffc00000
  1695. #define BDC_DC_NOTCH 0x60000
  1696. #define BRXNB_NOTCH 0x1f000000
  1697. #define BPD_TH 0xf
  1698. #define BPD_TH_OPT2 0xc000
  1699. #define BPWED_TH 0x700
  1700. #define BIFMF_WIN_L 0x800
  1701. #define BPD_OPTION 0x1000
  1702. #define BMF_WIN_L 0xe000
  1703. #define BBW_SEARCH_L 0x30000
  1704. #define BWIN_ENH_L 0xc0000
  1705. #define BBW_TH 0x700000
  1706. #define BED_TH2 0x3800000
  1707. #define BBW_OPTION 0x4000000
  1708. #define BRADIO_TH 0x18000000
  1709. #define BWINDOW_L 0xe0000000
  1710. #define BSBD_OPTION 0x1
  1711. #define BFRAME_TH 0x1c
  1712. #define BFS_OPTION 0x60
  1713. #define BDC_SLOPE_CHECK 0x80
  1714. #define BFGUARD_COUNTER_DC_L 0xe00
  1715. #define BFRAME_WEIGHT_SHORT 0x7000
  1716. #define BSUB_TUNE 0xe00000
  1717. #define BFRAME_DC_LENGTH 0xe000000
  1718. #define BSBD_START_OFFSET 0x30000000
  1719. #define BFRAME_TH_2 0x7
  1720. #define BFRAME_GI2_TH 0x38
  1721. #define BGI2_SYNC_EN 0x40
  1722. #define BSARCH_SHORT_EARLY 0x300
  1723. #define BSARCH_SHORT_LATE 0xc00
  1724. #define BSARCH_GI2_LATE 0x70000
  1725. #define BCFOANTSUM 0x1
  1726. #define BCFOACC 0x2
  1727. #define BCFOSTARTOFFSET 0xc
  1728. #define BCFOLOOPBACK 0x70
  1729. #define BCFOSUMWEIGHT 0x80
  1730. #define BDAGCENABLE 0x10000
  1731. #define BTXIQIMB_A 0x3ff
  1732. #define BTXIQIMB_B 0xfc00
  1733. #define BTXIQIMB_C 0x3f0000
  1734. #define BTXIQIMB_D 0xffc00000
  1735. #define BTXIDCOFFSET 0xff
  1736. #define BTXIQDCOFFSET 0xff00
  1737. #define BTXDFIRMODE 0x10000
  1738. #define BTXPESUDO_NOISEON 0x4000000
  1739. #define BTXPESUDO_NOISE_A 0xff
  1740. #define BTXPESUDO_NOISE_B 0xff00
  1741. #define BTXPESUDO_NOISE_C 0xff0000
  1742. #define BTXPESUDO_NOISE_D 0xff000000
  1743. #define BCCA_DROPOPTION 0x20000
  1744. #define BCCA_DROPTHRES 0xfff00000
  1745. #define BEDCCA_H 0xf
  1746. #define BEDCCA_L 0xf0
  1747. #define BLAMBDA_ED 0x300
  1748. #define BRX_INITIALGAIN 0x7f
  1749. #define BRX_ANTDIV_EN 0x80
  1750. #define BRX_AGC_ADDRESS_FOR_LNA 0x7f00
  1751. #define BRX_HIGHPOWER_FLOW 0x8000
  1752. #define BRX_AGC_FREEZE_THRES 0xc0000
  1753. #define BRX_FREEZESTEP_AGC1 0x300000
  1754. #define BRX_FREEZESTEP_AGC2 0xc00000
  1755. #define BRX_FREEZESTEP_AGC3 0x3000000
  1756. #define BRX_FREEZESTEP_AGC0 0xc000000
  1757. #define BRXRSSI_CMP_EN 0x10000000
  1758. #define BRXQUICK_AGCEN 0x20000000
  1759. #define BRXAGC_FREEZE_THRES_MODE 0x40000000
  1760. #define BRX_OVERFLOW_CHECKTYPE 0x80000000
  1761. #define BRX_AGCSHIFT 0x7f
  1762. #define BTRSW_TRI_ONLY 0x80
  1763. #define BPOWER_THRES 0x300
  1764. #define BRXAGC_EN 0x1
  1765. #define BRXAGC_TOGETHER_EN 0x2
  1766. #define BRXAGC_MIN 0x4
  1767. #define BRXHP_INI 0x7
  1768. #define BRXHP_TRLNA 0x70
  1769. #define BRXHP_RSSI 0x700
  1770. #define BRXHP_BBP1 0x7000
  1771. #define BRXHP_BBP2 0x70000
  1772. #define BRXHP_BBP3 0x700000
  1773. #define BRSSI_H 0x7f0000
  1774. #define BRSSI_GEN 0x7f000000
  1775. #define BRXSETTLE_TRSW 0x7
  1776. #define BRXSETTLE_LNA 0x38
  1777. #define BRXSETTLE_RSSI 0x1c0
  1778. #define BRXSETTLE_BBP 0xe00
  1779. #define BRXSETTLE_RXHP 0x7000
  1780. #define BRXSETTLE_ANTSW_RSSI 0x38000
  1781. #define BRXSETTLE_ANTSW 0xc0000
  1782. #define BRXPROCESS_TIME_DAGC 0x300000
  1783. #define BRXSETTLE_HSSI 0x400000
  1784. #define BRXPROCESS_TIME_BBPPW 0x800000
  1785. #define BRXANTENNA_POWER_SHIFT 0x3000000
  1786. #define BRSSI_TABLE_SELECT 0xc000000
  1787. #define BRXHP_FINAL 0x7000000
  1788. #define BRXHPSETTLE_BBP 0x7
  1789. #define BRXHTSETTLE_HSSI 0x8
  1790. #define BRXHTSETTLE_RXHP 0x70
  1791. #define BRXHTSETTLE_BBPPW 0x80
  1792. #define BRXHTSETTLE_IDLE 0x300
  1793. #define BRXHTSETTLE_RESERVED 0x1c00
  1794. #define BRXHT_RXHP_EN 0x8000
  1795. #define BRXAGC_FREEZE_THRES 0x30000
  1796. #define BRXAGC_TOGETHEREN 0x40000
  1797. #define BRXHTAGC_MIN 0x80000
  1798. #define BRXHTAGC_EN 0x100000
  1799. #define BRXHTDAGC_EN 0x200000
  1800. #define BRXHT_RXHP_BBP 0x1c00000
  1801. #define BRXHT_RXHP_FINAL 0xe0000000
  1802. #define BRXPW_RADIO_TH 0x3
  1803. #define BRXPW_RADIO_EN 0x4
  1804. #define BRXMF_HOLD 0x3800
  1805. #define BRXPD_DELAY_TH1 0x38
  1806. #define BRXPD_DELAY_TH2 0x1c0
  1807. #define BRXPD_DC_COUNT_MAX 0x600
  1808. #define BRXPD_DELAY_TH 0x8000
  1809. #define BRXPROCESS_DELAY 0xf0000
  1810. #define BRXSEARCHRANGE_GI2_EARLY 0x700000
  1811. #define BRXFRAME_FUARD_COUNTER_L 0x3800000
  1812. #define BRXSGI_GUARD_L 0xc000000
  1813. #define BRXSGI_SEARCH_L 0x30000000
  1814. #define BRXSGI_TH 0xc0000000
  1815. #define BDFSCNT0 0xff
  1816. #define BDFSCNT1 0xff00
  1817. #define BDFSFLAG 0xf0000
  1818. #define BMF_WEIGHT_SUM 0x300000
  1819. #define BMINIDX_TH 0x7f000000
  1820. #define BDAFORMAT 0x40000
  1821. #define BTXCH_EMU_ENABLE 0x01000000
  1822. #define BTRSW_ISOLATION_A 0x7f
  1823. #define BTRSW_ISOLATION_B 0x7f00
  1824. #define BTRSW_ISOLATION_C 0x7f0000
  1825. #define BTRSW_ISOLATION_D 0x7f000000
  1826. #define BEXT_LNA_GAIN 0x7c00
  1827. #define BSTBC_EN 0x4
  1828. #define BANTENNA_MAPPING 0x10
  1829. #define BNSS 0x20
  1830. #define BCFO_ANTSUM_ID 0x200
  1831. #define BPHY_COUNTER_RESET 0x8000000
  1832. #define BCFO_REPORT_GET 0x4000000
  1833. #define BOFDM_CONTINUE_TX 0x10000000
  1834. #define BOFDM_SINGLE_CARRIER 0x20000000
  1835. #define BOFDM_SINGLE_TONE 0x40000000
  1836. #define BHT_DETECT 0x100
  1837. #define BCFOEN 0x10000
  1838. #define BCFOVALUE 0xfff00000
  1839. #define BSIGTONE_RE 0x3f
  1840. #define BSIGTONE_IM 0x7f00
  1841. #define BCOUNTER_CCA 0xffff
  1842. #define BCOUNTER_PARITYFAIL 0xffff0000
  1843. #define BCOUNTER_RATEILLEGAL 0xffff
  1844. #define BCOUNTER_CRC8FAIL 0xffff0000
  1845. #define BCOUNTER_MCSNOSUPPORT 0xffff
  1846. #define BCOUNTER_FASTSYNC 0xffff
  1847. #define BSHORTCFO 0xfff
  1848. #define BSHORTCFOT_LENGTH 12
  1849. #define BSHORTCFOF_LENGTH 11
  1850. #define BLONGCFO 0x7ff
  1851. #define BLONGCFOT_LENGTH 11
  1852. #define BLONGCFOF_LENGTH 11
  1853. #define BTAILCFO 0x1fff
  1854. #define BTAILCFOT_LENGTH 13
  1855. #define BTAILCFOF_LENGTH 12
  1856. #define BNOISE_EN_PWDB 0xffff
  1857. #define BCC_POWER_DB 0xffff0000
  1858. #define BMOISE_PWDB 0xffff
  1859. #define BPOWERMEAST_LENGTH 10
  1860. #define BPOWERMEASF_LENGTH 3
  1861. #define BRX_HT_BW 0x1
  1862. #define BRXSC 0x6
  1863. #define BRX_HT 0x8
  1864. #define BNB_INTF_DET_ON 0x1
  1865. #define BINTF_WIN_LEN_CFG 0x30
  1866. #define BNB_INTF_TH_CFG 0x1c0
  1867. #define BRFGAIN 0x3f
  1868. #define BTABLESEL 0x40
  1869. #define BTRSW 0x80
  1870. #define BRXSNR_A 0xff
  1871. #define BRXSNR_B 0xff00
  1872. #define BRXSNR_C 0xff0000
  1873. #define BRXSNR_D 0xff000000
  1874. #define BSNR_EVMT_LENGTH 8
  1875. #define BSNR_EVMF_LENGTH 1
  1876. #define BCSI1ST 0xff
  1877. #define BCSI2ND 0xff00
  1878. #define BRXEVM1ST 0xff0000
  1879. #define BRXEVM2ND 0xff000000
  1880. #define BSIGEVM 0xff
  1881. #define BPWDB 0xff00
  1882. #define BSGIEN 0x10000
  1883. #define BSFACTOR_QMA1 0xf
  1884. #define BSFACTOR_QMA2 0xf0
  1885. #define BSFACTOR_QMA3 0xf00
  1886. #define BSFACTOR_QMA4 0xf000
  1887. #define BSFACTOR_QMA5 0xf0000
  1888. #define BSFACTOR_QMA6 0xf0000
  1889. #define BSFACTOR_QMA7 0xf00000
  1890. #define BSFACTOR_QMA8 0xf000000
  1891. #define BSFACTOR_QMA9 0xf0000000
  1892. #define BCSI_SCHEME 0x100000
  1893. #define BNOISE_LVL_TOP_SET 0x3
  1894. #define BCHSMOOTH 0x4
  1895. #define BCHSMOOTH_CFG1 0x38
  1896. #define BCHSMOOTH_CFG2 0x1c0
  1897. #define BCHSMOOTH_CFG3 0xe00
  1898. #define BCHSMOOTH_CFG4 0x7000
  1899. #define BMRCMODE 0x800000
  1900. #define BTHEVMCFG 0x7000000
  1901. #define BLOOP_FIT_TYPE 0x1
  1902. #define BUPD_CFO 0x40
  1903. #define BUPD_CFO_OFFDATA 0x80
  1904. #define BADV_UPD_CFO 0x100
  1905. #define BADV_TIME_CTRL 0x800
  1906. #define BUPD_CLKO 0x1000
  1907. #define BFC 0x6000
  1908. #define BTRACKING_MODE 0x8000
  1909. #define BPHCMP_ENABLE 0x10000
  1910. #define BUPD_CLKO_LTF 0x20000
  1911. #define BCOM_CH_CFO 0x40000
  1912. #define BCSI_ESTI_MODE 0x80000
  1913. #define BADV_UPD_EQZ 0x100000
  1914. #define BUCHCFG 0x7000000
  1915. #define BUPDEQZ 0x8000000
  1916. #define BRX_PESUDO_NOISE_ON 0x20000000
  1917. #define BRX_PESUDO_NOISE_A 0xff
  1918. #define BRX_PESUDO_NOISE_B 0xff00
  1919. #define BRX_PESUDO_NOISE_C 0xff0000
  1920. #define BRX_PESUDO_NOISE_D 0xff000000
  1921. #define BRX_PESUDO_NOISESTATE_A 0xffff
  1922. #define BRX_PESUDO_NOISESTATE_B 0xffff0000
  1923. #define BRX_PESUDO_NOISESTATE_C 0xffff
  1924. #define BRX_PESUDO_NOISESTATE_D 0xffff0000
  1925. #define BZEBRA1_HSSIENABLE 0x8
  1926. #define BZEBRA1_TRXCONTROL 0xc00
  1927. #define BZEBRA1_TRXGAINSETTING 0x07f
  1928. #define BZEBRA1_RXCOUNTER 0xc00
  1929. #define BZEBRA1_TXCHANGEPUMP 0x38
  1930. #define BZEBRA1_RXCHANGEPUMP 0x7
  1931. #define BZEBRA1_CHANNEL_NUM 0xf80
  1932. #define BZEBRA1_TXLPFBW 0x400
  1933. #define BZEBRA1_RXLPFBW 0x600
  1934. #define BRTL8256REG_MODE_CTRL1 0x100
  1935. #define BRTL8256REG_MODE_CTRL0 0x40
  1936. #define BRTL8256REG_TXLPFBW 0x18
  1937. #define BRTL8256REG_RXLPFBW 0x600
  1938. #define BRTL8258_TXLPFBW 0xc
  1939. #define BRTL8258_RXLPFBW 0xc00
  1940. #define BRTL8258_RSSILPFBW 0xc0
  1941. #define BBYTE0 0x1
  1942. #define BBYTE1 0x2
  1943. #define BBYTE2 0x4
  1944. #define BBYTE3 0x8
  1945. #define BWORD0 0x3
  1946. #define BWORD1 0xc
  1947. #define BWORD 0xf
  1948. #define MASKBYTE0 0xff
  1949. #define MASKBYTE1 0xff00
  1950. #define MASKBYTE2 0xff0000
  1951. #define MASKBYTE3 0xff000000
  1952. #define MASKHWORD 0xffff0000
  1953. #define MASKLWORD 0x0000ffff
  1954. #define MASKDWORD 0xffffffff
  1955. #define MASK12BITS 0xfff
  1956. #define MASKH4BITS 0xf0000000
  1957. #define MASKOFDM_D 0xffc00000
  1958. #define MASKCCK 0x3f3f3f3f
  1959. #define MASK4BITS 0x0f
  1960. #define MASK20BITS 0xfffff
  1961. #define RFREG_OFFSET_MASK 0xfffff
  1962. #define BENABLE 0x1
  1963. #define BDISABLE 0x0
  1964. #define LEFT_ANTENNA 0x0
  1965. #define RIGHT_ANTENNA 0x1
  1966. #define TCHECK_TXSTATUS 500
  1967. #define TUPDATE_RXCOUNTER 100
  1968. #define REG_UN_USED_REGISTER 0x01bf
  1969. /* WOL bit information */
  1970. #define HAL92C_WOL_PTK_UPDATE_EVENT BIT(0)
  1971. #define HAL92C_WOL_GTK_UPDATE_EVENT BIT(1)
  1972. #define HAL92C_WOL_DISASSOC_EVENT BIT(2)
  1973. #define HAL92C_WOL_DEAUTH_EVENT BIT(3)
  1974. #define HAL92C_WOL_FW_DISCONNECT_EVENT BIT(4)
  1975. #define WOL_REASON_PTK_UPDATE BIT(0)
  1976. #define WOL_REASON_GTK_UPDATE BIT(1)
  1977. #define WOL_REASON_DISASSOC BIT(2)
  1978. #define WOL_REASON_DEAUTH BIT(3)
  1979. #define WOL_REASON_FW_DISCONNECT BIT(4)
  1980. #endif