dhd_sdio.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <asm/unaligned.h>
  34. #include <defs.h>
  35. #include <brcmu_wifi.h>
  36. #include <brcmu_utils.h>
  37. #include <brcm_hw_ids.h>
  38. #include <soc.h>
  39. #include "sdio_host.h"
  40. #include "sdio_chip.h"
  41. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  42. #ifdef DEBUG
  43. #define BRCMF_TRAP_INFO_SIZE 80
  44. #define CBUF_LEN (128)
  45. /* Device console log buffer state */
  46. #define CONSOLE_BUFFER_MAX 2024
  47. struct rte_log_le {
  48. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  49. __le32 buf_size;
  50. __le32 idx;
  51. char *_buf_compat; /* Redundant pointer for backward compat. */
  52. };
  53. struct rte_console {
  54. /* Virtual UART
  55. * When there is no UART (e.g. Quickturn),
  56. * the host should write a complete
  57. * input line directly into cbuf and then write
  58. * the length into vcons_in.
  59. * This may also be used when there is a real UART
  60. * (at risk of conflicting with
  61. * the real UART). vcons_out is currently unused.
  62. */
  63. uint vcons_in;
  64. uint vcons_out;
  65. /* Output (logging) buffer
  66. * Console output is written to a ring buffer log_buf at index log_idx.
  67. * The host may read the output when it sees log_idx advance.
  68. * Output will be lost if the output wraps around faster than the host
  69. * polls.
  70. */
  71. struct rte_log_le log_le;
  72. /* Console input line buffer
  73. * Characters are read one at a time into cbuf
  74. * until <CR> is received, then
  75. * the buffer is processed as a command line.
  76. * Also used for virtual UART.
  77. */
  78. uint cbuf_idx;
  79. char cbuf[CBUF_LEN];
  80. };
  81. #endif /* DEBUG */
  82. #include <chipcommon.h>
  83. #include "dhd_bus.h"
  84. #include "dhd_dbg.h"
  85. #include "tracepoint.h"
  86. #define TXQLEN 2048 /* bulk tx queue length */
  87. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  88. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  89. #define PRIOMASK 7
  90. #define TXRETRIES 2 /* # of retries for tx frames */
  91. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  92. one scheduling */
  93. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  94. one scheduling */
  95. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  96. #define MEMBLOCK 2048 /* Block size used for downloading
  97. of dongle image */
  98. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  99. biggest possible glom */
  100. #define BRCMF_FIRSTREAD (1 << 6)
  101. /* SBSDIO_DEVICE_CTL */
  102. /* 1: device will assert busy signal when receiving CMD53 */
  103. #define SBSDIO_DEVCTL_SETBUSY 0x01
  104. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  105. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  106. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  107. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  108. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  109. * sdio bus power cycle to clear (rev 9) */
  110. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  111. /* Force SD->SB reset mapping (rev 11) */
  112. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  113. /* Determined by CoreControl bit */
  114. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  115. /* Force backplane reset */
  116. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  117. /* Force no backplane reset */
  118. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  119. /* direct(mapped) cis space */
  120. /* MAPPED common CIS address */
  121. #define SBSDIO_CIS_BASE_COMMON 0x1000
  122. /* maximum bytes in one CIS */
  123. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  124. /* cis offset addr is < 17 bits */
  125. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  126. /* manfid tuple length, include tuple, link bytes */
  127. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  128. /* intstatus */
  129. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  130. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  131. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  132. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  133. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  134. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  135. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  136. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  137. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  138. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  139. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  140. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  141. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  142. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  143. #define I_PC (1 << 10) /* descriptor error */
  144. #define I_PD (1 << 11) /* data error */
  145. #define I_DE (1 << 12) /* Descriptor protocol Error */
  146. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  147. #define I_RO (1 << 14) /* Receive fifo Overflow */
  148. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  149. #define I_RI (1 << 16) /* Receive Interrupt */
  150. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  151. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  152. #define I_XI (1 << 24) /* Transmit Interrupt */
  153. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  154. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  155. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  156. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  157. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  158. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  159. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  160. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  161. #define I_DMA (I_RI | I_XI | I_ERRORS)
  162. /* corecontrol */
  163. #define CC_CISRDY (1 << 0) /* CIS Ready */
  164. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  165. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  166. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  167. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  168. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  169. /* SDA_FRAMECTRL */
  170. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  171. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  172. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  173. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  174. /* HW frame tag */
  175. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  176. /* Total length of frame header for dongle protocol */
  177. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  178. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  179. /*
  180. * Software allocation of To SB Mailbox resources
  181. */
  182. /* tosbmailbox bits corresponding to intstatus bits */
  183. #define SMB_NAK (1 << 0) /* Frame NAK */
  184. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  185. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  186. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  187. /* tosbmailboxdata */
  188. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  189. /*
  190. * Software allocation of To Host Mailbox resources
  191. */
  192. /* intstatus bits */
  193. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  194. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  195. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  196. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  197. /* tohostmailboxdata */
  198. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  199. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  200. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  201. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  202. #define HMB_DATA_FCDATA_MASK 0xff000000
  203. #define HMB_DATA_FCDATA_SHIFT 24
  204. #define HMB_DATA_VERSION_MASK 0x00ff0000
  205. #define HMB_DATA_VERSION_SHIFT 16
  206. /*
  207. * Software-defined protocol header
  208. */
  209. /* Current protocol version */
  210. #define SDPCM_PROT_VERSION 4
  211. /* SW frame header */
  212. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  213. #define SDPCM_CHANNEL_MASK 0x00000f00
  214. #define SDPCM_CHANNEL_SHIFT 8
  215. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  216. #define SDPCM_NEXTLEN_OFFSET 2
  217. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  218. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  219. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  220. #define SDPCM_DOFFSET_MASK 0xff000000
  221. #define SDPCM_DOFFSET_SHIFT 24
  222. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  223. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  224. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  225. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  226. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  227. /* logical channel numbers */
  228. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  229. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  230. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  231. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  232. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  233. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  234. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  235. /*
  236. * Shared structure between dongle and the host.
  237. * The structure contains pointers to trap or assert information.
  238. */
  239. #define SDPCM_SHARED_VERSION 0x0003
  240. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  241. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  242. #define SDPCM_SHARED_ASSERT 0x0200
  243. #define SDPCM_SHARED_TRAP 0x0400
  244. /* Space for header read, limit for data packets */
  245. #define MAX_HDR_READ (1 << 6)
  246. #define MAX_RX_DATASZ 2048
  247. /* Maximum milliseconds to wait for F2 to come up */
  248. #define BRCMF_WAIT_F2RDY 3000
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  262. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  263. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  264. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  265. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  266. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  267. * when idle
  268. */
  269. #define BRCMF_IDLE_INTERVAL 1
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. /* core registers */
  279. struct sdpcmd_regs {
  280. u32 corecontrol; /* 0x00, rev8 */
  281. u32 corestatus; /* rev8 */
  282. u32 PAD[1];
  283. u32 biststatus; /* rev8 */
  284. /* PCMCIA access */
  285. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  286. u16 PAD[1];
  287. u16 pcmciamesportalmask; /* rev8 */
  288. u16 PAD[1];
  289. u16 pcmciawrframebc; /* rev8 */
  290. u16 PAD[1];
  291. u16 pcmciaunderflowtimer; /* rev8 */
  292. u16 PAD[1];
  293. /* interrupt */
  294. u32 intstatus; /* 0x020, rev8 */
  295. u32 hostintmask; /* rev8 */
  296. u32 intmask; /* rev8 */
  297. u32 sbintstatus; /* rev8 */
  298. u32 sbintmask; /* rev8 */
  299. u32 funcintmask; /* rev4 */
  300. u32 PAD[2];
  301. u32 tosbmailbox; /* 0x040, rev8 */
  302. u32 tohostmailbox; /* rev8 */
  303. u32 tosbmailboxdata; /* rev8 */
  304. u32 tohostmailboxdata; /* rev8 */
  305. /* synchronized access to registers in SDIO clock domain */
  306. u32 sdioaccess; /* 0x050, rev8 */
  307. u32 PAD[3];
  308. /* PCMCIA frame control */
  309. u8 pcmciaframectrl; /* 0x060, rev8 */
  310. u8 PAD[3];
  311. u8 pcmciawatermark; /* rev8 */
  312. u8 PAD[155];
  313. /* interrupt batching control */
  314. u32 intrcvlazy; /* 0x100, rev8 */
  315. u32 PAD[3];
  316. /* counters */
  317. u32 cmd52rd; /* 0x110, rev8 */
  318. u32 cmd52wr; /* rev8 */
  319. u32 cmd53rd; /* rev8 */
  320. u32 cmd53wr; /* rev8 */
  321. u32 abort; /* rev8 */
  322. u32 datacrcerror; /* rev8 */
  323. u32 rdoutofsync; /* rev8 */
  324. u32 wroutofsync; /* rev8 */
  325. u32 writebusy; /* rev8 */
  326. u32 readwait; /* rev8 */
  327. u32 readterm; /* rev8 */
  328. u32 writeterm; /* rev8 */
  329. u32 PAD[40];
  330. u32 clockctlstatus; /* rev8 */
  331. u32 PAD[7];
  332. u32 PAD[128]; /* DMA engines */
  333. /* SDIO/PCMCIA CIS region */
  334. char cis[512]; /* 0x400-0x5ff, rev6 */
  335. /* PCMCIA function control registers */
  336. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  337. u16 PAD[55];
  338. /* PCMCIA backplane access */
  339. u16 backplanecsr; /* 0x76E, rev6 */
  340. u16 backplaneaddr0; /* rev6 */
  341. u16 backplaneaddr1; /* rev6 */
  342. u16 backplaneaddr2; /* rev6 */
  343. u16 backplaneaddr3; /* rev6 */
  344. u16 backplanedata0; /* rev6 */
  345. u16 backplanedata1; /* rev6 */
  346. u16 backplanedata2; /* rev6 */
  347. u16 backplanedata3; /* rev6 */
  348. u16 PAD[31];
  349. /* sprom "size" & "blank" info */
  350. u16 spromstatus; /* 0x7BE, rev2 */
  351. u32 PAD[464];
  352. u16 PAD[0x80];
  353. };
  354. #ifdef DEBUG
  355. /* Device console log buffer state */
  356. struct brcmf_console {
  357. uint count; /* Poll interval msec counter */
  358. uint log_addr; /* Log struct address (fixed) */
  359. struct rte_log_le log_le; /* Log struct (host copy) */
  360. uint bufsize; /* Size of log buffer */
  361. u8 *buf; /* Log buffer (host copy) */
  362. uint last; /* Last buffer read index */
  363. };
  364. struct brcmf_trap_info {
  365. __le32 type;
  366. __le32 epc;
  367. __le32 cpsr;
  368. __le32 spsr;
  369. __le32 r0; /* a1 */
  370. __le32 r1; /* a2 */
  371. __le32 r2; /* a3 */
  372. __le32 r3; /* a4 */
  373. __le32 r4; /* v1 */
  374. __le32 r5; /* v2 */
  375. __le32 r6; /* v3 */
  376. __le32 r7; /* v4 */
  377. __le32 r8; /* v5 */
  378. __le32 r9; /* sb/v6 */
  379. __le32 r10; /* sl/v7 */
  380. __le32 r11; /* fp/v8 */
  381. __le32 r12; /* ip */
  382. __le32 r13; /* sp */
  383. __le32 r14; /* lr */
  384. __le32 pc; /* r15 */
  385. };
  386. #endif /* DEBUG */
  387. struct sdpcm_shared {
  388. u32 flags;
  389. u32 trap_addr;
  390. u32 assert_exp_addr;
  391. u32 assert_file_addr;
  392. u32 assert_line;
  393. u32 console_addr; /* Address of struct rte_console */
  394. u32 msgtrace_addr;
  395. u8 tag[32];
  396. u32 brpt_addr;
  397. };
  398. struct sdpcm_shared_le {
  399. __le32 flags;
  400. __le32 trap_addr;
  401. __le32 assert_exp_addr;
  402. __le32 assert_file_addr;
  403. __le32 assert_line;
  404. __le32 console_addr; /* Address of struct rte_console */
  405. __le32 msgtrace_addr;
  406. u8 tag[32];
  407. __le32 brpt_addr;
  408. };
  409. /* SDIO read frame info */
  410. struct brcmf_sdio_read {
  411. u8 seq_num;
  412. u8 channel;
  413. u16 len;
  414. u16 len_left;
  415. u16 len_nxtfrm;
  416. u8 dat_offset;
  417. };
  418. /* misc chip info needed by some of the routines */
  419. /* Private data for SDIO bus interaction */
  420. struct brcmf_sdio {
  421. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  422. struct chip_info *ci; /* Chip info struct */
  423. char *vars; /* Variables (from CIS and/or other) */
  424. uint varsz; /* Size of variables buffer */
  425. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  426. u32 hostintmask; /* Copy of Host Interrupt Mask */
  427. atomic_t intstatus; /* Intstatus bits (events) pending */
  428. atomic_t fcstate; /* State of dongle flow-control */
  429. uint blocksize; /* Block size of SDIO transfers */
  430. uint roundup; /* Max roundup limit */
  431. struct pktq txq; /* Queue length used for flow-control */
  432. u8 flowcontrol; /* per prio flow control bitmask */
  433. u8 tx_seq; /* Transmit sequence number (next) */
  434. u8 tx_max; /* Maximum transmit sequence allowed */
  435. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  436. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  437. u8 rx_seq; /* Receive sequence number (expected) */
  438. struct brcmf_sdio_read cur_read;
  439. /* info of current read frame */
  440. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  441. bool rxpending; /* Data frame pending in dongle */
  442. uint rxbound; /* Rx frames to read before resched */
  443. uint txbound; /* Tx frames to send before resched */
  444. uint txminmax;
  445. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  446. struct sk_buff_head glom; /* Packet list for glommed superframe */
  447. uint glomerr; /* Glom packet read errors */
  448. u8 *rxbuf; /* Buffer for receiving control packets */
  449. uint rxblen; /* Allocated length of rxbuf */
  450. u8 *rxctl; /* Aligned pointer into rxbuf */
  451. u8 *rxctl_orig; /* pointer for freeing rxctl */
  452. u8 *databuf; /* Buffer for receiving big glom packet */
  453. u8 *dataptr; /* Aligned pointer into databuf */
  454. uint rxlen; /* Length of valid data in buffer */
  455. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  456. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  457. bool intr; /* Use interrupts */
  458. bool poll; /* Use polling */
  459. atomic_t ipend; /* Device interrupt is pending */
  460. uint spurious; /* Count of spurious interrupts */
  461. uint pollrate; /* Ticks between device polls */
  462. uint polltick; /* Tick counter */
  463. #ifdef DEBUG
  464. uint console_interval;
  465. struct brcmf_console console; /* Console output polling support */
  466. uint console_addr; /* Console address from shared struct */
  467. #endif /* DEBUG */
  468. uint clkstate; /* State of sd and backplane clock(s) */
  469. bool activity; /* Activity flag for clock down */
  470. s32 idletime; /* Control for activity timeout */
  471. s32 idlecount; /* Activity timeout counter */
  472. s32 idleclock; /* How to set bus driver when idle */
  473. s32 sd_rxchain;
  474. bool use_rxchain; /* If brcmf should use PKT chains */
  475. bool rxflow_mode; /* Rx flow control mode */
  476. bool rxflow; /* Is rx flow control on */
  477. bool alp_only; /* Don't use HT clock (ALP only) */
  478. u8 *ctrl_frame_buf;
  479. u32 ctrl_frame_len;
  480. bool ctrl_frame_stat;
  481. spinlock_t txqlock;
  482. wait_queue_head_t ctrl_wait;
  483. wait_queue_head_t dcmd_resp_wait;
  484. struct timer_list timer;
  485. struct completion watchdog_wait;
  486. struct task_struct *watchdog_tsk;
  487. bool wd_timer_valid;
  488. uint save_ms;
  489. struct workqueue_struct *brcmf_wq;
  490. struct work_struct datawork;
  491. struct list_head dpc_tsklst;
  492. spinlock_t dpc_tl_lock;
  493. const struct firmware *firmware;
  494. u32 fw_ptr;
  495. bool txoff; /* Transmit flow-controlled */
  496. struct brcmf_sdio_count sdcnt;
  497. };
  498. /* clkstate */
  499. #define CLK_NONE 0
  500. #define CLK_SDONLY 1
  501. #define CLK_PENDING 2 /* Not used yet */
  502. #define CLK_AVAIL 3
  503. #ifdef DEBUG
  504. static int qcount[NUMPRIO];
  505. static int tx_packets[NUMPRIO];
  506. #endif /* DEBUG */
  507. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  508. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  509. /* Retry count for register access failures */
  510. static const uint retry_limit = 2;
  511. /* Limit on rounding up frames */
  512. static const uint max_roundup = 512;
  513. #define ALIGNMENT 4
  514. enum brcmf_sdio_frmtype {
  515. BRCMF_SDIO_FT_NORMAL,
  516. BRCMF_SDIO_FT_SUPER,
  517. BRCMF_SDIO_FT_SUB,
  518. };
  519. static void pkt_align(struct sk_buff *p, int len, int align)
  520. {
  521. uint datalign;
  522. datalign = (unsigned long)(p->data);
  523. datalign = roundup(datalign, (align)) - datalign;
  524. if (datalign)
  525. skb_pull(p, datalign);
  526. __skb_trim(p, len);
  527. }
  528. /* To check if there's window offered */
  529. static bool data_ok(struct brcmf_sdio *bus)
  530. {
  531. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  532. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  533. }
  534. /*
  535. * Reads a register in the SDIO hardware block. This block occupies a series of
  536. * adresses on the 32 bit backplane bus.
  537. */
  538. static int
  539. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  540. {
  541. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  542. int ret;
  543. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  544. bus->ci->c_inf[idx].base + offset, &ret);
  545. return ret;
  546. }
  547. static int
  548. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  549. {
  550. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  551. int ret;
  552. brcmf_sdio_regwl(bus->sdiodev,
  553. bus->ci->c_inf[idx].base + reg_offset,
  554. regval, &ret);
  555. return ret;
  556. }
  557. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  558. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  559. /* Turn backplane clock on or off */
  560. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  561. {
  562. int err;
  563. u8 clkctl, clkreq, devctl;
  564. unsigned long timeout;
  565. brcmf_dbg(SDIO, "Enter\n");
  566. clkctl = 0;
  567. if (on) {
  568. /* Request HT Avail */
  569. clkreq =
  570. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  571. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  572. clkreq, &err);
  573. if (err) {
  574. brcmf_err("HT Avail request error: %d\n", err);
  575. return -EBADE;
  576. }
  577. /* Check current status */
  578. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  579. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  580. if (err) {
  581. brcmf_err("HT Avail read error: %d\n", err);
  582. return -EBADE;
  583. }
  584. /* Go to pending and await interrupt if appropriate */
  585. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  586. /* Allow only clock-available interrupt */
  587. devctl = brcmf_sdio_regrb(bus->sdiodev,
  588. SBSDIO_DEVICE_CTL, &err);
  589. if (err) {
  590. brcmf_err("Devctl error setting CA: %d\n",
  591. err);
  592. return -EBADE;
  593. }
  594. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  595. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  596. devctl, &err);
  597. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  598. bus->clkstate = CLK_PENDING;
  599. return 0;
  600. } else if (bus->clkstate == CLK_PENDING) {
  601. /* Cancel CA-only interrupt filter */
  602. devctl = brcmf_sdio_regrb(bus->sdiodev,
  603. SBSDIO_DEVICE_CTL, &err);
  604. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  605. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  606. devctl, &err);
  607. }
  608. /* Otherwise, wait here (polling) for HT Avail */
  609. timeout = jiffies +
  610. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  611. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  612. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  613. SBSDIO_FUNC1_CHIPCLKCSR,
  614. &err);
  615. if (time_after(jiffies, timeout))
  616. break;
  617. else
  618. usleep_range(5000, 10000);
  619. }
  620. if (err) {
  621. brcmf_err("HT Avail request error: %d\n", err);
  622. return -EBADE;
  623. }
  624. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  625. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  626. PMU_MAX_TRANSITION_DLY, clkctl);
  627. return -EBADE;
  628. }
  629. /* Mark clock available */
  630. bus->clkstate = CLK_AVAIL;
  631. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  632. #if defined(DEBUG)
  633. if (!bus->alp_only) {
  634. if (SBSDIO_ALPONLY(clkctl))
  635. brcmf_err("HT Clock should be on\n");
  636. }
  637. #endif /* defined (DEBUG) */
  638. bus->activity = true;
  639. } else {
  640. clkreq = 0;
  641. if (bus->clkstate == CLK_PENDING) {
  642. /* Cancel CA-only interrupt filter */
  643. devctl = brcmf_sdio_regrb(bus->sdiodev,
  644. SBSDIO_DEVICE_CTL, &err);
  645. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  646. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  647. devctl, &err);
  648. }
  649. bus->clkstate = CLK_SDONLY;
  650. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  651. clkreq, &err);
  652. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  653. if (err) {
  654. brcmf_err("Failed access turning clock off: %d\n",
  655. err);
  656. return -EBADE;
  657. }
  658. }
  659. return 0;
  660. }
  661. /* Change idle/active SD state */
  662. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  663. {
  664. brcmf_dbg(SDIO, "Enter\n");
  665. if (on)
  666. bus->clkstate = CLK_SDONLY;
  667. else
  668. bus->clkstate = CLK_NONE;
  669. return 0;
  670. }
  671. /* Transition SD and backplane clock readiness */
  672. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  673. {
  674. #ifdef DEBUG
  675. uint oldstate = bus->clkstate;
  676. #endif /* DEBUG */
  677. brcmf_dbg(SDIO, "Enter\n");
  678. /* Early exit if we're already there */
  679. if (bus->clkstate == target) {
  680. if (target == CLK_AVAIL) {
  681. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  682. bus->activity = true;
  683. }
  684. return 0;
  685. }
  686. switch (target) {
  687. case CLK_AVAIL:
  688. /* Make sure SD clock is available */
  689. if (bus->clkstate == CLK_NONE)
  690. brcmf_sdbrcm_sdclk(bus, true);
  691. /* Now request HT Avail on the backplane */
  692. brcmf_sdbrcm_htclk(bus, true, pendok);
  693. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  694. bus->activity = true;
  695. break;
  696. case CLK_SDONLY:
  697. /* Remove HT request, or bring up SD clock */
  698. if (bus->clkstate == CLK_NONE)
  699. brcmf_sdbrcm_sdclk(bus, true);
  700. else if (bus->clkstate == CLK_AVAIL)
  701. brcmf_sdbrcm_htclk(bus, false, false);
  702. else
  703. brcmf_err("request for %d -> %d\n",
  704. bus->clkstate, target);
  705. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  706. break;
  707. case CLK_NONE:
  708. /* Make sure to remove HT request */
  709. if (bus->clkstate == CLK_AVAIL)
  710. brcmf_sdbrcm_htclk(bus, false, false);
  711. /* Now remove the SD clock */
  712. brcmf_sdbrcm_sdclk(bus, false);
  713. brcmf_sdbrcm_wd_timer(bus, 0);
  714. break;
  715. }
  716. #ifdef DEBUG
  717. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  718. #endif /* DEBUG */
  719. return 0;
  720. }
  721. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  722. {
  723. u32 intstatus = 0;
  724. u32 hmb_data;
  725. u8 fcbits;
  726. int ret;
  727. brcmf_dbg(SDIO, "Enter\n");
  728. /* Read mailbox data and ack that we did so */
  729. ret = r_sdreg32(bus, &hmb_data,
  730. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  731. if (ret == 0)
  732. w_sdreg32(bus, SMB_INT_ACK,
  733. offsetof(struct sdpcmd_regs, tosbmailbox));
  734. bus->sdcnt.f1regdata += 2;
  735. /* Dongle recomposed rx frames, accept them again */
  736. if (hmb_data & HMB_DATA_NAKHANDLED) {
  737. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  738. bus->rx_seq);
  739. if (!bus->rxskip)
  740. brcmf_err("unexpected NAKHANDLED!\n");
  741. bus->rxskip = false;
  742. intstatus |= I_HMB_FRAME_IND;
  743. }
  744. /*
  745. * DEVREADY does not occur with gSPI.
  746. */
  747. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  748. bus->sdpcm_ver =
  749. (hmb_data & HMB_DATA_VERSION_MASK) >>
  750. HMB_DATA_VERSION_SHIFT;
  751. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  752. brcmf_err("Version mismatch, dongle reports %d, "
  753. "expecting %d\n",
  754. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  755. else
  756. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  757. bus->sdpcm_ver);
  758. }
  759. /*
  760. * Flow Control has been moved into the RX headers and this out of band
  761. * method isn't used any more.
  762. * remaining backward compatible with older dongles.
  763. */
  764. if (hmb_data & HMB_DATA_FC) {
  765. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  766. HMB_DATA_FCDATA_SHIFT;
  767. if (fcbits & ~bus->flowcontrol)
  768. bus->sdcnt.fc_xoff++;
  769. if (bus->flowcontrol & ~fcbits)
  770. bus->sdcnt.fc_xon++;
  771. bus->sdcnt.fc_rcvd++;
  772. bus->flowcontrol = fcbits;
  773. }
  774. /* Shouldn't be any others */
  775. if (hmb_data & ~(HMB_DATA_DEVREADY |
  776. HMB_DATA_NAKHANDLED |
  777. HMB_DATA_FC |
  778. HMB_DATA_FWREADY |
  779. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  780. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  781. hmb_data);
  782. return intstatus;
  783. }
  784. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  785. {
  786. uint retries = 0;
  787. u16 lastrbc;
  788. u8 hi, lo;
  789. int err;
  790. brcmf_err("%sterminate frame%s\n",
  791. abort ? "abort command, " : "",
  792. rtx ? ", send NAK" : "");
  793. if (abort)
  794. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  795. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  796. SFC_RF_TERM, &err);
  797. bus->sdcnt.f1regdata++;
  798. /* Wait until the packet has been flushed (device/FIFO stable) */
  799. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  800. hi = brcmf_sdio_regrb(bus->sdiodev,
  801. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  802. lo = brcmf_sdio_regrb(bus->sdiodev,
  803. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  804. bus->sdcnt.f1regdata += 2;
  805. if ((hi == 0) && (lo == 0))
  806. break;
  807. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  808. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  809. lastrbc, (hi << 8) + lo);
  810. }
  811. lastrbc = (hi << 8) + lo;
  812. }
  813. if (!retries)
  814. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  815. else
  816. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  817. if (rtx) {
  818. bus->sdcnt.rxrtx++;
  819. err = w_sdreg32(bus, SMB_NAK,
  820. offsetof(struct sdpcmd_regs, tosbmailbox));
  821. bus->sdcnt.f1regdata++;
  822. if (err == 0)
  823. bus->rxskip = true;
  824. }
  825. /* Clear partial in any case */
  826. bus->cur_read.len = 0;
  827. /* If we can't reach the device, signal failure */
  828. if (err)
  829. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  830. }
  831. /* copy a buffer into a pkt buffer chain */
  832. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  833. {
  834. uint n, ret = 0;
  835. struct sk_buff *p;
  836. u8 *buf;
  837. buf = bus->dataptr;
  838. /* copy the data */
  839. skb_queue_walk(&bus->glom, p) {
  840. n = min_t(uint, p->len, len);
  841. memcpy(p->data, buf, n);
  842. buf += n;
  843. len -= n;
  844. ret += n;
  845. if (!len)
  846. break;
  847. }
  848. return ret;
  849. }
  850. /* return total length of buffer chain */
  851. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  852. {
  853. struct sk_buff *p;
  854. uint total;
  855. total = 0;
  856. skb_queue_walk(&bus->glom, p)
  857. total += p->len;
  858. return total;
  859. }
  860. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  861. {
  862. struct sk_buff *cur, *next;
  863. skb_queue_walk_safe(&bus->glom, cur, next) {
  864. skb_unlink(cur, &bus->glom);
  865. brcmu_pkt_buf_free_skb(cur);
  866. }
  867. }
  868. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  869. struct brcmf_sdio_read *rd,
  870. enum brcmf_sdio_frmtype type)
  871. {
  872. u16 len, checksum;
  873. u8 rx_seq, fc, tx_seq_max;
  874. /*
  875. * 4 bytes hardware header (frame tag)
  876. * Byte 0~1: Frame length
  877. * Byte 2~3: Checksum, bit-wise inverse of frame length
  878. */
  879. len = get_unaligned_le16(header);
  880. checksum = get_unaligned_le16(header + sizeof(u16));
  881. /* All zero means no more to read */
  882. if (!(len | checksum)) {
  883. bus->rxpending = false;
  884. return -ENODATA;
  885. }
  886. if ((u16)(~(len ^ checksum))) {
  887. brcmf_err("HW header checksum error\n");
  888. bus->sdcnt.rx_badhdr++;
  889. brcmf_sdbrcm_rxfail(bus, false, false);
  890. return -EIO;
  891. }
  892. if (len < SDPCM_HDRLEN) {
  893. brcmf_err("HW header length error\n");
  894. return -EPROTO;
  895. }
  896. if (type == BRCMF_SDIO_FT_SUPER &&
  897. (roundup(len, bus->blocksize) != rd->len)) {
  898. brcmf_err("HW superframe header length error\n");
  899. return -EPROTO;
  900. }
  901. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  902. brcmf_err("HW subframe header length error\n");
  903. return -EPROTO;
  904. }
  905. rd->len = len;
  906. /*
  907. * 8 bytes hardware header
  908. * Byte 0: Rx sequence number
  909. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  910. * Byte 2: Length of next data frame
  911. * Byte 3: Data offset
  912. * Byte 4: Flow control bits
  913. * Byte 5: Maximum Sequence number allow for Tx
  914. * Byte 6~7: Reserved
  915. */
  916. if (type == BRCMF_SDIO_FT_SUPER &&
  917. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  918. brcmf_err("Glom descriptor found in superframe head\n");
  919. rd->len = 0;
  920. return -EINVAL;
  921. }
  922. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  923. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  924. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  925. type != BRCMF_SDIO_FT_SUPER) {
  926. brcmf_err("HW header length too long\n");
  927. bus->sdcnt.rx_toolong++;
  928. brcmf_sdbrcm_rxfail(bus, false, false);
  929. rd->len = 0;
  930. return -EPROTO;
  931. }
  932. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  933. brcmf_err("Wrong channel for superframe\n");
  934. rd->len = 0;
  935. return -EINVAL;
  936. }
  937. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  938. rd->channel != SDPCM_EVENT_CHANNEL) {
  939. brcmf_err("Wrong channel for subframe\n");
  940. rd->len = 0;
  941. return -EINVAL;
  942. }
  943. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  944. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  945. brcmf_err("seq %d: bad data offset\n", rx_seq);
  946. bus->sdcnt.rx_badhdr++;
  947. brcmf_sdbrcm_rxfail(bus, false, false);
  948. rd->len = 0;
  949. return -ENXIO;
  950. }
  951. if (rd->seq_num != rx_seq) {
  952. brcmf_err("seq %d: sequence number error, expect %d\n",
  953. rx_seq, rd->seq_num);
  954. bus->sdcnt.rx_badseq++;
  955. rd->seq_num = rx_seq;
  956. }
  957. /* no need to check the reset for subframe */
  958. if (type == BRCMF_SDIO_FT_SUB)
  959. return 0;
  960. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  961. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  962. /* only warm for NON glom packet */
  963. if (rd->channel != SDPCM_GLOM_CHANNEL)
  964. brcmf_err("seq %d: next length error\n", rx_seq);
  965. rd->len_nxtfrm = 0;
  966. }
  967. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  968. if (bus->flowcontrol != fc) {
  969. if (~bus->flowcontrol & fc)
  970. bus->sdcnt.fc_xoff++;
  971. if (bus->flowcontrol & ~fc)
  972. bus->sdcnt.fc_xon++;
  973. bus->sdcnt.fc_rcvd++;
  974. bus->flowcontrol = fc;
  975. }
  976. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  977. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  978. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  979. tx_seq_max = bus->tx_seq + 2;
  980. }
  981. bus->tx_max = tx_seq_max;
  982. return 0;
  983. }
  984. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  985. {
  986. u16 dlen, totlen;
  987. u8 *dptr, num = 0;
  988. u16 sublen;
  989. struct sk_buff *pfirst, *pnext;
  990. int errcode;
  991. u8 doff, sfdoff;
  992. bool usechain = bus->use_rxchain;
  993. struct brcmf_sdio_read rd_new;
  994. /* If packets, issue read(s) and send up packet chain */
  995. /* Return sequence numbers consumed? */
  996. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  997. bus->glomd, skb_peek(&bus->glom));
  998. /* If there's a descriptor, generate the packet chain */
  999. if (bus->glomd) {
  1000. pfirst = pnext = NULL;
  1001. dlen = (u16) (bus->glomd->len);
  1002. dptr = bus->glomd->data;
  1003. if (!dlen || (dlen & 1)) {
  1004. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1005. dlen);
  1006. dlen = 0;
  1007. }
  1008. for (totlen = num = 0; dlen; num++) {
  1009. /* Get (and move past) next length */
  1010. sublen = get_unaligned_le16(dptr);
  1011. dlen -= sizeof(u16);
  1012. dptr += sizeof(u16);
  1013. if ((sublen < SDPCM_HDRLEN) ||
  1014. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1015. brcmf_err("descriptor len %d bad: %d\n",
  1016. num, sublen);
  1017. pnext = NULL;
  1018. break;
  1019. }
  1020. if (sublen % BRCMF_SDALIGN) {
  1021. brcmf_err("sublen %d not multiple of %d\n",
  1022. sublen, BRCMF_SDALIGN);
  1023. usechain = false;
  1024. }
  1025. totlen += sublen;
  1026. /* For last frame, adjust read len so total
  1027. is a block multiple */
  1028. if (!dlen) {
  1029. sublen +=
  1030. (roundup(totlen, bus->blocksize) - totlen);
  1031. totlen = roundup(totlen, bus->blocksize);
  1032. }
  1033. /* Allocate/chain packet for next subframe */
  1034. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1035. if (pnext == NULL) {
  1036. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1037. num, sublen);
  1038. break;
  1039. }
  1040. skb_queue_tail(&bus->glom, pnext);
  1041. /* Adhere to start alignment requirements */
  1042. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1043. }
  1044. /* If all allocations succeeded, save packet chain
  1045. in bus structure */
  1046. if (pnext) {
  1047. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1048. totlen, num);
  1049. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1050. totlen != bus->cur_read.len) {
  1051. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1052. bus->cur_read.len, totlen, rxseq);
  1053. }
  1054. pfirst = pnext = NULL;
  1055. } else {
  1056. brcmf_sdbrcm_free_glom(bus);
  1057. num = 0;
  1058. }
  1059. /* Done with descriptor packet */
  1060. brcmu_pkt_buf_free_skb(bus->glomd);
  1061. bus->glomd = NULL;
  1062. bus->cur_read.len = 0;
  1063. }
  1064. /* Ok -- either we just generated a packet chain,
  1065. or had one from before */
  1066. if (!skb_queue_empty(&bus->glom)) {
  1067. if (BRCMF_GLOM_ON()) {
  1068. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1069. skb_queue_walk(&bus->glom, pnext) {
  1070. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1071. pnext, (u8 *) (pnext->data),
  1072. pnext->len, pnext->len);
  1073. }
  1074. }
  1075. pfirst = skb_peek(&bus->glom);
  1076. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1077. /* Do an SDIO read for the superframe. Configurable iovar to
  1078. * read directly into the chained packet, or allocate a large
  1079. * packet and and copy into the chain.
  1080. */
  1081. sdio_claim_host(bus->sdiodev->func[1]);
  1082. if (usechain) {
  1083. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1084. bus->sdiodev->sbwad,
  1085. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1086. } else if (bus->dataptr) {
  1087. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1088. bus->sdiodev->sbwad,
  1089. SDIO_FUNC_2, F2SYNC,
  1090. bus->dataptr, dlen);
  1091. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1092. if (sublen != dlen) {
  1093. brcmf_err("FAILED TO COPY, dlen %d sublen %d\n",
  1094. dlen, sublen);
  1095. errcode = -1;
  1096. }
  1097. pnext = NULL;
  1098. } else {
  1099. brcmf_err("COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1100. dlen);
  1101. errcode = -1;
  1102. }
  1103. sdio_release_host(bus->sdiodev->func[1]);
  1104. bus->sdcnt.f2rxdata++;
  1105. /* On failure, kill the superframe, allow a couple retries */
  1106. if (errcode < 0) {
  1107. brcmf_err("glom read of %d bytes failed: %d\n",
  1108. dlen, errcode);
  1109. sdio_claim_host(bus->sdiodev->func[1]);
  1110. if (bus->glomerr++ < 3) {
  1111. brcmf_sdbrcm_rxfail(bus, true, true);
  1112. } else {
  1113. bus->glomerr = 0;
  1114. brcmf_sdbrcm_rxfail(bus, true, false);
  1115. bus->sdcnt.rxglomfail++;
  1116. brcmf_sdbrcm_free_glom(bus);
  1117. }
  1118. sdio_release_host(bus->sdiodev->func[1]);
  1119. return 0;
  1120. }
  1121. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1122. pfirst->data, min_t(int, pfirst->len, 48),
  1123. "SUPERFRAME:\n");
  1124. rd_new.seq_num = rxseq;
  1125. rd_new.len = dlen;
  1126. sdio_claim_host(bus->sdiodev->func[1]);
  1127. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1128. BRCMF_SDIO_FT_SUPER);
  1129. sdio_release_host(bus->sdiodev->func[1]);
  1130. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1131. /* Remove superframe header, remember offset */
  1132. skb_pull(pfirst, rd_new.dat_offset);
  1133. sfdoff = rd_new.dat_offset;
  1134. num = 0;
  1135. /* Validate all the subframe headers */
  1136. skb_queue_walk(&bus->glom, pnext) {
  1137. /* leave when invalid subframe is found */
  1138. if (errcode)
  1139. break;
  1140. rd_new.len = pnext->len;
  1141. rd_new.seq_num = rxseq++;
  1142. sdio_claim_host(bus->sdiodev->func[1]);
  1143. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1144. BRCMF_SDIO_FT_SUB);
  1145. sdio_release_host(bus->sdiodev->func[1]);
  1146. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1147. pnext->data, 32, "subframe:\n");
  1148. num++;
  1149. }
  1150. if (errcode) {
  1151. /* Terminate frame on error, request
  1152. a couple retries */
  1153. sdio_claim_host(bus->sdiodev->func[1]);
  1154. if (bus->glomerr++ < 3) {
  1155. /* Restore superframe header space */
  1156. skb_push(pfirst, sfdoff);
  1157. brcmf_sdbrcm_rxfail(bus, true, true);
  1158. } else {
  1159. bus->glomerr = 0;
  1160. brcmf_sdbrcm_rxfail(bus, true, false);
  1161. bus->sdcnt.rxglomfail++;
  1162. brcmf_sdbrcm_free_glom(bus);
  1163. }
  1164. sdio_release_host(bus->sdiodev->func[1]);
  1165. bus->cur_read.len = 0;
  1166. return 0;
  1167. }
  1168. /* Basic SD framing looks ok - process each packet (header) */
  1169. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1170. dptr = (u8 *) (pfirst->data);
  1171. sublen = get_unaligned_le16(dptr);
  1172. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1173. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1174. dptr, pfirst->len,
  1175. "Rx Subframe Data:\n");
  1176. __skb_trim(pfirst, sublen);
  1177. skb_pull(pfirst, doff);
  1178. if (pfirst->len == 0) {
  1179. skb_unlink(pfirst, &bus->glom);
  1180. brcmu_pkt_buf_free_skb(pfirst);
  1181. continue;
  1182. }
  1183. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1184. pfirst->data,
  1185. min_t(int, pfirst->len, 32),
  1186. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1187. bus->glom.qlen, pfirst, pfirst->data,
  1188. pfirst->len, pfirst->next,
  1189. pfirst->prev);
  1190. }
  1191. /* sent any remaining packets up */
  1192. if (bus->glom.qlen)
  1193. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1194. bus->sdcnt.rxglomframes++;
  1195. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1196. }
  1197. return num;
  1198. }
  1199. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1200. bool *pending)
  1201. {
  1202. DECLARE_WAITQUEUE(wait, current);
  1203. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1204. /* Wait until control frame is available */
  1205. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1206. set_current_state(TASK_INTERRUPTIBLE);
  1207. while (!(*condition) && (!signal_pending(current) && timeout))
  1208. timeout = schedule_timeout(timeout);
  1209. if (signal_pending(current))
  1210. *pending = true;
  1211. set_current_state(TASK_RUNNING);
  1212. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1213. return timeout;
  1214. }
  1215. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1216. {
  1217. if (waitqueue_active(&bus->dcmd_resp_wait))
  1218. wake_up_interruptible(&bus->dcmd_resp_wait);
  1219. return 0;
  1220. }
  1221. static void
  1222. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1223. {
  1224. uint rdlen, pad;
  1225. u8 *buf = NULL, *rbuf;
  1226. int sdret;
  1227. brcmf_dbg(TRACE, "Enter\n");
  1228. if (bus->rxblen)
  1229. buf = vzalloc(bus->rxblen);
  1230. if (!buf)
  1231. goto done;
  1232. rbuf = bus->rxbuf;
  1233. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1234. if (pad)
  1235. rbuf += (BRCMF_SDALIGN - pad);
  1236. /* Copy the already-read portion over */
  1237. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1238. if (len <= BRCMF_FIRSTREAD)
  1239. goto gotpkt;
  1240. /* Raise rdlen to next SDIO block to avoid tail command */
  1241. rdlen = len - BRCMF_FIRSTREAD;
  1242. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1243. pad = bus->blocksize - (rdlen % bus->blocksize);
  1244. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1245. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1246. rdlen += pad;
  1247. } else if (rdlen % BRCMF_SDALIGN) {
  1248. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1249. }
  1250. /* Satisfy length-alignment requirements */
  1251. if (rdlen & (ALIGNMENT - 1))
  1252. rdlen = roundup(rdlen, ALIGNMENT);
  1253. /* Drop if the read is too big or it exceeds our maximum */
  1254. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1255. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1256. rdlen, bus->sdiodev->bus_if->maxctl);
  1257. brcmf_sdbrcm_rxfail(bus, false, false);
  1258. goto done;
  1259. }
  1260. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1261. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1262. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1263. bus->sdcnt.rx_toolong++;
  1264. brcmf_sdbrcm_rxfail(bus, false, false);
  1265. goto done;
  1266. }
  1267. /* Read remain of frame body */
  1268. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1269. bus->sdiodev->sbwad,
  1270. SDIO_FUNC_2,
  1271. F2SYNC, rbuf, rdlen);
  1272. bus->sdcnt.f2rxdata++;
  1273. /* Control frame failures need retransmission */
  1274. if (sdret < 0) {
  1275. brcmf_err("read %d control bytes failed: %d\n",
  1276. rdlen, sdret);
  1277. bus->sdcnt.rxc_errors++;
  1278. brcmf_sdbrcm_rxfail(bus, true, true);
  1279. goto done;
  1280. } else
  1281. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1282. gotpkt:
  1283. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1284. buf, len, "RxCtrl:\n");
  1285. /* Point to valid data and indicate its length */
  1286. spin_lock_bh(&bus->rxctl_lock);
  1287. if (bus->rxctl) {
  1288. brcmf_err("last control frame is being processed.\n");
  1289. spin_unlock_bh(&bus->rxctl_lock);
  1290. vfree(buf);
  1291. goto done;
  1292. }
  1293. bus->rxctl = buf + doff;
  1294. bus->rxctl_orig = buf;
  1295. bus->rxlen = len - doff;
  1296. spin_unlock_bh(&bus->rxctl_lock);
  1297. done:
  1298. /* Awake any waiters */
  1299. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1300. }
  1301. /* Pad read to blocksize for efficiency */
  1302. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1303. {
  1304. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1305. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1306. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1307. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1308. *rdlen += *pad;
  1309. } else if (*rdlen % BRCMF_SDALIGN) {
  1310. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1311. }
  1312. }
  1313. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1314. {
  1315. struct sk_buff *pkt; /* Packet for event or data frames */
  1316. struct sk_buff_head pktlist; /* needed for bus interface */
  1317. u16 pad; /* Number of pad bytes to read */
  1318. uint rxleft = 0; /* Remaining number of frames allowed */
  1319. int ret; /* Return code from calls */
  1320. uint rxcount = 0; /* Total frames read */
  1321. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1322. u8 head_read = 0;
  1323. brcmf_dbg(TRACE, "Enter\n");
  1324. /* Not finished unless we encounter no more frames indication */
  1325. bus->rxpending = true;
  1326. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1327. !bus->rxskip && rxleft &&
  1328. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1329. rd->seq_num++, rxleft--) {
  1330. /* Handle glomming separately */
  1331. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1332. u8 cnt;
  1333. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1334. bus->glomd, skb_peek(&bus->glom));
  1335. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1336. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1337. rd->seq_num += cnt - 1;
  1338. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1339. continue;
  1340. }
  1341. rd->len_left = rd->len;
  1342. /* read header first for unknow frame length */
  1343. sdio_claim_host(bus->sdiodev->func[1]);
  1344. if (!rd->len) {
  1345. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1346. bus->sdiodev->sbwad,
  1347. SDIO_FUNC_2, F2SYNC,
  1348. bus->rxhdr,
  1349. BRCMF_FIRSTREAD);
  1350. bus->sdcnt.f2rxhdrs++;
  1351. if (ret < 0) {
  1352. brcmf_err("RXHEADER FAILED: %d\n",
  1353. ret);
  1354. bus->sdcnt.rx_hdrfail++;
  1355. brcmf_sdbrcm_rxfail(bus, true, true);
  1356. sdio_release_host(bus->sdiodev->func[1]);
  1357. continue;
  1358. }
  1359. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1360. bus->rxhdr, SDPCM_HDRLEN,
  1361. "RxHdr:\n");
  1362. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1363. BRCMF_SDIO_FT_NORMAL)) {
  1364. sdio_release_host(bus->sdiodev->func[1]);
  1365. if (!bus->rxpending)
  1366. break;
  1367. else
  1368. continue;
  1369. }
  1370. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1371. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1372. rd->len,
  1373. rd->dat_offset);
  1374. /* prepare the descriptor for the next read */
  1375. rd->len = rd->len_nxtfrm << 4;
  1376. rd->len_nxtfrm = 0;
  1377. /* treat all packet as event if we don't know */
  1378. rd->channel = SDPCM_EVENT_CHANNEL;
  1379. sdio_release_host(bus->sdiodev->func[1]);
  1380. continue;
  1381. }
  1382. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1383. rd->len - BRCMF_FIRSTREAD : 0;
  1384. head_read = BRCMF_FIRSTREAD;
  1385. }
  1386. brcmf_pad(bus, &pad, &rd->len_left);
  1387. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1388. BRCMF_SDALIGN);
  1389. if (!pkt) {
  1390. /* Give up on data, request rtx of events */
  1391. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1392. brcmf_sdbrcm_rxfail(bus, false,
  1393. RETRYCHAN(rd->channel));
  1394. sdio_release_host(bus->sdiodev->func[1]);
  1395. continue;
  1396. }
  1397. skb_pull(pkt, head_read);
  1398. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1399. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1400. SDIO_FUNC_2, F2SYNC, pkt);
  1401. bus->sdcnt.f2rxdata++;
  1402. sdio_release_host(bus->sdiodev->func[1]);
  1403. if (ret < 0) {
  1404. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1405. rd->len, rd->channel, ret);
  1406. brcmu_pkt_buf_free_skb(pkt);
  1407. sdio_claim_host(bus->sdiodev->func[1]);
  1408. brcmf_sdbrcm_rxfail(bus, true,
  1409. RETRYCHAN(rd->channel));
  1410. sdio_release_host(bus->sdiodev->func[1]);
  1411. continue;
  1412. }
  1413. if (head_read) {
  1414. skb_push(pkt, head_read);
  1415. memcpy(pkt->data, bus->rxhdr, head_read);
  1416. head_read = 0;
  1417. } else {
  1418. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1419. rd_new.seq_num = rd->seq_num;
  1420. sdio_claim_host(bus->sdiodev->func[1]);
  1421. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1422. BRCMF_SDIO_FT_NORMAL)) {
  1423. rd->len = 0;
  1424. brcmu_pkt_buf_free_skb(pkt);
  1425. }
  1426. bus->sdcnt.rx_readahead_cnt++;
  1427. if (rd->len != roundup(rd_new.len, 16)) {
  1428. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1429. rd->len,
  1430. roundup(rd_new.len, 16) >> 4);
  1431. rd->len = 0;
  1432. brcmf_sdbrcm_rxfail(bus, true, true);
  1433. sdio_release_host(bus->sdiodev->func[1]);
  1434. brcmu_pkt_buf_free_skb(pkt);
  1435. continue;
  1436. }
  1437. sdio_release_host(bus->sdiodev->func[1]);
  1438. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1439. rd->channel = rd_new.channel;
  1440. rd->dat_offset = rd_new.dat_offset;
  1441. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1442. BRCMF_DATA_ON()) &&
  1443. BRCMF_HDRS_ON(),
  1444. bus->rxhdr, SDPCM_HDRLEN,
  1445. "RxHdr:\n");
  1446. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1447. brcmf_err("readahead on control packet %d?\n",
  1448. rd_new.seq_num);
  1449. /* Force retry w/normal header read */
  1450. rd->len = 0;
  1451. sdio_claim_host(bus->sdiodev->func[1]);
  1452. brcmf_sdbrcm_rxfail(bus, false, true);
  1453. sdio_release_host(bus->sdiodev->func[1]);
  1454. brcmu_pkt_buf_free_skb(pkt);
  1455. continue;
  1456. }
  1457. }
  1458. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1459. pkt->data, rd->len, "Rx Data:\n");
  1460. /* Save superframe descriptor and allocate packet frame */
  1461. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1462. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1463. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1464. rd->len);
  1465. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1466. pkt->data, rd->len,
  1467. "Glom Data:\n");
  1468. __skb_trim(pkt, rd->len);
  1469. skb_pull(pkt, SDPCM_HDRLEN);
  1470. bus->glomd = pkt;
  1471. } else {
  1472. brcmf_err("%s: glom superframe w/o "
  1473. "descriptor!\n", __func__);
  1474. sdio_claim_host(bus->sdiodev->func[1]);
  1475. brcmf_sdbrcm_rxfail(bus, false, false);
  1476. sdio_release_host(bus->sdiodev->func[1]);
  1477. }
  1478. /* prepare the descriptor for the next read */
  1479. rd->len = rd->len_nxtfrm << 4;
  1480. rd->len_nxtfrm = 0;
  1481. /* treat all packet as event if we don't know */
  1482. rd->channel = SDPCM_EVENT_CHANNEL;
  1483. continue;
  1484. }
  1485. /* Fill in packet len and prio, deliver upward */
  1486. __skb_trim(pkt, rd->len);
  1487. skb_pull(pkt, rd->dat_offset);
  1488. /* prepare the descriptor for the next read */
  1489. rd->len = rd->len_nxtfrm << 4;
  1490. rd->len_nxtfrm = 0;
  1491. /* treat all packet as event if we don't know */
  1492. rd->channel = SDPCM_EVENT_CHANNEL;
  1493. if (pkt->len == 0) {
  1494. brcmu_pkt_buf_free_skb(pkt);
  1495. continue;
  1496. }
  1497. skb_queue_head_init(&pktlist);
  1498. skb_queue_tail(&pktlist, pkt);
  1499. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1500. }
  1501. rxcount = maxframes - rxleft;
  1502. /* Message if we hit the limit */
  1503. if (!rxleft)
  1504. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1505. else
  1506. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1507. /* Back off rxseq if awaiting rtx, update rx_seq */
  1508. if (bus->rxskip)
  1509. rd->seq_num--;
  1510. bus->rx_seq = rd->seq_num;
  1511. return rxcount;
  1512. }
  1513. static void
  1514. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1515. {
  1516. if (waitqueue_active(&bus->ctrl_wait))
  1517. wake_up_interruptible(&bus->ctrl_wait);
  1518. return;
  1519. }
  1520. /* Writes a HW/SW header into the packet and sends it. */
  1521. /* Assumes: (a) header space already there, (b) caller holds lock */
  1522. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1523. uint chan)
  1524. {
  1525. int ret;
  1526. u8 *frame;
  1527. u16 len, pad = 0;
  1528. u32 swheader;
  1529. int i;
  1530. brcmf_dbg(TRACE, "Enter\n");
  1531. frame = (u8 *) (pkt->data);
  1532. /* Add alignment padding, allocate new packet if needed */
  1533. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1534. if (pad) {
  1535. if (skb_headroom(pkt) < pad) {
  1536. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1537. skb_headroom(pkt), pad);
  1538. bus->sdiodev->bus_if->tx_realloc++;
  1539. ret = skb_cow(pkt, BRCMF_SDALIGN);
  1540. if (ret)
  1541. goto done;
  1542. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1543. }
  1544. skb_push(pkt, pad);
  1545. frame = (u8 *) (pkt->data);
  1546. memset(frame, 0, pad + SDPCM_HDRLEN);
  1547. }
  1548. /* precondition: pad < BRCMF_SDALIGN */
  1549. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1550. len = (u16) (pkt->len);
  1551. *(__le16 *) frame = cpu_to_le16(len);
  1552. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1553. /* Software tag: channel, sequence number, data offset */
  1554. swheader =
  1555. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1556. (((pad +
  1557. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1558. *(((__le32 *) frame) + 1) = cpu_to_le32(swheader);
  1559. *(((__le32 *) frame) + 2) = 0;
  1560. #ifdef DEBUG
  1561. tx_packets[pkt->priority]++;
  1562. #endif
  1563. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1564. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1565. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1566. frame, len, "Tx Frame:\n");
  1567. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1568. ((BRCMF_CTL_ON() &&
  1569. chan == SDPCM_CONTROL_CHANNEL) ||
  1570. (BRCMF_DATA_ON() &&
  1571. chan != SDPCM_CONTROL_CHANNEL))) &&
  1572. BRCMF_HDRS_ON(),
  1573. frame, min_t(u16, len, 16), "TxHdr:\n");
  1574. /* Raise len to next SDIO block to eliminate tail command */
  1575. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1576. u16 pad = bus->blocksize - (len % bus->blocksize);
  1577. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1578. len += pad;
  1579. } else if (len % BRCMF_SDALIGN) {
  1580. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1581. }
  1582. /* Some controllers have trouble with odd bytes -- round to even */
  1583. if (len & (ALIGNMENT - 1))
  1584. len = roundup(len, ALIGNMENT);
  1585. sdio_claim_host(bus->sdiodev->func[1]);
  1586. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1587. SDIO_FUNC_2, F2SYNC, pkt);
  1588. bus->sdcnt.f2txdata++;
  1589. if (ret < 0) {
  1590. /* On failure, abort the command and terminate the frame */
  1591. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1592. ret);
  1593. bus->sdcnt.tx_sderrs++;
  1594. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1595. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1596. SFC_WF_TERM, NULL);
  1597. bus->sdcnt.f1regdata++;
  1598. for (i = 0; i < 3; i++) {
  1599. u8 hi, lo;
  1600. hi = brcmf_sdio_regrb(bus->sdiodev,
  1601. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1602. lo = brcmf_sdio_regrb(bus->sdiodev,
  1603. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1604. bus->sdcnt.f1regdata += 2;
  1605. if ((hi == 0) && (lo == 0))
  1606. break;
  1607. }
  1608. }
  1609. sdio_release_host(bus->sdiodev->func[1]);
  1610. if (ret == 0)
  1611. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1612. done:
  1613. /* restore pkt buffer pointer before calling tx complete routine */
  1614. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1615. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret == 0);
  1616. return ret;
  1617. }
  1618. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1619. {
  1620. struct sk_buff *pkt;
  1621. u32 intstatus = 0;
  1622. int ret = 0, prec_out;
  1623. uint cnt = 0;
  1624. uint datalen;
  1625. u8 tx_prec_map;
  1626. brcmf_dbg(TRACE, "Enter\n");
  1627. tx_prec_map = ~bus->flowcontrol;
  1628. /* Send frames until the limit or some other event */
  1629. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1630. spin_lock_bh(&bus->txqlock);
  1631. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1632. if (pkt == NULL) {
  1633. spin_unlock_bh(&bus->txqlock);
  1634. break;
  1635. }
  1636. spin_unlock_bh(&bus->txqlock);
  1637. datalen = pkt->len - SDPCM_HDRLEN;
  1638. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1639. /* In poll mode, need to check for other events */
  1640. if (!bus->intr && cnt) {
  1641. /* Check device status, signal pending interrupt */
  1642. sdio_claim_host(bus->sdiodev->func[1]);
  1643. ret = r_sdreg32(bus, &intstatus,
  1644. offsetof(struct sdpcmd_regs,
  1645. intstatus));
  1646. sdio_release_host(bus->sdiodev->func[1]);
  1647. bus->sdcnt.f2txdata++;
  1648. if (ret != 0)
  1649. break;
  1650. if (intstatus & bus->hostintmask)
  1651. atomic_set(&bus->ipend, 1);
  1652. }
  1653. }
  1654. /* Deflow-control stack if needed */
  1655. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1656. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1657. bus->txoff = false;
  1658. brcmf_txflowblock(bus->sdiodev->dev, false);
  1659. }
  1660. return cnt;
  1661. }
  1662. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1663. {
  1664. u32 local_hostintmask;
  1665. u8 saveclk;
  1666. int err;
  1667. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1668. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1669. struct brcmf_sdio *bus = sdiodev->bus;
  1670. brcmf_dbg(TRACE, "Enter\n");
  1671. if (bus->watchdog_tsk) {
  1672. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1673. kthread_stop(bus->watchdog_tsk);
  1674. bus->watchdog_tsk = NULL;
  1675. }
  1676. sdio_claim_host(bus->sdiodev->func[1]);
  1677. /* Enable clock for device interrupts */
  1678. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1679. /* Disable and clear interrupts at the chip level also */
  1680. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1681. local_hostintmask = bus->hostintmask;
  1682. bus->hostintmask = 0;
  1683. /* Change our idea of bus state */
  1684. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1685. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1686. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1687. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1688. if (!err) {
  1689. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1690. (saveclk | SBSDIO_FORCE_HT), &err);
  1691. }
  1692. if (err)
  1693. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1694. /* Turn off the bus (F2), free any pending packets */
  1695. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1696. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1697. NULL);
  1698. /* Clear any pending interrupts now that F2 is disabled */
  1699. w_sdreg32(bus, local_hostintmask,
  1700. offsetof(struct sdpcmd_regs, intstatus));
  1701. /* Turn off the backplane clock (only) */
  1702. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1703. sdio_release_host(bus->sdiodev->func[1]);
  1704. /* Clear the data packet queues */
  1705. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1706. /* Clear any held glomming stuff */
  1707. if (bus->glomd)
  1708. brcmu_pkt_buf_free_skb(bus->glomd);
  1709. brcmf_sdbrcm_free_glom(bus);
  1710. /* Clear rx control and wake any waiters */
  1711. spin_lock_bh(&bus->rxctl_lock);
  1712. bus->rxlen = 0;
  1713. spin_unlock_bh(&bus->rxctl_lock);
  1714. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1715. /* Reset some F2 state stuff */
  1716. bus->rxskip = false;
  1717. bus->tx_seq = bus->rx_seq = 0;
  1718. }
  1719. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1720. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1721. {
  1722. unsigned long flags;
  1723. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1724. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1725. enable_irq(bus->sdiodev->irq);
  1726. bus->sdiodev->irq_en = true;
  1727. }
  1728. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1729. }
  1730. #else
  1731. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1732. {
  1733. }
  1734. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1735. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  1736. {
  1737. struct list_head *new_hd;
  1738. unsigned long flags;
  1739. if (in_interrupt())
  1740. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  1741. else
  1742. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1743. if (new_hd == NULL)
  1744. return;
  1745. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  1746. list_add_tail(new_hd, &bus->dpc_tsklst);
  1747. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  1748. }
  1749. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1750. {
  1751. u8 idx;
  1752. u32 addr;
  1753. unsigned long val;
  1754. int n, ret;
  1755. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1756. addr = bus->ci->c_inf[idx].base +
  1757. offsetof(struct sdpcmd_regs, intstatus);
  1758. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1759. bus->sdcnt.f1regdata++;
  1760. if (ret != 0)
  1761. val = 0;
  1762. val &= bus->hostintmask;
  1763. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1764. /* Clear interrupts */
  1765. if (val) {
  1766. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1767. bus->sdcnt.f1regdata++;
  1768. }
  1769. if (ret) {
  1770. atomic_set(&bus->intstatus, 0);
  1771. } else if (val) {
  1772. for_each_set_bit(n, &val, 32)
  1773. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1774. }
  1775. return ret;
  1776. }
  1777. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1778. {
  1779. u32 newstatus = 0;
  1780. unsigned long intstatus;
  1781. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1782. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1783. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1784. int err = 0, n;
  1785. brcmf_dbg(TRACE, "Enter\n");
  1786. sdio_claim_host(bus->sdiodev->func[1]);
  1787. /* If waiting for HTAVAIL, check status */
  1788. if (bus->clkstate == CLK_PENDING) {
  1789. u8 clkctl, devctl = 0;
  1790. #ifdef DEBUG
  1791. /* Check for inconsistent device control */
  1792. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1793. SBSDIO_DEVICE_CTL, &err);
  1794. if (err) {
  1795. brcmf_err("error reading DEVCTL: %d\n", err);
  1796. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1797. }
  1798. #endif /* DEBUG */
  1799. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1800. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1801. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1802. if (err) {
  1803. brcmf_err("error reading CSR: %d\n",
  1804. err);
  1805. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1806. }
  1807. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1808. devctl, clkctl);
  1809. if (SBSDIO_HTAV(clkctl)) {
  1810. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1811. SBSDIO_DEVICE_CTL, &err);
  1812. if (err) {
  1813. brcmf_err("error reading DEVCTL: %d\n",
  1814. err);
  1815. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1816. }
  1817. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1818. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1819. devctl, &err);
  1820. if (err) {
  1821. brcmf_err("error writing DEVCTL: %d\n",
  1822. err);
  1823. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1824. }
  1825. bus->clkstate = CLK_AVAIL;
  1826. }
  1827. }
  1828. /* Make sure backplane clock is on */
  1829. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  1830. /* Pending interrupt indicates new device status */
  1831. if (atomic_read(&bus->ipend) > 0) {
  1832. atomic_set(&bus->ipend, 0);
  1833. err = brcmf_sdio_intr_rstatus(bus);
  1834. }
  1835. /* Start with leftover status bits */
  1836. intstatus = atomic_xchg(&bus->intstatus, 0);
  1837. /* Handle flow-control change: read new state in case our ack
  1838. * crossed another change interrupt. If change still set, assume
  1839. * FC ON for safety, let next loop through do the debounce.
  1840. */
  1841. if (intstatus & I_HMB_FC_CHANGE) {
  1842. intstatus &= ~I_HMB_FC_CHANGE;
  1843. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1844. offsetof(struct sdpcmd_regs, intstatus));
  1845. err = r_sdreg32(bus, &newstatus,
  1846. offsetof(struct sdpcmd_regs, intstatus));
  1847. bus->sdcnt.f1regdata += 2;
  1848. atomic_set(&bus->fcstate,
  1849. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1850. intstatus |= (newstatus & bus->hostintmask);
  1851. }
  1852. /* Handle host mailbox indication */
  1853. if (intstatus & I_HMB_HOST_INT) {
  1854. intstatus &= ~I_HMB_HOST_INT;
  1855. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1856. }
  1857. sdio_release_host(bus->sdiodev->func[1]);
  1858. /* Generally don't ask for these, can get CRC errors... */
  1859. if (intstatus & I_WR_OOSYNC) {
  1860. brcmf_err("Dongle reports WR_OOSYNC\n");
  1861. intstatus &= ~I_WR_OOSYNC;
  1862. }
  1863. if (intstatus & I_RD_OOSYNC) {
  1864. brcmf_err("Dongle reports RD_OOSYNC\n");
  1865. intstatus &= ~I_RD_OOSYNC;
  1866. }
  1867. if (intstatus & I_SBINT) {
  1868. brcmf_err("Dongle reports SBINT\n");
  1869. intstatus &= ~I_SBINT;
  1870. }
  1871. /* Would be active due to wake-wlan in gSPI */
  1872. if (intstatus & I_CHIPACTIVE) {
  1873. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1874. intstatus &= ~I_CHIPACTIVE;
  1875. }
  1876. /* Ignore frame indications if rxskip is set */
  1877. if (bus->rxskip)
  1878. intstatus &= ~I_HMB_FRAME_IND;
  1879. /* On frame indication, read available frames */
  1880. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1881. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1882. if (!bus->rxpending)
  1883. intstatus &= ~I_HMB_FRAME_IND;
  1884. rxlimit -= min(framecnt, rxlimit);
  1885. }
  1886. /* Keep still-pending events for next scheduling */
  1887. if (intstatus) {
  1888. for_each_set_bit(n, &intstatus, 32)
  1889. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1890. }
  1891. brcmf_sdbrcm_clrintr(bus);
  1892. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1893. (bus->clkstate == CLK_AVAIL)) {
  1894. int i;
  1895. sdio_claim_host(bus->sdiodev->func[1]);
  1896. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1897. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1898. (u32) bus->ctrl_frame_len);
  1899. if (err < 0) {
  1900. /* On failure, abort the command and
  1901. terminate the frame */
  1902. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1903. err);
  1904. bus->sdcnt.tx_sderrs++;
  1905. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1906. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1907. SFC_WF_TERM, &err);
  1908. bus->sdcnt.f1regdata++;
  1909. for (i = 0; i < 3; i++) {
  1910. u8 hi, lo;
  1911. hi = brcmf_sdio_regrb(bus->sdiodev,
  1912. SBSDIO_FUNC1_WFRAMEBCHI,
  1913. &err);
  1914. lo = brcmf_sdio_regrb(bus->sdiodev,
  1915. SBSDIO_FUNC1_WFRAMEBCLO,
  1916. &err);
  1917. bus->sdcnt.f1regdata += 2;
  1918. if ((hi == 0) && (lo == 0))
  1919. break;
  1920. }
  1921. } else {
  1922. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1923. }
  1924. sdio_release_host(bus->sdiodev->func[1]);
  1925. bus->ctrl_frame_stat = false;
  1926. brcmf_sdbrcm_wait_event_wakeup(bus);
  1927. }
  1928. /* Send queued frames (limit 1 if rx may still be pending) */
  1929. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1930. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1931. && data_ok(bus)) {
  1932. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1933. txlimit;
  1934. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1935. txlimit -= framecnt;
  1936. }
  1937. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1938. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1939. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1940. atomic_set(&bus->intstatus, 0);
  1941. } else if (atomic_read(&bus->intstatus) ||
  1942. atomic_read(&bus->ipend) > 0 ||
  1943. (!atomic_read(&bus->fcstate) &&
  1944. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1945. data_ok(bus)) || PKT_AVAILABLE()) {
  1946. brcmf_sdbrcm_adddpctsk(bus);
  1947. }
  1948. /* If we're done for now, turn off clock request. */
  1949. if ((bus->clkstate != CLK_PENDING)
  1950. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1951. bus->activity = false;
  1952. sdio_claim_host(bus->sdiodev->func[1]);
  1953. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  1954. sdio_release_host(bus->sdiodev->func[1]);
  1955. }
  1956. }
  1957. static struct pktq *brcmf_sdbrcm_bus_gettxq(struct device *dev)
  1958. {
  1959. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1960. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1961. struct brcmf_sdio *bus = sdiodev->bus;
  1962. return &bus->txq;
  1963. }
  1964. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1965. {
  1966. int ret = -EBADE;
  1967. uint datalen, prec;
  1968. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1969. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1970. struct brcmf_sdio *bus = sdiodev->bus;
  1971. unsigned long flags;
  1972. brcmf_dbg(TRACE, "Enter\n");
  1973. datalen = pkt->len;
  1974. /* Add space for the header */
  1975. skb_push(pkt, SDPCM_HDRLEN);
  1976. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  1977. prec = prio2prec((pkt->priority & PRIOMASK));
  1978. /* Check for existing queue, current flow-control,
  1979. pending event, or pending clock */
  1980. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  1981. bus->sdcnt.fcqueued++;
  1982. /* Priority based enq */
  1983. spin_lock_bh(&bus->txqlock);
  1984. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  1985. skb_pull(pkt, SDPCM_HDRLEN);
  1986. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  1987. brcmf_err("out of bus->txq !!!\n");
  1988. ret = -ENOSR;
  1989. } else {
  1990. ret = 0;
  1991. }
  1992. spin_unlock_bh(&bus->txqlock);
  1993. if (pktq_len(&bus->txq) >= TXHI) {
  1994. bus->txoff = true;
  1995. brcmf_txflowblock(bus->sdiodev->dev, true);
  1996. }
  1997. #ifdef DEBUG
  1998. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  1999. qcount[prec] = pktq_plen(&bus->txq, prec);
  2000. #endif
  2001. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2002. if (list_empty(&bus->dpc_tsklst)) {
  2003. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2004. brcmf_sdbrcm_adddpctsk(bus);
  2005. queue_work(bus->brcmf_wq, &bus->datawork);
  2006. } else {
  2007. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2008. }
  2009. return ret;
  2010. }
  2011. static int
  2012. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2013. uint size)
  2014. {
  2015. int bcmerror = 0;
  2016. u32 sdaddr;
  2017. uint dsize;
  2018. /* Determine initial transfer parameters */
  2019. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2020. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2021. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2022. else
  2023. dsize = size;
  2024. sdio_claim_host(bus->sdiodev->func[1]);
  2025. /* Set the backplane window to include the start address */
  2026. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2027. if (bcmerror) {
  2028. brcmf_err("window change failed\n");
  2029. goto xfer_done;
  2030. }
  2031. /* Do the transfer(s) */
  2032. while (size) {
  2033. brcmf_dbg(SDIO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2034. write ? "write" : "read", dsize,
  2035. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2036. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2037. sdaddr, data, dsize);
  2038. if (bcmerror) {
  2039. brcmf_err("membytes transfer failed\n");
  2040. break;
  2041. }
  2042. /* Adjust for next transfer (if any) */
  2043. size -= dsize;
  2044. if (size) {
  2045. data += dsize;
  2046. address += dsize;
  2047. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2048. address);
  2049. if (bcmerror) {
  2050. brcmf_err("window change failed\n");
  2051. break;
  2052. }
  2053. sdaddr = 0;
  2054. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2055. }
  2056. }
  2057. xfer_done:
  2058. /* Return the window to backplane enumeration space for core access */
  2059. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2060. brcmf_err("FAILED to set window back to 0x%x\n",
  2061. bus->sdiodev->sbwad);
  2062. sdio_release_host(bus->sdiodev->func[1]);
  2063. return bcmerror;
  2064. }
  2065. #ifdef DEBUG
  2066. #define CONSOLE_LINE_MAX 192
  2067. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2068. {
  2069. struct brcmf_console *c = &bus->console;
  2070. u8 line[CONSOLE_LINE_MAX], ch;
  2071. u32 n, idx, addr;
  2072. int rv;
  2073. /* Don't do anything until FWREADY updates console address */
  2074. if (bus->console_addr == 0)
  2075. return 0;
  2076. /* Read console log struct */
  2077. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2078. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2079. sizeof(c->log_le));
  2080. if (rv < 0)
  2081. return rv;
  2082. /* Allocate console buffer (one time only) */
  2083. if (c->buf == NULL) {
  2084. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2085. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2086. if (c->buf == NULL)
  2087. return -ENOMEM;
  2088. }
  2089. idx = le32_to_cpu(c->log_le.idx);
  2090. /* Protect against corrupt value */
  2091. if (idx > c->bufsize)
  2092. return -EBADE;
  2093. /* Skip reading the console buffer if the index pointer
  2094. has not moved */
  2095. if (idx == c->last)
  2096. return 0;
  2097. /* Read the console buffer */
  2098. addr = le32_to_cpu(c->log_le.buf);
  2099. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2100. if (rv < 0)
  2101. return rv;
  2102. while (c->last != idx) {
  2103. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2104. if (c->last == idx) {
  2105. /* This would output a partial line.
  2106. * Instead, back up
  2107. * the buffer pointer and output this
  2108. * line next time around.
  2109. */
  2110. if (c->last >= n)
  2111. c->last -= n;
  2112. else
  2113. c->last = c->bufsize - n;
  2114. goto break2;
  2115. }
  2116. ch = c->buf[c->last];
  2117. c->last = (c->last + 1) % c->bufsize;
  2118. if (ch == '\n')
  2119. break;
  2120. line[n] = ch;
  2121. }
  2122. if (n > 0) {
  2123. if (line[n - 1] == '\r')
  2124. n--;
  2125. line[n] = 0;
  2126. pr_debug("CONSOLE: %s\n", line);
  2127. }
  2128. }
  2129. break2:
  2130. return 0;
  2131. }
  2132. #endif /* DEBUG */
  2133. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2134. {
  2135. int i;
  2136. int ret;
  2137. bus->ctrl_frame_stat = false;
  2138. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2139. SDIO_FUNC_2, F2SYNC, frame, len);
  2140. if (ret < 0) {
  2141. /* On failure, abort the command and terminate the frame */
  2142. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2143. ret);
  2144. bus->sdcnt.tx_sderrs++;
  2145. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2146. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2147. SFC_WF_TERM, NULL);
  2148. bus->sdcnt.f1regdata++;
  2149. for (i = 0; i < 3; i++) {
  2150. u8 hi, lo;
  2151. hi = brcmf_sdio_regrb(bus->sdiodev,
  2152. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2153. lo = brcmf_sdio_regrb(bus->sdiodev,
  2154. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2155. bus->sdcnt.f1regdata += 2;
  2156. if (hi == 0 && lo == 0)
  2157. break;
  2158. }
  2159. return ret;
  2160. }
  2161. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2162. return ret;
  2163. }
  2164. static int
  2165. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2166. {
  2167. u8 *frame;
  2168. u16 len;
  2169. u32 swheader;
  2170. uint retries = 0;
  2171. u8 doff = 0;
  2172. int ret = -1;
  2173. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2174. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2175. struct brcmf_sdio *bus = sdiodev->bus;
  2176. unsigned long flags;
  2177. brcmf_dbg(TRACE, "Enter\n");
  2178. /* Back the pointer to make a room for bus header */
  2179. frame = msg - SDPCM_HDRLEN;
  2180. len = (msglen += SDPCM_HDRLEN);
  2181. /* Add alignment padding (optional for ctl frames) */
  2182. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2183. if (doff) {
  2184. frame -= doff;
  2185. len += doff;
  2186. msglen += doff;
  2187. memset(frame, 0, doff + SDPCM_HDRLEN);
  2188. }
  2189. /* precondition: doff < BRCMF_SDALIGN */
  2190. doff += SDPCM_HDRLEN;
  2191. /* Round send length to next SDIO block */
  2192. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2193. u16 pad = bus->blocksize - (len % bus->blocksize);
  2194. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2195. len += pad;
  2196. } else if (len % BRCMF_SDALIGN) {
  2197. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2198. }
  2199. /* Satisfy length-alignment requirements */
  2200. if (len & (ALIGNMENT - 1))
  2201. len = roundup(len, ALIGNMENT);
  2202. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2203. /* Make sure backplane clock is on */
  2204. sdio_claim_host(bus->sdiodev->func[1]);
  2205. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2206. sdio_release_host(bus->sdiodev->func[1]);
  2207. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2208. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2209. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2210. /* Software tag: channel, sequence number, data offset */
  2211. swheader =
  2212. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2213. SDPCM_CHANNEL_MASK)
  2214. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2215. SDPCM_DOFFSET_MASK);
  2216. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2217. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2218. if (!data_ok(bus)) {
  2219. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2220. bus->tx_max, bus->tx_seq);
  2221. bus->ctrl_frame_stat = true;
  2222. /* Send from dpc */
  2223. bus->ctrl_frame_buf = frame;
  2224. bus->ctrl_frame_len = len;
  2225. wait_event_interruptible_timeout(bus->ctrl_wait,
  2226. !bus->ctrl_frame_stat,
  2227. msecs_to_jiffies(2000));
  2228. if (!bus->ctrl_frame_stat) {
  2229. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2230. ret = 0;
  2231. } else {
  2232. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2233. ret = -1;
  2234. }
  2235. }
  2236. if (ret == -1) {
  2237. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2238. frame, len, "Tx Frame:\n");
  2239. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2240. BRCMF_HDRS_ON(),
  2241. frame, min_t(u16, len, 16), "TxHdr:\n");
  2242. do {
  2243. sdio_claim_host(bus->sdiodev->func[1]);
  2244. ret = brcmf_tx_frame(bus, frame, len);
  2245. sdio_release_host(bus->sdiodev->func[1]);
  2246. } while (ret < 0 && retries++ < TXRETRIES);
  2247. }
  2248. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2249. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2250. list_empty(&bus->dpc_tsklst)) {
  2251. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2252. bus->activity = false;
  2253. sdio_claim_host(bus->sdiodev->func[1]);
  2254. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2255. sdio_release_host(bus->sdiodev->func[1]);
  2256. } else {
  2257. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2258. }
  2259. if (ret)
  2260. bus->sdcnt.tx_ctlerrs++;
  2261. else
  2262. bus->sdcnt.tx_ctlpkts++;
  2263. return ret ? -EIO : 0;
  2264. }
  2265. #ifdef DEBUG
  2266. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2267. {
  2268. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2269. }
  2270. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2271. struct sdpcm_shared *sh)
  2272. {
  2273. u32 addr;
  2274. int rv;
  2275. u32 shaddr = 0;
  2276. struct sdpcm_shared_le sh_le;
  2277. __le32 addr_le;
  2278. shaddr = bus->ramsize - 4;
  2279. /*
  2280. * Read last word in socram to determine
  2281. * address of sdpcm_shared structure
  2282. */
  2283. sdio_claim_host(bus->sdiodev->func[1]);
  2284. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2285. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2286. (u8 *)&addr_le, 4);
  2287. sdio_release_host(bus->sdiodev->func[1]);
  2288. if (rv < 0)
  2289. return rv;
  2290. addr = le32_to_cpu(addr_le);
  2291. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2292. /*
  2293. * Check if addr is valid.
  2294. * NVRAM length at the end of memory should have been overwritten.
  2295. */
  2296. if (!brcmf_sdio_valid_shared_address(addr)) {
  2297. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2298. addr);
  2299. return -EINVAL;
  2300. }
  2301. /* Read hndrte_shared structure */
  2302. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2303. sizeof(struct sdpcm_shared_le));
  2304. if (rv < 0)
  2305. return rv;
  2306. /* Endianness */
  2307. sh->flags = le32_to_cpu(sh_le.flags);
  2308. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2309. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2310. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2311. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2312. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2313. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2314. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2315. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2316. SDPCM_SHARED_VERSION,
  2317. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2318. return -EPROTO;
  2319. }
  2320. return 0;
  2321. }
  2322. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2323. struct sdpcm_shared *sh, char __user *data,
  2324. size_t count)
  2325. {
  2326. u32 addr, console_ptr, console_size, console_index;
  2327. char *conbuf = NULL;
  2328. __le32 sh_val;
  2329. int rv;
  2330. loff_t pos = 0;
  2331. int nbytes = 0;
  2332. /* obtain console information from device memory */
  2333. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2334. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2335. (u8 *)&sh_val, sizeof(u32));
  2336. if (rv < 0)
  2337. return rv;
  2338. console_ptr = le32_to_cpu(sh_val);
  2339. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2340. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2341. (u8 *)&sh_val, sizeof(u32));
  2342. if (rv < 0)
  2343. return rv;
  2344. console_size = le32_to_cpu(sh_val);
  2345. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2346. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2347. (u8 *)&sh_val, sizeof(u32));
  2348. if (rv < 0)
  2349. return rv;
  2350. console_index = le32_to_cpu(sh_val);
  2351. /* allocate buffer for console data */
  2352. if (console_size <= CONSOLE_BUFFER_MAX)
  2353. conbuf = vzalloc(console_size+1);
  2354. if (!conbuf)
  2355. return -ENOMEM;
  2356. /* obtain the console data from device */
  2357. conbuf[console_size] = '\0';
  2358. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2359. console_size);
  2360. if (rv < 0)
  2361. goto done;
  2362. rv = simple_read_from_buffer(data, count, &pos,
  2363. conbuf + console_index,
  2364. console_size - console_index);
  2365. if (rv < 0)
  2366. goto done;
  2367. nbytes = rv;
  2368. if (console_index > 0) {
  2369. pos = 0;
  2370. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2371. conbuf, console_index - 1);
  2372. if (rv < 0)
  2373. goto done;
  2374. rv += nbytes;
  2375. }
  2376. done:
  2377. vfree(conbuf);
  2378. return rv;
  2379. }
  2380. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2381. char __user *data, size_t count)
  2382. {
  2383. int error, res;
  2384. char buf[350];
  2385. struct brcmf_trap_info tr;
  2386. loff_t pos = 0;
  2387. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2388. brcmf_dbg(INFO, "no trap in firmware\n");
  2389. return 0;
  2390. }
  2391. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2392. sizeof(struct brcmf_trap_info));
  2393. if (error < 0)
  2394. return error;
  2395. res = scnprintf(buf, sizeof(buf),
  2396. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2397. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2398. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2399. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2400. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2401. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2402. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2403. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2404. le32_to_cpu(tr.pc), sh->trap_addr,
  2405. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2406. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2407. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2408. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2409. return simple_read_from_buffer(data, count, &pos, buf, res);
  2410. }
  2411. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2412. struct sdpcm_shared *sh, char __user *data,
  2413. size_t count)
  2414. {
  2415. int error = 0;
  2416. char buf[200];
  2417. char file[80] = "?";
  2418. char expr[80] = "<???>";
  2419. int res;
  2420. loff_t pos = 0;
  2421. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2422. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2423. return 0;
  2424. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2425. brcmf_dbg(INFO, "no assert in dongle\n");
  2426. return 0;
  2427. }
  2428. sdio_claim_host(bus->sdiodev->func[1]);
  2429. if (sh->assert_file_addr != 0) {
  2430. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2431. (u8 *)file, 80);
  2432. if (error < 0)
  2433. return error;
  2434. }
  2435. if (sh->assert_exp_addr != 0) {
  2436. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2437. (u8 *)expr, 80);
  2438. if (error < 0)
  2439. return error;
  2440. }
  2441. sdio_release_host(bus->sdiodev->func[1]);
  2442. res = scnprintf(buf, sizeof(buf),
  2443. "dongle assert: %s:%d: assert(%s)\n",
  2444. file, sh->assert_line, expr);
  2445. return simple_read_from_buffer(data, count, &pos, buf, res);
  2446. }
  2447. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2448. {
  2449. int error;
  2450. struct sdpcm_shared sh;
  2451. error = brcmf_sdio_readshared(bus, &sh);
  2452. if (error < 0)
  2453. return error;
  2454. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2455. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2456. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2457. brcmf_err("assertion in dongle\n");
  2458. if (sh.flags & SDPCM_SHARED_TRAP)
  2459. brcmf_err("firmware trap in dongle\n");
  2460. return 0;
  2461. }
  2462. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2463. size_t count, loff_t *ppos)
  2464. {
  2465. int error = 0;
  2466. struct sdpcm_shared sh;
  2467. int nbytes = 0;
  2468. loff_t pos = *ppos;
  2469. if (pos != 0)
  2470. return 0;
  2471. error = brcmf_sdio_readshared(bus, &sh);
  2472. if (error < 0)
  2473. goto done;
  2474. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2475. if (error < 0)
  2476. goto done;
  2477. nbytes = error;
  2478. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2479. if (error < 0)
  2480. goto done;
  2481. nbytes += error;
  2482. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2483. if (error < 0)
  2484. goto done;
  2485. nbytes += error;
  2486. error = nbytes;
  2487. *ppos += nbytes;
  2488. done:
  2489. return error;
  2490. }
  2491. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2492. size_t count, loff_t *ppos)
  2493. {
  2494. struct brcmf_sdio *bus = f->private_data;
  2495. int res;
  2496. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2497. if (res > 0)
  2498. *ppos += res;
  2499. return (ssize_t)res;
  2500. }
  2501. static const struct file_operations brcmf_sdio_forensic_ops = {
  2502. .owner = THIS_MODULE,
  2503. .open = simple_open,
  2504. .read = brcmf_sdio_forensic_read
  2505. };
  2506. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2507. {
  2508. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2509. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2510. if (IS_ERR_OR_NULL(dentry))
  2511. return;
  2512. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2513. &brcmf_sdio_forensic_ops);
  2514. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2515. }
  2516. #else
  2517. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2518. {
  2519. return 0;
  2520. }
  2521. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2522. {
  2523. }
  2524. #endif /* DEBUG */
  2525. static int
  2526. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2527. {
  2528. int timeleft;
  2529. uint rxlen = 0;
  2530. bool pending;
  2531. u8 *buf;
  2532. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2533. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2534. struct brcmf_sdio *bus = sdiodev->bus;
  2535. brcmf_dbg(TRACE, "Enter\n");
  2536. /* Wait until control frame is available */
  2537. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2538. spin_lock_bh(&bus->rxctl_lock);
  2539. rxlen = bus->rxlen;
  2540. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2541. bus->rxctl = NULL;
  2542. buf = bus->rxctl_orig;
  2543. bus->rxctl_orig = NULL;
  2544. bus->rxlen = 0;
  2545. spin_unlock_bh(&bus->rxctl_lock);
  2546. vfree(buf);
  2547. if (rxlen) {
  2548. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2549. rxlen, msglen);
  2550. } else if (timeleft == 0) {
  2551. brcmf_err("resumed on timeout\n");
  2552. brcmf_sdbrcm_checkdied(bus);
  2553. } else if (pending) {
  2554. brcmf_dbg(CTL, "cancelled\n");
  2555. return -ERESTARTSYS;
  2556. } else {
  2557. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2558. brcmf_sdbrcm_checkdied(bus);
  2559. }
  2560. if (rxlen)
  2561. bus->sdcnt.rx_ctlpkts++;
  2562. else
  2563. bus->sdcnt.rx_ctlerrs++;
  2564. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2565. }
  2566. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2567. {
  2568. int bcmerror = 0;
  2569. u32 varaddr;
  2570. u32 varsizew;
  2571. __le32 varsizew_le;
  2572. #ifdef DEBUG
  2573. char *nvram_ularray;
  2574. #endif /* DEBUG */
  2575. /* Even if there are no vars are to be written, we still
  2576. need to set the ramsize. */
  2577. varaddr = (bus->ramsize - 4) - bus->varsz;
  2578. if (bus->vars) {
  2579. /* Write the vars list */
  2580. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2581. bus->vars, bus->varsz);
  2582. #ifdef DEBUG
  2583. /* Verify NVRAM bytes */
  2584. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2585. bus->varsz);
  2586. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2587. if (!nvram_ularray)
  2588. return -ENOMEM;
  2589. /* Upload image to verify downloaded contents. */
  2590. memset(nvram_ularray, 0xaa, bus->varsz);
  2591. /* Read the vars list to temp buffer for comparison */
  2592. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2593. nvram_ularray, bus->varsz);
  2594. if (bcmerror) {
  2595. brcmf_err("error %d on reading %d nvram bytes at 0x%08x\n",
  2596. bcmerror, bus->varsz, varaddr);
  2597. }
  2598. /* Compare the org NVRAM with the one read from RAM */
  2599. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2600. brcmf_err("Downloaded NVRAM image is corrupted\n");
  2601. else
  2602. brcmf_err("Download/Upload/Compare of NVRAM ok\n");
  2603. kfree(nvram_ularray);
  2604. #endif /* DEBUG */
  2605. }
  2606. /* adjust to the user specified RAM */
  2607. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2608. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2609. varaddr, bus->varsz);
  2610. /*
  2611. * Determine the length token:
  2612. * Varsize, converted to words, in lower 16-bits, checksum
  2613. * in upper 16-bits.
  2614. */
  2615. if (bcmerror) {
  2616. varsizew = 0;
  2617. varsizew_le = cpu_to_le32(0);
  2618. } else {
  2619. varsizew = bus->varsz / 4;
  2620. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2621. varsizew_le = cpu_to_le32(varsizew);
  2622. }
  2623. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2624. bus->varsz, varsizew);
  2625. /* Write the length token to the last word */
  2626. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2627. (u8 *)&varsizew_le, 4);
  2628. return bcmerror;
  2629. }
  2630. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2631. {
  2632. int bcmerror = 0;
  2633. struct chip_info *ci = bus->ci;
  2634. /* To enter download state, disable ARM and reset SOCRAM.
  2635. * To exit download state, simply reset ARM (default is RAM boot).
  2636. */
  2637. if (enter) {
  2638. bus->alp_only = true;
  2639. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2640. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2641. /* Clear the top bit of memory */
  2642. if (bus->ramsize) {
  2643. u32 zeros = 0;
  2644. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2645. (u8 *)&zeros, 4);
  2646. }
  2647. } else {
  2648. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2649. brcmf_err("SOCRAM core is down after reset?\n");
  2650. bcmerror = -EBADE;
  2651. goto fail;
  2652. }
  2653. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2654. if (bcmerror) {
  2655. brcmf_err("no vars written to RAM\n");
  2656. bcmerror = 0;
  2657. }
  2658. w_sdreg32(bus, 0xFFFFFFFF,
  2659. offsetof(struct sdpcmd_regs, intstatus));
  2660. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2661. /* Allow HT Clock now that the ARM is running. */
  2662. bus->alp_only = false;
  2663. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2664. }
  2665. fail:
  2666. return bcmerror;
  2667. }
  2668. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2669. {
  2670. if (bus->firmware->size < bus->fw_ptr + len)
  2671. len = bus->firmware->size - bus->fw_ptr;
  2672. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2673. bus->fw_ptr += len;
  2674. return len;
  2675. }
  2676. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2677. {
  2678. int offset = 0;
  2679. uint len;
  2680. u8 *memblock = NULL, *memptr;
  2681. int ret;
  2682. brcmf_dbg(INFO, "Enter\n");
  2683. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2684. &bus->sdiodev->func[2]->dev);
  2685. if (ret) {
  2686. brcmf_err("Fail to request firmware %d\n", ret);
  2687. return ret;
  2688. }
  2689. bus->fw_ptr = 0;
  2690. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2691. if (memblock == NULL) {
  2692. ret = -ENOMEM;
  2693. goto err;
  2694. }
  2695. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2696. memptr += (BRCMF_SDALIGN -
  2697. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2698. /* Download image */
  2699. while ((len =
  2700. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2701. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2702. if (ret) {
  2703. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2704. ret, MEMBLOCK, offset);
  2705. goto err;
  2706. }
  2707. offset += MEMBLOCK;
  2708. }
  2709. err:
  2710. kfree(memblock);
  2711. release_firmware(bus->firmware);
  2712. bus->fw_ptr = 0;
  2713. return ret;
  2714. }
  2715. /*
  2716. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2717. * and ending in a NUL.
  2718. * Removes carriage returns, empty lines, comment lines, and converts
  2719. * newlines to NULs.
  2720. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2721. * by two NULs.
  2722. */
  2723. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2724. {
  2725. char *varbuf;
  2726. char *dp;
  2727. bool findNewline;
  2728. int column;
  2729. int ret = 0;
  2730. uint buf_len, n, len;
  2731. len = bus->firmware->size;
  2732. varbuf = vmalloc(len);
  2733. if (!varbuf)
  2734. return -ENOMEM;
  2735. memcpy(varbuf, bus->firmware->data, len);
  2736. dp = varbuf;
  2737. findNewline = false;
  2738. column = 0;
  2739. for (n = 0; n < len; n++) {
  2740. if (varbuf[n] == 0)
  2741. break;
  2742. if (varbuf[n] == '\r')
  2743. continue;
  2744. if (findNewline && varbuf[n] != '\n')
  2745. continue;
  2746. findNewline = false;
  2747. if (varbuf[n] == '#') {
  2748. findNewline = true;
  2749. continue;
  2750. }
  2751. if (varbuf[n] == '\n') {
  2752. if (column == 0)
  2753. continue;
  2754. *dp++ = 0;
  2755. column = 0;
  2756. continue;
  2757. }
  2758. *dp++ = varbuf[n];
  2759. column++;
  2760. }
  2761. buf_len = dp - varbuf;
  2762. while (dp < varbuf + n)
  2763. *dp++ = 0;
  2764. kfree(bus->vars);
  2765. /* roundup needed for download to device */
  2766. bus->varsz = roundup(buf_len + 1, 4);
  2767. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2768. if (bus->vars == NULL) {
  2769. bus->varsz = 0;
  2770. ret = -ENOMEM;
  2771. goto err;
  2772. }
  2773. /* copy the processed variables and add null termination */
  2774. memcpy(bus->vars, varbuf, buf_len);
  2775. bus->vars[buf_len] = 0;
  2776. err:
  2777. vfree(varbuf);
  2778. return ret;
  2779. }
  2780. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2781. {
  2782. int ret;
  2783. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2784. &bus->sdiodev->func[2]->dev);
  2785. if (ret) {
  2786. brcmf_err("Fail to request nvram %d\n", ret);
  2787. return ret;
  2788. }
  2789. ret = brcmf_process_nvram_vars(bus);
  2790. release_firmware(bus->firmware);
  2791. return ret;
  2792. }
  2793. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2794. {
  2795. int bcmerror = -1;
  2796. /* Keep arm in reset */
  2797. if (brcmf_sdbrcm_download_state(bus, true)) {
  2798. brcmf_err("error placing ARM core in reset\n");
  2799. goto err;
  2800. }
  2801. if (brcmf_sdbrcm_download_code_file(bus)) {
  2802. brcmf_err("dongle image file download failed\n");
  2803. goto err;
  2804. }
  2805. if (brcmf_sdbrcm_download_nvram(bus)) {
  2806. brcmf_err("dongle nvram file download failed\n");
  2807. goto err;
  2808. }
  2809. /* Take arm out of reset */
  2810. if (brcmf_sdbrcm_download_state(bus, false)) {
  2811. brcmf_err("error getting out of ARM core reset\n");
  2812. goto err;
  2813. }
  2814. bcmerror = 0;
  2815. err:
  2816. return bcmerror;
  2817. }
  2818. static bool
  2819. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2820. {
  2821. bool ret;
  2822. sdio_claim_host(bus->sdiodev->func[1]);
  2823. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2824. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2825. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2826. sdio_release_host(bus->sdiodev->func[1]);
  2827. return ret;
  2828. }
  2829. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2830. {
  2831. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2832. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2833. struct brcmf_sdio *bus = sdiodev->bus;
  2834. unsigned long timeout;
  2835. u8 ready, enable;
  2836. int err, ret = 0;
  2837. u8 saveclk;
  2838. brcmf_dbg(TRACE, "Enter\n");
  2839. /* try to download image and nvram to the dongle */
  2840. if (bus_if->state == BRCMF_BUS_DOWN) {
  2841. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2842. return -1;
  2843. }
  2844. if (!bus->sdiodev->bus_if->drvr)
  2845. return 0;
  2846. /* Start the watchdog timer */
  2847. bus->sdcnt.tickcnt = 0;
  2848. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2849. sdio_claim_host(bus->sdiodev->func[1]);
  2850. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2851. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2852. if (bus->clkstate != CLK_AVAIL)
  2853. goto exit;
  2854. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2855. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2856. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2857. if (!err) {
  2858. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2859. (saveclk | SBSDIO_FORCE_HT), &err);
  2860. }
  2861. if (err) {
  2862. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2863. goto exit;
  2864. }
  2865. /* Enable function 2 (frame transfers) */
  2866. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2867. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2868. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2869. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2870. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2871. ready = 0;
  2872. while (enable != ready) {
  2873. ready = brcmf_sdio_regrb(bus->sdiodev,
  2874. SDIO_CCCR_IORx, NULL);
  2875. if (time_after(jiffies, timeout))
  2876. break;
  2877. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2878. /* prevent busy waiting if it takes too long */
  2879. msleep_interruptible(20);
  2880. }
  2881. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2882. /* If F2 successfully enabled, set core and enable interrupts */
  2883. if (ready == enable) {
  2884. /* Set up the interrupt mask and enable interrupts */
  2885. bus->hostintmask = HOSTINTMASK;
  2886. w_sdreg32(bus, bus->hostintmask,
  2887. offsetof(struct sdpcmd_regs, hostintmask));
  2888. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2889. } else {
  2890. /* Disable F2 again */
  2891. enable = SDIO_FUNC_ENABLE_1;
  2892. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2893. ret = -ENODEV;
  2894. }
  2895. /* Restore previous clock setting */
  2896. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2897. if (ret == 0) {
  2898. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2899. if (ret != 0)
  2900. brcmf_err("intr register failed:%d\n", ret);
  2901. }
  2902. /* If we didn't come up, turn off backplane clock */
  2903. if (bus_if->state != BRCMF_BUS_DATA)
  2904. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2905. exit:
  2906. sdio_release_host(bus->sdiodev->func[1]);
  2907. return ret;
  2908. }
  2909. void brcmf_sdbrcm_isr(void *arg)
  2910. {
  2911. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2912. brcmf_dbg(TRACE, "Enter\n");
  2913. if (!bus) {
  2914. brcmf_err("bus is null pointer, exiting\n");
  2915. return;
  2916. }
  2917. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2918. brcmf_err("bus is down. we have nothing to do\n");
  2919. return;
  2920. }
  2921. /* Count the interrupt call */
  2922. bus->sdcnt.intrcount++;
  2923. if (in_interrupt())
  2924. atomic_set(&bus->ipend, 1);
  2925. else
  2926. if (brcmf_sdio_intr_rstatus(bus)) {
  2927. brcmf_err("failed backplane access\n");
  2928. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2929. }
  2930. /* Disable additional interrupts (is this needed now)? */
  2931. if (!bus->intr)
  2932. brcmf_err("isr w/o interrupt configured!\n");
  2933. brcmf_sdbrcm_adddpctsk(bus);
  2934. queue_work(bus->brcmf_wq, &bus->datawork);
  2935. }
  2936. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2937. {
  2938. #ifdef DEBUG
  2939. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2940. #endif /* DEBUG */
  2941. unsigned long flags;
  2942. brcmf_dbg(TIMER, "Enter\n");
  2943. /* Poll period: check device if appropriate. */
  2944. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2945. u32 intstatus = 0;
  2946. /* Reset poll tick */
  2947. bus->polltick = 0;
  2948. /* Check device if no interrupts */
  2949. if (!bus->intr ||
  2950. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2951. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2952. if (list_empty(&bus->dpc_tsklst)) {
  2953. u8 devpend;
  2954. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2955. flags);
  2956. sdio_claim_host(bus->sdiodev->func[1]);
  2957. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2958. SDIO_CCCR_INTx,
  2959. NULL);
  2960. sdio_release_host(bus->sdiodev->func[1]);
  2961. intstatus =
  2962. devpend & (INTR_STATUS_FUNC1 |
  2963. INTR_STATUS_FUNC2);
  2964. } else {
  2965. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2966. flags);
  2967. }
  2968. /* If there is something, make like the ISR and
  2969. schedule the DPC */
  2970. if (intstatus) {
  2971. bus->sdcnt.pollcnt++;
  2972. atomic_set(&bus->ipend, 1);
  2973. brcmf_sdbrcm_adddpctsk(bus);
  2974. queue_work(bus->brcmf_wq, &bus->datawork);
  2975. }
  2976. }
  2977. /* Update interrupt tracking */
  2978. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2979. }
  2980. #ifdef DEBUG
  2981. /* Poll for console output periodically */
  2982. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2983. bus->console_interval != 0) {
  2984. bus->console.count += BRCMF_WD_POLL_MS;
  2985. if (bus->console.count >= bus->console_interval) {
  2986. bus->console.count -= bus->console_interval;
  2987. sdio_claim_host(bus->sdiodev->func[1]);
  2988. /* Make sure backplane clock is on */
  2989. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2990. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2991. /* stop on error */
  2992. bus->console_interval = 0;
  2993. sdio_release_host(bus->sdiodev->func[1]);
  2994. }
  2995. }
  2996. #endif /* DEBUG */
  2997. /* On idle timeout clear activity flag and/or turn off clock */
  2998. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  2999. if (++bus->idlecount >= bus->idletime) {
  3000. bus->idlecount = 0;
  3001. if (bus->activity) {
  3002. bus->activity = false;
  3003. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3004. } else {
  3005. sdio_claim_host(bus->sdiodev->func[1]);
  3006. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3007. sdio_release_host(bus->sdiodev->func[1]);
  3008. }
  3009. }
  3010. }
  3011. return (atomic_read(&bus->ipend) > 0);
  3012. }
  3013. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3014. {
  3015. if (chipid == BCM43241_CHIP_ID)
  3016. return true;
  3017. if (chipid == BCM4329_CHIP_ID)
  3018. return true;
  3019. if (chipid == BCM4330_CHIP_ID)
  3020. return true;
  3021. if (chipid == BCM4334_CHIP_ID)
  3022. return true;
  3023. return false;
  3024. }
  3025. static void brcmf_sdio_dataworker(struct work_struct *work)
  3026. {
  3027. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3028. datawork);
  3029. struct list_head *cur_hd, *tmp_hd;
  3030. unsigned long flags;
  3031. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3032. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  3033. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3034. brcmf_sdbrcm_dpc(bus);
  3035. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3036. list_del(cur_hd);
  3037. kfree(cur_hd);
  3038. }
  3039. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3040. }
  3041. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3042. {
  3043. brcmf_dbg(TRACE, "Enter\n");
  3044. kfree(bus->rxbuf);
  3045. bus->rxctl = bus->rxbuf = NULL;
  3046. bus->rxlen = 0;
  3047. kfree(bus->databuf);
  3048. bus->databuf = NULL;
  3049. }
  3050. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3051. {
  3052. brcmf_dbg(TRACE, "Enter\n");
  3053. if (bus->sdiodev->bus_if->maxctl) {
  3054. bus->rxblen =
  3055. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3056. ALIGNMENT) + BRCMF_SDALIGN;
  3057. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3058. if (!(bus->rxbuf))
  3059. goto fail;
  3060. }
  3061. /* Allocate buffer to receive glomed packet */
  3062. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3063. if (!(bus->databuf)) {
  3064. /* release rxbuf which was already located as above */
  3065. if (!bus->rxblen)
  3066. kfree(bus->rxbuf);
  3067. goto fail;
  3068. }
  3069. /* Align the buffer */
  3070. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3071. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3072. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3073. else
  3074. bus->dataptr = bus->databuf;
  3075. return true;
  3076. fail:
  3077. return false;
  3078. }
  3079. static bool
  3080. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3081. {
  3082. u8 clkctl = 0;
  3083. int err = 0;
  3084. int reg_addr;
  3085. u32 reg_val;
  3086. u8 idx;
  3087. bus->alp_only = true;
  3088. sdio_claim_host(bus->sdiodev->func[1]);
  3089. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3090. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3091. /*
  3092. * Force PLL off until brcmf_sdio_chip_attach()
  3093. * programs PLL control regs
  3094. */
  3095. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3096. BRCMF_INIT_CLKCTL1, &err);
  3097. if (!err)
  3098. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3099. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3100. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3101. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3102. err, BRCMF_INIT_CLKCTL1, clkctl);
  3103. goto fail;
  3104. }
  3105. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3106. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3107. goto fail;
  3108. }
  3109. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3110. brcmf_err("unsupported chip: 0x%04x\n", bus->ci->chip);
  3111. goto fail;
  3112. }
  3113. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3114. SDIO_DRIVE_STRENGTH);
  3115. /* Get info on the SOCRAM cores... */
  3116. bus->ramsize = bus->ci->ramsize;
  3117. if (!(bus->ramsize)) {
  3118. brcmf_err("failed to find SOCRAM memory!\n");
  3119. goto fail;
  3120. }
  3121. /* Set core control so an SDIO reset does a backplane reset */
  3122. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3123. reg_addr = bus->ci->c_inf[idx].base +
  3124. offsetof(struct sdpcmd_regs, corecontrol);
  3125. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3126. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3127. sdio_release_host(bus->sdiodev->func[1]);
  3128. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3129. /* Locate an appropriately-aligned portion of hdrbuf */
  3130. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3131. BRCMF_SDALIGN);
  3132. /* Set the poll and/or interrupt flags */
  3133. bus->intr = true;
  3134. bus->poll = false;
  3135. if (bus->poll)
  3136. bus->pollrate = 1;
  3137. return true;
  3138. fail:
  3139. sdio_release_host(bus->sdiodev->func[1]);
  3140. return false;
  3141. }
  3142. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3143. {
  3144. brcmf_dbg(TRACE, "Enter\n");
  3145. sdio_claim_host(bus->sdiodev->func[1]);
  3146. /* Disable F2 to clear any intermediate frame state on the dongle */
  3147. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3148. SDIO_FUNC_ENABLE_1, NULL);
  3149. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3150. bus->rxflow = false;
  3151. /* Done with backplane-dependent accesses, can drop clock... */
  3152. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3153. sdio_release_host(bus->sdiodev->func[1]);
  3154. /* ...and initialize clock/power states */
  3155. bus->clkstate = CLK_SDONLY;
  3156. bus->idletime = BRCMF_IDLE_INTERVAL;
  3157. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3158. /* Query the F2 block size, set roundup accordingly */
  3159. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3160. bus->roundup = min(max_roundup, bus->blocksize);
  3161. /* bus module does not support packet chaining */
  3162. bus->use_rxchain = false;
  3163. bus->sd_rxchain = false;
  3164. return true;
  3165. }
  3166. static int
  3167. brcmf_sdbrcm_watchdog_thread(void *data)
  3168. {
  3169. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3170. allow_signal(SIGTERM);
  3171. /* Run until signal received */
  3172. while (1) {
  3173. if (kthread_should_stop())
  3174. break;
  3175. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3176. brcmf_sdbrcm_bus_watchdog(bus);
  3177. /* Count the tick for reference */
  3178. bus->sdcnt.tickcnt++;
  3179. } else
  3180. break;
  3181. }
  3182. return 0;
  3183. }
  3184. static void
  3185. brcmf_sdbrcm_watchdog(unsigned long data)
  3186. {
  3187. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3188. if (bus->watchdog_tsk) {
  3189. complete(&bus->watchdog_wait);
  3190. /* Reschedule the watchdog */
  3191. if (bus->wd_timer_valid)
  3192. mod_timer(&bus->timer,
  3193. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3194. }
  3195. }
  3196. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3197. {
  3198. brcmf_dbg(TRACE, "Enter\n");
  3199. if (bus->ci) {
  3200. sdio_claim_host(bus->sdiodev->func[1]);
  3201. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3202. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3203. sdio_release_host(bus->sdiodev->func[1]);
  3204. brcmf_sdio_chip_detach(&bus->ci);
  3205. if (bus->vars && bus->varsz)
  3206. kfree(bus->vars);
  3207. bus->vars = NULL;
  3208. }
  3209. brcmf_dbg(TRACE, "Disconnected\n");
  3210. }
  3211. /* Detach and free everything */
  3212. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3213. {
  3214. brcmf_dbg(TRACE, "Enter\n");
  3215. if (bus) {
  3216. /* De-register interrupt handler */
  3217. brcmf_sdio_intr_unregister(bus->sdiodev);
  3218. cancel_work_sync(&bus->datawork);
  3219. if (bus->brcmf_wq)
  3220. destroy_workqueue(bus->brcmf_wq);
  3221. if (bus->sdiodev->bus_if->drvr) {
  3222. brcmf_detach(bus->sdiodev->dev);
  3223. brcmf_sdbrcm_release_dongle(bus);
  3224. }
  3225. brcmf_sdbrcm_release_malloc(bus);
  3226. kfree(bus);
  3227. }
  3228. brcmf_dbg(TRACE, "Disconnected\n");
  3229. }
  3230. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3231. .stop = brcmf_sdbrcm_bus_stop,
  3232. .init = brcmf_sdbrcm_bus_init,
  3233. .txdata = brcmf_sdbrcm_bus_txdata,
  3234. .txctl = brcmf_sdbrcm_bus_txctl,
  3235. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3236. .gettxq = brcmf_sdbrcm_bus_gettxq,
  3237. };
  3238. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3239. {
  3240. int ret;
  3241. struct brcmf_sdio *bus;
  3242. struct brcmf_bus_dcmd *dlst;
  3243. u32 dngl_txglom;
  3244. u32 dngl_txglomalign;
  3245. u8 idx;
  3246. brcmf_dbg(TRACE, "Enter\n");
  3247. /* We make an assumption about address window mappings:
  3248. * regsva == SI_ENUM_BASE*/
  3249. /* Allocate private bus interface state */
  3250. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3251. if (!bus)
  3252. goto fail;
  3253. bus->sdiodev = sdiodev;
  3254. sdiodev->bus = bus;
  3255. skb_queue_head_init(&bus->glom);
  3256. bus->txbound = BRCMF_TXBOUND;
  3257. bus->rxbound = BRCMF_RXBOUND;
  3258. bus->txminmax = BRCMF_TXMINMAX;
  3259. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3260. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3261. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3262. if (bus->brcmf_wq == NULL) {
  3263. brcmf_err("insufficient memory to create txworkqueue\n");
  3264. goto fail;
  3265. }
  3266. /* attempt to attach to the dongle */
  3267. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3268. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3269. goto fail;
  3270. }
  3271. spin_lock_init(&bus->rxctl_lock);
  3272. spin_lock_init(&bus->txqlock);
  3273. init_waitqueue_head(&bus->ctrl_wait);
  3274. init_waitqueue_head(&bus->dcmd_resp_wait);
  3275. /* Set up the watchdog timer */
  3276. init_timer(&bus->timer);
  3277. bus->timer.data = (unsigned long)bus;
  3278. bus->timer.function = brcmf_sdbrcm_watchdog;
  3279. /* Initialize watchdog thread */
  3280. init_completion(&bus->watchdog_wait);
  3281. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3282. bus, "brcmf_watchdog");
  3283. if (IS_ERR(bus->watchdog_tsk)) {
  3284. pr_warn("brcmf_watchdog thread failed to start\n");
  3285. bus->watchdog_tsk = NULL;
  3286. }
  3287. /* Initialize DPC thread */
  3288. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3289. spin_lock_init(&bus->dpc_tl_lock);
  3290. /* Assign bus interface call back */
  3291. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3292. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3293. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3294. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3295. /* Attach to the brcmf/OS/network interface */
  3296. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3297. if (ret != 0) {
  3298. brcmf_err("brcmf_attach failed\n");
  3299. goto fail;
  3300. }
  3301. /* Allocate buffers */
  3302. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3303. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3304. goto fail;
  3305. }
  3306. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3307. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3308. goto fail;
  3309. }
  3310. brcmf_sdio_debugfs_create(bus);
  3311. brcmf_dbg(INFO, "completed!!\n");
  3312. /* sdio bus core specific dcmd */
  3313. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3314. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3315. if (dlst) {
  3316. if (bus->ci->c_inf[idx].rev < 12) {
  3317. /* for sdio core rev < 12, disable txgloming */
  3318. dngl_txglom = 0;
  3319. dlst->name = "bus:txglom";
  3320. dlst->param = (char *)&dngl_txglom;
  3321. dlst->param_len = sizeof(u32);
  3322. } else {
  3323. /* otherwise, set txglomalign */
  3324. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3325. dlst->name = "bus:txglomalign";
  3326. dlst->param = (char *)&dngl_txglomalign;
  3327. dlst->param_len = sizeof(u32);
  3328. }
  3329. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3330. }
  3331. /* if firmware path present try to download and bring up bus */
  3332. ret = brcmf_bus_start(bus->sdiodev->dev);
  3333. if (ret != 0) {
  3334. brcmf_err("dongle is not responding\n");
  3335. goto fail;
  3336. }
  3337. return bus;
  3338. fail:
  3339. brcmf_sdbrcm_release(bus);
  3340. return NULL;
  3341. }
  3342. void brcmf_sdbrcm_disconnect(void *ptr)
  3343. {
  3344. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3345. brcmf_dbg(TRACE, "Enter\n");
  3346. if (bus)
  3347. brcmf_sdbrcm_release(bus);
  3348. brcmf_dbg(TRACE, "Disconnected\n");
  3349. }
  3350. void
  3351. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3352. {
  3353. /* Totally stop the timer */
  3354. if (!wdtick && bus->wd_timer_valid) {
  3355. del_timer_sync(&bus->timer);
  3356. bus->wd_timer_valid = false;
  3357. bus->save_ms = wdtick;
  3358. return;
  3359. }
  3360. /* don't start the wd until fw is loaded */
  3361. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3362. return;
  3363. if (wdtick) {
  3364. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3365. if (bus->wd_timer_valid)
  3366. /* Stop timer and restart at new value */
  3367. del_timer_sync(&bus->timer);
  3368. /* Create timer again when watchdog period is
  3369. dynamically changed or in the first instance
  3370. */
  3371. bus->timer.expires =
  3372. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3373. add_timer(&bus->timer);
  3374. } else {
  3375. /* Re arm the timer, at last watchdog period */
  3376. mod_timer(&bus->timer,
  3377. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3378. }
  3379. bus->wd_timer_valid = true;
  3380. bus->save_ms = wdtick;
  3381. }
  3382. }