main.c 146 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  97. #ifdef CONFIG_B43_BCMA_EXTRA
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  100. #endif
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  102. BCMA_CORETABLE_END
  103. };
  104. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  105. #endif
  106. #ifdef CONFIG_B43_SSB
  107. static const struct ssb_device_id b43_ssb_tbl[] = {
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  118. SSB_DEVTABLE_END
  119. };
  120. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  121. #endif
  122. /* Channel and ratetables are shared for all devices.
  123. * They can't be const, because ieee80211 puts some precalculated
  124. * data in there. This data is the same for all devices, so we don't
  125. * get concurrency issues */
  126. #define RATETAB_ENT(_rateid, _flags) \
  127. { \
  128. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  129. .hw_value = (_rateid), \
  130. .flags = (_flags), \
  131. }
  132. /*
  133. * NOTE: When changing this, sync with xmit.c's
  134. * b43_plcp_get_bitrate_idx_* functions!
  135. */
  136. static struct ieee80211_rate __b43_ratetable[] = {
  137. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  138. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  139. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  140. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  141. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  149. };
  150. #define b43_a_ratetable (__b43_ratetable + 4)
  151. #define b43_a_ratetable_size 8
  152. #define b43_b_ratetable (__b43_ratetable + 0)
  153. #define b43_b_ratetable_size 4
  154. #define b43_g_ratetable (__b43_ratetable + 0)
  155. #define b43_g_ratetable_size 12
  156. #define CHAN4G(_channel, _freq, _flags) { \
  157. .band = IEEE80211_BAND_2GHZ, \
  158. .center_freq = (_freq), \
  159. .hw_value = (_channel), \
  160. .flags = (_flags), \
  161. .max_antenna_gain = 0, \
  162. .max_power = 30, \
  163. }
  164. static struct ieee80211_channel b43_2ghz_chantable[] = {
  165. CHAN4G(1, 2412, 0),
  166. CHAN4G(2, 2417, 0),
  167. CHAN4G(3, 2422, 0),
  168. CHAN4G(4, 2427, 0),
  169. CHAN4G(5, 2432, 0),
  170. CHAN4G(6, 2437, 0),
  171. CHAN4G(7, 2442, 0),
  172. CHAN4G(8, 2447, 0),
  173. CHAN4G(9, 2452, 0),
  174. CHAN4G(10, 2457, 0),
  175. CHAN4G(11, 2462, 0),
  176. CHAN4G(12, 2467, 0),
  177. CHAN4G(13, 2472, 0),
  178. CHAN4G(14, 2484, 0),
  179. };
  180. #undef CHAN4G
  181. #define CHAN5G(_channel, _flags) { \
  182. .band = IEEE80211_BAND_5GHZ, \
  183. .center_freq = 5000 + (5 * (_channel)), \
  184. .hw_value = (_channel), \
  185. .flags = (_flags), \
  186. .max_antenna_gain = 0, \
  187. .max_power = 30, \
  188. }
  189. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  190. CHAN5G(32, 0), CHAN5G(34, 0),
  191. CHAN5G(36, 0), CHAN5G(38, 0),
  192. CHAN5G(40, 0), CHAN5G(42, 0),
  193. CHAN5G(44, 0), CHAN5G(46, 0),
  194. CHAN5G(48, 0), CHAN5G(50, 0),
  195. CHAN5G(52, 0), CHAN5G(54, 0),
  196. CHAN5G(56, 0), CHAN5G(58, 0),
  197. CHAN5G(60, 0), CHAN5G(62, 0),
  198. CHAN5G(64, 0), CHAN5G(66, 0),
  199. CHAN5G(68, 0), CHAN5G(70, 0),
  200. CHAN5G(72, 0), CHAN5G(74, 0),
  201. CHAN5G(76, 0), CHAN5G(78, 0),
  202. CHAN5G(80, 0), CHAN5G(82, 0),
  203. CHAN5G(84, 0), CHAN5G(86, 0),
  204. CHAN5G(88, 0), CHAN5G(90, 0),
  205. CHAN5G(92, 0), CHAN5G(94, 0),
  206. CHAN5G(96, 0), CHAN5G(98, 0),
  207. CHAN5G(100, 0), CHAN5G(102, 0),
  208. CHAN5G(104, 0), CHAN5G(106, 0),
  209. CHAN5G(108, 0), CHAN5G(110, 0),
  210. CHAN5G(112, 0), CHAN5G(114, 0),
  211. CHAN5G(116, 0), CHAN5G(118, 0),
  212. CHAN5G(120, 0), CHAN5G(122, 0),
  213. CHAN5G(124, 0), CHAN5G(126, 0),
  214. CHAN5G(128, 0), CHAN5G(130, 0),
  215. CHAN5G(132, 0), CHAN5G(134, 0),
  216. CHAN5G(136, 0), CHAN5G(138, 0),
  217. CHAN5G(140, 0), CHAN5G(142, 0),
  218. CHAN5G(144, 0), CHAN5G(145, 0),
  219. CHAN5G(146, 0), CHAN5G(147, 0),
  220. CHAN5G(148, 0), CHAN5G(149, 0),
  221. CHAN5G(150, 0), CHAN5G(151, 0),
  222. CHAN5G(152, 0), CHAN5G(153, 0),
  223. CHAN5G(154, 0), CHAN5G(155, 0),
  224. CHAN5G(156, 0), CHAN5G(157, 0),
  225. CHAN5G(158, 0), CHAN5G(159, 0),
  226. CHAN5G(160, 0), CHAN5G(161, 0),
  227. CHAN5G(162, 0), CHAN5G(163, 0),
  228. CHAN5G(164, 0), CHAN5G(165, 0),
  229. CHAN5G(166, 0), CHAN5G(168, 0),
  230. CHAN5G(170, 0), CHAN5G(172, 0),
  231. CHAN5G(174, 0), CHAN5G(176, 0),
  232. CHAN5G(178, 0), CHAN5G(180, 0),
  233. CHAN5G(182, 0), CHAN5G(184, 0),
  234. CHAN5G(186, 0), CHAN5G(188, 0),
  235. CHAN5G(190, 0), CHAN5G(192, 0),
  236. CHAN5G(194, 0), CHAN5G(196, 0),
  237. CHAN5G(198, 0), CHAN5G(200, 0),
  238. CHAN5G(202, 0), CHAN5G(204, 0),
  239. CHAN5G(206, 0), CHAN5G(208, 0),
  240. CHAN5G(210, 0), CHAN5G(212, 0),
  241. CHAN5G(214, 0), CHAN5G(216, 0),
  242. CHAN5G(218, 0), CHAN5G(220, 0),
  243. CHAN5G(222, 0), CHAN5G(224, 0),
  244. CHAN5G(226, 0), CHAN5G(228, 0),
  245. };
  246. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  247. CHAN5G(34, 0), CHAN5G(36, 0),
  248. CHAN5G(38, 0), CHAN5G(40, 0),
  249. CHAN5G(42, 0), CHAN5G(44, 0),
  250. CHAN5G(46, 0), CHAN5G(48, 0),
  251. CHAN5G(52, 0), CHAN5G(56, 0),
  252. CHAN5G(60, 0), CHAN5G(64, 0),
  253. CHAN5G(100, 0), CHAN5G(104, 0),
  254. CHAN5G(108, 0), CHAN5G(112, 0),
  255. CHAN5G(116, 0), CHAN5G(120, 0),
  256. CHAN5G(124, 0), CHAN5G(128, 0),
  257. CHAN5G(132, 0), CHAN5G(136, 0),
  258. CHAN5G(140, 0), CHAN5G(149, 0),
  259. CHAN5G(153, 0), CHAN5G(157, 0),
  260. CHAN5G(161, 0), CHAN5G(165, 0),
  261. CHAN5G(184, 0), CHAN5G(188, 0),
  262. CHAN5G(192, 0), CHAN5G(196, 0),
  263. CHAN5G(200, 0), CHAN5G(204, 0),
  264. CHAN5G(208, 0), CHAN5G(212, 0),
  265. CHAN5G(216, 0),
  266. };
  267. #undef CHAN5G
  268. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  269. .band = IEEE80211_BAND_5GHZ,
  270. .channels = b43_5ghz_nphy_chantable,
  271. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  272. .bitrates = b43_a_ratetable,
  273. .n_bitrates = b43_a_ratetable_size,
  274. };
  275. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  276. .band = IEEE80211_BAND_5GHZ,
  277. .channels = b43_5ghz_aphy_chantable,
  278. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  279. .bitrates = b43_a_ratetable,
  280. .n_bitrates = b43_a_ratetable_size,
  281. };
  282. static struct ieee80211_supported_band b43_band_2GHz = {
  283. .band = IEEE80211_BAND_2GHZ,
  284. .channels = b43_2ghz_chantable,
  285. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  286. .bitrates = b43_g_ratetable,
  287. .n_bitrates = b43_g_ratetable_size,
  288. };
  289. static void b43_wireless_core_exit(struct b43_wldev *dev);
  290. static int b43_wireless_core_init(struct b43_wldev *dev);
  291. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  292. static int b43_wireless_core_start(struct b43_wldev *dev);
  293. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  294. struct ieee80211_vif *vif,
  295. struct ieee80211_bss_conf *conf,
  296. u32 changed);
  297. static int b43_ratelimit(struct b43_wl *wl)
  298. {
  299. if (!wl || !wl->current_dev)
  300. return 1;
  301. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  302. return 1;
  303. /* We are up and running.
  304. * Ratelimit the messages to avoid DoS over the net. */
  305. return net_ratelimit();
  306. }
  307. void b43info(struct b43_wl *wl, const char *fmt, ...)
  308. {
  309. struct va_format vaf;
  310. va_list args;
  311. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  312. return;
  313. if (!b43_ratelimit(wl))
  314. return;
  315. va_start(args, fmt);
  316. vaf.fmt = fmt;
  317. vaf.va = &args;
  318. printk(KERN_INFO "b43-%s: %pV",
  319. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  320. va_end(args);
  321. }
  322. void b43err(struct b43_wl *wl, const char *fmt, ...)
  323. {
  324. struct va_format vaf;
  325. va_list args;
  326. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  327. return;
  328. if (!b43_ratelimit(wl))
  329. return;
  330. va_start(args, fmt);
  331. vaf.fmt = fmt;
  332. vaf.va = &args;
  333. printk(KERN_ERR "b43-%s ERROR: %pV",
  334. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  335. va_end(args);
  336. }
  337. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  338. {
  339. struct va_format vaf;
  340. va_list args;
  341. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  342. return;
  343. if (!b43_ratelimit(wl))
  344. return;
  345. va_start(args, fmt);
  346. vaf.fmt = fmt;
  347. vaf.va = &args;
  348. printk(KERN_WARNING "b43-%s warning: %pV",
  349. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  350. va_end(args);
  351. }
  352. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  353. {
  354. struct va_format vaf;
  355. va_list args;
  356. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  357. return;
  358. va_start(args, fmt);
  359. vaf.fmt = fmt;
  360. vaf.va = &args;
  361. printk(KERN_DEBUG "b43-%s debug: %pV",
  362. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  363. va_end(args);
  364. }
  365. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  366. {
  367. u32 macctl;
  368. B43_WARN_ON(offset % 4 != 0);
  369. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  370. if (macctl & B43_MACCTL_BE)
  371. val = swab32(val);
  372. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  373. mmiowb();
  374. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  375. }
  376. static inline void b43_shm_control_word(struct b43_wldev *dev,
  377. u16 routing, u16 offset)
  378. {
  379. u32 control;
  380. /* "offset" is the WORD offset. */
  381. control = routing;
  382. control <<= 16;
  383. control |= offset;
  384. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  385. }
  386. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  387. {
  388. u32 ret;
  389. if (routing == B43_SHM_SHARED) {
  390. B43_WARN_ON(offset & 0x0001);
  391. if (offset & 0x0003) {
  392. /* Unaligned access */
  393. b43_shm_control_word(dev, routing, offset >> 2);
  394. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  395. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  396. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  397. goto out;
  398. }
  399. offset >>= 2;
  400. }
  401. b43_shm_control_word(dev, routing, offset);
  402. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  403. out:
  404. return ret;
  405. }
  406. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  407. {
  408. u16 ret;
  409. if (routing == B43_SHM_SHARED) {
  410. B43_WARN_ON(offset & 0x0001);
  411. if (offset & 0x0003) {
  412. /* Unaligned access */
  413. b43_shm_control_word(dev, routing, offset >> 2);
  414. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  415. goto out;
  416. }
  417. offset >>= 2;
  418. }
  419. b43_shm_control_word(dev, routing, offset);
  420. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  421. out:
  422. return ret;
  423. }
  424. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  425. {
  426. if (routing == B43_SHM_SHARED) {
  427. B43_WARN_ON(offset & 0x0001);
  428. if (offset & 0x0003) {
  429. /* Unaligned access */
  430. b43_shm_control_word(dev, routing, offset >> 2);
  431. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  432. value & 0xFFFF);
  433. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  434. b43_write16(dev, B43_MMIO_SHM_DATA,
  435. (value >> 16) & 0xFFFF);
  436. return;
  437. }
  438. offset >>= 2;
  439. }
  440. b43_shm_control_word(dev, routing, offset);
  441. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  442. }
  443. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  444. {
  445. if (routing == B43_SHM_SHARED) {
  446. B43_WARN_ON(offset & 0x0001);
  447. if (offset & 0x0003) {
  448. /* Unaligned access */
  449. b43_shm_control_word(dev, routing, offset >> 2);
  450. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  451. return;
  452. }
  453. offset >>= 2;
  454. }
  455. b43_shm_control_word(dev, routing, offset);
  456. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  457. }
  458. /* Read HostFlags */
  459. u64 b43_hf_read(struct b43_wldev *dev)
  460. {
  461. u64 ret;
  462. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  463. ret <<= 16;
  464. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  465. ret <<= 16;
  466. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  467. return ret;
  468. }
  469. /* Write HostFlags */
  470. void b43_hf_write(struct b43_wldev *dev, u64 value)
  471. {
  472. u16 lo, mi, hi;
  473. lo = (value & 0x00000000FFFFULL);
  474. mi = (value & 0x0000FFFF0000ULL) >> 16;
  475. hi = (value & 0xFFFF00000000ULL) >> 32;
  476. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  477. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  478. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  479. }
  480. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  481. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  482. {
  483. B43_WARN_ON(!dev->fw.opensource);
  484. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  485. }
  486. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  487. {
  488. u32 low, high;
  489. B43_WARN_ON(dev->dev->core_rev < 3);
  490. /* The hardware guarantees us an atomic read, if we
  491. * read the low register first. */
  492. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  493. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  494. *tsf = high;
  495. *tsf <<= 32;
  496. *tsf |= low;
  497. }
  498. static void b43_time_lock(struct b43_wldev *dev)
  499. {
  500. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  501. /* Commit the write */
  502. b43_read32(dev, B43_MMIO_MACCTL);
  503. }
  504. static void b43_time_unlock(struct b43_wldev *dev)
  505. {
  506. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  511. {
  512. u32 low, high;
  513. B43_WARN_ON(dev->dev->core_rev < 3);
  514. low = tsf;
  515. high = (tsf >> 32);
  516. /* The hardware guarantees us an atomic write, if we
  517. * write the low register first. */
  518. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  519. mmiowb();
  520. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  521. mmiowb();
  522. }
  523. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  524. {
  525. b43_time_lock(dev);
  526. b43_tsf_write_locked(dev, tsf);
  527. b43_time_unlock(dev);
  528. }
  529. static
  530. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  531. {
  532. static const u8 zero_addr[ETH_ALEN] = { 0 };
  533. u16 data;
  534. if (!mac)
  535. mac = zero_addr;
  536. offset |= 0x0020;
  537. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  538. data = mac[0];
  539. data |= mac[1] << 8;
  540. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  541. data = mac[2];
  542. data |= mac[3] << 8;
  543. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  544. data = mac[4];
  545. data |= mac[5] << 8;
  546. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  547. }
  548. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  549. {
  550. const u8 *mac;
  551. const u8 *bssid;
  552. u8 mac_bssid[ETH_ALEN * 2];
  553. int i;
  554. u32 tmp;
  555. bssid = dev->wl->bssid;
  556. mac = dev->wl->mac_addr;
  557. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  558. memcpy(mac_bssid, mac, ETH_ALEN);
  559. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  560. /* Write our MAC address and BSSID to template ram */
  561. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  562. tmp = (u32) (mac_bssid[i + 0]);
  563. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  564. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  565. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  566. b43_ram_write(dev, 0x20 + i, tmp);
  567. }
  568. }
  569. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  570. {
  571. b43_write_mac_bssid_templates(dev);
  572. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  573. }
  574. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  575. {
  576. /* slot_time is in usec. */
  577. /* This test used to exit for all but a G PHY. */
  578. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  579. return;
  580. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  581. /* Shared memory location 0x0010 is the slot time and should be
  582. * set to slot_time; however, this register is initially 0 and changing
  583. * the value adversely affects the transmit rate for BCM4311
  584. * devices. Until this behavior is unterstood, delete this step
  585. *
  586. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  587. */
  588. }
  589. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  590. {
  591. b43_set_slot_time(dev, 9);
  592. }
  593. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  594. {
  595. b43_set_slot_time(dev, 20);
  596. }
  597. /* DummyTransmission function, as documented on
  598. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  599. */
  600. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  601. {
  602. struct b43_phy *phy = &dev->phy;
  603. unsigned int i, max_loop;
  604. u16 value;
  605. u32 buffer[5] = {
  606. 0x00000000,
  607. 0x00D40000,
  608. 0x00000000,
  609. 0x01000000,
  610. 0x00000000,
  611. };
  612. if (ofdm) {
  613. max_loop = 0x1E;
  614. buffer[0] = 0x000201CC;
  615. } else {
  616. max_loop = 0xFA;
  617. buffer[0] = 0x000B846E;
  618. }
  619. for (i = 0; i < 5; i++)
  620. b43_ram_write(dev, i * 4, buffer[i]);
  621. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  622. if (dev->dev->core_rev < 11)
  623. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  624. else
  625. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  626. value = (ofdm ? 0x41 : 0x40);
  627. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  628. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  629. phy->type == B43_PHYTYPE_LCN)
  630. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  631. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  632. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  633. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  634. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  635. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  636. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  637. if (!pa_on && phy->type == B43_PHYTYPE_N)
  638. ; /*b43_nphy_pa_override(dev, false) */
  639. switch (phy->type) {
  640. case B43_PHYTYPE_N:
  641. case B43_PHYTYPE_LCN:
  642. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  643. break;
  644. case B43_PHYTYPE_LP:
  645. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  646. break;
  647. default:
  648. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  649. }
  650. b43_read16(dev, B43_MMIO_TXE0_AUX);
  651. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  652. b43_radio_write16(dev, 0x0051, 0x0017);
  653. for (i = 0x00; i < max_loop; i++) {
  654. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  655. if (value & 0x0080)
  656. break;
  657. udelay(10);
  658. }
  659. for (i = 0x00; i < 0x0A; i++) {
  660. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  661. if (value & 0x0400)
  662. break;
  663. udelay(10);
  664. }
  665. for (i = 0x00; i < 0x19; i++) {
  666. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  667. if (!(value & 0x0100))
  668. break;
  669. udelay(10);
  670. }
  671. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  672. b43_radio_write16(dev, 0x0051, 0x0037);
  673. }
  674. static void key_write(struct b43_wldev *dev,
  675. u8 index, u8 algorithm, const u8 *key)
  676. {
  677. unsigned int i;
  678. u32 offset;
  679. u16 value;
  680. u16 kidx;
  681. /* Key index/algo block */
  682. kidx = b43_kidx_to_fw(dev, index);
  683. value = ((kidx << 4) | algorithm);
  684. b43_shm_write16(dev, B43_SHM_SHARED,
  685. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  686. /* Write the key to the Key Table Pointer offset */
  687. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  688. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  689. value = key[i];
  690. value |= (u16) (key[i + 1]) << 8;
  691. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  692. }
  693. }
  694. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  695. {
  696. u32 addrtmp[2] = { 0, 0, };
  697. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  698. if (b43_new_kidx_api(dev))
  699. pairwise_keys_start = B43_NR_GROUP_KEYS;
  700. B43_WARN_ON(index < pairwise_keys_start);
  701. /* We have four default TX keys and possibly four default RX keys.
  702. * Physical mac 0 is mapped to physical key 4 or 8, depending
  703. * on the firmware version.
  704. * So we must adjust the index here.
  705. */
  706. index -= pairwise_keys_start;
  707. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  708. if (addr) {
  709. addrtmp[0] = addr[0];
  710. addrtmp[0] |= ((u32) (addr[1]) << 8);
  711. addrtmp[0] |= ((u32) (addr[2]) << 16);
  712. addrtmp[0] |= ((u32) (addr[3]) << 24);
  713. addrtmp[1] = addr[4];
  714. addrtmp[1] |= ((u32) (addr[5]) << 8);
  715. }
  716. /* Receive match transmitter address (RCMTA) mechanism */
  717. b43_shm_write32(dev, B43_SHM_RCMTA,
  718. (index * 2) + 0, addrtmp[0]);
  719. b43_shm_write16(dev, B43_SHM_RCMTA,
  720. (index * 2) + 1, addrtmp[1]);
  721. }
  722. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  723. * When a packet is received, the iv32 is checked.
  724. * - if it doesn't the packet is returned without modification (and software
  725. * decryption can be done). That's what happen when iv16 wrap.
  726. * - if it does, the rc4 key is computed, and decryption is tried.
  727. * Either it will success and B43_RX_MAC_DEC is returned,
  728. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  729. * and the packet is not usable (it got modified by the ucode).
  730. * So in order to never have B43_RX_MAC_DECERR, we should provide
  731. * a iv32 and phase1key that match. Because we drop packets in case of
  732. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  733. * packets will be lost without higher layer knowing (ie no resync possible
  734. * until next wrap).
  735. *
  736. * NOTE : this should support 50 key like RCMTA because
  737. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  738. */
  739. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  740. u16 *phase1key)
  741. {
  742. unsigned int i;
  743. u32 offset;
  744. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  745. if (!modparam_hwtkip)
  746. return;
  747. if (b43_new_kidx_api(dev))
  748. pairwise_keys_start = B43_NR_GROUP_KEYS;
  749. B43_WARN_ON(index < pairwise_keys_start);
  750. /* We have four default TX keys and possibly four default RX keys.
  751. * Physical mac 0 is mapped to physical key 4 or 8, depending
  752. * on the firmware version.
  753. * So we must adjust the index here.
  754. */
  755. index -= pairwise_keys_start;
  756. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  757. if (b43_debug(dev, B43_DBG_KEYS)) {
  758. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  759. index, iv32);
  760. }
  761. /* Write the key to the RX tkip shared mem */
  762. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  763. for (i = 0; i < 10; i += 2) {
  764. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  765. phase1key ? phase1key[i / 2] : 0);
  766. }
  767. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  769. }
  770. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  771. struct ieee80211_vif *vif,
  772. struct ieee80211_key_conf *keyconf,
  773. struct ieee80211_sta *sta,
  774. u32 iv32, u16 *phase1key)
  775. {
  776. struct b43_wl *wl = hw_to_b43_wl(hw);
  777. struct b43_wldev *dev;
  778. int index = keyconf->hw_key_idx;
  779. if (B43_WARN_ON(!modparam_hwtkip))
  780. return;
  781. /* This is only called from the RX path through mac80211, where
  782. * our mutex is already locked. */
  783. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  784. dev = wl->current_dev;
  785. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  786. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  787. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  788. /* only pairwise TKIP keys are supported right now */
  789. if (WARN_ON(!sta))
  790. return;
  791. keymac_write(dev, index, sta->addr);
  792. }
  793. static void do_key_write(struct b43_wldev *dev,
  794. u8 index, u8 algorithm,
  795. const u8 *key, size_t key_len, const u8 *mac_addr)
  796. {
  797. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  798. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  799. if (b43_new_kidx_api(dev))
  800. pairwise_keys_start = B43_NR_GROUP_KEYS;
  801. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  802. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  803. if (index >= pairwise_keys_start)
  804. keymac_write(dev, index, NULL); /* First zero out mac. */
  805. if (algorithm == B43_SEC_ALGO_TKIP) {
  806. /*
  807. * We should provide an initial iv32, phase1key pair.
  808. * We could start with iv32=0 and compute the corresponding
  809. * phase1key, but this means calling ieee80211_get_tkip_key
  810. * with a fake skb (or export other tkip function).
  811. * Because we are lazy we hope iv32 won't start with
  812. * 0xffffffff and let's b43_op_update_tkip_key provide a
  813. * correct pair.
  814. */
  815. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  816. } else if (index >= pairwise_keys_start) /* clear it */
  817. rx_tkip_phase1_write(dev, index, 0, NULL);
  818. if (key)
  819. memcpy(buf, key, key_len);
  820. key_write(dev, index, algorithm, buf);
  821. if (index >= pairwise_keys_start)
  822. keymac_write(dev, index, mac_addr);
  823. dev->key[index].algorithm = algorithm;
  824. }
  825. static int b43_key_write(struct b43_wldev *dev,
  826. int index, u8 algorithm,
  827. const u8 *key, size_t key_len,
  828. const u8 *mac_addr,
  829. struct ieee80211_key_conf *keyconf)
  830. {
  831. int i;
  832. int pairwise_keys_start;
  833. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  834. * - Temporal Encryption Key (128 bits)
  835. * - Temporal Authenticator Tx MIC Key (64 bits)
  836. * - Temporal Authenticator Rx MIC Key (64 bits)
  837. *
  838. * Hardware only store TEK
  839. */
  840. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  841. key_len = 16;
  842. if (key_len > B43_SEC_KEYSIZE)
  843. return -EINVAL;
  844. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  845. /* Check that we don't already have this key. */
  846. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  847. }
  848. if (index < 0) {
  849. /* Pairwise key. Get an empty slot for the key. */
  850. if (b43_new_kidx_api(dev))
  851. pairwise_keys_start = B43_NR_GROUP_KEYS;
  852. else
  853. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  854. for (i = pairwise_keys_start;
  855. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  856. i++) {
  857. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  858. if (!dev->key[i].keyconf) {
  859. /* found empty */
  860. index = i;
  861. break;
  862. }
  863. }
  864. if (index < 0) {
  865. b43warn(dev->wl, "Out of hardware key memory\n");
  866. return -ENOSPC;
  867. }
  868. } else
  869. B43_WARN_ON(index > 3);
  870. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  871. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  872. /* Default RX key */
  873. B43_WARN_ON(mac_addr);
  874. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  875. }
  876. keyconf->hw_key_idx = index;
  877. dev->key[index].keyconf = keyconf;
  878. return 0;
  879. }
  880. static int b43_key_clear(struct b43_wldev *dev, int index)
  881. {
  882. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  883. return -EINVAL;
  884. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  885. NULL, B43_SEC_KEYSIZE, NULL);
  886. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  887. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  888. NULL, B43_SEC_KEYSIZE, NULL);
  889. }
  890. dev->key[index].keyconf = NULL;
  891. return 0;
  892. }
  893. static void b43_clear_keys(struct b43_wldev *dev)
  894. {
  895. int i, count;
  896. if (b43_new_kidx_api(dev))
  897. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  898. else
  899. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  900. for (i = 0; i < count; i++)
  901. b43_key_clear(dev, i);
  902. }
  903. static void b43_dump_keymemory(struct b43_wldev *dev)
  904. {
  905. unsigned int i, index, count, offset, pairwise_keys_start;
  906. u8 mac[ETH_ALEN];
  907. u16 algo;
  908. u32 rcmta0;
  909. u16 rcmta1;
  910. u64 hf;
  911. struct b43_key *key;
  912. if (!b43_debug(dev, B43_DBG_KEYS))
  913. return;
  914. hf = b43_hf_read(dev);
  915. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  916. !!(hf & B43_HF_USEDEFKEYS));
  917. if (b43_new_kidx_api(dev)) {
  918. pairwise_keys_start = B43_NR_GROUP_KEYS;
  919. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  920. } else {
  921. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  922. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  923. }
  924. for (index = 0; index < count; index++) {
  925. key = &(dev->key[index]);
  926. printk(KERN_DEBUG "Key slot %02u: %s",
  927. index, (key->keyconf == NULL) ? " " : "*");
  928. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  929. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  930. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  931. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  932. }
  933. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  934. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  935. printk(" Algo: %04X/%02X", algo, key->algorithm);
  936. if (index >= pairwise_keys_start) {
  937. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  938. printk(" TKIP: ");
  939. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  940. for (i = 0; i < 14; i += 2) {
  941. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  942. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  943. }
  944. }
  945. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  946. ((index - pairwise_keys_start) * 2) + 0);
  947. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  948. ((index - pairwise_keys_start) * 2) + 1);
  949. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  950. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  951. printk(" MAC: %pM", mac);
  952. } else
  953. printk(" DEFAULT KEY");
  954. printk("\n");
  955. }
  956. }
  957. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  958. {
  959. u32 macctl;
  960. u16 ucstat;
  961. bool hwps;
  962. bool awake;
  963. int i;
  964. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  965. (ps_flags & B43_PS_DISABLED));
  966. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  967. if (ps_flags & B43_PS_ENABLED) {
  968. hwps = true;
  969. } else if (ps_flags & B43_PS_DISABLED) {
  970. hwps = false;
  971. } else {
  972. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  973. // and thus is not an AP and we are associated, set bit 25
  974. }
  975. if (ps_flags & B43_PS_AWAKE) {
  976. awake = true;
  977. } else if (ps_flags & B43_PS_ASLEEP) {
  978. awake = false;
  979. } else {
  980. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  981. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  982. // successful, set bit26
  983. }
  984. /* FIXME: For now we force awake-on and hwps-off */
  985. hwps = false;
  986. awake = true;
  987. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  988. if (hwps)
  989. macctl |= B43_MACCTL_HWPS;
  990. else
  991. macctl &= ~B43_MACCTL_HWPS;
  992. if (awake)
  993. macctl |= B43_MACCTL_AWAKE;
  994. else
  995. macctl &= ~B43_MACCTL_AWAKE;
  996. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  997. /* Commit write */
  998. b43_read32(dev, B43_MMIO_MACCTL);
  999. if (awake && dev->dev->core_rev >= 5) {
  1000. /* Wait for the microcode to wake up. */
  1001. for (i = 0; i < 100; i++) {
  1002. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1003. B43_SHM_SH_UCODESTAT);
  1004. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1005. break;
  1006. udelay(10);
  1007. }
  1008. }
  1009. }
  1010. #ifdef CONFIG_B43_BCMA
  1011. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1012. {
  1013. u32 flags;
  1014. /* Put PHY into reset */
  1015. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1016. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1017. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1018. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1019. udelay(2);
  1020. /* Take PHY out of reset */
  1021. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1022. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1023. flags |= BCMA_IOCTL_FGC;
  1024. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1025. udelay(1);
  1026. /* Do not force clock anymore */
  1027. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1028. flags &= ~BCMA_IOCTL_FGC;
  1029. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1030. udelay(1);
  1031. }
  1032. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1033. {
  1034. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1035. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1036. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1037. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1038. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1039. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1040. b43_bcma_phy_reset(dev);
  1041. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1042. }
  1043. #endif
  1044. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1045. {
  1046. struct ssb_device *sdev = dev->dev->sdev;
  1047. u32 tmslow;
  1048. u32 flags = 0;
  1049. if (gmode)
  1050. flags |= B43_TMSLOW_GMODE;
  1051. flags |= B43_TMSLOW_PHYCLKEN;
  1052. flags |= B43_TMSLOW_PHYRESET;
  1053. if (dev->phy.type == B43_PHYTYPE_N)
  1054. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1055. b43_device_enable(dev, flags);
  1056. msleep(2); /* Wait for the PLL to turn on. */
  1057. /* Now take the PHY out of Reset again */
  1058. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1059. tmslow |= SSB_TMSLOW_FGC;
  1060. tmslow &= ~B43_TMSLOW_PHYRESET;
  1061. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1062. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1063. msleep(1);
  1064. tmslow &= ~SSB_TMSLOW_FGC;
  1065. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1066. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1067. msleep(1);
  1068. }
  1069. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1070. {
  1071. u32 macctl;
  1072. switch (dev->dev->bus_type) {
  1073. #ifdef CONFIG_B43_BCMA
  1074. case B43_BUS_BCMA:
  1075. b43_bcma_wireless_core_reset(dev, gmode);
  1076. break;
  1077. #endif
  1078. #ifdef CONFIG_B43_SSB
  1079. case B43_BUS_SSB:
  1080. b43_ssb_wireless_core_reset(dev, gmode);
  1081. break;
  1082. #endif
  1083. }
  1084. /* Turn Analog ON, but only if we already know the PHY-type.
  1085. * This protects against very early setup where we don't know the
  1086. * PHY-type, yet. wireless_core_reset will be called once again later,
  1087. * when we know the PHY-type. */
  1088. if (dev->phy.ops)
  1089. dev->phy.ops->switch_analog(dev, 1);
  1090. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1091. macctl &= ~B43_MACCTL_GMODE;
  1092. if (gmode)
  1093. macctl |= B43_MACCTL_GMODE;
  1094. macctl |= B43_MACCTL_IHR_ENABLED;
  1095. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1096. }
  1097. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1098. {
  1099. u32 v0, v1;
  1100. u16 tmp;
  1101. struct b43_txstatus stat;
  1102. while (1) {
  1103. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1104. if (!(v0 & 0x00000001))
  1105. break;
  1106. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1107. stat.cookie = (v0 >> 16);
  1108. stat.seq = (v1 & 0x0000FFFF);
  1109. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1110. tmp = (v0 & 0x0000FFFF);
  1111. stat.frame_count = ((tmp & 0xF000) >> 12);
  1112. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1113. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1114. stat.pm_indicated = !!(tmp & 0x0080);
  1115. stat.intermediate = !!(tmp & 0x0040);
  1116. stat.for_ampdu = !!(tmp & 0x0020);
  1117. stat.acked = !!(tmp & 0x0002);
  1118. b43_handle_txstatus(dev, &stat);
  1119. }
  1120. }
  1121. static void drain_txstatus_queue(struct b43_wldev *dev)
  1122. {
  1123. u32 dummy;
  1124. if (dev->dev->core_rev < 5)
  1125. return;
  1126. /* Read all entries from the microcode TXstatus FIFO
  1127. * and throw them away.
  1128. */
  1129. while (1) {
  1130. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1131. if (!(dummy & 0x00000001))
  1132. break;
  1133. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1134. }
  1135. }
  1136. static u32 b43_jssi_read(struct b43_wldev *dev)
  1137. {
  1138. u32 val = 0;
  1139. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1140. val <<= 16;
  1141. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1142. return val;
  1143. }
  1144. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1145. {
  1146. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1147. (jssi & 0x0000FFFF));
  1148. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1149. (jssi & 0xFFFF0000) >> 16);
  1150. }
  1151. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1152. {
  1153. b43_jssi_write(dev, 0x7F7F7F7F);
  1154. b43_write32(dev, B43_MMIO_MACCMD,
  1155. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1156. }
  1157. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1158. {
  1159. /* Top half of Link Quality calculation. */
  1160. if (dev->phy.type != B43_PHYTYPE_G)
  1161. return;
  1162. if (dev->noisecalc.calculation_running)
  1163. return;
  1164. dev->noisecalc.calculation_running = true;
  1165. dev->noisecalc.nr_samples = 0;
  1166. b43_generate_noise_sample(dev);
  1167. }
  1168. static void handle_irq_noise(struct b43_wldev *dev)
  1169. {
  1170. struct b43_phy_g *phy = dev->phy.g;
  1171. u16 tmp;
  1172. u8 noise[4];
  1173. u8 i, j;
  1174. s32 average;
  1175. /* Bottom half of Link Quality calculation. */
  1176. if (dev->phy.type != B43_PHYTYPE_G)
  1177. return;
  1178. /* Possible race condition: It might be possible that the user
  1179. * changed to a different channel in the meantime since we
  1180. * started the calculation. We ignore that fact, since it's
  1181. * not really that much of a problem. The background noise is
  1182. * an estimation only anyway. Slightly wrong results will get damped
  1183. * by the averaging of the 8 sample rounds. Additionally the
  1184. * value is shortlived. So it will be replaced by the next noise
  1185. * calculation round soon. */
  1186. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1187. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1188. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1189. noise[2] == 0x7F || noise[3] == 0x7F)
  1190. goto generate_new;
  1191. /* Get the noise samples. */
  1192. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1193. i = dev->noisecalc.nr_samples;
  1194. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1195. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1196. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1197. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1198. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1199. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1200. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1201. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1202. dev->noisecalc.nr_samples++;
  1203. if (dev->noisecalc.nr_samples == 8) {
  1204. /* Calculate the Link Quality by the noise samples. */
  1205. average = 0;
  1206. for (i = 0; i < 8; i++) {
  1207. for (j = 0; j < 4; j++)
  1208. average += dev->noisecalc.samples[i][j];
  1209. }
  1210. average /= (8 * 4);
  1211. average *= 125;
  1212. average += 64;
  1213. average /= 128;
  1214. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1215. tmp = (tmp / 128) & 0x1F;
  1216. if (tmp >= 8)
  1217. average += 2;
  1218. else
  1219. average -= 25;
  1220. if (tmp == 8)
  1221. average -= 72;
  1222. else
  1223. average -= 48;
  1224. dev->stats.link_noise = average;
  1225. dev->noisecalc.calculation_running = false;
  1226. return;
  1227. }
  1228. generate_new:
  1229. b43_generate_noise_sample(dev);
  1230. }
  1231. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1232. {
  1233. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1234. ///TODO: PS TBTT
  1235. } else {
  1236. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1237. b43_power_saving_ctl_bits(dev, 0);
  1238. }
  1239. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1240. dev->dfq_valid = true;
  1241. }
  1242. static void handle_irq_atim_end(struct b43_wldev *dev)
  1243. {
  1244. if (dev->dfq_valid) {
  1245. b43_write32(dev, B43_MMIO_MACCMD,
  1246. b43_read32(dev, B43_MMIO_MACCMD)
  1247. | B43_MACCMD_DFQ_VALID);
  1248. dev->dfq_valid = false;
  1249. }
  1250. }
  1251. static void handle_irq_pmq(struct b43_wldev *dev)
  1252. {
  1253. u32 tmp;
  1254. //TODO: AP mode.
  1255. while (1) {
  1256. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1257. if (!(tmp & 0x00000008))
  1258. break;
  1259. }
  1260. /* 16bit write is odd, but correct. */
  1261. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1262. }
  1263. static void b43_write_template_common(struct b43_wldev *dev,
  1264. const u8 *data, u16 size,
  1265. u16 ram_offset,
  1266. u16 shm_size_offset, u8 rate)
  1267. {
  1268. u32 i, tmp;
  1269. struct b43_plcp_hdr4 plcp;
  1270. plcp.data = 0;
  1271. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1272. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1273. ram_offset += sizeof(u32);
  1274. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1275. * So leave the first two bytes of the next write blank.
  1276. */
  1277. tmp = (u32) (data[0]) << 16;
  1278. tmp |= (u32) (data[1]) << 24;
  1279. b43_ram_write(dev, ram_offset, tmp);
  1280. ram_offset += sizeof(u32);
  1281. for (i = 2; i < size; i += sizeof(u32)) {
  1282. tmp = (u32) (data[i + 0]);
  1283. if (i + 1 < size)
  1284. tmp |= (u32) (data[i + 1]) << 8;
  1285. if (i + 2 < size)
  1286. tmp |= (u32) (data[i + 2]) << 16;
  1287. if (i + 3 < size)
  1288. tmp |= (u32) (data[i + 3]) << 24;
  1289. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1290. }
  1291. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1292. size + sizeof(struct b43_plcp_hdr6));
  1293. }
  1294. /* Check if the use of the antenna that ieee80211 told us to
  1295. * use is possible. This will fall back to DEFAULT.
  1296. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1297. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1298. u8 antenna_nr)
  1299. {
  1300. u8 antenna_mask;
  1301. if (antenna_nr == 0) {
  1302. /* Zero means "use default antenna". That's always OK. */
  1303. return 0;
  1304. }
  1305. /* Get the mask of available antennas. */
  1306. if (dev->phy.gmode)
  1307. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1308. else
  1309. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1310. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1311. /* This antenna is not available. Fall back to default. */
  1312. return 0;
  1313. }
  1314. return antenna_nr;
  1315. }
  1316. /* Convert a b43 antenna number value to the PHY TX control value. */
  1317. static u16 b43_antenna_to_phyctl(int antenna)
  1318. {
  1319. switch (antenna) {
  1320. case B43_ANTENNA0:
  1321. return B43_TXH_PHY_ANT0;
  1322. case B43_ANTENNA1:
  1323. return B43_TXH_PHY_ANT1;
  1324. case B43_ANTENNA2:
  1325. return B43_TXH_PHY_ANT2;
  1326. case B43_ANTENNA3:
  1327. return B43_TXH_PHY_ANT3;
  1328. case B43_ANTENNA_AUTO0:
  1329. case B43_ANTENNA_AUTO1:
  1330. return B43_TXH_PHY_ANT01AUTO;
  1331. }
  1332. B43_WARN_ON(1);
  1333. return 0;
  1334. }
  1335. static void b43_write_beacon_template(struct b43_wldev *dev,
  1336. u16 ram_offset,
  1337. u16 shm_size_offset)
  1338. {
  1339. unsigned int i, len, variable_len;
  1340. const struct ieee80211_mgmt *bcn;
  1341. const u8 *ie;
  1342. bool tim_found = false;
  1343. unsigned int rate;
  1344. u16 ctl;
  1345. int antenna;
  1346. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1347. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1348. len = min((size_t) dev->wl->current_beacon->len,
  1349. 0x200 - sizeof(struct b43_plcp_hdr6));
  1350. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1351. b43_write_template_common(dev, (const u8 *)bcn,
  1352. len, ram_offset, shm_size_offset, rate);
  1353. /* Write the PHY TX control parameters. */
  1354. antenna = B43_ANTENNA_DEFAULT;
  1355. antenna = b43_antenna_to_phyctl(antenna);
  1356. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1357. /* We can't send beacons with short preamble. Would get PHY errors. */
  1358. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1359. ctl &= ~B43_TXH_PHY_ANT;
  1360. ctl &= ~B43_TXH_PHY_ENC;
  1361. ctl |= antenna;
  1362. if (b43_is_cck_rate(rate))
  1363. ctl |= B43_TXH_PHY_ENC_CCK;
  1364. else
  1365. ctl |= B43_TXH_PHY_ENC_OFDM;
  1366. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1367. /* Find the position of the TIM and the DTIM_period value
  1368. * and write them to SHM. */
  1369. ie = bcn->u.beacon.variable;
  1370. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1371. for (i = 0; i < variable_len - 2; ) {
  1372. uint8_t ie_id, ie_len;
  1373. ie_id = ie[i];
  1374. ie_len = ie[i + 1];
  1375. if (ie_id == 5) {
  1376. u16 tim_position;
  1377. u16 dtim_period;
  1378. /* This is the TIM Information Element */
  1379. /* Check whether the ie_len is in the beacon data range. */
  1380. if (variable_len < ie_len + 2 + i)
  1381. break;
  1382. /* A valid TIM is at least 4 bytes long. */
  1383. if (ie_len < 4)
  1384. break;
  1385. tim_found = true;
  1386. tim_position = sizeof(struct b43_plcp_hdr6);
  1387. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1388. tim_position += i;
  1389. dtim_period = ie[i + 3];
  1390. b43_shm_write16(dev, B43_SHM_SHARED,
  1391. B43_SHM_SH_TIMBPOS, tim_position);
  1392. b43_shm_write16(dev, B43_SHM_SHARED,
  1393. B43_SHM_SH_DTIMPER, dtim_period);
  1394. break;
  1395. }
  1396. i += ie_len + 2;
  1397. }
  1398. if (!tim_found) {
  1399. /*
  1400. * If ucode wants to modify TIM do it behind the beacon, this
  1401. * will happen, for example, when doing mesh networking.
  1402. */
  1403. b43_shm_write16(dev, B43_SHM_SHARED,
  1404. B43_SHM_SH_TIMBPOS,
  1405. len + sizeof(struct b43_plcp_hdr6));
  1406. b43_shm_write16(dev, B43_SHM_SHARED,
  1407. B43_SHM_SH_DTIMPER, 0);
  1408. }
  1409. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1410. }
  1411. static void b43_upload_beacon0(struct b43_wldev *dev)
  1412. {
  1413. struct b43_wl *wl = dev->wl;
  1414. if (wl->beacon0_uploaded)
  1415. return;
  1416. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1417. wl->beacon0_uploaded = true;
  1418. }
  1419. static void b43_upload_beacon1(struct b43_wldev *dev)
  1420. {
  1421. struct b43_wl *wl = dev->wl;
  1422. if (wl->beacon1_uploaded)
  1423. return;
  1424. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1425. wl->beacon1_uploaded = true;
  1426. }
  1427. static void handle_irq_beacon(struct b43_wldev *dev)
  1428. {
  1429. struct b43_wl *wl = dev->wl;
  1430. u32 cmd, beacon0_valid, beacon1_valid;
  1431. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1432. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1433. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1434. return;
  1435. /* This is the bottom half of the asynchronous beacon update. */
  1436. /* Ignore interrupt in the future. */
  1437. dev->irq_mask &= ~B43_IRQ_BEACON;
  1438. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1439. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1440. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1441. /* Schedule interrupt manually, if busy. */
  1442. if (beacon0_valid && beacon1_valid) {
  1443. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1444. dev->irq_mask |= B43_IRQ_BEACON;
  1445. return;
  1446. }
  1447. if (unlikely(wl->beacon_templates_virgin)) {
  1448. /* We never uploaded a beacon before.
  1449. * Upload both templates now, but only mark one valid. */
  1450. wl->beacon_templates_virgin = false;
  1451. b43_upload_beacon0(dev);
  1452. b43_upload_beacon1(dev);
  1453. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1454. cmd |= B43_MACCMD_BEACON0_VALID;
  1455. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1456. } else {
  1457. if (!beacon0_valid) {
  1458. b43_upload_beacon0(dev);
  1459. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1460. cmd |= B43_MACCMD_BEACON0_VALID;
  1461. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1462. } else if (!beacon1_valid) {
  1463. b43_upload_beacon1(dev);
  1464. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1465. cmd |= B43_MACCMD_BEACON1_VALID;
  1466. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1467. }
  1468. }
  1469. }
  1470. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1471. {
  1472. u32 old_irq_mask = dev->irq_mask;
  1473. /* update beacon right away or defer to irq */
  1474. handle_irq_beacon(dev);
  1475. if (old_irq_mask != dev->irq_mask) {
  1476. /* The handler updated the IRQ mask. */
  1477. B43_WARN_ON(!dev->irq_mask);
  1478. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1479. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1480. } else {
  1481. /* Device interrupts are currently disabled. That means
  1482. * we just ran the hardirq handler and scheduled the
  1483. * IRQ thread. The thread will write the IRQ mask when
  1484. * it finished, so there's nothing to do here. Writing
  1485. * the mask _here_ would incorrectly re-enable IRQs. */
  1486. }
  1487. }
  1488. }
  1489. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1490. {
  1491. struct b43_wl *wl = container_of(work, struct b43_wl,
  1492. beacon_update_trigger);
  1493. struct b43_wldev *dev;
  1494. mutex_lock(&wl->mutex);
  1495. dev = wl->current_dev;
  1496. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1497. if (b43_bus_host_is_sdio(dev->dev)) {
  1498. /* wl->mutex is enough. */
  1499. b43_do_beacon_update_trigger_work(dev);
  1500. mmiowb();
  1501. } else {
  1502. spin_lock_irq(&wl->hardirq_lock);
  1503. b43_do_beacon_update_trigger_work(dev);
  1504. mmiowb();
  1505. spin_unlock_irq(&wl->hardirq_lock);
  1506. }
  1507. }
  1508. mutex_unlock(&wl->mutex);
  1509. }
  1510. /* Asynchronously update the packet templates in template RAM.
  1511. * Locking: Requires wl->mutex to be locked. */
  1512. static void b43_update_templates(struct b43_wl *wl)
  1513. {
  1514. struct sk_buff *beacon;
  1515. /* This is the top half of the ansynchronous beacon update.
  1516. * The bottom half is the beacon IRQ.
  1517. * Beacon update must be asynchronous to avoid sending an
  1518. * invalid beacon. This can happen for example, if the firmware
  1519. * transmits a beacon while we are updating it. */
  1520. /* We could modify the existing beacon and set the aid bit in
  1521. * the TIM field, but that would probably require resizing and
  1522. * moving of data within the beacon template.
  1523. * Simply request a new beacon and let mac80211 do the hard work. */
  1524. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1525. if (unlikely(!beacon))
  1526. return;
  1527. if (wl->current_beacon)
  1528. dev_kfree_skb_any(wl->current_beacon);
  1529. wl->current_beacon = beacon;
  1530. wl->beacon0_uploaded = false;
  1531. wl->beacon1_uploaded = false;
  1532. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1533. }
  1534. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1535. {
  1536. b43_time_lock(dev);
  1537. if (dev->dev->core_rev >= 3) {
  1538. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1539. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1540. } else {
  1541. b43_write16(dev, 0x606, (beacon_int >> 6));
  1542. b43_write16(dev, 0x610, beacon_int);
  1543. }
  1544. b43_time_unlock(dev);
  1545. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1546. }
  1547. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1548. {
  1549. u16 reason;
  1550. /* Read the register that contains the reason code for the panic. */
  1551. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1552. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1553. switch (reason) {
  1554. default:
  1555. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1556. /* fallthrough */
  1557. case B43_FWPANIC_DIE:
  1558. /* Do not restart the controller or firmware.
  1559. * The device is nonfunctional from now on.
  1560. * Restarting would result in this panic to trigger again,
  1561. * so we avoid that recursion. */
  1562. break;
  1563. case B43_FWPANIC_RESTART:
  1564. b43_controller_restart(dev, "Microcode panic");
  1565. break;
  1566. }
  1567. }
  1568. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1569. {
  1570. unsigned int i, cnt;
  1571. u16 reason, marker_id, marker_line;
  1572. __le16 *buf;
  1573. /* The proprietary firmware doesn't have this IRQ. */
  1574. if (!dev->fw.opensource)
  1575. return;
  1576. /* Read the register that contains the reason code for this IRQ. */
  1577. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1578. switch (reason) {
  1579. case B43_DEBUGIRQ_PANIC:
  1580. b43_handle_firmware_panic(dev);
  1581. break;
  1582. case B43_DEBUGIRQ_DUMP_SHM:
  1583. if (!B43_DEBUG)
  1584. break; /* Only with driver debugging enabled. */
  1585. buf = kmalloc(4096, GFP_ATOMIC);
  1586. if (!buf) {
  1587. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1588. goto out;
  1589. }
  1590. for (i = 0; i < 4096; i += 2) {
  1591. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1592. buf[i / 2] = cpu_to_le16(tmp);
  1593. }
  1594. b43info(dev->wl, "Shared memory dump:\n");
  1595. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1596. 16, 2, buf, 4096, 1);
  1597. kfree(buf);
  1598. break;
  1599. case B43_DEBUGIRQ_DUMP_REGS:
  1600. if (!B43_DEBUG)
  1601. break; /* Only with driver debugging enabled. */
  1602. b43info(dev->wl, "Microcode register dump:\n");
  1603. for (i = 0, cnt = 0; i < 64; i++) {
  1604. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1605. if (cnt == 0)
  1606. printk(KERN_INFO);
  1607. printk("r%02u: 0x%04X ", i, tmp);
  1608. cnt++;
  1609. if (cnt == 6) {
  1610. printk("\n");
  1611. cnt = 0;
  1612. }
  1613. }
  1614. printk("\n");
  1615. break;
  1616. case B43_DEBUGIRQ_MARKER:
  1617. if (!B43_DEBUG)
  1618. break; /* Only with driver debugging enabled. */
  1619. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1620. B43_MARKER_ID_REG);
  1621. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1622. B43_MARKER_LINE_REG);
  1623. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1624. "at line number %u\n",
  1625. marker_id, marker_line);
  1626. break;
  1627. default:
  1628. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1629. reason);
  1630. }
  1631. out:
  1632. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1633. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1634. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1635. }
  1636. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1637. {
  1638. u32 reason;
  1639. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1640. u32 merged_dma_reason = 0;
  1641. int i;
  1642. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1643. return;
  1644. reason = dev->irq_reason;
  1645. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1646. dma_reason[i] = dev->dma_reason[i];
  1647. merged_dma_reason |= dma_reason[i];
  1648. }
  1649. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1650. b43err(dev->wl, "MAC transmission error\n");
  1651. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1652. b43err(dev->wl, "PHY transmission error\n");
  1653. rmb();
  1654. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1655. atomic_set(&dev->phy.txerr_cnt,
  1656. B43_PHY_TX_BADNESS_LIMIT);
  1657. b43err(dev->wl, "Too many PHY TX errors, "
  1658. "restarting the controller\n");
  1659. b43_controller_restart(dev, "PHY TX errors");
  1660. }
  1661. }
  1662. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1663. B43_DMAIRQ_NONFATALMASK))) {
  1664. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1665. b43err(dev->wl, "Fatal DMA error: "
  1666. "0x%08X, 0x%08X, 0x%08X, "
  1667. "0x%08X, 0x%08X, 0x%08X\n",
  1668. dma_reason[0], dma_reason[1],
  1669. dma_reason[2], dma_reason[3],
  1670. dma_reason[4], dma_reason[5]);
  1671. b43err(dev->wl, "This device does not support DMA "
  1672. "on your system. It will now be switched to PIO.\n");
  1673. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1674. dev->use_pio = true;
  1675. b43_controller_restart(dev, "DMA error");
  1676. return;
  1677. }
  1678. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1679. b43err(dev->wl, "DMA error: "
  1680. "0x%08X, 0x%08X, 0x%08X, "
  1681. "0x%08X, 0x%08X, 0x%08X\n",
  1682. dma_reason[0], dma_reason[1],
  1683. dma_reason[2], dma_reason[3],
  1684. dma_reason[4], dma_reason[5]);
  1685. }
  1686. }
  1687. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1688. handle_irq_ucode_debug(dev);
  1689. if (reason & B43_IRQ_TBTT_INDI)
  1690. handle_irq_tbtt_indication(dev);
  1691. if (reason & B43_IRQ_ATIM_END)
  1692. handle_irq_atim_end(dev);
  1693. if (reason & B43_IRQ_BEACON)
  1694. handle_irq_beacon(dev);
  1695. if (reason & B43_IRQ_PMQ)
  1696. handle_irq_pmq(dev);
  1697. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1698. ;/* TODO */
  1699. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1700. handle_irq_noise(dev);
  1701. /* Check the DMA reason registers for received data. */
  1702. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1703. if (b43_using_pio_transfers(dev))
  1704. b43_pio_rx(dev->pio.rx_queue);
  1705. else
  1706. b43_dma_rx(dev->dma.rx_ring);
  1707. }
  1708. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1709. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1710. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1711. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1712. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1713. if (reason & B43_IRQ_TX_OK)
  1714. handle_irq_transmit_status(dev);
  1715. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1716. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1717. #if B43_DEBUG
  1718. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1719. dev->irq_count++;
  1720. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1721. if (reason & (1 << i))
  1722. dev->irq_bit_count[i]++;
  1723. }
  1724. }
  1725. #endif
  1726. }
  1727. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1728. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1729. {
  1730. struct b43_wldev *dev = dev_id;
  1731. mutex_lock(&dev->wl->mutex);
  1732. b43_do_interrupt_thread(dev);
  1733. mmiowb();
  1734. mutex_unlock(&dev->wl->mutex);
  1735. return IRQ_HANDLED;
  1736. }
  1737. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1738. {
  1739. u32 reason;
  1740. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1741. * On SDIO, this runs under wl->mutex. */
  1742. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1743. if (reason == 0xffffffff) /* shared IRQ */
  1744. return IRQ_NONE;
  1745. reason &= dev->irq_mask;
  1746. if (!reason)
  1747. return IRQ_NONE;
  1748. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1749. & 0x0001DC00;
  1750. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1751. & 0x0000DC00;
  1752. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1753. & 0x0000DC00;
  1754. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1755. & 0x0001DC00;
  1756. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1757. & 0x0000DC00;
  1758. /* Unused ring
  1759. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1760. & 0x0000DC00;
  1761. */
  1762. /* ACK the interrupt. */
  1763. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1764. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1765. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1766. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1767. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1768. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1769. /* Unused ring
  1770. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1771. */
  1772. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1773. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1774. /* Save the reason bitmasks for the IRQ thread handler. */
  1775. dev->irq_reason = reason;
  1776. return IRQ_WAKE_THREAD;
  1777. }
  1778. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1779. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1780. {
  1781. struct b43_wldev *dev = dev_id;
  1782. irqreturn_t ret;
  1783. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1784. return IRQ_NONE;
  1785. spin_lock(&dev->wl->hardirq_lock);
  1786. ret = b43_do_interrupt(dev);
  1787. mmiowb();
  1788. spin_unlock(&dev->wl->hardirq_lock);
  1789. return ret;
  1790. }
  1791. /* SDIO interrupt handler. This runs in process context. */
  1792. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1793. {
  1794. struct b43_wl *wl = dev->wl;
  1795. irqreturn_t ret;
  1796. mutex_lock(&wl->mutex);
  1797. ret = b43_do_interrupt(dev);
  1798. if (ret == IRQ_WAKE_THREAD)
  1799. b43_do_interrupt_thread(dev);
  1800. mutex_unlock(&wl->mutex);
  1801. }
  1802. void b43_do_release_fw(struct b43_firmware_file *fw)
  1803. {
  1804. release_firmware(fw->data);
  1805. fw->data = NULL;
  1806. fw->filename = NULL;
  1807. }
  1808. static void b43_release_firmware(struct b43_wldev *dev)
  1809. {
  1810. b43_do_release_fw(&dev->fw.ucode);
  1811. b43_do_release_fw(&dev->fw.pcm);
  1812. b43_do_release_fw(&dev->fw.initvals);
  1813. b43_do_release_fw(&dev->fw.initvals_band);
  1814. }
  1815. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1816. {
  1817. const char text[] =
  1818. "You must go to " \
  1819. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1820. "and download the correct firmware for this driver version. " \
  1821. "Please carefully read all instructions on this website.\n";
  1822. if (error)
  1823. b43err(wl, text);
  1824. else
  1825. b43warn(wl, text);
  1826. }
  1827. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1828. {
  1829. struct b43_request_fw_context *ctx = context;
  1830. ctx->blob = firmware;
  1831. complete(&ctx->fw_load_complete);
  1832. }
  1833. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1834. const char *name,
  1835. struct b43_firmware_file *fw, bool async)
  1836. {
  1837. struct b43_fw_header *hdr;
  1838. u32 size;
  1839. int err;
  1840. if (!name) {
  1841. /* Don't fetch anything. Free possibly cached firmware. */
  1842. /* FIXME: We should probably keep it anyway, to save some headache
  1843. * on suspend/resume with multiband devices. */
  1844. b43_do_release_fw(fw);
  1845. return 0;
  1846. }
  1847. if (fw->filename) {
  1848. if ((fw->type == ctx->req_type) &&
  1849. (strcmp(fw->filename, name) == 0))
  1850. return 0; /* Already have this fw. */
  1851. /* Free the cached firmware first. */
  1852. /* FIXME: We should probably do this later after we successfully
  1853. * got the new fw. This could reduce headache with multiband devices.
  1854. * We could also redesign this to cache the firmware for all possible
  1855. * bands all the time. */
  1856. b43_do_release_fw(fw);
  1857. }
  1858. switch (ctx->req_type) {
  1859. case B43_FWTYPE_PROPRIETARY:
  1860. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1861. "b43%s/%s.fw",
  1862. modparam_fwpostfix, name);
  1863. break;
  1864. case B43_FWTYPE_OPENSOURCE:
  1865. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1866. "b43-open%s/%s.fw",
  1867. modparam_fwpostfix, name);
  1868. break;
  1869. default:
  1870. B43_WARN_ON(1);
  1871. return -ENOSYS;
  1872. }
  1873. if (async) {
  1874. /* do this part asynchronously */
  1875. init_completion(&ctx->fw_load_complete);
  1876. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1877. ctx->dev->dev->dev, GFP_KERNEL,
  1878. ctx, b43_fw_cb);
  1879. if (err < 0) {
  1880. pr_err("Unable to load firmware\n");
  1881. return err;
  1882. }
  1883. /* stall here until fw ready */
  1884. wait_for_completion(&ctx->fw_load_complete);
  1885. if (ctx->blob)
  1886. goto fw_ready;
  1887. /* On some ARM systems, the async request will fail, but the next sync
  1888. * request works. For this reason, we dall through here
  1889. */
  1890. }
  1891. err = request_firmware(&ctx->blob, ctx->fwname,
  1892. ctx->dev->dev->dev);
  1893. if (err == -ENOENT) {
  1894. snprintf(ctx->errors[ctx->req_type],
  1895. sizeof(ctx->errors[ctx->req_type]),
  1896. "Firmware file \"%s\" not found\n",
  1897. ctx->fwname);
  1898. return err;
  1899. } else if (err) {
  1900. snprintf(ctx->errors[ctx->req_type],
  1901. sizeof(ctx->errors[ctx->req_type]),
  1902. "Firmware file \"%s\" request failed (err=%d)\n",
  1903. ctx->fwname, err);
  1904. return err;
  1905. }
  1906. fw_ready:
  1907. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1908. goto err_format;
  1909. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1910. switch (hdr->type) {
  1911. case B43_FW_TYPE_UCODE:
  1912. case B43_FW_TYPE_PCM:
  1913. size = be32_to_cpu(hdr->size);
  1914. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1915. goto err_format;
  1916. /* fallthrough */
  1917. case B43_FW_TYPE_IV:
  1918. if (hdr->ver != 1)
  1919. goto err_format;
  1920. break;
  1921. default:
  1922. goto err_format;
  1923. }
  1924. fw->data = ctx->blob;
  1925. fw->filename = name;
  1926. fw->type = ctx->req_type;
  1927. return 0;
  1928. err_format:
  1929. snprintf(ctx->errors[ctx->req_type],
  1930. sizeof(ctx->errors[ctx->req_type]),
  1931. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1932. release_firmware(ctx->blob);
  1933. return -EPROTO;
  1934. }
  1935. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1936. {
  1937. struct b43_wldev *dev = ctx->dev;
  1938. struct b43_firmware *fw = &ctx->dev->fw;
  1939. const u8 rev = ctx->dev->dev->core_rev;
  1940. const char *filename;
  1941. u32 tmshigh;
  1942. int err;
  1943. /* Files for HT and LCN were found by trying one by one */
  1944. /* Get microcode */
  1945. if ((rev >= 5) && (rev <= 10)) {
  1946. filename = "ucode5";
  1947. } else if ((rev >= 11) && (rev <= 12)) {
  1948. filename = "ucode11";
  1949. } else if (rev == 13) {
  1950. filename = "ucode13";
  1951. } else if (rev == 14) {
  1952. filename = "ucode14";
  1953. } else if (rev == 15) {
  1954. filename = "ucode15";
  1955. } else {
  1956. switch (dev->phy.type) {
  1957. case B43_PHYTYPE_N:
  1958. if (rev >= 16)
  1959. filename = "ucode16_mimo";
  1960. else
  1961. goto err_no_ucode;
  1962. break;
  1963. case B43_PHYTYPE_HT:
  1964. if (rev == 29)
  1965. filename = "ucode29_mimo";
  1966. else
  1967. goto err_no_ucode;
  1968. break;
  1969. case B43_PHYTYPE_LCN:
  1970. if (rev == 24)
  1971. filename = "ucode24_mimo";
  1972. else
  1973. goto err_no_ucode;
  1974. break;
  1975. default:
  1976. goto err_no_ucode;
  1977. }
  1978. }
  1979. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  1980. if (err)
  1981. goto err_load;
  1982. /* Get PCM code */
  1983. if ((rev >= 5) && (rev <= 10))
  1984. filename = "pcm5";
  1985. else if (rev >= 11)
  1986. filename = NULL;
  1987. else
  1988. goto err_no_pcm;
  1989. fw->pcm_request_failed = false;
  1990. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  1991. if (err == -ENOENT) {
  1992. /* We did not find a PCM file? Not fatal, but
  1993. * core rev <= 10 must do without hwcrypto then. */
  1994. fw->pcm_request_failed = true;
  1995. } else if (err)
  1996. goto err_load;
  1997. /* Get initvals */
  1998. switch (dev->phy.type) {
  1999. case B43_PHYTYPE_A:
  2000. if ((rev >= 5) && (rev <= 10)) {
  2001. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2002. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2003. filename = "a0g1initvals5";
  2004. else
  2005. filename = "a0g0initvals5";
  2006. } else
  2007. goto err_no_initvals;
  2008. break;
  2009. case B43_PHYTYPE_G:
  2010. if ((rev >= 5) && (rev <= 10))
  2011. filename = "b0g0initvals5";
  2012. else if (rev >= 13)
  2013. filename = "b0g0initvals13";
  2014. else
  2015. goto err_no_initvals;
  2016. break;
  2017. case B43_PHYTYPE_N:
  2018. if (rev >= 16)
  2019. filename = "n0initvals16";
  2020. else if ((rev >= 11) && (rev <= 12))
  2021. filename = "n0initvals11";
  2022. else
  2023. goto err_no_initvals;
  2024. break;
  2025. case B43_PHYTYPE_LP:
  2026. if (rev == 13)
  2027. filename = "lp0initvals13";
  2028. else if (rev == 14)
  2029. filename = "lp0initvals14";
  2030. else if (rev >= 15)
  2031. filename = "lp0initvals15";
  2032. else
  2033. goto err_no_initvals;
  2034. break;
  2035. case B43_PHYTYPE_HT:
  2036. if (rev == 29)
  2037. filename = "ht0initvals29";
  2038. else
  2039. goto err_no_initvals;
  2040. break;
  2041. case B43_PHYTYPE_LCN:
  2042. if (rev == 24)
  2043. filename = "lcn0initvals24";
  2044. else
  2045. goto err_no_initvals;
  2046. break;
  2047. default:
  2048. goto err_no_initvals;
  2049. }
  2050. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2051. if (err)
  2052. goto err_load;
  2053. /* Get bandswitch initvals */
  2054. switch (dev->phy.type) {
  2055. case B43_PHYTYPE_A:
  2056. if ((rev >= 5) && (rev <= 10)) {
  2057. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2058. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2059. filename = "a0g1bsinitvals5";
  2060. else
  2061. filename = "a0g0bsinitvals5";
  2062. } else if (rev >= 11)
  2063. filename = NULL;
  2064. else
  2065. goto err_no_initvals;
  2066. break;
  2067. case B43_PHYTYPE_G:
  2068. if ((rev >= 5) && (rev <= 10))
  2069. filename = "b0g0bsinitvals5";
  2070. else if (rev >= 11)
  2071. filename = NULL;
  2072. else
  2073. goto err_no_initvals;
  2074. break;
  2075. case B43_PHYTYPE_N:
  2076. if (rev >= 16)
  2077. filename = "n0bsinitvals16";
  2078. else if ((rev >= 11) && (rev <= 12))
  2079. filename = "n0bsinitvals11";
  2080. else
  2081. goto err_no_initvals;
  2082. break;
  2083. case B43_PHYTYPE_LP:
  2084. if (rev == 13)
  2085. filename = "lp0bsinitvals13";
  2086. else if (rev == 14)
  2087. filename = "lp0bsinitvals14";
  2088. else if (rev >= 15)
  2089. filename = "lp0bsinitvals15";
  2090. else
  2091. goto err_no_initvals;
  2092. break;
  2093. case B43_PHYTYPE_HT:
  2094. if (rev == 29)
  2095. filename = "ht0bsinitvals29";
  2096. else
  2097. goto err_no_initvals;
  2098. break;
  2099. case B43_PHYTYPE_LCN:
  2100. if (rev == 24)
  2101. filename = "lcn0bsinitvals24";
  2102. else
  2103. goto err_no_initvals;
  2104. break;
  2105. default:
  2106. goto err_no_initvals;
  2107. }
  2108. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2109. if (err)
  2110. goto err_load;
  2111. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2112. return 0;
  2113. err_no_ucode:
  2114. err = ctx->fatal_failure = -EOPNOTSUPP;
  2115. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2116. "is required for your device (wl-core rev %u)\n", rev);
  2117. goto error;
  2118. err_no_pcm:
  2119. err = ctx->fatal_failure = -EOPNOTSUPP;
  2120. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2121. "is required for your device (wl-core rev %u)\n", rev);
  2122. goto error;
  2123. err_no_initvals:
  2124. err = ctx->fatal_failure = -EOPNOTSUPP;
  2125. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2126. "is required for your device (wl-core rev %u)\n", rev);
  2127. goto error;
  2128. err_load:
  2129. /* We failed to load this firmware image. The error message
  2130. * already is in ctx->errors. Return and let our caller decide
  2131. * what to do. */
  2132. goto error;
  2133. error:
  2134. b43_release_firmware(dev);
  2135. return err;
  2136. }
  2137. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2138. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2139. static void b43_request_firmware(struct work_struct *work)
  2140. {
  2141. struct b43_wl *wl = container_of(work,
  2142. struct b43_wl, firmware_load);
  2143. struct b43_wldev *dev = wl->current_dev;
  2144. struct b43_request_fw_context *ctx;
  2145. unsigned int i;
  2146. int err;
  2147. const char *errmsg;
  2148. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2149. if (!ctx)
  2150. return;
  2151. ctx->dev = dev;
  2152. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2153. err = b43_try_request_fw(ctx);
  2154. if (!err)
  2155. goto start_ieee80211; /* Successfully loaded it. */
  2156. /* Was fw version known? */
  2157. if (ctx->fatal_failure)
  2158. goto out;
  2159. /* proprietary fw not found, try open source */
  2160. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2161. err = b43_try_request_fw(ctx);
  2162. if (!err)
  2163. goto start_ieee80211; /* Successfully loaded it. */
  2164. if(ctx->fatal_failure)
  2165. goto out;
  2166. /* Could not find a usable firmware. Print the errors. */
  2167. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2168. errmsg = ctx->errors[i];
  2169. if (strlen(errmsg))
  2170. b43err(dev->wl, errmsg);
  2171. }
  2172. b43_print_fw_helptext(dev->wl, 1);
  2173. goto out;
  2174. start_ieee80211:
  2175. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2176. if (!modparam_qos || dev->fw.opensource)
  2177. wl->hw->queues = 1;
  2178. err = ieee80211_register_hw(wl->hw);
  2179. if (err)
  2180. goto err_one_core_detach;
  2181. wl->hw_registred = true;
  2182. b43_leds_register(wl->current_dev);
  2183. goto out;
  2184. err_one_core_detach:
  2185. b43_one_core_detach(dev->dev);
  2186. out:
  2187. kfree(ctx);
  2188. }
  2189. static int b43_upload_microcode(struct b43_wldev *dev)
  2190. {
  2191. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2192. const size_t hdr_len = sizeof(struct b43_fw_header);
  2193. const __be32 *data;
  2194. unsigned int i, len;
  2195. u16 fwrev, fwpatch, fwdate, fwtime;
  2196. u32 tmp, macctl;
  2197. int err = 0;
  2198. /* Jump the microcode PSM to offset 0 */
  2199. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2200. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2201. macctl |= B43_MACCTL_PSM_JMP0;
  2202. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2203. /* Zero out all microcode PSM registers and shared memory. */
  2204. for (i = 0; i < 64; i++)
  2205. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2206. for (i = 0; i < 4096; i += 2)
  2207. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2208. /* Upload Microcode. */
  2209. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2210. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2211. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2212. for (i = 0; i < len; i++) {
  2213. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2214. udelay(10);
  2215. }
  2216. if (dev->fw.pcm.data) {
  2217. /* Upload PCM data. */
  2218. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2219. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2220. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2221. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2222. /* No need for autoinc bit in SHM_HW */
  2223. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2224. for (i = 0; i < len; i++) {
  2225. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2226. udelay(10);
  2227. }
  2228. }
  2229. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2230. /* Start the microcode PSM */
  2231. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2232. B43_MACCTL_PSM_RUN);
  2233. /* Wait for the microcode to load and respond */
  2234. i = 0;
  2235. while (1) {
  2236. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2237. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2238. break;
  2239. i++;
  2240. if (i >= 20) {
  2241. b43err(dev->wl, "Microcode not responding\n");
  2242. b43_print_fw_helptext(dev->wl, 1);
  2243. err = -ENODEV;
  2244. goto error;
  2245. }
  2246. msleep(50);
  2247. }
  2248. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2249. /* Get and check the revisions. */
  2250. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2251. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2252. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2253. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2254. if (fwrev <= 0x128) {
  2255. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2256. "binary drivers older than version 4.x is unsupported. "
  2257. "You must upgrade your firmware files.\n");
  2258. b43_print_fw_helptext(dev->wl, 1);
  2259. err = -EOPNOTSUPP;
  2260. goto error;
  2261. }
  2262. dev->fw.rev = fwrev;
  2263. dev->fw.patch = fwpatch;
  2264. if (dev->fw.rev >= 598)
  2265. dev->fw.hdr_format = B43_FW_HDR_598;
  2266. else if (dev->fw.rev >= 410)
  2267. dev->fw.hdr_format = B43_FW_HDR_410;
  2268. else
  2269. dev->fw.hdr_format = B43_FW_HDR_351;
  2270. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2271. dev->qos_enabled = dev->wl->hw->queues > 1;
  2272. /* Default to firmware/hardware crypto acceleration. */
  2273. dev->hwcrypto_enabled = true;
  2274. if (dev->fw.opensource) {
  2275. u16 fwcapa;
  2276. /* Patchlevel info is encoded in the "time" field. */
  2277. dev->fw.patch = fwtime;
  2278. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2279. dev->fw.rev, dev->fw.patch);
  2280. fwcapa = b43_fwcapa_read(dev);
  2281. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2282. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2283. /* Disable hardware crypto and fall back to software crypto. */
  2284. dev->hwcrypto_enabled = false;
  2285. }
  2286. /* adding QoS support should use an offline discovery mechanism */
  2287. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2288. } else {
  2289. b43info(dev->wl, "Loading firmware version %u.%u "
  2290. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2291. fwrev, fwpatch,
  2292. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2293. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2294. if (dev->fw.pcm_request_failed) {
  2295. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2296. "Hardware accelerated cryptography is disabled.\n");
  2297. b43_print_fw_helptext(dev->wl, 0);
  2298. }
  2299. }
  2300. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2301. dev->fw.rev, dev->fw.patch);
  2302. wiphy->hw_version = dev->dev->core_id;
  2303. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2304. /* We're over the deadline, but we keep support for old fw
  2305. * until it turns out to be in major conflict with something new. */
  2306. b43warn(dev->wl, "You are using an old firmware image. "
  2307. "Support for old firmware will be removed soon "
  2308. "(official deadline was July 2008).\n");
  2309. b43_print_fw_helptext(dev->wl, 0);
  2310. }
  2311. return 0;
  2312. error:
  2313. /* Stop the microcode PSM. */
  2314. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2315. B43_MACCTL_PSM_JMP0);
  2316. return err;
  2317. }
  2318. static int b43_write_initvals(struct b43_wldev *dev,
  2319. const struct b43_iv *ivals,
  2320. size_t count,
  2321. size_t array_size)
  2322. {
  2323. const struct b43_iv *iv;
  2324. u16 offset;
  2325. size_t i;
  2326. bool bit32;
  2327. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2328. iv = ivals;
  2329. for (i = 0; i < count; i++) {
  2330. if (array_size < sizeof(iv->offset_size))
  2331. goto err_format;
  2332. array_size -= sizeof(iv->offset_size);
  2333. offset = be16_to_cpu(iv->offset_size);
  2334. bit32 = !!(offset & B43_IV_32BIT);
  2335. offset &= B43_IV_OFFSET_MASK;
  2336. if (offset >= 0x1000)
  2337. goto err_format;
  2338. if (bit32) {
  2339. u32 value;
  2340. if (array_size < sizeof(iv->data.d32))
  2341. goto err_format;
  2342. array_size -= sizeof(iv->data.d32);
  2343. value = get_unaligned_be32(&iv->data.d32);
  2344. b43_write32(dev, offset, value);
  2345. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2346. sizeof(__be16) +
  2347. sizeof(__be32));
  2348. } else {
  2349. u16 value;
  2350. if (array_size < sizeof(iv->data.d16))
  2351. goto err_format;
  2352. array_size -= sizeof(iv->data.d16);
  2353. value = be16_to_cpu(iv->data.d16);
  2354. b43_write16(dev, offset, value);
  2355. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2356. sizeof(__be16) +
  2357. sizeof(__be16));
  2358. }
  2359. }
  2360. if (array_size)
  2361. goto err_format;
  2362. return 0;
  2363. err_format:
  2364. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2365. b43_print_fw_helptext(dev->wl, 1);
  2366. return -EPROTO;
  2367. }
  2368. static int b43_upload_initvals(struct b43_wldev *dev)
  2369. {
  2370. const size_t hdr_len = sizeof(struct b43_fw_header);
  2371. const struct b43_fw_header *hdr;
  2372. struct b43_firmware *fw = &dev->fw;
  2373. const struct b43_iv *ivals;
  2374. size_t count;
  2375. int err;
  2376. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2377. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2378. count = be32_to_cpu(hdr->size);
  2379. err = b43_write_initvals(dev, ivals, count,
  2380. fw->initvals.data->size - hdr_len);
  2381. if (err)
  2382. goto out;
  2383. if (fw->initvals_band.data) {
  2384. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2385. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2386. count = be32_to_cpu(hdr->size);
  2387. err = b43_write_initvals(dev, ivals, count,
  2388. fw->initvals_band.data->size - hdr_len);
  2389. if (err)
  2390. goto out;
  2391. }
  2392. out:
  2393. return err;
  2394. }
  2395. /* Initialize the GPIOs
  2396. * http://bcm-specs.sipsolutions.net/GPIO
  2397. */
  2398. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2399. {
  2400. struct ssb_bus *bus = dev->dev->sdev->bus;
  2401. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2402. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2403. #else
  2404. return bus->chipco.dev;
  2405. #endif
  2406. }
  2407. static int b43_gpio_init(struct b43_wldev *dev)
  2408. {
  2409. struct ssb_device *gpiodev;
  2410. u32 mask, set;
  2411. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2412. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2413. mask = 0x0000001F;
  2414. set = 0x0000000F;
  2415. if (dev->dev->chip_id == 0x4301) {
  2416. mask |= 0x0060;
  2417. set |= 0x0060;
  2418. } else if (dev->dev->chip_id == 0x5354) {
  2419. /* Don't allow overtaking buttons GPIOs */
  2420. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2421. }
  2422. if (0 /* FIXME: conditional unknown */ ) {
  2423. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2424. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2425. | 0x0100);
  2426. /* BT Coexistance Input */
  2427. mask |= 0x0080;
  2428. set |= 0x0080;
  2429. /* BT Coexistance Out */
  2430. mask |= 0x0100;
  2431. set |= 0x0100;
  2432. }
  2433. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2434. /* PA is controlled by gpio 9, let ucode handle it */
  2435. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2436. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2437. | 0x0200);
  2438. mask |= 0x0200;
  2439. set |= 0x0200;
  2440. }
  2441. switch (dev->dev->bus_type) {
  2442. #ifdef CONFIG_B43_BCMA
  2443. case B43_BUS_BCMA:
  2444. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2445. break;
  2446. #endif
  2447. #ifdef CONFIG_B43_SSB
  2448. case B43_BUS_SSB:
  2449. gpiodev = b43_ssb_gpio_dev(dev);
  2450. if (gpiodev)
  2451. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2452. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2453. & ~mask) | set);
  2454. break;
  2455. #endif
  2456. }
  2457. return 0;
  2458. }
  2459. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2460. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2461. {
  2462. struct ssb_device *gpiodev;
  2463. switch (dev->dev->bus_type) {
  2464. #ifdef CONFIG_B43_BCMA
  2465. case B43_BUS_BCMA:
  2466. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2467. break;
  2468. #endif
  2469. #ifdef CONFIG_B43_SSB
  2470. case B43_BUS_SSB:
  2471. gpiodev = b43_ssb_gpio_dev(dev);
  2472. if (gpiodev)
  2473. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2474. break;
  2475. #endif
  2476. }
  2477. }
  2478. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2479. void b43_mac_enable(struct b43_wldev *dev)
  2480. {
  2481. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2482. u16 fwstate;
  2483. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2484. B43_SHM_SH_UCODESTAT);
  2485. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2486. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2487. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2488. "should be suspended, but current state is %u\n",
  2489. fwstate);
  2490. }
  2491. }
  2492. dev->mac_suspended--;
  2493. B43_WARN_ON(dev->mac_suspended < 0);
  2494. if (dev->mac_suspended == 0) {
  2495. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2496. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2497. B43_IRQ_MAC_SUSPENDED);
  2498. /* Commit writes */
  2499. b43_read32(dev, B43_MMIO_MACCTL);
  2500. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2501. b43_power_saving_ctl_bits(dev, 0);
  2502. }
  2503. }
  2504. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2505. void b43_mac_suspend(struct b43_wldev *dev)
  2506. {
  2507. int i;
  2508. u32 tmp;
  2509. might_sleep();
  2510. B43_WARN_ON(dev->mac_suspended < 0);
  2511. if (dev->mac_suspended == 0) {
  2512. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2513. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2514. /* force pci to flush the write */
  2515. b43_read32(dev, B43_MMIO_MACCTL);
  2516. for (i = 35; i; i--) {
  2517. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2518. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2519. goto out;
  2520. udelay(10);
  2521. }
  2522. /* Hm, it seems this will take some time. Use msleep(). */
  2523. for (i = 40; i; i--) {
  2524. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2525. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2526. goto out;
  2527. msleep(1);
  2528. }
  2529. b43err(dev->wl, "MAC suspend failed\n");
  2530. }
  2531. out:
  2532. dev->mac_suspended++;
  2533. }
  2534. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2535. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2536. {
  2537. u32 tmp;
  2538. switch (dev->dev->bus_type) {
  2539. #ifdef CONFIG_B43_BCMA
  2540. case B43_BUS_BCMA:
  2541. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2542. if (on)
  2543. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2544. else
  2545. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2546. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2547. break;
  2548. #endif
  2549. #ifdef CONFIG_B43_SSB
  2550. case B43_BUS_SSB:
  2551. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2552. if (on)
  2553. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2554. else
  2555. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2556. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2557. break;
  2558. #endif
  2559. }
  2560. }
  2561. static void b43_adjust_opmode(struct b43_wldev *dev)
  2562. {
  2563. struct b43_wl *wl = dev->wl;
  2564. u32 ctl;
  2565. u16 cfp_pretbtt;
  2566. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2567. /* Reset status to STA infrastructure mode. */
  2568. ctl &= ~B43_MACCTL_AP;
  2569. ctl &= ~B43_MACCTL_KEEP_CTL;
  2570. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2571. ctl &= ~B43_MACCTL_KEEP_BAD;
  2572. ctl &= ~B43_MACCTL_PROMISC;
  2573. ctl &= ~B43_MACCTL_BEACPROMISC;
  2574. ctl |= B43_MACCTL_INFRA;
  2575. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2576. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2577. ctl |= B43_MACCTL_AP;
  2578. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2579. ctl &= ~B43_MACCTL_INFRA;
  2580. if (wl->filter_flags & FIF_CONTROL)
  2581. ctl |= B43_MACCTL_KEEP_CTL;
  2582. if (wl->filter_flags & FIF_FCSFAIL)
  2583. ctl |= B43_MACCTL_KEEP_BAD;
  2584. if (wl->filter_flags & FIF_PLCPFAIL)
  2585. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2586. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2587. ctl |= B43_MACCTL_PROMISC;
  2588. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2589. ctl |= B43_MACCTL_BEACPROMISC;
  2590. /* Workaround: On old hardware the HW-MAC-address-filter
  2591. * doesn't work properly, so always run promisc in filter
  2592. * it in software. */
  2593. if (dev->dev->core_rev <= 4)
  2594. ctl |= B43_MACCTL_PROMISC;
  2595. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2596. cfp_pretbtt = 2;
  2597. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2598. if (dev->dev->chip_id == 0x4306 &&
  2599. dev->dev->chip_rev == 3)
  2600. cfp_pretbtt = 100;
  2601. else
  2602. cfp_pretbtt = 50;
  2603. }
  2604. b43_write16(dev, 0x612, cfp_pretbtt);
  2605. /* FIXME: We don't currently implement the PMQ mechanism,
  2606. * so always disable it. If we want to implement PMQ,
  2607. * we need to enable it here (clear DISCPMQ) in AP mode.
  2608. */
  2609. if (0 /* ctl & B43_MACCTL_AP */)
  2610. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2611. else
  2612. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2613. }
  2614. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2615. {
  2616. u16 offset;
  2617. if (is_ofdm) {
  2618. offset = 0x480;
  2619. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2620. } else {
  2621. offset = 0x4C0;
  2622. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2623. }
  2624. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2625. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2626. }
  2627. static void b43_rate_memory_init(struct b43_wldev *dev)
  2628. {
  2629. switch (dev->phy.type) {
  2630. case B43_PHYTYPE_A:
  2631. case B43_PHYTYPE_G:
  2632. case B43_PHYTYPE_N:
  2633. case B43_PHYTYPE_LP:
  2634. case B43_PHYTYPE_HT:
  2635. case B43_PHYTYPE_LCN:
  2636. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2637. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2638. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2639. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2640. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2641. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2642. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2643. if (dev->phy.type == B43_PHYTYPE_A)
  2644. break;
  2645. /* fallthrough */
  2646. case B43_PHYTYPE_B:
  2647. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2648. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2649. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2650. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2651. break;
  2652. default:
  2653. B43_WARN_ON(1);
  2654. }
  2655. }
  2656. /* Set the default values for the PHY TX Control Words. */
  2657. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2658. {
  2659. u16 ctl = 0;
  2660. ctl |= B43_TXH_PHY_ENC_CCK;
  2661. ctl |= B43_TXH_PHY_ANT01AUTO;
  2662. ctl |= B43_TXH_PHY_TXPWR;
  2663. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2664. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2665. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2666. }
  2667. /* Set the TX-Antenna for management frames sent by firmware. */
  2668. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2669. {
  2670. u16 ant;
  2671. u16 tmp;
  2672. ant = b43_antenna_to_phyctl(antenna);
  2673. /* For ACK/CTS */
  2674. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2675. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2676. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2677. /* For Probe Resposes */
  2678. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2679. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2680. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2681. }
  2682. /* This is the opposite of b43_chip_init() */
  2683. static void b43_chip_exit(struct b43_wldev *dev)
  2684. {
  2685. b43_phy_exit(dev);
  2686. b43_gpio_cleanup(dev);
  2687. /* firmware is released later */
  2688. }
  2689. /* Initialize the chip
  2690. * http://bcm-specs.sipsolutions.net/ChipInit
  2691. */
  2692. static int b43_chip_init(struct b43_wldev *dev)
  2693. {
  2694. struct b43_phy *phy = &dev->phy;
  2695. int err;
  2696. u32 macctl;
  2697. u16 value16;
  2698. /* Initialize the MAC control */
  2699. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2700. if (dev->phy.gmode)
  2701. macctl |= B43_MACCTL_GMODE;
  2702. macctl |= B43_MACCTL_INFRA;
  2703. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2704. err = b43_upload_microcode(dev);
  2705. if (err)
  2706. goto out; /* firmware is released later */
  2707. err = b43_gpio_init(dev);
  2708. if (err)
  2709. goto out; /* firmware is released later */
  2710. err = b43_upload_initvals(dev);
  2711. if (err)
  2712. goto err_gpio_clean;
  2713. /* Turn the Analog on and initialize the PHY. */
  2714. phy->ops->switch_analog(dev, 1);
  2715. err = b43_phy_init(dev);
  2716. if (err)
  2717. goto err_gpio_clean;
  2718. /* Disable Interference Mitigation. */
  2719. if (phy->ops->interf_mitigation)
  2720. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2721. /* Select the antennae */
  2722. if (phy->ops->set_rx_antenna)
  2723. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2724. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2725. if (phy->type == B43_PHYTYPE_B) {
  2726. value16 = b43_read16(dev, 0x005E);
  2727. value16 |= 0x0004;
  2728. b43_write16(dev, 0x005E, value16);
  2729. }
  2730. b43_write32(dev, 0x0100, 0x01000000);
  2731. if (dev->dev->core_rev < 5)
  2732. b43_write32(dev, 0x010C, 0x01000000);
  2733. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2734. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2735. /* Probe Response Timeout value */
  2736. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2737. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2738. /* Initially set the wireless operation mode. */
  2739. b43_adjust_opmode(dev);
  2740. if (dev->dev->core_rev < 3) {
  2741. b43_write16(dev, 0x060E, 0x0000);
  2742. b43_write16(dev, 0x0610, 0x8000);
  2743. b43_write16(dev, 0x0604, 0x0000);
  2744. b43_write16(dev, 0x0606, 0x0200);
  2745. } else {
  2746. b43_write32(dev, 0x0188, 0x80000000);
  2747. b43_write32(dev, 0x018C, 0x02000000);
  2748. }
  2749. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2750. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2751. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2752. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2753. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2754. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2755. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2756. b43_mac_phy_clock_set(dev, true);
  2757. switch (dev->dev->bus_type) {
  2758. #ifdef CONFIG_B43_BCMA
  2759. case B43_BUS_BCMA:
  2760. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2761. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2762. break;
  2763. #endif
  2764. #ifdef CONFIG_B43_SSB
  2765. case B43_BUS_SSB:
  2766. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2767. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2768. break;
  2769. #endif
  2770. }
  2771. err = 0;
  2772. b43dbg(dev->wl, "Chip initialized\n");
  2773. out:
  2774. return err;
  2775. err_gpio_clean:
  2776. b43_gpio_cleanup(dev);
  2777. return err;
  2778. }
  2779. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2780. {
  2781. const struct b43_phy_operations *ops = dev->phy.ops;
  2782. if (ops->pwork_60sec)
  2783. ops->pwork_60sec(dev);
  2784. /* Force check the TX power emission now. */
  2785. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2786. }
  2787. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2788. {
  2789. /* Update device statistics. */
  2790. b43_calculate_link_quality(dev);
  2791. }
  2792. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2793. {
  2794. struct b43_phy *phy = &dev->phy;
  2795. u16 wdr;
  2796. if (dev->fw.opensource) {
  2797. /* Check if the firmware is still alive.
  2798. * It will reset the watchdog counter to 0 in its idle loop. */
  2799. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2800. if (unlikely(wdr)) {
  2801. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2802. b43_controller_restart(dev, "Firmware watchdog");
  2803. return;
  2804. } else {
  2805. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2806. B43_WATCHDOG_REG, 1);
  2807. }
  2808. }
  2809. if (phy->ops->pwork_15sec)
  2810. phy->ops->pwork_15sec(dev);
  2811. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2812. wmb();
  2813. #if B43_DEBUG
  2814. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2815. unsigned int i;
  2816. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2817. dev->irq_count / 15,
  2818. dev->tx_count / 15,
  2819. dev->rx_count / 15);
  2820. dev->irq_count = 0;
  2821. dev->tx_count = 0;
  2822. dev->rx_count = 0;
  2823. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2824. if (dev->irq_bit_count[i]) {
  2825. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2826. dev->irq_bit_count[i] / 15, i, (1 << i));
  2827. dev->irq_bit_count[i] = 0;
  2828. }
  2829. }
  2830. }
  2831. #endif
  2832. }
  2833. static void do_periodic_work(struct b43_wldev *dev)
  2834. {
  2835. unsigned int state;
  2836. state = dev->periodic_state;
  2837. if (state % 4 == 0)
  2838. b43_periodic_every60sec(dev);
  2839. if (state % 2 == 0)
  2840. b43_periodic_every30sec(dev);
  2841. b43_periodic_every15sec(dev);
  2842. }
  2843. /* Periodic work locking policy:
  2844. * The whole periodic work handler is protected by
  2845. * wl->mutex. If another lock is needed somewhere in the
  2846. * pwork callchain, it's acquired in-place, where it's needed.
  2847. */
  2848. static void b43_periodic_work_handler(struct work_struct *work)
  2849. {
  2850. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2851. periodic_work.work);
  2852. struct b43_wl *wl = dev->wl;
  2853. unsigned long delay;
  2854. mutex_lock(&wl->mutex);
  2855. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2856. goto out;
  2857. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2858. goto out_requeue;
  2859. do_periodic_work(dev);
  2860. dev->periodic_state++;
  2861. out_requeue:
  2862. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2863. delay = msecs_to_jiffies(50);
  2864. else
  2865. delay = round_jiffies_relative(HZ * 15);
  2866. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2867. out:
  2868. mutex_unlock(&wl->mutex);
  2869. }
  2870. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2871. {
  2872. struct delayed_work *work = &dev->periodic_work;
  2873. dev->periodic_state = 0;
  2874. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2875. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2876. }
  2877. /* Check if communication with the device works correctly. */
  2878. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2879. {
  2880. u32 v, backup0, backup4;
  2881. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2882. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2883. /* Check for read/write and endianness problems. */
  2884. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2885. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2886. goto error;
  2887. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2888. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2889. goto error;
  2890. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2891. * However, don't bail out on failure, because it's noncritical. */
  2892. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2893. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2894. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2895. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2896. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2897. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2898. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2899. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2900. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2901. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2902. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2903. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2904. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2905. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2906. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2907. /* The 32bit register shadows the two 16bit registers
  2908. * with update sideeffects. Validate this. */
  2909. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2910. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2911. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2912. goto error;
  2913. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2914. goto error;
  2915. }
  2916. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2917. v = b43_read32(dev, B43_MMIO_MACCTL);
  2918. v |= B43_MACCTL_GMODE;
  2919. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2920. goto error;
  2921. return 0;
  2922. error:
  2923. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2924. return -ENODEV;
  2925. }
  2926. static void b43_security_init(struct b43_wldev *dev)
  2927. {
  2928. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2929. /* KTP is a word address, but we address SHM bytewise.
  2930. * So multiply by two.
  2931. */
  2932. dev->ktp *= 2;
  2933. /* Number of RCMTA address slots */
  2934. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2935. /* Clear the key memory. */
  2936. b43_clear_keys(dev);
  2937. }
  2938. #ifdef CONFIG_B43_HWRNG
  2939. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2940. {
  2941. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2942. struct b43_wldev *dev;
  2943. int count = -ENODEV;
  2944. mutex_lock(&wl->mutex);
  2945. dev = wl->current_dev;
  2946. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2947. *data = b43_read16(dev, B43_MMIO_RNG);
  2948. count = sizeof(u16);
  2949. }
  2950. mutex_unlock(&wl->mutex);
  2951. return count;
  2952. }
  2953. #endif /* CONFIG_B43_HWRNG */
  2954. static void b43_rng_exit(struct b43_wl *wl)
  2955. {
  2956. #ifdef CONFIG_B43_HWRNG
  2957. if (wl->rng_initialized)
  2958. hwrng_unregister(&wl->rng);
  2959. #endif /* CONFIG_B43_HWRNG */
  2960. }
  2961. static int b43_rng_init(struct b43_wl *wl)
  2962. {
  2963. int err = 0;
  2964. #ifdef CONFIG_B43_HWRNG
  2965. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2966. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2967. wl->rng.name = wl->rng_name;
  2968. wl->rng.data_read = b43_rng_read;
  2969. wl->rng.priv = (unsigned long)wl;
  2970. wl->rng_initialized = true;
  2971. err = hwrng_register(&wl->rng);
  2972. if (err) {
  2973. wl->rng_initialized = false;
  2974. b43err(wl, "Failed to register the random "
  2975. "number generator (%d)\n", err);
  2976. }
  2977. #endif /* CONFIG_B43_HWRNG */
  2978. return err;
  2979. }
  2980. static void b43_tx_work(struct work_struct *work)
  2981. {
  2982. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2983. struct b43_wldev *dev;
  2984. struct sk_buff *skb;
  2985. int queue_num;
  2986. int err = 0;
  2987. mutex_lock(&wl->mutex);
  2988. dev = wl->current_dev;
  2989. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2990. mutex_unlock(&wl->mutex);
  2991. return;
  2992. }
  2993. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  2994. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  2995. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  2996. if (b43_using_pio_transfers(dev))
  2997. err = b43_pio_tx(dev, skb);
  2998. else
  2999. err = b43_dma_tx(dev, skb);
  3000. if (err == -ENOSPC) {
  3001. wl->tx_queue_stopped[queue_num] = 1;
  3002. ieee80211_stop_queue(wl->hw, queue_num);
  3003. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3004. break;
  3005. }
  3006. if (unlikely(err))
  3007. ieee80211_free_txskb(wl->hw, skb);
  3008. err = 0;
  3009. }
  3010. if (!err)
  3011. wl->tx_queue_stopped[queue_num] = 0;
  3012. }
  3013. #if B43_DEBUG
  3014. dev->tx_count++;
  3015. #endif
  3016. mutex_unlock(&wl->mutex);
  3017. }
  3018. static void b43_op_tx(struct ieee80211_hw *hw,
  3019. struct ieee80211_tx_control *control,
  3020. struct sk_buff *skb)
  3021. {
  3022. struct b43_wl *wl = hw_to_b43_wl(hw);
  3023. if (unlikely(skb->len < 2 + 2 + 6)) {
  3024. /* Too short, this can't be a valid frame. */
  3025. ieee80211_free_txskb(hw, skb);
  3026. return;
  3027. }
  3028. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3029. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3030. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3031. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3032. } else {
  3033. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3034. }
  3035. }
  3036. static void b43_qos_params_upload(struct b43_wldev *dev,
  3037. const struct ieee80211_tx_queue_params *p,
  3038. u16 shm_offset)
  3039. {
  3040. u16 params[B43_NR_QOSPARAMS];
  3041. int bslots, tmp;
  3042. unsigned int i;
  3043. if (!dev->qos_enabled)
  3044. return;
  3045. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3046. memset(&params, 0, sizeof(params));
  3047. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3048. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3049. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3050. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3051. params[B43_QOSPARAM_AIFS] = p->aifs;
  3052. params[B43_QOSPARAM_BSLOTS] = bslots;
  3053. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3054. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3055. if (i == B43_QOSPARAM_STATUS) {
  3056. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3057. shm_offset + (i * 2));
  3058. /* Mark the parameters as updated. */
  3059. tmp |= 0x100;
  3060. b43_shm_write16(dev, B43_SHM_SHARED,
  3061. shm_offset + (i * 2),
  3062. tmp);
  3063. } else {
  3064. b43_shm_write16(dev, B43_SHM_SHARED,
  3065. shm_offset + (i * 2),
  3066. params[i]);
  3067. }
  3068. }
  3069. }
  3070. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3071. static const u16 b43_qos_shm_offsets[] = {
  3072. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3073. [0] = B43_QOS_VOICE,
  3074. [1] = B43_QOS_VIDEO,
  3075. [2] = B43_QOS_BESTEFFORT,
  3076. [3] = B43_QOS_BACKGROUND,
  3077. };
  3078. /* Update all QOS parameters in hardware. */
  3079. static void b43_qos_upload_all(struct b43_wldev *dev)
  3080. {
  3081. struct b43_wl *wl = dev->wl;
  3082. struct b43_qos_params *params;
  3083. unsigned int i;
  3084. if (!dev->qos_enabled)
  3085. return;
  3086. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3087. ARRAY_SIZE(wl->qos_params));
  3088. b43_mac_suspend(dev);
  3089. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3090. params = &(wl->qos_params[i]);
  3091. b43_qos_params_upload(dev, &(params->p),
  3092. b43_qos_shm_offsets[i]);
  3093. }
  3094. b43_mac_enable(dev);
  3095. }
  3096. static void b43_qos_clear(struct b43_wl *wl)
  3097. {
  3098. struct b43_qos_params *params;
  3099. unsigned int i;
  3100. /* Initialize QoS parameters to sane defaults. */
  3101. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3102. ARRAY_SIZE(wl->qos_params));
  3103. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3104. params = &(wl->qos_params[i]);
  3105. switch (b43_qos_shm_offsets[i]) {
  3106. case B43_QOS_VOICE:
  3107. params->p.txop = 0;
  3108. params->p.aifs = 2;
  3109. params->p.cw_min = 0x0001;
  3110. params->p.cw_max = 0x0001;
  3111. break;
  3112. case B43_QOS_VIDEO:
  3113. params->p.txop = 0;
  3114. params->p.aifs = 2;
  3115. params->p.cw_min = 0x0001;
  3116. params->p.cw_max = 0x0001;
  3117. break;
  3118. case B43_QOS_BESTEFFORT:
  3119. params->p.txop = 0;
  3120. params->p.aifs = 3;
  3121. params->p.cw_min = 0x0001;
  3122. params->p.cw_max = 0x03FF;
  3123. break;
  3124. case B43_QOS_BACKGROUND:
  3125. params->p.txop = 0;
  3126. params->p.aifs = 7;
  3127. params->p.cw_min = 0x0001;
  3128. params->p.cw_max = 0x03FF;
  3129. break;
  3130. default:
  3131. B43_WARN_ON(1);
  3132. }
  3133. }
  3134. }
  3135. /* Initialize the core's QOS capabilities */
  3136. static void b43_qos_init(struct b43_wldev *dev)
  3137. {
  3138. if (!dev->qos_enabled) {
  3139. /* Disable QOS support. */
  3140. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3141. b43_write16(dev, B43_MMIO_IFSCTL,
  3142. b43_read16(dev, B43_MMIO_IFSCTL)
  3143. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3144. b43dbg(dev->wl, "QoS disabled\n");
  3145. return;
  3146. }
  3147. /* Upload the current QOS parameters. */
  3148. b43_qos_upload_all(dev);
  3149. /* Enable QOS support. */
  3150. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3151. b43_write16(dev, B43_MMIO_IFSCTL,
  3152. b43_read16(dev, B43_MMIO_IFSCTL)
  3153. | B43_MMIO_IFSCTL_USE_EDCF);
  3154. b43dbg(dev->wl, "QoS enabled\n");
  3155. }
  3156. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3157. struct ieee80211_vif *vif, u16 _queue,
  3158. const struct ieee80211_tx_queue_params *params)
  3159. {
  3160. struct b43_wl *wl = hw_to_b43_wl(hw);
  3161. struct b43_wldev *dev;
  3162. unsigned int queue = (unsigned int)_queue;
  3163. int err = -ENODEV;
  3164. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3165. /* Queue not available or don't support setting
  3166. * params on this queue. Return success to not
  3167. * confuse mac80211. */
  3168. return 0;
  3169. }
  3170. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3171. ARRAY_SIZE(wl->qos_params));
  3172. mutex_lock(&wl->mutex);
  3173. dev = wl->current_dev;
  3174. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3175. goto out_unlock;
  3176. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3177. b43_mac_suspend(dev);
  3178. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3179. b43_qos_shm_offsets[queue]);
  3180. b43_mac_enable(dev);
  3181. err = 0;
  3182. out_unlock:
  3183. mutex_unlock(&wl->mutex);
  3184. return err;
  3185. }
  3186. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3187. struct ieee80211_low_level_stats *stats)
  3188. {
  3189. struct b43_wl *wl = hw_to_b43_wl(hw);
  3190. mutex_lock(&wl->mutex);
  3191. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3192. mutex_unlock(&wl->mutex);
  3193. return 0;
  3194. }
  3195. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3196. {
  3197. struct b43_wl *wl = hw_to_b43_wl(hw);
  3198. struct b43_wldev *dev;
  3199. u64 tsf;
  3200. mutex_lock(&wl->mutex);
  3201. dev = wl->current_dev;
  3202. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3203. b43_tsf_read(dev, &tsf);
  3204. else
  3205. tsf = 0;
  3206. mutex_unlock(&wl->mutex);
  3207. return tsf;
  3208. }
  3209. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3210. struct ieee80211_vif *vif, u64 tsf)
  3211. {
  3212. struct b43_wl *wl = hw_to_b43_wl(hw);
  3213. struct b43_wldev *dev;
  3214. mutex_lock(&wl->mutex);
  3215. dev = wl->current_dev;
  3216. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3217. b43_tsf_write(dev, tsf);
  3218. mutex_unlock(&wl->mutex);
  3219. }
  3220. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3221. {
  3222. u32 tmp;
  3223. switch (dev->dev->bus_type) {
  3224. #ifdef CONFIG_B43_BCMA
  3225. case B43_BUS_BCMA:
  3226. b43err(dev->wl,
  3227. "Putting PHY into reset not supported on BCMA\n");
  3228. break;
  3229. #endif
  3230. #ifdef CONFIG_B43_SSB
  3231. case B43_BUS_SSB:
  3232. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3233. tmp &= ~B43_TMSLOW_GMODE;
  3234. tmp |= B43_TMSLOW_PHYRESET;
  3235. tmp |= SSB_TMSLOW_FGC;
  3236. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3237. msleep(1);
  3238. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3239. tmp &= ~SSB_TMSLOW_FGC;
  3240. tmp |= B43_TMSLOW_PHYRESET;
  3241. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3242. msleep(1);
  3243. break;
  3244. #endif
  3245. }
  3246. }
  3247. static const char *band_to_string(enum ieee80211_band band)
  3248. {
  3249. switch (band) {
  3250. case IEEE80211_BAND_5GHZ:
  3251. return "5";
  3252. case IEEE80211_BAND_2GHZ:
  3253. return "2.4";
  3254. default:
  3255. break;
  3256. }
  3257. B43_WARN_ON(1);
  3258. return "";
  3259. }
  3260. /* Expects wl->mutex locked */
  3261. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3262. {
  3263. struct b43_wldev *up_dev = NULL;
  3264. struct b43_wldev *down_dev;
  3265. struct b43_wldev *d;
  3266. int err;
  3267. bool uninitialized_var(gmode);
  3268. int prev_status;
  3269. /* Find a device and PHY which supports the band. */
  3270. list_for_each_entry(d, &wl->devlist, list) {
  3271. switch (chan->band) {
  3272. case IEEE80211_BAND_5GHZ:
  3273. if (d->phy.supports_5ghz) {
  3274. up_dev = d;
  3275. gmode = false;
  3276. }
  3277. break;
  3278. case IEEE80211_BAND_2GHZ:
  3279. if (d->phy.supports_2ghz) {
  3280. up_dev = d;
  3281. gmode = true;
  3282. }
  3283. break;
  3284. default:
  3285. B43_WARN_ON(1);
  3286. return -EINVAL;
  3287. }
  3288. if (up_dev)
  3289. break;
  3290. }
  3291. if (!up_dev) {
  3292. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3293. band_to_string(chan->band));
  3294. return -ENODEV;
  3295. }
  3296. if ((up_dev == wl->current_dev) &&
  3297. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3298. /* This device is already running. */
  3299. return 0;
  3300. }
  3301. b43dbg(wl, "Switching to %s-GHz band\n",
  3302. band_to_string(chan->band));
  3303. down_dev = wl->current_dev;
  3304. prev_status = b43_status(down_dev);
  3305. /* Shutdown the currently running core. */
  3306. if (prev_status >= B43_STAT_STARTED)
  3307. down_dev = b43_wireless_core_stop(down_dev);
  3308. if (prev_status >= B43_STAT_INITIALIZED)
  3309. b43_wireless_core_exit(down_dev);
  3310. if (down_dev != up_dev) {
  3311. /* We switch to a different core, so we put PHY into
  3312. * RESET on the old core. */
  3313. b43_put_phy_into_reset(down_dev);
  3314. }
  3315. /* Now start the new core. */
  3316. up_dev->phy.gmode = gmode;
  3317. if (prev_status >= B43_STAT_INITIALIZED) {
  3318. err = b43_wireless_core_init(up_dev);
  3319. if (err) {
  3320. b43err(wl, "Fatal: Could not initialize device for "
  3321. "selected %s-GHz band\n",
  3322. band_to_string(chan->band));
  3323. goto init_failure;
  3324. }
  3325. }
  3326. if (prev_status >= B43_STAT_STARTED) {
  3327. err = b43_wireless_core_start(up_dev);
  3328. if (err) {
  3329. b43err(wl, "Fatal: Could not start device for "
  3330. "selected %s-GHz band\n",
  3331. band_to_string(chan->band));
  3332. b43_wireless_core_exit(up_dev);
  3333. goto init_failure;
  3334. }
  3335. }
  3336. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3337. wl->current_dev = up_dev;
  3338. return 0;
  3339. init_failure:
  3340. /* Whoops, failed to init the new core. No core is operating now. */
  3341. wl->current_dev = NULL;
  3342. return err;
  3343. }
  3344. /* Write the short and long frame retry limit values. */
  3345. static void b43_set_retry_limits(struct b43_wldev *dev,
  3346. unsigned int short_retry,
  3347. unsigned int long_retry)
  3348. {
  3349. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3350. * the chip-internal counter. */
  3351. short_retry = min(short_retry, (unsigned int)0xF);
  3352. long_retry = min(long_retry, (unsigned int)0xF);
  3353. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3354. short_retry);
  3355. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3356. long_retry);
  3357. }
  3358. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3359. {
  3360. struct b43_wl *wl = hw_to_b43_wl(hw);
  3361. struct b43_wldev *dev;
  3362. struct b43_phy *phy;
  3363. struct ieee80211_conf *conf = &hw->conf;
  3364. int antenna;
  3365. int err = 0;
  3366. bool reload_bss = false;
  3367. mutex_lock(&wl->mutex);
  3368. dev = wl->current_dev;
  3369. /* Switch the band (if necessary). This might change the active core. */
  3370. err = b43_switch_band(wl, conf->chandef.chan);
  3371. if (err)
  3372. goto out_unlock_mutex;
  3373. /* Need to reload all settings if the core changed */
  3374. if (dev != wl->current_dev) {
  3375. dev = wl->current_dev;
  3376. changed = ~0;
  3377. reload_bss = true;
  3378. }
  3379. phy = &dev->phy;
  3380. if (conf_is_ht(conf))
  3381. phy->is_40mhz =
  3382. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3383. else
  3384. phy->is_40mhz = false;
  3385. b43_mac_suspend(dev);
  3386. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3387. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3388. conf->long_frame_max_tx_count);
  3389. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3390. if (!changed)
  3391. goto out_mac_enable;
  3392. /* Switch to the requested channel.
  3393. * The firmware takes care of races with the TX handler. */
  3394. if (conf->chandef.chan->hw_value != phy->channel)
  3395. b43_switch_channel(dev, conf->chandef.chan->hw_value);
  3396. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3397. /* Adjust the desired TX power level. */
  3398. if (conf->power_level != 0) {
  3399. if (conf->power_level != phy->desired_txpower) {
  3400. phy->desired_txpower = conf->power_level;
  3401. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3402. B43_TXPWR_IGNORE_TSSI);
  3403. }
  3404. }
  3405. /* Antennas for RX and management frame TX. */
  3406. antenna = B43_ANTENNA_DEFAULT;
  3407. b43_mgmtframe_txantenna(dev, antenna);
  3408. antenna = B43_ANTENNA_DEFAULT;
  3409. if (phy->ops->set_rx_antenna)
  3410. phy->ops->set_rx_antenna(dev, antenna);
  3411. if (wl->radio_enabled != phy->radio_on) {
  3412. if (wl->radio_enabled) {
  3413. b43_software_rfkill(dev, false);
  3414. b43info(dev->wl, "Radio turned on by software\n");
  3415. if (!dev->radio_hw_enable) {
  3416. b43info(dev->wl, "The hardware RF-kill button "
  3417. "still turns the radio physically off. "
  3418. "Press the button to turn it on.\n");
  3419. }
  3420. } else {
  3421. b43_software_rfkill(dev, true);
  3422. b43info(dev->wl, "Radio turned off by software\n");
  3423. }
  3424. }
  3425. out_mac_enable:
  3426. b43_mac_enable(dev);
  3427. out_unlock_mutex:
  3428. mutex_unlock(&wl->mutex);
  3429. if (wl->vif && reload_bss)
  3430. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3431. return err;
  3432. }
  3433. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3434. {
  3435. struct ieee80211_supported_band *sband =
  3436. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3437. struct ieee80211_rate *rate;
  3438. int i;
  3439. u16 basic, direct, offset, basic_offset, rateptr;
  3440. for (i = 0; i < sband->n_bitrates; i++) {
  3441. rate = &sband->bitrates[i];
  3442. if (b43_is_cck_rate(rate->hw_value)) {
  3443. direct = B43_SHM_SH_CCKDIRECT;
  3444. basic = B43_SHM_SH_CCKBASIC;
  3445. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3446. offset &= 0xF;
  3447. } else {
  3448. direct = B43_SHM_SH_OFDMDIRECT;
  3449. basic = B43_SHM_SH_OFDMBASIC;
  3450. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3451. offset &= 0xF;
  3452. }
  3453. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3454. if (b43_is_cck_rate(rate->hw_value)) {
  3455. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3456. basic_offset &= 0xF;
  3457. } else {
  3458. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3459. basic_offset &= 0xF;
  3460. }
  3461. /*
  3462. * Get the pointer that we need to point to
  3463. * from the direct map
  3464. */
  3465. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3466. direct + 2 * basic_offset);
  3467. /* and write it to the basic map */
  3468. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3469. rateptr);
  3470. }
  3471. }
  3472. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3473. struct ieee80211_vif *vif,
  3474. struct ieee80211_bss_conf *conf,
  3475. u32 changed)
  3476. {
  3477. struct b43_wl *wl = hw_to_b43_wl(hw);
  3478. struct b43_wldev *dev;
  3479. mutex_lock(&wl->mutex);
  3480. dev = wl->current_dev;
  3481. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3482. goto out_unlock_mutex;
  3483. B43_WARN_ON(wl->vif != vif);
  3484. if (changed & BSS_CHANGED_BSSID) {
  3485. if (conf->bssid)
  3486. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3487. else
  3488. memset(wl->bssid, 0, ETH_ALEN);
  3489. }
  3490. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3491. if (changed & BSS_CHANGED_BEACON &&
  3492. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3493. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3494. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3495. b43_update_templates(wl);
  3496. if (changed & BSS_CHANGED_BSSID)
  3497. b43_write_mac_bssid_templates(dev);
  3498. }
  3499. b43_mac_suspend(dev);
  3500. /* Update templates for AP/mesh mode. */
  3501. if (changed & BSS_CHANGED_BEACON_INT &&
  3502. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3503. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3504. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3505. conf->beacon_int)
  3506. b43_set_beacon_int(dev, conf->beacon_int);
  3507. if (changed & BSS_CHANGED_BASIC_RATES)
  3508. b43_update_basic_rates(dev, conf->basic_rates);
  3509. if (changed & BSS_CHANGED_ERP_SLOT) {
  3510. if (conf->use_short_slot)
  3511. b43_short_slot_timing_enable(dev);
  3512. else
  3513. b43_short_slot_timing_disable(dev);
  3514. }
  3515. b43_mac_enable(dev);
  3516. out_unlock_mutex:
  3517. mutex_unlock(&wl->mutex);
  3518. }
  3519. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3520. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3521. struct ieee80211_key_conf *key)
  3522. {
  3523. struct b43_wl *wl = hw_to_b43_wl(hw);
  3524. struct b43_wldev *dev;
  3525. u8 algorithm;
  3526. u8 index;
  3527. int err;
  3528. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3529. if (modparam_nohwcrypt)
  3530. return -ENOSPC; /* User disabled HW-crypto */
  3531. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3532. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3533. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3534. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3535. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3536. /*
  3537. * For now, disable hw crypto for the RSN IBSS group keys. This
  3538. * could be optimized in the future, but until that gets
  3539. * implemented, use of software crypto for group addressed
  3540. * frames is a acceptable to allow RSN IBSS to be used.
  3541. */
  3542. return -EOPNOTSUPP;
  3543. }
  3544. mutex_lock(&wl->mutex);
  3545. dev = wl->current_dev;
  3546. err = -ENODEV;
  3547. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3548. goto out_unlock;
  3549. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3550. /* We don't have firmware for the crypto engine.
  3551. * Must use software-crypto. */
  3552. err = -EOPNOTSUPP;
  3553. goto out_unlock;
  3554. }
  3555. err = -EINVAL;
  3556. switch (key->cipher) {
  3557. case WLAN_CIPHER_SUITE_WEP40:
  3558. algorithm = B43_SEC_ALGO_WEP40;
  3559. break;
  3560. case WLAN_CIPHER_SUITE_WEP104:
  3561. algorithm = B43_SEC_ALGO_WEP104;
  3562. break;
  3563. case WLAN_CIPHER_SUITE_TKIP:
  3564. algorithm = B43_SEC_ALGO_TKIP;
  3565. break;
  3566. case WLAN_CIPHER_SUITE_CCMP:
  3567. algorithm = B43_SEC_ALGO_AES;
  3568. break;
  3569. default:
  3570. B43_WARN_ON(1);
  3571. goto out_unlock;
  3572. }
  3573. index = (u8) (key->keyidx);
  3574. if (index > 3)
  3575. goto out_unlock;
  3576. switch (cmd) {
  3577. case SET_KEY:
  3578. if (algorithm == B43_SEC_ALGO_TKIP &&
  3579. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3580. !modparam_hwtkip)) {
  3581. /* We support only pairwise key */
  3582. err = -EOPNOTSUPP;
  3583. goto out_unlock;
  3584. }
  3585. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3586. if (WARN_ON(!sta)) {
  3587. err = -EOPNOTSUPP;
  3588. goto out_unlock;
  3589. }
  3590. /* Pairwise key with an assigned MAC address. */
  3591. err = b43_key_write(dev, -1, algorithm,
  3592. key->key, key->keylen,
  3593. sta->addr, key);
  3594. } else {
  3595. /* Group key */
  3596. err = b43_key_write(dev, index, algorithm,
  3597. key->key, key->keylen, NULL, key);
  3598. }
  3599. if (err)
  3600. goto out_unlock;
  3601. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3602. algorithm == B43_SEC_ALGO_WEP104) {
  3603. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3604. } else {
  3605. b43_hf_write(dev,
  3606. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3607. }
  3608. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3609. if (algorithm == B43_SEC_ALGO_TKIP)
  3610. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3611. break;
  3612. case DISABLE_KEY: {
  3613. err = b43_key_clear(dev, key->hw_key_idx);
  3614. if (err)
  3615. goto out_unlock;
  3616. break;
  3617. }
  3618. default:
  3619. B43_WARN_ON(1);
  3620. }
  3621. out_unlock:
  3622. if (!err) {
  3623. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3624. "mac: %pM\n",
  3625. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3626. sta ? sta->addr : bcast_addr);
  3627. b43_dump_keymemory(dev);
  3628. }
  3629. mutex_unlock(&wl->mutex);
  3630. return err;
  3631. }
  3632. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3633. unsigned int changed, unsigned int *fflags,
  3634. u64 multicast)
  3635. {
  3636. struct b43_wl *wl = hw_to_b43_wl(hw);
  3637. struct b43_wldev *dev;
  3638. mutex_lock(&wl->mutex);
  3639. dev = wl->current_dev;
  3640. if (!dev) {
  3641. *fflags = 0;
  3642. goto out_unlock;
  3643. }
  3644. *fflags &= FIF_PROMISC_IN_BSS |
  3645. FIF_ALLMULTI |
  3646. FIF_FCSFAIL |
  3647. FIF_PLCPFAIL |
  3648. FIF_CONTROL |
  3649. FIF_OTHER_BSS |
  3650. FIF_BCN_PRBRESP_PROMISC;
  3651. changed &= FIF_PROMISC_IN_BSS |
  3652. FIF_ALLMULTI |
  3653. FIF_FCSFAIL |
  3654. FIF_PLCPFAIL |
  3655. FIF_CONTROL |
  3656. FIF_OTHER_BSS |
  3657. FIF_BCN_PRBRESP_PROMISC;
  3658. wl->filter_flags = *fflags;
  3659. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3660. b43_adjust_opmode(dev);
  3661. out_unlock:
  3662. mutex_unlock(&wl->mutex);
  3663. }
  3664. /* Locking: wl->mutex
  3665. * Returns the current dev. This might be different from the passed in dev,
  3666. * because the core might be gone away while we unlocked the mutex. */
  3667. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3668. {
  3669. struct b43_wl *wl;
  3670. struct b43_wldev *orig_dev;
  3671. u32 mask;
  3672. int queue_num;
  3673. if (!dev)
  3674. return NULL;
  3675. wl = dev->wl;
  3676. redo:
  3677. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3678. return dev;
  3679. /* Cancel work. Unlock to avoid deadlocks. */
  3680. mutex_unlock(&wl->mutex);
  3681. cancel_delayed_work_sync(&dev->periodic_work);
  3682. cancel_work_sync(&wl->tx_work);
  3683. mutex_lock(&wl->mutex);
  3684. dev = wl->current_dev;
  3685. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3686. /* Whoops, aliens ate up the device while we were unlocked. */
  3687. return dev;
  3688. }
  3689. /* Disable interrupts on the device. */
  3690. b43_set_status(dev, B43_STAT_INITIALIZED);
  3691. if (b43_bus_host_is_sdio(dev->dev)) {
  3692. /* wl->mutex is locked. That is enough. */
  3693. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3694. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3695. } else {
  3696. spin_lock_irq(&wl->hardirq_lock);
  3697. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3698. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3699. spin_unlock_irq(&wl->hardirq_lock);
  3700. }
  3701. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3702. orig_dev = dev;
  3703. mutex_unlock(&wl->mutex);
  3704. if (b43_bus_host_is_sdio(dev->dev)) {
  3705. b43_sdio_free_irq(dev);
  3706. } else {
  3707. synchronize_irq(dev->dev->irq);
  3708. free_irq(dev->dev->irq, dev);
  3709. }
  3710. mutex_lock(&wl->mutex);
  3711. dev = wl->current_dev;
  3712. if (!dev)
  3713. return dev;
  3714. if (dev != orig_dev) {
  3715. if (b43_status(dev) >= B43_STAT_STARTED)
  3716. goto redo;
  3717. return dev;
  3718. }
  3719. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3720. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3721. /* Drain all TX queues. */
  3722. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3723. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3724. struct sk_buff *skb;
  3725. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3726. ieee80211_free_txskb(wl->hw, skb);
  3727. }
  3728. }
  3729. b43_mac_suspend(dev);
  3730. b43_leds_exit(dev);
  3731. b43dbg(wl, "Wireless interface stopped\n");
  3732. return dev;
  3733. }
  3734. /* Locking: wl->mutex */
  3735. static int b43_wireless_core_start(struct b43_wldev *dev)
  3736. {
  3737. int err;
  3738. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3739. drain_txstatus_queue(dev);
  3740. if (b43_bus_host_is_sdio(dev->dev)) {
  3741. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3742. if (err) {
  3743. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3744. goto out;
  3745. }
  3746. } else {
  3747. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3748. b43_interrupt_thread_handler,
  3749. IRQF_SHARED, KBUILD_MODNAME, dev);
  3750. if (err) {
  3751. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3752. dev->dev->irq);
  3753. goto out;
  3754. }
  3755. }
  3756. /* We are ready to run. */
  3757. ieee80211_wake_queues(dev->wl->hw);
  3758. b43_set_status(dev, B43_STAT_STARTED);
  3759. /* Start data flow (TX/RX). */
  3760. b43_mac_enable(dev);
  3761. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3762. /* Start maintenance work */
  3763. b43_periodic_tasks_setup(dev);
  3764. b43_leds_init(dev);
  3765. b43dbg(dev->wl, "Wireless interface started\n");
  3766. out:
  3767. return err;
  3768. }
  3769. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3770. {
  3771. switch (phy_type) {
  3772. case B43_PHYTYPE_A:
  3773. return "A";
  3774. case B43_PHYTYPE_B:
  3775. return "B";
  3776. case B43_PHYTYPE_G:
  3777. return "G";
  3778. case B43_PHYTYPE_N:
  3779. return "N";
  3780. case B43_PHYTYPE_LP:
  3781. return "LP";
  3782. case B43_PHYTYPE_SSLPN:
  3783. return "SSLPN";
  3784. case B43_PHYTYPE_HT:
  3785. return "HT";
  3786. case B43_PHYTYPE_LCN:
  3787. return "LCN";
  3788. case B43_PHYTYPE_LCNXN:
  3789. return "LCNXN";
  3790. case B43_PHYTYPE_LCN40:
  3791. return "LCN40";
  3792. case B43_PHYTYPE_AC:
  3793. return "AC";
  3794. }
  3795. return "UNKNOWN";
  3796. }
  3797. /* Get PHY and RADIO versioning numbers */
  3798. static int b43_phy_versioning(struct b43_wldev *dev)
  3799. {
  3800. struct b43_phy *phy = &dev->phy;
  3801. u32 tmp;
  3802. u8 analog_type;
  3803. u8 phy_type;
  3804. u8 phy_rev;
  3805. u16 radio_manuf;
  3806. u16 radio_ver;
  3807. u16 radio_rev;
  3808. int unsupported = 0;
  3809. /* Get PHY versioning */
  3810. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3811. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3812. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3813. phy_rev = (tmp & B43_PHYVER_VERSION);
  3814. switch (phy_type) {
  3815. case B43_PHYTYPE_A:
  3816. if (phy_rev >= 4)
  3817. unsupported = 1;
  3818. break;
  3819. case B43_PHYTYPE_B:
  3820. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3821. && phy_rev != 7)
  3822. unsupported = 1;
  3823. break;
  3824. case B43_PHYTYPE_G:
  3825. if (phy_rev > 9)
  3826. unsupported = 1;
  3827. break;
  3828. #ifdef CONFIG_B43_PHY_N
  3829. case B43_PHYTYPE_N:
  3830. if (phy_rev > 9)
  3831. unsupported = 1;
  3832. break;
  3833. #endif
  3834. #ifdef CONFIG_B43_PHY_LP
  3835. case B43_PHYTYPE_LP:
  3836. if (phy_rev > 2)
  3837. unsupported = 1;
  3838. break;
  3839. #endif
  3840. #ifdef CONFIG_B43_PHY_HT
  3841. case B43_PHYTYPE_HT:
  3842. if (phy_rev > 1)
  3843. unsupported = 1;
  3844. break;
  3845. #endif
  3846. #ifdef CONFIG_B43_PHY_LCN
  3847. case B43_PHYTYPE_LCN:
  3848. if (phy_rev > 1)
  3849. unsupported = 1;
  3850. break;
  3851. #endif
  3852. default:
  3853. unsupported = 1;
  3854. }
  3855. if (unsupported) {
  3856. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3857. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3858. phy_rev);
  3859. return -EOPNOTSUPP;
  3860. }
  3861. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3862. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3863. /* Get RADIO versioning */
  3864. if (dev->dev->core_rev >= 24) {
  3865. u16 radio24[3];
  3866. for (tmp = 0; tmp < 3; tmp++) {
  3867. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3868. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3869. }
  3870. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3871. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3872. radio_manuf = 0x17F;
  3873. radio_ver = (radio24[2] << 8) | radio24[1];
  3874. radio_rev = (radio24[0] & 0xF);
  3875. } else {
  3876. if (dev->dev->chip_id == 0x4317) {
  3877. if (dev->dev->chip_rev == 0)
  3878. tmp = 0x3205017F;
  3879. else if (dev->dev->chip_rev == 1)
  3880. tmp = 0x4205017F;
  3881. else
  3882. tmp = 0x5205017F;
  3883. } else {
  3884. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3885. B43_RADIOCTL_ID);
  3886. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3887. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3888. B43_RADIOCTL_ID);
  3889. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3890. << 16;
  3891. }
  3892. radio_manuf = (tmp & 0x00000FFF);
  3893. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3894. radio_rev = (tmp & 0xF0000000) >> 28;
  3895. }
  3896. if (radio_manuf != 0x17F /* Broadcom */)
  3897. unsupported = 1;
  3898. switch (phy_type) {
  3899. case B43_PHYTYPE_A:
  3900. if (radio_ver != 0x2060)
  3901. unsupported = 1;
  3902. if (radio_rev != 1)
  3903. unsupported = 1;
  3904. if (radio_manuf != 0x17F)
  3905. unsupported = 1;
  3906. break;
  3907. case B43_PHYTYPE_B:
  3908. if ((radio_ver & 0xFFF0) != 0x2050)
  3909. unsupported = 1;
  3910. break;
  3911. case B43_PHYTYPE_G:
  3912. if (radio_ver != 0x2050)
  3913. unsupported = 1;
  3914. break;
  3915. case B43_PHYTYPE_N:
  3916. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3917. unsupported = 1;
  3918. break;
  3919. case B43_PHYTYPE_LP:
  3920. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3921. unsupported = 1;
  3922. break;
  3923. case B43_PHYTYPE_HT:
  3924. if (radio_ver != 0x2059)
  3925. unsupported = 1;
  3926. break;
  3927. case B43_PHYTYPE_LCN:
  3928. if (radio_ver != 0x2064)
  3929. unsupported = 1;
  3930. break;
  3931. default:
  3932. B43_WARN_ON(1);
  3933. }
  3934. if (unsupported) {
  3935. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3936. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3937. radio_manuf, radio_ver, radio_rev);
  3938. return -EOPNOTSUPP;
  3939. }
  3940. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3941. radio_manuf, radio_ver, radio_rev);
  3942. phy->radio_manuf = radio_manuf;
  3943. phy->radio_ver = radio_ver;
  3944. phy->radio_rev = radio_rev;
  3945. phy->analog = analog_type;
  3946. phy->type = phy_type;
  3947. phy->rev = phy_rev;
  3948. return 0;
  3949. }
  3950. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3951. struct b43_phy *phy)
  3952. {
  3953. phy->hardware_power_control = !!modparam_hwpctl;
  3954. phy->next_txpwr_check_time = jiffies;
  3955. /* PHY TX errors counter. */
  3956. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3957. #if B43_DEBUG
  3958. phy->phy_locked = false;
  3959. phy->radio_locked = false;
  3960. #endif
  3961. }
  3962. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3963. {
  3964. dev->dfq_valid = false;
  3965. /* Assume the radio is enabled. If it's not enabled, the state will
  3966. * immediately get fixed on the first periodic work run. */
  3967. dev->radio_hw_enable = true;
  3968. /* Stats */
  3969. memset(&dev->stats, 0, sizeof(dev->stats));
  3970. setup_struct_phy_for_init(dev, &dev->phy);
  3971. /* IRQ related flags */
  3972. dev->irq_reason = 0;
  3973. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3974. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3975. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3976. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3977. dev->mac_suspended = 1;
  3978. /* Noise calculation context */
  3979. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3980. }
  3981. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3982. {
  3983. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3984. u64 hf;
  3985. if (!modparam_btcoex)
  3986. return;
  3987. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3988. return;
  3989. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3990. return;
  3991. hf = b43_hf_read(dev);
  3992. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3993. hf |= B43_HF_BTCOEXALT;
  3994. else
  3995. hf |= B43_HF_BTCOEX;
  3996. b43_hf_write(dev, hf);
  3997. }
  3998. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3999. {
  4000. if (!modparam_btcoex)
  4001. return;
  4002. //TODO
  4003. }
  4004. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4005. {
  4006. struct ssb_bus *bus;
  4007. u32 tmp;
  4008. if (dev->dev->bus_type != B43_BUS_SSB)
  4009. return;
  4010. bus = dev->dev->sdev->bus;
  4011. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4012. (bus->chip_id == 0x4312)) {
  4013. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4014. tmp &= ~SSB_IMCFGLO_REQTO;
  4015. tmp &= ~SSB_IMCFGLO_SERTO;
  4016. tmp |= 0x3;
  4017. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4018. ssb_commit_settings(bus);
  4019. }
  4020. }
  4021. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4022. {
  4023. u16 pu_delay;
  4024. /* The time value is in microseconds. */
  4025. if (dev->phy.type == B43_PHYTYPE_A)
  4026. pu_delay = 3700;
  4027. else
  4028. pu_delay = 1050;
  4029. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4030. pu_delay = 500;
  4031. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4032. pu_delay = max(pu_delay, (u16)2400);
  4033. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4034. }
  4035. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4036. static void b43_set_pretbtt(struct b43_wldev *dev)
  4037. {
  4038. u16 pretbtt;
  4039. /* The time value is in microseconds. */
  4040. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  4041. pretbtt = 2;
  4042. } else {
  4043. if (dev->phy.type == B43_PHYTYPE_A)
  4044. pretbtt = 120;
  4045. else
  4046. pretbtt = 250;
  4047. }
  4048. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4049. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4050. }
  4051. /* Shutdown a wireless core */
  4052. /* Locking: wl->mutex */
  4053. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4054. {
  4055. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4056. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4057. return;
  4058. /* Unregister HW RNG driver */
  4059. b43_rng_exit(dev->wl);
  4060. b43_set_status(dev, B43_STAT_UNINIT);
  4061. /* Stop the microcode PSM. */
  4062. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4063. B43_MACCTL_PSM_JMP0);
  4064. b43_dma_free(dev);
  4065. b43_pio_free(dev);
  4066. b43_chip_exit(dev);
  4067. dev->phy.ops->switch_analog(dev, 0);
  4068. if (dev->wl->current_beacon) {
  4069. dev_kfree_skb_any(dev->wl->current_beacon);
  4070. dev->wl->current_beacon = NULL;
  4071. }
  4072. b43_device_disable(dev, 0);
  4073. b43_bus_may_powerdown(dev);
  4074. }
  4075. /* Initialize a wireless core */
  4076. static int b43_wireless_core_init(struct b43_wldev *dev)
  4077. {
  4078. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4079. struct b43_phy *phy = &dev->phy;
  4080. int err;
  4081. u64 hf;
  4082. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4083. err = b43_bus_powerup(dev, 0);
  4084. if (err)
  4085. goto out;
  4086. if (!b43_device_is_enabled(dev))
  4087. b43_wireless_core_reset(dev, phy->gmode);
  4088. /* Reset all data structures. */
  4089. setup_struct_wldev_for_init(dev);
  4090. phy->ops->prepare_structs(dev);
  4091. /* Enable IRQ routing to this device. */
  4092. switch (dev->dev->bus_type) {
  4093. #ifdef CONFIG_B43_BCMA
  4094. case B43_BUS_BCMA:
  4095. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
  4096. dev->dev->bdev, true);
  4097. break;
  4098. #endif
  4099. #ifdef CONFIG_B43_SSB
  4100. case B43_BUS_SSB:
  4101. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4102. dev->dev->sdev);
  4103. break;
  4104. #endif
  4105. }
  4106. b43_imcfglo_timeouts_workaround(dev);
  4107. b43_bluetooth_coext_disable(dev);
  4108. if (phy->ops->prepare_hardware) {
  4109. err = phy->ops->prepare_hardware(dev);
  4110. if (err)
  4111. goto err_busdown;
  4112. }
  4113. err = b43_chip_init(dev);
  4114. if (err)
  4115. goto err_busdown;
  4116. b43_shm_write16(dev, B43_SHM_SHARED,
  4117. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4118. hf = b43_hf_read(dev);
  4119. if (phy->type == B43_PHYTYPE_G) {
  4120. hf |= B43_HF_SYMW;
  4121. if (phy->rev == 1)
  4122. hf |= B43_HF_GDCW;
  4123. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4124. hf |= B43_HF_OFDMPABOOST;
  4125. }
  4126. if (phy->radio_ver == 0x2050) {
  4127. if (phy->radio_rev == 6)
  4128. hf |= B43_HF_4318TSSI;
  4129. if (phy->radio_rev < 6)
  4130. hf |= B43_HF_VCORECALC;
  4131. }
  4132. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4133. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4134. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4135. if (dev->dev->bus_type == B43_BUS_SSB &&
  4136. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4137. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4138. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4139. #endif
  4140. hf &= ~B43_HF_SKCFPUP;
  4141. b43_hf_write(dev, hf);
  4142. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4143. B43_DEFAULT_LONG_RETRY_LIMIT);
  4144. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4145. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4146. /* Disable sending probe responses from firmware.
  4147. * Setting the MaxTime to one usec will always trigger
  4148. * a timeout, so we never send any probe resp.
  4149. * A timeout of zero is infinite. */
  4150. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4151. b43_rate_memory_init(dev);
  4152. b43_set_phytxctl_defaults(dev);
  4153. /* Minimum Contention Window */
  4154. if (phy->type == B43_PHYTYPE_B)
  4155. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4156. else
  4157. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4158. /* Maximum Contention Window */
  4159. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4160. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4161. b43_bus_host_is_sdio(dev->dev)) {
  4162. dev->__using_pio_transfers = true;
  4163. err = b43_pio_init(dev);
  4164. } else if (dev->use_pio) {
  4165. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4166. "This should not be needed and will result in lower "
  4167. "performance.\n");
  4168. dev->__using_pio_transfers = true;
  4169. err = b43_pio_init(dev);
  4170. } else {
  4171. dev->__using_pio_transfers = false;
  4172. err = b43_dma_init(dev);
  4173. }
  4174. if (err)
  4175. goto err_chip_exit;
  4176. b43_qos_init(dev);
  4177. b43_set_synth_pu_delay(dev, 1);
  4178. b43_bluetooth_coext_enable(dev);
  4179. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4180. b43_upload_card_macaddress(dev);
  4181. b43_security_init(dev);
  4182. ieee80211_wake_queues(dev->wl->hw);
  4183. b43_set_status(dev, B43_STAT_INITIALIZED);
  4184. /* Register HW RNG driver */
  4185. b43_rng_init(dev->wl);
  4186. out:
  4187. return err;
  4188. err_chip_exit:
  4189. b43_chip_exit(dev);
  4190. err_busdown:
  4191. b43_bus_may_powerdown(dev);
  4192. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4193. return err;
  4194. }
  4195. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4196. struct ieee80211_vif *vif)
  4197. {
  4198. struct b43_wl *wl = hw_to_b43_wl(hw);
  4199. struct b43_wldev *dev;
  4200. int err = -EOPNOTSUPP;
  4201. /* TODO: allow WDS/AP devices to coexist */
  4202. if (vif->type != NL80211_IFTYPE_AP &&
  4203. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4204. vif->type != NL80211_IFTYPE_STATION &&
  4205. vif->type != NL80211_IFTYPE_WDS &&
  4206. vif->type != NL80211_IFTYPE_ADHOC)
  4207. return -EOPNOTSUPP;
  4208. mutex_lock(&wl->mutex);
  4209. if (wl->operating)
  4210. goto out_mutex_unlock;
  4211. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4212. dev = wl->current_dev;
  4213. wl->operating = true;
  4214. wl->vif = vif;
  4215. wl->if_type = vif->type;
  4216. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4217. b43_adjust_opmode(dev);
  4218. b43_set_pretbtt(dev);
  4219. b43_set_synth_pu_delay(dev, 0);
  4220. b43_upload_card_macaddress(dev);
  4221. err = 0;
  4222. out_mutex_unlock:
  4223. mutex_unlock(&wl->mutex);
  4224. if (err == 0)
  4225. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4226. return err;
  4227. }
  4228. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4229. struct ieee80211_vif *vif)
  4230. {
  4231. struct b43_wl *wl = hw_to_b43_wl(hw);
  4232. struct b43_wldev *dev = wl->current_dev;
  4233. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4234. mutex_lock(&wl->mutex);
  4235. B43_WARN_ON(!wl->operating);
  4236. B43_WARN_ON(wl->vif != vif);
  4237. wl->vif = NULL;
  4238. wl->operating = false;
  4239. b43_adjust_opmode(dev);
  4240. memset(wl->mac_addr, 0, ETH_ALEN);
  4241. b43_upload_card_macaddress(dev);
  4242. mutex_unlock(&wl->mutex);
  4243. }
  4244. static int b43_op_start(struct ieee80211_hw *hw)
  4245. {
  4246. struct b43_wl *wl = hw_to_b43_wl(hw);
  4247. struct b43_wldev *dev = wl->current_dev;
  4248. int did_init = 0;
  4249. int err = 0;
  4250. /* Kill all old instance specific information to make sure
  4251. * the card won't use it in the short timeframe between start
  4252. * and mac80211 reconfiguring it. */
  4253. memset(wl->bssid, 0, ETH_ALEN);
  4254. memset(wl->mac_addr, 0, ETH_ALEN);
  4255. wl->filter_flags = 0;
  4256. wl->radiotap_enabled = false;
  4257. b43_qos_clear(wl);
  4258. wl->beacon0_uploaded = false;
  4259. wl->beacon1_uploaded = false;
  4260. wl->beacon_templates_virgin = true;
  4261. wl->radio_enabled = true;
  4262. mutex_lock(&wl->mutex);
  4263. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4264. err = b43_wireless_core_init(dev);
  4265. if (err)
  4266. goto out_mutex_unlock;
  4267. did_init = 1;
  4268. }
  4269. if (b43_status(dev) < B43_STAT_STARTED) {
  4270. err = b43_wireless_core_start(dev);
  4271. if (err) {
  4272. if (did_init)
  4273. b43_wireless_core_exit(dev);
  4274. goto out_mutex_unlock;
  4275. }
  4276. }
  4277. /* XXX: only do if device doesn't support rfkill irq */
  4278. wiphy_rfkill_start_polling(hw->wiphy);
  4279. out_mutex_unlock:
  4280. mutex_unlock(&wl->mutex);
  4281. /*
  4282. * Configuration may have been overwritten during initialization.
  4283. * Reload the configuration, but only if initialization was
  4284. * successful. Reloading the configuration after a failed init
  4285. * may hang the system.
  4286. */
  4287. if (!err)
  4288. b43_op_config(hw, ~0);
  4289. return err;
  4290. }
  4291. static void b43_op_stop(struct ieee80211_hw *hw)
  4292. {
  4293. struct b43_wl *wl = hw_to_b43_wl(hw);
  4294. struct b43_wldev *dev = wl->current_dev;
  4295. cancel_work_sync(&(wl->beacon_update_trigger));
  4296. if (!dev)
  4297. goto out;
  4298. mutex_lock(&wl->mutex);
  4299. if (b43_status(dev) >= B43_STAT_STARTED) {
  4300. dev = b43_wireless_core_stop(dev);
  4301. if (!dev)
  4302. goto out_unlock;
  4303. }
  4304. b43_wireless_core_exit(dev);
  4305. wl->radio_enabled = false;
  4306. out_unlock:
  4307. mutex_unlock(&wl->mutex);
  4308. out:
  4309. cancel_work_sync(&(wl->txpower_adjust_work));
  4310. }
  4311. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4312. struct ieee80211_sta *sta, bool set)
  4313. {
  4314. struct b43_wl *wl = hw_to_b43_wl(hw);
  4315. /* FIXME: add locking */
  4316. b43_update_templates(wl);
  4317. return 0;
  4318. }
  4319. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4320. struct ieee80211_vif *vif,
  4321. enum sta_notify_cmd notify_cmd,
  4322. struct ieee80211_sta *sta)
  4323. {
  4324. struct b43_wl *wl = hw_to_b43_wl(hw);
  4325. B43_WARN_ON(!vif || wl->vif != vif);
  4326. }
  4327. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4328. {
  4329. struct b43_wl *wl = hw_to_b43_wl(hw);
  4330. struct b43_wldev *dev;
  4331. mutex_lock(&wl->mutex);
  4332. dev = wl->current_dev;
  4333. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4334. /* Disable CFP update during scan on other channels. */
  4335. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4336. }
  4337. mutex_unlock(&wl->mutex);
  4338. }
  4339. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4340. {
  4341. struct b43_wl *wl = hw_to_b43_wl(hw);
  4342. struct b43_wldev *dev;
  4343. mutex_lock(&wl->mutex);
  4344. dev = wl->current_dev;
  4345. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4346. /* Re-enable CFP update. */
  4347. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4348. }
  4349. mutex_unlock(&wl->mutex);
  4350. }
  4351. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4352. struct survey_info *survey)
  4353. {
  4354. struct b43_wl *wl = hw_to_b43_wl(hw);
  4355. struct b43_wldev *dev = wl->current_dev;
  4356. struct ieee80211_conf *conf = &hw->conf;
  4357. if (idx != 0)
  4358. return -ENOENT;
  4359. survey->channel = conf->chandef.chan;
  4360. survey->filled = SURVEY_INFO_NOISE_DBM;
  4361. survey->noise = dev->stats.link_noise;
  4362. return 0;
  4363. }
  4364. static const struct ieee80211_ops b43_hw_ops = {
  4365. .tx = b43_op_tx,
  4366. .conf_tx = b43_op_conf_tx,
  4367. .add_interface = b43_op_add_interface,
  4368. .remove_interface = b43_op_remove_interface,
  4369. .config = b43_op_config,
  4370. .bss_info_changed = b43_op_bss_info_changed,
  4371. .configure_filter = b43_op_configure_filter,
  4372. .set_key = b43_op_set_key,
  4373. .update_tkip_key = b43_op_update_tkip_key,
  4374. .get_stats = b43_op_get_stats,
  4375. .get_tsf = b43_op_get_tsf,
  4376. .set_tsf = b43_op_set_tsf,
  4377. .start = b43_op_start,
  4378. .stop = b43_op_stop,
  4379. .set_tim = b43_op_beacon_set_tim,
  4380. .sta_notify = b43_op_sta_notify,
  4381. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4382. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4383. .get_survey = b43_op_get_survey,
  4384. .rfkill_poll = b43_rfkill_poll,
  4385. };
  4386. /* Hard-reset the chip. Do not call this directly.
  4387. * Use b43_controller_restart()
  4388. */
  4389. static void b43_chip_reset(struct work_struct *work)
  4390. {
  4391. struct b43_wldev *dev =
  4392. container_of(work, struct b43_wldev, restart_work);
  4393. struct b43_wl *wl = dev->wl;
  4394. int err = 0;
  4395. int prev_status;
  4396. mutex_lock(&wl->mutex);
  4397. prev_status = b43_status(dev);
  4398. /* Bring the device down... */
  4399. if (prev_status >= B43_STAT_STARTED) {
  4400. dev = b43_wireless_core_stop(dev);
  4401. if (!dev) {
  4402. err = -ENODEV;
  4403. goto out;
  4404. }
  4405. }
  4406. if (prev_status >= B43_STAT_INITIALIZED)
  4407. b43_wireless_core_exit(dev);
  4408. /* ...and up again. */
  4409. if (prev_status >= B43_STAT_INITIALIZED) {
  4410. err = b43_wireless_core_init(dev);
  4411. if (err)
  4412. goto out;
  4413. }
  4414. if (prev_status >= B43_STAT_STARTED) {
  4415. err = b43_wireless_core_start(dev);
  4416. if (err) {
  4417. b43_wireless_core_exit(dev);
  4418. goto out;
  4419. }
  4420. }
  4421. out:
  4422. if (err)
  4423. wl->current_dev = NULL; /* Failed to init the dev. */
  4424. mutex_unlock(&wl->mutex);
  4425. if (err) {
  4426. b43err(wl, "Controller restart FAILED\n");
  4427. return;
  4428. }
  4429. /* reload configuration */
  4430. b43_op_config(wl->hw, ~0);
  4431. if (wl->vif)
  4432. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4433. b43info(wl, "Controller restarted\n");
  4434. }
  4435. static int b43_setup_bands(struct b43_wldev *dev,
  4436. bool have_2ghz_phy, bool have_5ghz_phy)
  4437. {
  4438. struct ieee80211_hw *hw = dev->wl->hw;
  4439. if (have_2ghz_phy)
  4440. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4441. if (dev->phy.type == B43_PHYTYPE_N) {
  4442. if (have_5ghz_phy)
  4443. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4444. } else {
  4445. if (have_5ghz_phy)
  4446. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4447. }
  4448. dev->phy.supports_2ghz = have_2ghz_phy;
  4449. dev->phy.supports_5ghz = have_5ghz_phy;
  4450. return 0;
  4451. }
  4452. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4453. {
  4454. /* We release firmware that late to not be required to re-request
  4455. * is all the time when we reinit the core. */
  4456. b43_release_firmware(dev);
  4457. b43_phy_free(dev);
  4458. }
  4459. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4460. {
  4461. struct b43_wl *wl = dev->wl;
  4462. struct pci_dev *pdev = NULL;
  4463. int err;
  4464. u32 tmp;
  4465. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4466. /* Do NOT do any device initialization here.
  4467. * Do it in wireless_core_init() instead.
  4468. * This function is for gathering basic information about the HW, only.
  4469. * Also some structs may be set up here. But most likely you want to have
  4470. * that in core_init(), too.
  4471. */
  4472. #ifdef CONFIG_B43_SSB
  4473. if (dev->dev->bus_type == B43_BUS_SSB &&
  4474. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4475. pdev = dev->dev->sdev->bus->host_pci;
  4476. #endif
  4477. err = b43_bus_powerup(dev, 0);
  4478. if (err) {
  4479. b43err(wl, "Bus powerup failed\n");
  4480. goto out;
  4481. }
  4482. /* Get the PHY type. */
  4483. switch (dev->dev->bus_type) {
  4484. #ifdef CONFIG_B43_BCMA
  4485. case B43_BUS_BCMA:
  4486. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4487. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4488. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4489. break;
  4490. #endif
  4491. #ifdef CONFIG_B43_SSB
  4492. case B43_BUS_SSB:
  4493. if (dev->dev->core_rev >= 5) {
  4494. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4495. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4496. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4497. } else
  4498. B43_WARN_ON(1);
  4499. break;
  4500. #endif
  4501. }
  4502. dev->phy.gmode = have_2ghz_phy;
  4503. dev->phy.radio_on = true;
  4504. b43_wireless_core_reset(dev, dev->phy.gmode);
  4505. err = b43_phy_versioning(dev);
  4506. if (err)
  4507. goto err_powerdown;
  4508. /* Check if this device supports multiband. */
  4509. if (!pdev ||
  4510. (pdev->device != 0x4312 &&
  4511. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4512. /* No multiband support. */
  4513. have_2ghz_phy = false;
  4514. have_5ghz_phy = false;
  4515. switch (dev->phy.type) {
  4516. case B43_PHYTYPE_A:
  4517. have_5ghz_phy = true;
  4518. break;
  4519. case B43_PHYTYPE_LP: //FIXME not always!
  4520. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4521. have_5ghz_phy = 1;
  4522. #endif
  4523. case B43_PHYTYPE_G:
  4524. case B43_PHYTYPE_N:
  4525. case B43_PHYTYPE_HT:
  4526. case B43_PHYTYPE_LCN:
  4527. have_2ghz_phy = true;
  4528. break;
  4529. default:
  4530. B43_WARN_ON(1);
  4531. }
  4532. }
  4533. if (dev->phy.type == B43_PHYTYPE_A) {
  4534. /* FIXME */
  4535. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4536. err = -EOPNOTSUPP;
  4537. goto err_powerdown;
  4538. }
  4539. if (1 /* disable A-PHY */) {
  4540. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4541. if (dev->phy.type != B43_PHYTYPE_N &&
  4542. dev->phy.type != B43_PHYTYPE_LP) {
  4543. have_2ghz_phy = true;
  4544. have_5ghz_phy = false;
  4545. }
  4546. }
  4547. err = b43_phy_allocate(dev);
  4548. if (err)
  4549. goto err_powerdown;
  4550. dev->phy.gmode = have_2ghz_phy;
  4551. b43_wireless_core_reset(dev, dev->phy.gmode);
  4552. err = b43_validate_chipaccess(dev);
  4553. if (err)
  4554. goto err_phy_free;
  4555. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4556. if (err)
  4557. goto err_phy_free;
  4558. /* Now set some default "current_dev" */
  4559. if (!wl->current_dev)
  4560. wl->current_dev = dev;
  4561. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4562. dev->phy.ops->switch_analog(dev, 0);
  4563. b43_device_disable(dev, 0);
  4564. b43_bus_may_powerdown(dev);
  4565. out:
  4566. return err;
  4567. err_phy_free:
  4568. b43_phy_free(dev);
  4569. err_powerdown:
  4570. b43_bus_may_powerdown(dev);
  4571. return err;
  4572. }
  4573. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4574. {
  4575. struct b43_wldev *wldev;
  4576. struct b43_wl *wl;
  4577. /* Do not cancel ieee80211-workqueue based work here.
  4578. * See comment in b43_remove(). */
  4579. wldev = b43_bus_get_wldev(dev);
  4580. wl = wldev->wl;
  4581. b43_debugfs_remove_device(wldev);
  4582. b43_wireless_core_detach(wldev);
  4583. list_del(&wldev->list);
  4584. wl->nr_devs--;
  4585. b43_bus_set_wldev(dev, NULL);
  4586. kfree(wldev);
  4587. }
  4588. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4589. {
  4590. struct b43_wldev *wldev;
  4591. int err = -ENOMEM;
  4592. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4593. if (!wldev)
  4594. goto out;
  4595. wldev->use_pio = b43_modparam_pio;
  4596. wldev->dev = dev;
  4597. wldev->wl = wl;
  4598. b43_set_status(wldev, B43_STAT_UNINIT);
  4599. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4600. INIT_LIST_HEAD(&wldev->list);
  4601. err = b43_wireless_core_attach(wldev);
  4602. if (err)
  4603. goto err_kfree_wldev;
  4604. list_add(&wldev->list, &wl->devlist);
  4605. wl->nr_devs++;
  4606. b43_bus_set_wldev(dev, wldev);
  4607. b43_debugfs_add_device(wldev);
  4608. out:
  4609. return err;
  4610. err_kfree_wldev:
  4611. kfree(wldev);
  4612. return err;
  4613. }
  4614. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4615. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4616. (pdev->device == _device) && \
  4617. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4618. (pdev->subsystem_device == _subdevice) )
  4619. static void b43_sprom_fixup(struct ssb_bus *bus)
  4620. {
  4621. struct pci_dev *pdev;
  4622. /* boardflags workarounds */
  4623. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4624. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4625. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4626. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4627. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4628. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4629. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4630. pdev = bus->host_pci;
  4631. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4632. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4633. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4634. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4635. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4636. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4637. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4638. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4639. }
  4640. }
  4641. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4642. {
  4643. struct ieee80211_hw *hw = wl->hw;
  4644. ssb_set_devtypedata(dev->sdev, NULL);
  4645. ieee80211_free_hw(hw);
  4646. }
  4647. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4648. {
  4649. struct ssb_sprom *sprom = dev->bus_sprom;
  4650. struct ieee80211_hw *hw;
  4651. struct b43_wl *wl;
  4652. char chip_name[6];
  4653. int queue_num;
  4654. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4655. if (!hw) {
  4656. b43err(NULL, "Could not allocate ieee80211 device\n");
  4657. return ERR_PTR(-ENOMEM);
  4658. }
  4659. wl = hw_to_b43_wl(hw);
  4660. /* fill hw info */
  4661. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4662. IEEE80211_HW_SIGNAL_DBM;
  4663. hw->wiphy->interface_modes =
  4664. BIT(NL80211_IFTYPE_AP) |
  4665. BIT(NL80211_IFTYPE_MESH_POINT) |
  4666. BIT(NL80211_IFTYPE_STATION) |
  4667. BIT(NL80211_IFTYPE_WDS) |
  4668. BIT(NL80211_IFTYPE_ADHOC);
  4669. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4670. wl->hw_registred = false;
  4671. hw->max_rates = 2;
  4672. SET_IEEE80211_DEV(hw, dev->dev);
  4673. if (is_valid_ether_addr(sprom->et1mac))
  4674. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4675. else
  4676. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4677. /* Initialize struct b43_wl */
  4678. wl->hw = hw;
  4679. mutex_init(&wl->mutex);
  4680. spin_lock_init(&wl->hardirq_lock);
  4681. INIT_LIST_HEAD(&wl->devlist);
  4682. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4683. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4684. INIT_WORK(&wl->tx_work, b43_tx_work);
  4685. /* Initialize queues and flags. */
  4686. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4687. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4688. wl->tx_queue_stopped[queue_num] = 0;
  4689. }
  4690. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4691. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4692. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4693. dev->core_rev);
  4694. return wl;
  4695. }
  4696. #ifdef CONFIG_B43_BCMA
  4697. static int b43_bcma_probe(struct bcma_device *core)
  4698. {
  4699. struct b43_bus_dev *dev;
  4700. struct b43_wl *wl;
  4701. int err;
  4702. dev = b43_bus_dev_bcma_init(core);
  4703. if (!dev)
  4704. return -ENODEV;
  4705. wl = b43_wireless_init(dev);
  4706. if (IS_ERR(wl)) {
  4707. err = PTR_ERR(wl);
  4708. goto bcma_out;
  4709. }
  4710. err = b43_one_core_attach(dev, wl);
  4711. if (err)
  4712. goto bcma_err_wireless_exit;
  4713. /* setup and start work to load firmware */
  4714. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4715. schedule_work(&wl->firmware_load);
  4716. bcma_out:
  4717. return err;
  4718. bcma_err_wireless_exit:
  4719. ieee80211_free_hw(wl->hw);
  4720. return err;
  4721. }
  4722. static void b43_bcma_remove(struct bcma_device *core)
  4723. {
  4724. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4725. struct b43_wl *wl = wldev->wl;
  4726. /* We must cancel any work here before unregistering from ieee80211,
  4727. * as the ieee80211 unreg will destroy the workqueue. */
  4728. cancel_work_sync(&wldev->restart_work);
  4729. cancel_work_sync(&wl->firmware_load);
  4730. B43_WARN_ON(!wl);
  4731. if (!wldev->fw.ucode.data)
  4732. return; /* NULL if firmware never loaded */
  4733. if (wl->current_dev == wldev && wl->hw_registred) {
  4734. b43_leds_stop(wldev);
  4735. ieee80211_unregister_hw(wl->hw);
  4736. }
  4737. b43_one_core_detach(wldev->dev);
  4738. b43_leds_unregister(wl);
  4739. ieee80211_free_hw(wl->hw);
  4740. }
  4741. static struct bcma_driver b43_bcma_driver = {
  4742. .name = KBUILD_MODNAME,
  4743. .id_table = b43_bcma_tbl,
  4744. .probe = b43_bcma_probe,
  4745. .remove = b43_bcma_remove,
  4746. };
  4747. #endif
  4748. #ifdef CONFIG_B43_SSB
  4749. static
  4750. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4751. {
  4752. struct b43_bus_dev *dev;
  4753. struct b43_wl *wl;
  4754. int err;
  4755. int first = 0;
  4756. dev = b43_bus_dev_ssb_init(sdev);
  4757. if (!dev)
  4758. return -ENOMEM;
  4759. wl = ssb_get_devtypedata(sdev);
  4760. if (!wl) {
  4761. /* Probing the first core. Must setup common struct b43_wl */
  4762. first = 1;
  4763. b43_sprom_fixup(sdev->bus);
  4764. wl = b43_wireless_init(dev);
  4765. if (IS_ERR(wl)) {
  4766. err = PTR_ERR(wl);
  4767. goto out;
  4768. }
  4769. ssb_set_devtypedata(sdev, wl);
  4770. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4771. }
  4772. err = b43_one_core_attach(dev, wl);
  4773. if (err)
  4774. goto err_wireless_exit;
  4775. /* setup and start work to load firmware */
  4776. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4777. schedule_work(&wl->firmware_load);
  4778. out:
  4779. return err;
  4780. err_wireless_exit:
  4781. if (first)
  4782. b43_wireless_exit(dev, wl);
  4783. return err;
  4784. }
  4785. static void b43_ssb_remove(struct ssb_device *sdev)
  4786. {
  4787. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4788. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4789. struct b43_bus_dev *dev = wldev->dev;
  4790. /* We must cancel any work here before unregistering from ieee80211,
  4791. * as the ieee80211 unreg will destroy the workqueue. */
  4792. cancel_work_sync(&wldev->restart_work);
  4793. cancel_work_sync(&wl->firmware_load);
  4794. B43_WARN_ON(!wl);
  4795. if (!wldev->fw.ucode.data)
  4796. return; /* NULL if firmware never loaded */
  4797. if (wl->current_dev == wldev && wl->hw_registred) {
  4798. b43_leds_stop(wldev);
  4799. ieee80211_unregister_hw(wl->hw);
  4800. }
  4801. b43_one_core_detach(dev);
  4802. if (list_empty(&wl->devlist)) {
  4803. b43_leds_unregister(wl);
  4804. /* Last core on the chip unregistered.
  4805. * We can destroy common struct b43_wl.
  4806. */
  4807. b43_wireless_exit(dev, wl);
  4808. }
  4809. }
  4810. static struct ssb_driver b43_ssb_driver = {
  4811. .name = KBUILD_MODNAME,
  4812. .id_table = b43_ssb_tbl,
  4813. .probe = b43_ssb_probe,
  4814. .remove = b43_ssb_remove,
  4815. };
  4816. #endif /* CONFIG_B43_SSB */
  4817. /* Perform a hardware reset. This can be called from any context. */
  4818. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4819. {
  4820. /* Must avoid requeueing, if we are in shutdown. */
  4821. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4822. return;
  4823. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4824. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4825. }
  4826. static void b43_print_driverinfo(void)
  4827. {
  4828. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4829. *feat_leds = "", *feat_sdio = "";
  4830. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4831. feat_pci = "P";
  4832. #endif
  4833. #ifdef CONFIG_B43_PCMCIA
  4834. feat_pcmcia = "M";
  4835. #endif
  4836. #ifdef CONFIG_B43_PHY_N
  4837. feat_nphy = "N";
  4838. #endif
  4839. #ifdef CONFIG_B43_LEDS
  4840. feat_leds = "L";
  4841. #endif
  4842. #ifdef CONFIG_B43_SDIO
  4843. feat_sdio = "S";
  4844. #endif
  4845. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4846. "[ Features: %s%s%s%s%s ]\n",
  4847. feat_pci, feat_pcmcia, feat_nphy,
  4848. feat_leds, feat_sdio);
  4849. }
  4850. static int __init b43_init(void)
  4851. {
  4852. int err;
  4853. b43_debugfs_init();
  4854. err = b43_pcmcia_init();
  4855. if (err)
  4856. goto err_dfs_exit;
  4857. err = b43_sdio_init();
  4858. if (err)
  4859. goto err_pcmcia_exit;
  4860. #ifdef CONFIG_B43_BCMA
  4861. err = bcma_driver_register(&b43_bcma_driver);
  4862. if (err)
  4863. goto err_sdio_exit;
  4864. #endif
  4865. #ifdef CONFIG_B43_SSB
  4866. err = ssb_driver_register(&b43_ssb_driver);
  4867. if (err)
  4868. goto err_bcma_driver_exit;
  4869. #endif
  4870. b43_print_driverinfo();
  4871. return err;
  4872. #ifdef CONFIG_B43_SSB
  4873. err_bcma_driver_exit:
  4874. #endif
  4875. #ifdef CONFIG_B43_BCMA
  4876. bcma_driver_unregister(&b43_bcma_driver);
  4877. err_sdio_exit:
  4878. #endif
  4879. b43_sdio_exit();
  4880. err_pcmcia_exit:
  4881. b43_pcmcia_exit();
  4882. err_dfs_exit:
  4883. b43_debugfs_exit();
  4884. return err;
  4885. }
  4886. static void __exit b43_exit(void)
  4887. {
  4888. #ifdef CONFIG_B43_SSB
  4889. ssb_driver_unregister(&b43_ssb_driver);
  4890. #endif
  4891. #ifdef CONFIG_B43_BCMA
  4892. bcma_driver_unregister(&b43_bcma_driver);
  4893. #endif
  4894. b43_sdio_exit();
  4895. b43_pcmcia_exit();
  4896. b43_debugfs_exit();
  4897. }
  4898. module_init(b43_init)
  4899. module_exit(b43_exit)