wil6210.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #define WIL_NAME "wil6210"
  22. /**
  23. * extract bits [@b0:@b1] (inclusive) from the value @x
  24. * it should be @b0 <= @b1, or result is incorrect
  25. */
  26. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  27. {
  28. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  29. }
  30. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  31. #define WIL6210_RX_RING_SIZE (128)
  32. #define WIL6210_TX_RING_SIZE (128)
  33. #define WIL6210_MAX_TX_RINGS (24)
  34. /* Hardware definitions begin */
  35. /*
  36. * Mapping
  37. * RGF File | Host addr | FW addr
  38. * | |
  39. * user_rgf | 0x000000 | 0x880000
  40. * dma_rgf | 0x001000 | 0x881000
  41. * pcie_rgf | 0x002000 | 0x882000
  42. * | |
  43. */
  44. /* Where various structures placed in host address space */
  45. #define WIL6210_FW_HOST_OFF (0x880000UL)
  46. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  47. /*
  48. * Interrupt control registers block
  49. *
  50. * each interrupt controlled by the same bit in all registers
  51. */
  52. struct RGF_ICR {
  53. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  54. u32 ICR; /* Cause, W1C/COR depending on ICC */
  55. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  56. u32 ICS; /* Cause Set, WO */
  57. u32 IMV; /* Mask, RW+S/C */
  58. u32 IMS; /* Mask Set, write 1 to set */
  59. u32 IMC; /* Mask Clear, write 1 to clear */
  60. } __packed;
  61. /* registers - FW addresses */
  62. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  63. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  64. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  65. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  66. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  67. #define RGF_USER_USER_CPU_0 (0x8801e0)
  68. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  69. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  70. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  71. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  72. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  73. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  74. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  75. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  76. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  77. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  78. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  79. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  80. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  81. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  82. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  83. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  84. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  85. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  86. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  87. /* Interrupt moderation control */
  88. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  89. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  90. #define RGF_DMA_ITR_CNT_CRL (0x881C64)
  91. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  92. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  93. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  94. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  95. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  96. /* popular locations */
  97. #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
  98. #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
  99. offsetof(struct RGF_ICR, ICS))
  100. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  101. /* ISR register bits */
  102. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  103. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  104. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  105. /* Hardware definitions end */
  106. struct wil6210_mbox_ring {
  107. u32 base;
  108. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  109. u16 size;
  110. u32 tail;
  111. u32 head;
  112. } __packed;
  113. struct wil6210_mbox_ring_desc {
  114. __le32 sync;
  115. __le32 addr;
  116. } __packed;
  117. /* at HOST_OFF_WIL6210_MBOX_CTL */
  118. struct wil6210_mbox_ctl {
  119. struct wil6210_mbox_ring tx;
  120. struct wil6210_mbox_ring rx;
  121. } __packed;
  122. struct wil6210_mbox_hdr {
  123. __le16 seq;
  124. __le16 len; /* payload, bytes after this header */
  125. __le16 type;
  126. u8 flags;
  127. u8 reserved;
  128. } __packed;
  129. #define WIL_MBOX_HDR_TYPE_WMI (0)
  130. /* max. value for wil6210_mbox_hdr.len */
  131. #define MAX_MBOXITEM_SIZE (240)
  132. struct wil6210_mbox_hdr_wmi {
  133. u8 reserved0[2];
  134. __le16 id;
  135. __le16 info1; /* bits [0..3] - device_id, rest - unused */
  136. u8 reserved1[2];
  137. } __packed;
  138. struct pending_wmi_event {
  139. struct list_head list;
  140. struct {
  141. struct wil6210_mbox_hdr hdr;
  142. struct wil6210_mbox_hdr_wmi wmi;
  143. u8 data[0];
  144. } __packed event;
  145. };
  146. union vring_desc;
  147. struct vring {
  148. dma_addr_t pa;
  149. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  150. u16 size; /* number of vring_desc elements */
  151. u32 swtail;
  152. u32 swhead;
  153. u32 hwtail; /* write here to inform hw */
  154. void **ctx; /* void *ctx[size] - software context */
  155. };
  156. enum { /* for wil6210_priv.status */
  157. wil_status_fwready = 0,
  158. wil_status_fwconnected,
  159. wil_status_dontscan,
  160. wil_status_reset_done,
  161. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  162. };
  163. struct pci_dev;
  164. struct wil6210_stats {
  165. u64 tsf;
  166. u32 snr;
  167. u16 last_mcs_rx;
  168. u16 bf_mcs; /* last BF, used for Tx */
  169. u16 my_rx_sector;
  170. u16 my_tx_sector;
  171. u16 peer_rx_sector;
  172. u16 peer_tx_sector;
  173. };
  174. struct wil6210_priv {
  175. struct pci_dev *pdev;
  176. int n_msi;
  177. struct wireless_dev *wdev;
  178. void __iomem *csr;
  179. ulong status;
  180. u32 fw_version;
  181. u8 n_mids; /* number of additional MIDs as reported by FW */
  182. /* profile */
  183. u32 monitor_flags;
  184. u32 secure_pcp; /* create secure PCP? */
  185. int sinfo_gen;
  186. /* cached ISR registers */
  187. u32 isr_misc;
  188. /* mailbox related */
  189. struct mutex wmi_mutex;
  190. struct wil6210_mbox_ctl mbox_ctl;
  191. struct completion wmi_ready;
  192. u16 wmi_seq;
  193. u16 reply_id; /**< wait for this WMI event */
  194. void *reply_buf;
  195. u16 reply_size;
  196. struct workqueue_struct *wmi_wq; /* for deferred calls */
  197. struct work_struct wmi_event_worker;
  198. struct workqueue_struct *wmi_wq_conn; /* for connect worker */
  199. struct work_struct connect_worker;
  200. struct work_struct disconnect_worker;
  201. struct timer_list connect_timer;
  202. int pending_connect_cid;
  203. struct list_head pending_wmi_ev;
  204. /*
  205. * protect pending_wmi_ev
  206. * - fill in IRQ from wil6210_irq_misc,
  207. * - consumed in thread by wmi_event_worker
  208. */
  209. spinlock_t wmi_ev_lock;
  210. /* DMA related */
  211. struct vring vring_rx;
  212. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  213. u8 dst_addr[WIL6210_MAX_TX_RINGS][ETH_ALEN];
  214. /* scan */
  215. struct cfg80211_scan_request *scan_request;
  216. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  217. /* statistics */
  218. struct wil6210_stats stats;
  219. /* debugfs */
  220. struct dentry *debug;
  221. struct debugfs_blob_wrapper fw_code_blob;
  222. struct debugfs_blob_wrapper fw_data_blob;
  223. struct debugfs_blob_wrapper fw_peri_blob;
  224. struct debugfs_blob_wrapper uc_code_blob;
  225. struct debugfs_blob_wrapper uc_data_blob;
  226. struct debugfs_blob_wrapper rgf_blob;
  227. };
  228. #define wil_to_wiphy(i) (i->wdev->wiphy)
  229. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  230. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  231. #define wil_to_wdev(i) (i->wdev)
  232. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  233. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  234. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  235. #define wil_dbg(wil, fmt, arg...) netdev_dbg(wil_to_ndev(wil), fmt, ##arg)
  236. #define wil_info(wil, fmt, arg...) netdev_info(wil_to_ndev(wil), fmt, ##arg)
  237. #define wil_err(wil, fmt, arg...) netdev_err(wil_to_ndev(wil), fmt, ##arg)
  238. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  239. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  240. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  241. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  242. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  243. groupsize, buf, len, ascii) \
  244. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  245. prefix_type, rowsize, \
  246. groupsize, buf, len, ascii)
  247. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  248. groupsize, buf, len, ascii) \
  249. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  250. prefix_type, rowsize, \
  251. groupsize, buf, len, ascii)
  252. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  253. size_t count);
  254. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  255. size_t count);
  256. void *wil_if_alloc(struct device *dev, void __iomem *csr);
  257. void wil_if_free(struct wil6210_priv *wil);
  258. int wil_if_add(struct wil6210_priv *wil);
  259. void wil_if_remove(struct wil6210_priv *wil);
  260. int wil_priv_init(struct wil6210_priv *wil);
  261. void wil_priv_deinit(struct wil6210_priv *wil);
  262. int wil_reset(struct wil6210_priv *wil);
  263. void wil_link_on(struct wil6210_priv *wil);
  264. void wil_link_off(struct wil6210_priv *wil);
  265. int wil_up(struct wil6210_priv *wil);
  266. int wil_down(struct wil6210_priv *wil);
  267. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  268. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  269. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  270. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  271. struct wil6210_mbox_hdr *hdr);
  272. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  273. void wmi_recv_cmd(struct wil6210_priv *wil);
  274. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  275. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  276. void wmi_event_worker(struct work_struct *work);
  277. void wmi_event_flush(struct wil6210_priv *wil);
  278. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  279. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  280. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  281. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  282. int wmi_tx_eapol(struct wil6210_priv *wil, struct sk_buff *skb);
  283. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  284. const void *mac_addr);
  285. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  286. const void *mac_addr, int key_len, const void *key);
  287. int wmi_echo(struct wil6210_priv *wil);
  288. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  289. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  290. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
  291. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  292. int wil6210_init_irq(struct wil6210_priv *wil, int irq);
  293. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  294. void wil6210_disable_irq(struct wil6210_priv *wil);
  295. void wil6210_enable_irq(struct wil6210_priv *wil);
  296. int wil6210_debugfs_init(struct wil6210_priv *wil);
  297. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  298. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  299. void wil_wdev_free(struct wil6210_priv *wil);
  300. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  301. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype, u8 chan);
  302. int wmi_pcp_stop(struct wil6210_priv *wil);
  303. void wil6210_disconnect(struct wil6210_priv *wil, void *bssid);
  304. int wil_rx_init(struct wil6210_priv *wil);
  305. void wil_rx_fini(struct wil6210_priv *wil);
  306. /* TX API */
  307. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  308. int cid, int tid);
  309. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  310. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  311. void wil_tx_complete(struct wil6210_priv *wil, int ringid);
  312. /* RX API */
  313. void wil_rx_handle(struct wil6210_priv *wil);
  314. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  315. #endif /* __WIL6210_H__ */