interrupt.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/interrupt.h>
  17. #include "wil6210.h"
  18. /**
  19. * Theory of operation:
  20. *
  21. * There is ISR pseudo-cause register,
  22. * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
  23. * Its bits represents OR'ed bits from 3 real ISR registers:
  24. * TX, RX, and MISC.
  25. *
  26. * Registers may be configured to either "write 1 to clear" or
  27. * "clear on read" mode
  28. *
  29. * When handling interrupt, one have to mask/unmask interrupts for the
  30. * real ISR registers, or hardware may malfunction.
  31. *
  32. */
  33. #define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
  34. #define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
  35. #define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
  36. BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
  37. #define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
  38. ISR_MISC_MBOX_EVT | \
  39. ISR_MISC_FW_ERROR)
  40. #define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
  41. BIT_DMA_PSEUDO_CAUSE_TX | \
  42. BIT_DMA_PSEUDO_CAUSE_MISC))
  43. #if defined(CONFIG_WIL6210_ISR_COR)
  44. /* configure to Clear-On-Read mode */
  45. #define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
  46. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  47. {
  48. }
  49. #else /* defined(CONFIG_WIL6210_ISR_COR) */
  50. /* configure to Write-1-to-Clear mode */
  51. #define WIL_ICR_ICC_VALUE (0UL)
  52. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  53. {
  54. iowrite32(x, addr);
  55. }
  56. #endif /* defined(CONFIG_WIL6210_ISR_COR) */
  57. static inline u32 wil_ioread32_and_clear(void __iomem *addr)
  58. {
  59. u32 x = ioread32(addr);
  60. wil_icr_clear(x, addr);
  61. return x;
  62. }
  63. static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
  64. {
  65. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  66. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  67. offsetof(struct RGF_ICR, IMS));
  68. }
  69. static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
  70. {
  71. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  72. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  73. offsetof(struct RGF_ICR, IMS));
  74. }
  75. static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
  76. {
  77. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  78. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  79. offsetof(struct RGF_ICR, IMS));
  80. }
  81. static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
  82. {
  83. wil_dbg_irq(wil, "%s()\n", __func__);
  84. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  85. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  86. clear_bit(wil_status_irqen, &wil->status);
  87. }
  88. static void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
  89. {
  90. iowrite32(WIL6210_IMC_TX, wil->csr +
  91. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  92. offsetof(struct RGF_ICR, IMC));
  93. }
  94. static void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
  95. {
  96. iowrite32(WIL6210_IMC_RX, wil->csr +
  97. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  98. offsetof(struct RGF_ICR, IMC));
  99. }
  100. static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
  101. {
  102. iowrite32(WIL6210_IMC_MISC, wil->csr +
  103. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  104. offsetof(struct RGF_ICR, IMC));
  105. }
  106. static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
  107. {
  108. wil_dbg_irq(wil, "%s()\n", __func__);
  109. set_bit(wil_status_irqen, &wil->status);
  110. iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
  111. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  112. }
  113. void wil6210_disable_irq(struct wil6210_priv *wil)
  114. {
  115. wil_dbg_irq(wil, "%s()\n", __func__);
  116. wil6210_mask_irq_tx(wil);
  117. wil6210_mask_irq_rx(wil);
  118. wil6210_mask_irq_misc(wil);
  119. wil6210_mask_irq_pseudo(wil);
  120. }
  121. void wil6210_enable_irq(struct wil6210_priv *wil)
  122. {
  123. wil_dbg_irq(wil, "%s()\n", __func__);
  124. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  125. offsetof(struct RGF_ICR, ICC));
  126. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  127. offsetof(struct RGF_ICR, ICC));
  128. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  129. offsetof(struct RGF_ICR, ICC));
  130. wil6210_unmask_irq_pseudo(wil);
  131. wil6210_unmask_irq_tx(wil);
  132. wil6210_unmask_irq_rx(wil);
  133. wil6210_unmask_irq_misc(wil);
  134. }
  135. static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
  136. {
  137. struct wil6210_priv *wil = cookie;
  138. u32 isr = wil_ioread32_and_clear(wil->csr +
  139. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  140. offsetof(struct RGF_ICR, ICR));
  141. wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
  142. if (!isr) {
  143. wil_err(wil, "spurious IRQ: RX\n");
  144. return IRQ_NONE;
  145. }
  146. wil6210_mask_irq_rx(wil);
  147. if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
  148. wil_dbg_irq(wil, "RX done\n");
  149. isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
  150. wil_rx_handle(wil);
  151. }
  152. if (isr)
  153. wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
  154. wil6210_unmask_irq_rx(wil);
  155. return IRQ_HANDLED;
  156. }
  157. static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
  158. {
  159. struct wil6210_priv *wil = cookie;
  160. u32 isr = wil_ioread32_and_clear(wil->csr +
  161. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  162. offsetof(struct RGF_ICR, ICR));
  163. wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
  164. if (!isr) {
  165. wil_err(wil, "spurious IRQ: TX\n");
  166. return IRQ_NONE;
  167. }
  168. wil6210_mask_irq_tx(wil);
  169. if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
  170. uint i;
  171. wil_dbg_irq(wil, "TX done\n");
  172. isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
  173. for (i = 0; i < 24; i++) {
  174. u32 mask = BIT_DMA_EP_TX_ICR_TX_DONE_N(i);
  175. if (isr & mask) {
  176. isr &= ~mask;
  177. wil_dbg_irq(wil, "TX done(%i)\n", i);
  178. wil_tx_complete(wil, i);
  179. }
  180. }
  181. }
  182. if (isr)
  183. wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
  184. wil6210_unmask_irq_tx(wil);
  185. return IRQ_HANDLED;
  186. }
  187. static void wil_notify_fw_error(struct wil6210_priv *wil)
  188. {
  189. struct device *dev = &wil_to_ndev(wil)->dev;
  190. char *envp[3] = {
  191. [0] = "SOURCE=wil6210",
  192. [1] = "EVENT=FW_ERROR",
  193. [2] = NULL,
  194. };
  195. kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
  196. }
  197. static void wil_cache_mbox_regs(struct wil6210_priv *wil)
  198. {
  199. /* make shadow copy of registers that should not change on run time */
  200. wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
  201. sizeof(struct wil6210_mbox_ctl));
  202. wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
  203. wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
  204. }
  205. static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
  206. {
  207. struct wil6210_priv *wil = cookie;
  208. u32 isr = wil_ioread32_and_clear(wil->csr +
  209. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  210. offsetof(struct RGF_ICR, ICR));
  211. wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
  212. if (!isr) {
  213. wil_err(wil, "spurious IRQ: MISC\n");
  214. return IRQ_NONE;
  215. }
  216. wil6210_mask_irq_misc(wil);
  217. if (isr & ISR_MISC_FW_ERROR) {
  218. wil_err(wil, "Firmware error detected\n");
  219. clear_bit(wil_status_fwready, &wil->status);
  220. /*
  221. * do not clear @isr here - we do 2-nd part in thread
  222. * there, user space get notified, and it should be done
  223. * in non-atomic context
  224. */
  225. }
  226. if (isr & ISR_MISC_FW_READY) {
  227. wil_dbg_irq(wil, "IRQ: FW ready\n");
  228. wil_cache_mbox_regs(wil);
  229. set_bit(wil_status_reset_done, &wil->status);
  230. /**
  231. * Actual FW ready indicated by the
  232. * WMI_FW_READY_EVENTID
  233. */
  234. isr &= ~ISR_MISC_FW_READY;
  235. }
  236. wil->isr_misc = isr;
  237. if (isr) {
  238. return IRQ_WAKE_THREAD;
  239. } else {
  240. wil6210_unmask_irq_misc(wil);
  241. return IRQ_HANDLED;
  242. }
  243. }
  244. static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
  245. {
  246. struct wil6210_priv *wil = cookie;
  247. u32 isr = wil->isr_misc;
  248. wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
  249. if (isr & ISR_MISC_FW_ERROR) {
  250. wil_notify_fw_error(wil);
  251. isr &= ~ISR_MISC_FW_ERROR;
  252. }
  253. if (isr & ISR_MISC_MBOX_EVT) {
  254. wil_dbg_irq(wil, "MBOX event\n");
  255. wmi_recv_cmd(wil);
  256. isr &= ~ISR_MISC_MBOX_EVT;
  257. }
  258. if (isr)
  259. wil_err(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
  260. wil->isr_misc = 0;
  261. wil6210_unmask_irq_misc(wil);
  262. return IRQ_HANDLED;
  263. }
  264. /**
  265. * thread IRQ handler
  266. */
  267. static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
  268. {
  269. struct wil6210_priv *wil = cookie;
  270. wil_dbg_irq(wil, "Thread IRQ\n");
  271. /* Discover real IRQ cause */
  272. if (wil->isr_misc)
  273. wil6210_irq_misc_thread(irq, cookie);
  274. wil6210_unmask_irq_pseudo(wil);
  275. return IRQ_HANDLED;
  276. }
  277. /* DEBUG
  278. * There is subtle bug in hardware that causes IRQ to raise when it should be
  279. * masked. It is quite rare and hard to debug.
  280. *
  281. * Catch irq issue if it happens and print all I can.
  282. */
  283. static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
  284. {
  285. if (!test_bit(wil_status_irqen, &wil->status)) {
  286. u32 icm_rx = wil_ioread32_and_clear(wil->csr +
  287. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  288. offsetof(struct RGF_ICR, ICM));
  289. u32 icr_rx = wil_ioread32_and_clear(wil->csr +
  290. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  291. offsetof(struct RGF_ICR, ICR));
  292. u32 imv_rx = ioread32(wil->csr +
  293. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  294. offsetof(struct RGF_ICR, IMV));
  295. u32 icm_tx = wil_ioread32_and_clear(wil->csr +
  296. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  297. offsetof(struct RGF_ICR, ICM));
  298. u32 icr_tx = wil_ioread32_and_clear(wil->csr +
  299. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  300. offsetof(struct RGF_ICR, ICR));
  301. u32 imv_tx = ioread32(wil->csr +
  302. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  303. offsetof(struct RGF_ICR, IMV));
  304. u32 icm_misc = wil_ioread32_and_clear(wil->csr +
  305. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  306. offsetof(struct RGF_ICR, ICM));
  307. u32 icr_misc = wil_ioread32_and_clear(wil->csr +
  308. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  309. offsetof(struct RGF_ICR, ICR));
  310. u32 imv_misc = ioread32(wil->csr +
  311. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  312. offsetof(struct RGF_ICR, IMV));
  313. wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
  314. "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  315. "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  316. "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
  317. pseudo_cause,
  318. icm_rx, icr_rx, imv_rx,
  319. icm_tx, icr_tx, imv_tx,
  320. icm_misc, icr_misc, imv_misc);
  321. return -EINVAL;
  322. }
  323. return 0;
  324. }
  325. static irqreturn_t wil6210_hardirq(int irq, void *cookie)
  326. {
  327. irqreturn_t rc = IRQ_HANDLED;
  328. struct wil6210_priv *wil = cookie;
  329. u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
  330. /**
  331. * pseudo_cause is Clear-On-Read, no need to ACK
  332. */
  333. if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
  334. return IRQ_NONE;
  335. /* FIXME: IRQ mask debug */
  336. if (wil6210_debug_irq_mask(wil, pseudo_cause))
  337. return IRQ_NONE;
  338. wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
  339. wil6210_mask_irq_pseudo(wil);
  340. /* Discover real IRQ cause
  341. * There are 2 possible phases for every IRQ:
  342. * - hard IRQ handler called right here
  343. * - threaded handler called later
  344. *
  345. * Hard IRQ handler reads and clears ISR.
  346. *
  347. * If threaded handler requested, hard IRQ handler
  348. * returns IRQ_WAKE_THREAD and saves ISR register value
  349. * for the threaded handler use.
  350. *
  351. * voting for wake thread - need at least 1 vote
  352. */
  353. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
  354. (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
  355. rc = IRQ_WAKE_THREAD;
  356. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
  357. (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
  358. rc = IRQ_WAKE_THREAD;
  359. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
  360. (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
  361. rc = IRQ_WAKE_THREAD;
  362. /* if thread is requested, it will unmask IRQ */
  363. if (rc != IRQ_WAKE_THREAD)
  364. wil6210_unmask_irq_pseudo(wil);
  365. return rc;
  366. }
  367. static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
  368. {
  369. int rc;
  370. /*
  371. * IRQ's are in the following order:
  372. * - Tx
  373. * - Rx
  374. * - Misc
  375. */
  376. rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
  377. WIL_NAME"_tx", wil);
  378. if (rc)
  379. return rc;
  380. rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
  381. WIL_NAME"_rx", wil);
  382. if (rc)
  383. goto free0;
  384. rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
  385. wil6210_irq_misc_thread,
  386. IRQF_SHARED, WIL_NAME"_misc", wil);
  387. if (rc)
  388. goto free1;
  389. return 0;
  390. /* error branch */
  391. free1:
  392. free_irq(irq + 1, wil);
  393. free0:
  394. free_irq(irq, wil);
  395. return rc;
  396. }
  397. int wil6210_init_irq(struct wil6210_priv *wil, int irq)
  398. {
  399. int rc;
  400. if (wil->n_msi == 3)
  401. rc = wil6210_request_3msi(wil, irq);
  402. else
  403. rc = request_threaded_irq(irq, wil6210_hardirq,
  404. wil6210_thread_irq,
  405. wil->n_msi ? 0 : IRQF_SHARED,
  406. WIL_NAME, wil);
  407. if (rc)
  408. return rc;
  409. wil6210_enable_irq(wil);
  410. return 0;
  411. }
  412. void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
  413. {
  414. wil6210_disable_irq(wil);
  415. free_irq(irq, wil);
  416. if (wil->n_msi == 3) {
  417. free_irq(irq + 1, wil);
  418. free_irq(irq + 2, wil);
  419. }
  420. }