pch_gbe_main.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #include <linux/net_tstamp.h>
  24. #include <linux/ptp_classify.h>
  25. #define DRV_VERSION "1.01"
  26. const char pch_driver_version[] = DRV_VERSION;
  27. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  28. #define PCH_GBE_MAR_ENTRIES 16
  29. #define PCH_GBE_SHORT_PKT 64
  30. #define DSC_INIT16 0xC000
  31. #define PCH_GBE_DMA_ALIGN 0
  32. #define PCH_GBE_DMA_PADDING 2
  33. #define PCH_GBE_WATCHDOG_PERIOD (5 * HZ) /* watchdog time */
  34. #define PCH_GBE_COPYBREAK_DEFAULT 256
  35. #define PCH_GBE_PCI_BAR 1
  36. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  37. /* Macros for ML7223 */
  38. #define PCI_VENDOR_ID_ROHM 0x10db
  39. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  40. /* Macros for ML7831 */
  41. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  42. #define PCH_GBE_TX_WEIGHT 64
  43. #define PCH_GBE_RX_WEIGHT 64
  44. #define PCH_GBE_RX_BUFFER_WRITE 16
  45. /* Initialize the wake-on-LAN settings */
  46. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  47. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  48. PCH_GBE_CHIP_TYPE_INTERNAL | \
  49. PCH_GBE_RGMII_MODE_RGMII \
  50. )
  51. /* Ethertype field values */
  52. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  53. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  54. #define PCH_GBE_FRAME_SIZE_2048 2048
  55. #define PCH_GBE_FRAME_SIZE_4096 4096
  56. #define PCH_GBE_FRAME_SIZE_8192 8192
  57. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  58. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  59. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  60. #define PCH_GBE_DESC_UNUSED(R) \
  61. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  62. (R)->next_to_clean - (R)->next_to_use - 1)
  63. /* Pause packet value */
  64. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  65. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  66. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  67. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  68. /* This defines the bits that are set in the Interrupt Mask
  69. * Set/Read Register. Each bit is documented below:
  70. * o RXT0 = Receiver Timer Interrupt (ring 0)
  71. * o TXDW = Transmit Descriptor Written Back
  72. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  73. * o RXSEQ = Receive Sequence Error
  74. * o LSC = Link Status Change
  75. */
  76. #define PCH_GBE_INT_ENABLE_MASK ( \
  77. PCH_GBE_INT_RX_DMA_CMPLT | \
  78. PCH_GBE_INT_RX_DSC_EMP | \
  79. PCH_GBE_INT_RX_FIFO_ERR | \
  80. PCH_GBE_INT_WOL_DET | \
  81. PCH_GBE_INT_TX_CMPLT \
  82. )
  83. #define PCH_GBE_INT_DISABLE_ALL 0
  84. /* Macros for ieee1588 */
  85. /* 0x40 Time Synchronization Channel Control Register Bits */
  86. #define MASTER_MODE (1<<0)
  87. #define SLAVE_MODE (0)
  88. #define V2_MODE (1<<31)
  89. #define CAP_MODE0 (0)
  90. #define CAP_MODE2 (1<<17)
  91. /* 0x44 Time Synchronization Channel Event Register Bits */
  92. #define TX_SNAPSHOT_LOCKED (1<<0)
  93. #define RX_SNAPSHOT_LOCKED (1<<1)
  94. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  95. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  96. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  97. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  98. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  99. int data);
  100. static void pch_gbe_set_multi(struct net_device *netdev);
  101. static struct sock_filter ptp_filter[] = {
  102. PTP_FILTER
  103. };
  104. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  105. {
  106. u8 *data = skb->data;
  107. unsigned int offset;
  108. u16 *hi, *id;
  109. u32 lo;
  110. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  111. return 0;
  112. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  113. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  114. return 0;
  115. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  116. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  117. memcpy(&lo, &hi[1], sizeof(lo));
  118. return (uid_hi == *hi &&
  119. uid_lo == lo &&
  120. seqid == *id);
  121. }
  122. static void
  123. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  124. {
  125. struct skb_shared_hwtstamps *shhwtstamps;
  126. struct pci_dev *pdev;
  127. u64 ns;
  128. u32 hi, lo, val;
  129. u16 uid, seq;
  130. if (!adapter->hwts_rx_en)
  131. return;
  132. /* Get ieee1588's dev information */
  133. pdev = adapter->ptp_pdev;
  134. val = pch_ch_event_read(pdev);
  135. if (!(val & RX_SNAPSHOT_LOCKED))
  136. return;
  137. lo = pch_src_uuid_lo_read(pdev);
  138. hi = pch_src_uuid_hi_read(pdev);
  139. uid = hi & 0xffff;
  140. seq = (hi >> 16) & 0xffff;
  141. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  142. goto out;
  143. ns = pch_rx_snap_read(pdev);
  144. shhwtstamps = skb_hwtstamps(skb);
  145. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  146. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  147. out:
  148. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  149. }
  150. static void
  151. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  152. {
  153. struct skb_shared_hwtstamps shhwtstamps;
  154. struct pci_dev *pdev;
  155. struct skb_shared_info *shtx;
  156. u64 ns;
  157. u32 cnt, val;
  158. shtx = skb_shinfo(skb);
  159. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  160. return;
  161. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  162. /* Get ieee1588's dev information */
  163. pdev = adapter->ptp_pdev;
  164. /*
  165. * This really stinks, but we have to poll for the Tx time stamp.
  166. */
  167. for (cnt = 0; cnt < 100; cnt++) {
  168. val = pch_ch_event_read(pdev);
  169. if (val & TX_SNAPSHOT_LOCKED)
  170. break;
  171. udelay(1);
  172. }
  173. if (!(val & TX_SNAPSHOT_LOCKED)) {
  174. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  175. return;
  176. }
  177. ns = pch_tx_snap_read(pdev);
  178. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  179. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  180. skb_tstamp_tx(skb, &shhwtstamps);
  181. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  182. }
  183. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  184. {
  185. struct hwtstamp_config cfg;
  186. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  187. struct pci_dev *pdev;
  188. u8 station[20];
  189. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  190. return -EFAULT;
  191. if (cfg.flags) /* reserved for future extensions */
  192. return -EINVAL;
  193. /* Get ieee1588's dev information */
  194. pdev = adapter->ptp_pdev;
  195. switch (cfg.tx_type) {
  196. case HWTSTAMP_TX_OFF:
  197. adapter->hwts_tx_en = 0;
  198. break;
  199. case HWTSTAMP_TX_ON:
  200. adapter->hwts_tx_en = 1;
  201. break;
  202. default:
  203. return -ERANGE;
  204. }
  205. switch (cfg.rx_filter) {
  206. case HWTSTAMP_FILTER_NONE:
  207. adapter->hwts_rx_en = 0;
  208. break;
  209. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  210. adapter->hwts_rx_en = 0;
  211. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  212. break;
  213. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  214. adapter->hwts_rx_en = 1;
  215. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  216. break;
  217. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  218. adapter->hwts_rx_en = 1;
  219. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  220. strcpy(station, PTP_L4_MULTICAST_SA);
  221. pch_set_station_address(station, pdev);
  222. break;
  223. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  224. adapter->hwts_rx_en = 1;
  225. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  226. strcpy(station, PTP_L2_MULTICAST_SA);
  227. pch_set_station_address(station, pdev);
  228. break;
  229. default:
  230. return -ERANGE;
  231. }
  232. /* Clear out any old time stamps. */
  233. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  234. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  235. }
  236. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  237. {
  238. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  239. }
  240. /**
  241. * pch_gbe_mac_read_mac_addr - Read MAC address
  242. * @hw: Pointer to the HW structure
  243. * Returns:
  244. * 0: Successful.
  245. */
  246. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  247. {
  248. u32 adr1a, adr1b;
  249. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  250. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  251. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  252. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  253. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  254. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  255. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  256. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  257. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  258. return 0;
  259. }
  260. /**
  261. * pch_gbe_wait_clr_bit - Wait to clear a bit
  262. * @reg: Pointer of register
  263. * @busy: Busy bit
  264. */
  265. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  266. {
  267. u32 tmp;
  268. /* wait busy */
  269. tmp = 1000;
  270. while ((ioread32(reg) & bit) && --tmp)
  271. cpu_relax();
  272. if (!tmp)
  273. pr_err("Error: busy bit is not cleared\n");
  274. }
  275. /**
  276. * pch_gbe_mac_mar_set - Set MAC address register
  277. * @hw: Pointer to the HW structure
  278. * @addr: Pointer to the MAC address
  279. * @index: MAC address array register
  280. */
  281. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  282. {
  283. u32 mar_low, mar_high, adrmask;
  284. pr_debug("index : 0x%x\n", index);
  285. /*
  286. * HW expects these in little endian so we reverse the byte order
  287. * from network order (big endian) to little endian
  288. */
  289. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  290. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  291. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  292. /* Stop the MAC Address of index. */
  293. adrmask = ioread32(&hw->reg->ADDR_MASK);
  294. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  295. /* wait busy */
  296. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  297. /* Set the MAC address to the MAC address 1A/1B register */
  298. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  299. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  300. /* Start the MAC address of index */
  301. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  302. /* wait busy */
  303. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  304. }
  305. /**
  306. * pch_gbe_mac_reset_hw - Reset hardware
  307. * @hw: Pointer to the HW structure
  308. */
  309. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  310. {
  311. /* Read the MAC address. and store to the private data */
  312. pch_gbe_mac_read_mac_addr(hw);
  313. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  314. #ifdef PCH_GBE_MAC_IFOP_RGMII
  315. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  316. #endif
  317. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  318. /* Setup the receive addresses */
  319. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  320. return;
  321. }
  322. static void pch_gbe_disable_mac_rx(struct pch_gbe_hw *hw)
  323. {
  324. u32 rctl;
  325. /* Disables Receive MAC */
  326. rctl = ioread32(&hw->reg->MAC_RX_EN);
  327. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  328. }
  329. static void pch_gbe_enable_mac_rx(struct pch_gbe_hw *hw)
  330. {
  331. u32 rctl;
  332. /* Enables Receive MAC */
  333. rctl = ioread32(&hw->reg->MAC_RX_EN);
  334. iowrite32((rctl | PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  335. }
  336. /**
  337. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  338. * @hw: Pointer to the HW structure
  339. * @mar_count: Receive address registers
  340. */
  341. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  342. {
  343. u32 i;
  344. /* Setup the receive address */
  345. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  346. /* Zero out the other receive addresses */
  347. for (i = 1; i < mar_count; i++) {
  348. iowrite32(0, &hw->reg->mac_adr[i].high);
  349. iowrite32(0, &hw->reg->mac_adr[i].low);
  350. }
  351. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  352. /* wait busy */
  353. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  354. }
  355. /**
  356. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  357. * @hw: Pointer to the HW structure
  358. * @mc_addr_list: Array of multicast addresses to program
  359. * @mc_addr_count: Number of multicast addresses to program
  360. * @mar_used_count: The first MAC Address register free to program
  361. * @mar_total_num: Total number of supported MAC Address Registers
  362. */
  363. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  364. u8 *mc_addr_list, u32 mc_addr_count,
  365. u32 mar_used_count, u32 mar_total_num)
  366. {
  367. u32 i, adrmask;
  368. /* Load the first set of multicast addresses into the exact
  369. * filters (RAR). If there are not enough to fill the RAR
  370. * array, clear the filters.
  371. */
  372. for (i = mar_used_count; i < mar_total_num; i++) {
  373. if (mc_addr_count) {
  374. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  375. mc_addr_count--;
  376. mc_addr_list += ETH_ALEN;
  377. } else {
  378. /* Clear MAC address mask */
  379. adrmask = ioread32(&hw->reg->ADDR_MASK);
  380. iowrite32((adrmask | (0x0001 << i)),
  381. &hw->reg->ADDR_MASK);
  382. /* wait busy */
  383. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  384. /* Clear MAC address */
  385. iowrite32(0, &hw->reg->mac_adr[i].high);
  386. iowrite32(0, &hw->reg->mac_adr[i].low);
  387. }
  388. }
  389. }
  390. /**
  391. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  392. * @hw: Pointer to the HW structure
  393. * Returns:
  394. * 0: Successful.
  395. * Negative value: Failed.
  396. */
  397. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  398. {
  399. struct pch_gbe_mac_info *mac = &hw->mac;
  400. u32 rx_fctrl;
  401. pr_debug("mac->fc = %u\n", mac->fc);
  402. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  403. switch (mac->fc) {
  404. case PCH_GBE_FC_NONE:
  405. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  406. mac->tx_fc_enable = false;
  407. break;
  408. case PCH_GBE_FC_RX_PAUSE:
  409. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  410. mac->tx_fc_enable = false;
  411. break;
  412. case PCH_GBE_FC_TX_PAUSE:
  413. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  414. mac->tx_fc_enable = true;
  415. break;
  416. case PCH_GBE_FC_FULL:
  417. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  418. mac->tx_fc_enable = true;
  419. break;
  420. default:
  421. pr_err("Flow control param set incorrectly\n");
  422. return -EINVAL;
  423. }
  424. if (mac->link_duplex == DUPLEX_HALF)
  425. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  426. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  427. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  428. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  429. return 0;
  430. }
  431. /**
  432. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  433. * @hw: Pointer to the HW structure
  434. * @wu_evt: Wake up event
  435. */
  436. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  437. {
  438. u32 addr_mask;
  439. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  440. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  441. if (wu_evt) {
  442. /* Set Wake-On-Lan address mask */
  443. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  444. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  445. /* wait busy */
  446. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  447. iowrite32(0, &hw->reg->WOL_ST);
  448. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  449. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  450. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  451. } else {
  452. iowrite32(0, &hw->reg->WOL_CTRL);
  453. iowrite32(0, &hw->reg->WOL_ST);
  454. }
  455. return;
  456. }
  457. /**
  458. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  459. * @hw: Pointer to the HW structure
  460. * @addr: Address of PHY
  461. * @dir: Operetion. (Write or Read)
  462. * @reg: Access register of PHY
  463. * @data: Write data.
  464. *
  465. * Returns: Read date.
  466. */
  467. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  468. u16 data)
  469. {
  470. u32 data_out = 0;
  471. unsigned int i;
  472. unsigned long flags;
  473. spin_lock_irqsave(&hw->miim_lock, flags);
  474. for (i = 100; i; --i) {
  475. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  476. break;
  477. udelay(20);
  478. }
  479. if (i == 0) {
  480. pr_err("pch-gbe.miim won't go Ready\n");
  481. spin_unlock_irqrestore(&hw->miim_lock, flags);
  482. return 0; /* No way to indicate timeout error */
  483. }
  484. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  485. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  486. dir | data), &hw->reg->MIIM);
  487. for (i = 0; i < 100; i++) {
  488. udelay(20);
  489. data_out = ioread32(&hw->reg->MIIM);
  490. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  491. break;
  492. }
  493. spin_unlock_irqrestore(&hw->miim_lock, flags);
  494. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  495. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  496. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  497. return (u16) data_out;
  498. }
  499. /**
  500. * pch_gbe_mac_set_pause_packet - Set pause packet
  501. * @hw: Pointer to the HW structure
  502. */
  503. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  504. {
  505. unsigned long tmp2, tmp3;
  506. /* Set Pause packet */
  507. tmp2 = hw->mac.addr[1];
  508. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  509. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  510. tmp3 = hw->mac.addr[5];
  511. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  512. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  513. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  514. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  515. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  516. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  517. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  518. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  519. /* Transmit Pause Packet */
  520. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  521. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  522. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  523. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  524. ioread32(&hw->reg->PAUSE_PKT5));
  525. return;
  526. }
  527. /**
  528. * pch_gbe_alloc_queues - Allocate memory for all rings
  529. * @adapter: Board private structure to initialize
  530. * Returns:
  531. * 0: Successfully
  532. * Negative value: Failed
  533. */
  534. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  535. {
  536. adapter->tx_ring = kzalloc(sizeof(*adapter->tx_ring), GFP_KERNEL);
  537. if (!adapter->tx_ring)
  538. return -ENOMEM;
  539. adapter->rx_ring = kzalloc(sizeof(*adapter->rx_ring), GFP_KERNEL);
  540. if (!adapter->rx_ring) {
  541. kfree(adapter->tx_ring);
  542. return -ENOMEM;
  543. }
  544. return 0;
  545. }
  546. /**
  547. * pch_gbe_init_stats - Initialize status
  548. * @adapter: Board private structure to initialize
  549. */
  550. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  551. {
  552. memset(&adapter->stats, 0, sizeof(adapter->stats));
  553. return;
  554. }
  555. /**
  556. * pch_gbe_init_phy - Initialize PHY
  557. * @adapter: Board private structure to initialize
  558. * Returns:
  559. * 0: Successfully
  560. * Negative value: Failed
  561. */
  562. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  563. {
  564. struct net_device *netdev = adapter->netdev;
  565. u32 addr;
  566. u16 bmcr, stat;
  567. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  568. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  569. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  570. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  571. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  572. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  573. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  574. break;
  575. }
  576. adapter->hw.phy.addr = adapter->mii.phy_id;
  577. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  578. if (addr == 32)
  579. return -EAGAIN;
  580. /* Selected the phy and isolate the rest */
  581. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  582. if (addr != adapter->mii.phy_id) {
  583. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  584. BMCR_ISOLATE);
  585. } else {
  586. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  587. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  588. bmcr & ~BMCR_ISOLATE);
  589. }
  590. }
  591. /* MII setup */
  592. adapter->mii.phy_id_mask = 0x1F;
  593. adapter->mii.reg_num_mask = 0x1F;
  594. adapter->mii.dev = adapter->netdev;
  595. adapter->mii.mdio_read = pch_gbe_mdio_read;
  596. adapter->mii.mdio_write = pch_gbe_mdio_write;
  597. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  598. return 0;
  599. }
  600. /**
  601. * pch_gbe_mdio_read - The read function for mii
  602. * @netdev: Network interface device structure
  603. * @addr: Phy ID
  604. * @reg: Access location
  605. * Returns:
  606. * 0: Successfully
  607. * Negative value: Failed
  608. */
  609. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  610. {
  611. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  612. struct pch_gbe_hw *hw = &adapter->hw;
  613. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  614. (u16) 0);
  615. }
  616. /**
  617. * pch_gbe_mdio_write - The write function for mii
  618. * @netdev: Network interface device structure
  619. * @addr: Phy ID (not used)
  620. * @reg: Access location
  621. * @data: Write data
  622. */
  623. static void pch_gbe_mdio_write(struct net_device *netdev,
  624. int addr, int reg, int data)
  625. {
  626. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  627. struct pch_gbe_hw *hw = &adapter->hw;
  628. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  629. }
  630. /**
  631. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  632. * @work: Pointer of board private structure
  633. */
  634. static void pch_gbe_reset_task(struct work_struct *work)
  635. {
  636. struct pch_gbe_adapter *adapter;
  637. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  638. rtnl_lock();
  639. pch_gbe_reinit_locked(adapter);
  640. rtnl_unlock();
  641. }
  642. /**
  643. * pch_gbe_reinit_locked- Re-initialization
  644. * @adapter: Board private structure
  645. */
  646. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  647. {
  648. pch_gbe_down(adapter);
  649. pch_gbe_up(adapter);
  650. }
  651. /**
  652. * pch_gbe_reset - Reset GbE
  653. * @adapter: Board private structure
  654. */
  655. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  656. {
  657. pch_gbe_mac_reset_hw(&adapter->hw);
  658. /* reprogram multicast address register after reset */
  659. pch_gbe_set_multi(adapter->netdev);
  660. /* Setup the receive address. */
  661. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  662. if (pch_gbe_hal_init_hw(&adapter->hw))
  663. pr_err("Hardware Error\n");
  664. }
  665. /**
  666. * pch_gbe_free_irq - Free an interrupt
  667. * @adapter: Board private structure
  668. */
  669. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  670. {
  671. struct net_device *netdev = adapter->netdev;
  672. free_irq(adapter->pdev->irq, netdev);
  673. if (adapter->have_msi) {
  674. pci_disable_msi(adapter->pdev);
  675. pr_debug("call pci_disable_msi\n");
  676. }
  677. }
  678. /**
  679. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  680. * @adapter: Board private structure
  681. */
  682. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  683. {
  684. struct pch_gbe_hw *hw = &adapter->hw;
  685. atomic_inc(&adapter->irq_sem);
  686. iowrite32(0, &hw->reg->INT_EN);
  687. ioread32(&hw->reg->INT_ST);
  688. synchronize_irq(adapter->pdev->irq);
  689. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  690. }
  691. /**
  692. * pch_gbe_irq_enable - Enable default interrupt generation settings
  693. * @adapter: Board private structure
  694. */
  695. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  696. {
  697. struct pch_gbe_hw *hw = &adapter->hw;
  698. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  699. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  700. ioread32(&hw->reg->INT_ST);
  701. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  702. }
  703. /**
  704. * pch_gbe_setup_tctl - configure the Transmit control registers
  705. * @adapter: Board private structure
  706. */
  707. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  708. {
  709. struct pch_gbe_hw *hw = &adapter->hw;
  710. u32 tx_mode, tcpip;
  711. tx_mode = PCH_GBE_TM_LONG_PKT |
  712. PCH_GBE_TM_ST_AND_FD |
  713. PCH_GBE_TM_SHORT_PKT |
  714. PCH_GBE_TM_TH_TX_STRT_8 |
  715. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  716. iowrite32(tx_mode, &hw->reg->TX_MODE);
  717. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  718. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  719. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  720. return;
  721. }
  722. /**
  723. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  724. * @adapter: Board private structure
  725. */
  726. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  727. {
  728. struct pch_gbe_hw *hw = &adapter->hw;
  729. u32 tdba, tdlen, dctrl;
  730. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  731. (unsigned long long)adapter->tx_ring->dma,
  732. adapter->tx_ring->size);
  733. /* Setup the HW Tx Head and Tail descriptor pointers */
  734. tdba = adapter->tx_ring->dma;
  735. tdlen = adapter->tx_ring->size - 0x10;
  736. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  737. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  738. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  739. /* Enables Transmission DMA */
  740. dctrl = ioread32(&hw->reg->DMA_CTRL);
  741. dctrl |= PCH_GBE_TX_DMA_EN;
  742. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  743. }
  744. /**
  745. * pch_gbe_setup_rctl - Configure the receive control registers
  746. * @adapter: Board private structure
  747. */
  748. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  749. {
  750. struct pch_gbe_hw *hw = &adapter->hw;
  751. u32 rx_mode, tcpip;
  752. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  753. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  754. iowrite32(rx_mode, &hw->reg->RX_MODE);
  755. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  756. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  757. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  758. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  759. return;
  760. }
  761. /**
  762. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  763. * @adapter: Board private structure
  764. */
  765. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  766. {
  767. struct pch_gbe_hw *hw = &adapter->hw;
  768. u32 rdba, rdlen, rxdma;
  769. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  770. (unsigned long long)adapter->rx_ring->dma,
  771. adapter->rx_ring->size);
  772. pch_gbe_mac_force_mac_fc(hw);
  773. pch_gbe_disable_mac_rx(hw);
  774. /* Disables Receive DMA */
  775. rxdma = ioread32(&hw->reg->DMA_CTRL);
  776. rxdma &= ~PCH_GBE_RX_DMA_EN;
  777. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  778. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  779. ioread32(&hw->reg->MAC_RX_EN),
  780. ioread32(&hw->reg->DMA_CTRL));
  781. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  782. * the Base and Length of the Rx Descriptor Ring */
  783. rdba = adapter->rx_ring->dma;
  784. rdlen = adapter->rx_ring->size - 0x10;
  785. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  786. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  787. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  788. }
  789. /**
  790. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  791. * @adapter: Board private structure
  792. * @buffer_info: Buffer information structure
  793. */
  794. static void pch_gbe_unmap_and_free_tx_resource(
  795. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  796. {
  797. if (buffer_info->mapped) {
  798. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  799. buffer_info->length, DMA_TO_DEVICE);
  800. buffer_info->mapped = false;
  801. }
  802. if (buffer_info->skb) {
  803. dev_kfree_skb_any(buffer_info->skb);
  804. buffer_info->skb = NULL;
  805. }
  806. }
  807. /**
  808. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  809. * @adapter: Board private structure
  810. * @buffer_info: Buffer information structure
  811. */
  812. static void pch_gbe_unmap_and_free_rx_resource(
  813. struct pch_gbe_adapter *adapter,
  814. struct pch_gbe_buffer *buffer_info)
  815. {
  816. if (buffer_info->mapped) {
  817. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  818. buffer_info->length, DMA_FROM_DEVICE);
  819. buffer_info->mapped = false;
  820. }
  821. if (buffer_info->skb) {
  822. dev_kfree_skb_any(buffer_info->skb);
  823. buffer_info->skb = NULL;
  824. }
  825. }
  826. /**
  827. * pch_gbe_clean_tx_ring - Free Tx Buffers
  828. * @adapter: Board private structure
  829. * @tx_ring: Ring to be cleaned
  830. */
  831. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  832. struct pch_gbe_tx_ring *tx_ring)
  833. {
  834. struct pch_gbe_hw *hw = &adapter->hw;
  835. struct pch_gbe_buffer *buffer_info;
  836. unsigned long size;
  837. unsigned int i;
  838. /* Free all the Tx ring sk_buffs */
  839. for (i = 0; i < tx_ring->count; i++) {
  840. buffer_info = &tx_ring->buffer_info[i];
  841. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  842. }
  843. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  844. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  845. memset(tx_ring->buffer_info, 0, size);
  846. /* Zero out the descriptor ring */
  847. memset(tx_ring->desc, 0, tx_ring->size);
  848. tx_ring->next_to_use = 0;
  849. tx_ring->next_to_clean = 0;
  850. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  851. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  852. }
  853. /**
  854. * pch_gbe_clean_rx_ring - Free Rx Buffers
  855. * @adapter: Board private structure
  856. * @rx_ring: Ring to free buffers from
  857. */
  858. static void
  859. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  860. struct pch_gbe_rx_ring *rx_ring)
  861. {
  862. struct pch_gbe_hw *hw = &adapter->hw;
  863. struct pch_gbe_buffer *buffer_info;
  864. unsigned long size;
  865. unsigned int i;
  866. /* Free all the Rx ring sk_buffs */
  867. for (i = 0; i < rx_ring->count; i++) {
  868. buffer_info = &rx_ring->buffer_info[i];
  869. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  870. }
  871. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  872. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  873. memset(rx_ring->buffer_info, 0, size);
  874. /* Zero out the descriptor ring */
  875. memset(rx_ring->desc, 0, rx_ring->size);
  876. rx_ring->next_to_clean = 0;
  877. rx_ring->next_to_use = 0;
  878. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  879. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  880. }
  881. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  882. u16 duplex)
  883. {
  884. struct pch_gbe_hw *hw = &adapter->hw;
  885. unsigned long rgmii = 0;
  886. /* Set the RGMII control. */
  887. #ifdef PCH_GBE_MAC_IFOP_RGMII
  888. switch (speed) {
  889. case SPEED_10:
  890. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  891. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  892. break;
  893. case SPEED_100:
  894. rgmii = (PCH_GBE_RGMII_RATE_25M |
  895. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  896. break;
  897. case SPEED_1000:
  898. rgmii = (PCH_GBE_RGMII_RATE_125M |
  899. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  900. break;
  901. }
  902. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  903. #else /* GMII */
  904. rgmii = 0;
  905. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  906. #endif
  907. }
  908. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  909. u16 duplex)
  910. {
  911. struct net_device *netdev = adapter->netdev;
  912. struct pch_gbe_hw *hw = &adapter->hw;
  913. unsigned long mode = 0;
  914. /* Set the communication mode */
  915. switch (speed) {
  916. case SPEED_10:
  917. mode = PCH_GBE_MODE_MII_ETHER;
  918. netdev->tx_queue_len = 10;
  919. break;
  920. case SPEED_100:
  921. mode = PCH_GBE_MODE_MII_ETHER;
  922. netdev->tx_queue_len = 100;
  923. break;
  924. case SPEED_1000:
  925. mode = PCH_GBE_MODE_GMII_ETHER;
  926. break;
  927. }
  928. if (duplex == DUPLEX_FULL)
  929. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  930. else
  931. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  932. iowrite32(mode, &hw->reg->MODE);
  933. }
  934. /**
  935. * pch_gbe_watchdog - Watchdog process
  936. * @data: Board private structure
  937. */
  938. static void pch_gbe_watchdog(unsigned long data)
  939. {
  940. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  941. struct net_device *netdev = adapter->netdev;
  942. struct pch_gbe_hw *hw = &adapter->hw;
  943. pr_debug("right now = %ld\n", jiffies);
  944. pch_gbe_update_stats(adapter);
  945. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  946. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  947. netdev->tx_queue_len = adapter->tx_queue_len;
  948. /* mii library handles link maintenance tasks */
  949. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  950. pr_err("ethtool get setting Error\n");
  951. mod_timer(&adapter->watchdog_timer,
  952. round_jiffies(jiffies +
  953. PCH_GBE_WATCHDOG_PERIOD));
  954. return;
  955. }
  956. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  957. hw->mac.link_duplex = cmd.duplex;
  958. /* Set the RGMII control. */
  959. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  960. hw->mac.link_duplex);
  961. /* Set the communication mode */
  962. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  963. hw->mac.link_duplex);
  964. netdev_dbg(netdev,
  965. "Link is Up %d Mbps %s-Duplex\n",
  966. hw->mac.link_speed,
  967. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  968. netif_carrier_on(netdev);
  969. netif_wake_queue(netdev);
  970. } else if ((!mii_link_ok(&adapter->mii)) &&
  971. (netif_carrier_ok(netdev))) {
  972. netdev_dbg(netdev, "NIC Link is Down\n");
  973. hw->mac.link_speed = SPEED_10;
  974. hw->mac.link_duplex = DUPLEX_HALF;
  975. netif_carrier_off(netdev);
  976. netif_stop_queue(netdev);
  977. }
  978. mod_timer(&adapter->watchdog_timer,
  979. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  980. }
  981. /**
  982. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  983. * @adapter: Board private structure
  984. * @tx_ring: Tx descriptor ring structure
  985. * @skb: Sockt buffer structure
  986. */
  987. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  988. struct pch_gbe_tx_ring *tx_ring,
  989. struct sk_buff *skb)
  990. {
  991. struct pch_gbe_hw *hw = &adapter->hw;
  992. struct pch_gbe_tx_desc *tx_desc;
  993. struct pch_gbe_buffer *buffer_info;
  994. struct sk_buff *tmp_skb;
  995. unsigned int frame_ctrl;
  996. unsigned int ring_num;
  997. /*-- Set frame control --*/
  998. frame_ctrl = 0;
  999. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1000. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1001. if (skb->ip_summed == CHECKSUM_NONE)
  1002. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1003. /* Performs checksum processing */
  1004. /*
  1005. * It is because the hardware accelerator does not support a checksum,
  1006. * when the received data size is less than 64 bytes.
  1007. */
  1008. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1009. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1010. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1011. if (skb->protocol == htons(ETH_P_IP)) {
  1012. struct iphdr *iph = ip_hdr(skb);
  1013. unsigned int offset;
  1014. offset = skb_transport_offset(skb);
  1015. if (iph->protocol == IPPROTO_TCP) {
  1016. skb->csum = 0;
  1017. tcp_hdr(skb)->check = 0;
  1018. skb->csum = skb_checksum(skb, offset,
  1019. skb->len - offset, 0);
  1020. tcp_hdr(skb)->check =
  1021. csum_tcpudp_magic(iph->saddr,
  1022. iph->daddr,
  1023. skb->len - offset,
  1024. IPPROTO_TCP,
  1025. skb->csum);
  1026. } else if (iph->protocol == IPPROTO_UDP) {
  1027. skb->csum = 0;
  1028. udp_hdr(skb)->check = 0;
  1029. skb->csum =
  1030. skb_checksum(skb, offset,
  1031. skb->len - offset, 0);
  1032. udp_hdr(skb)->check =
  1033. csum_tcpudp_magic(iph->saddr,
  1034. iph->daddr,
  1035. skb->len - offset,
  1036. IPPROTO_UDP,
  1037. skb->csum);
  1038. }
  1039. }
  1040. }
  1041. ring_num = tx_ring->next_to_use;
  1042. if (unlikely((ring_num + 1) == tx_ring->count))
  1043. tx_ring->next_to_use = 0;
  1044. else
  1045. tx_ring->next_to_use = ring_num + 1;
  1046. buffer_info = &tx_ring->buffer_info[ring_num];
  1047. tmp_skb = buffer_info->skb;
  1048. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1049. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1050. tmp_skb->data[ETH_HLEN] = 0x00;
  1051. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1052. tmp_skb->len = skb->len;
  1053. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1054. (skb->len - ETH_HLEN));
  1055. /*-- Set Buffer information --*/
  1056. buffer_info->length = tmp_skb->len;
  1057. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1058. buffer_info->length,
  1059. DMA_TO_DEVICE);
  1060. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1061. pr_err("TX DMA map failed\n");
  1062. buffer_info->dma = 0;
  1063. buffer_info->time_stamp = 0;
  1064. tx_ring->next_to_use = ring_num;
  1065. return;
  1066. }
  1067. buffer_info->mapped = true;
  1068. buffer_info->time_stamp = jiffies;
  1069. /*-- Set Tx descriptor --*/
  1070. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1071. tx_desc->buffer_addr = (buffer_info->dma);
  1072. tx_desc->length = (tmp_skb->len);
  1073. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1074. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1075. tx_desc->gbec_status = (DSC_INIT16);
  1076. if (unlikely(++ring_num == tx_ring->count))
  1077. ring_num = 0;
  1078. /* Update software pointer of TX descriptor */
  1079. iowrite32(tx_ring->dma +
  1080. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1081. &hw->reg->TX_DSC_SW_P);
  1082. pch_tx_timestamp(adapter, skb);
  1083. dev_kfree_skb_any(skb);
  1084. }
  1085. /**
  1086. * pch_gbe_update_stats - Update the board statistics counters
  1087. * @adapter: Board private structure
  1088. */
  1089. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1090. {
  1091. struct net_device *netdev = adapter->netdev;
  1092. struct pci_dev *pdev = adapter->pdev;
  1093. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1094. unsigned long flags;
  1095. /*
  1096. * Prevent stats update while adapter is being reset, or if the pci
  1097. * connection is down.
  1098. */
  1099. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1100. return;
  1101. spin_lock_irqsave(&adapter->stats_lock, flags);
  1102. /* Update device status "adapter->stats" */
  1103. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1104. stats->tx_errors = stats->tx_length_errors +
  1105. stats->tx_aborted_errors +
  1106. stats->tx_carrier_errors + stats->tx_timeout_count;
  1107. /* Update network device status "adapter->net_stats" */
  1108. netdev->stats.rx_packets = stats->rx_packets;
  1109. netdev->stats.rx_bytes = stats->rx_bytes;
  1110. netdev->stats.rx_dropped = stats->rx_dropped;
  1111. netdev->stats.tx_packets = stats->tx_packets;
  1112. netdev->stats.tx_bytes = stats->tx_bytes;
  1113. netdev->stats.tx_dropped = stats->tx_dropped;
  1114. /* Fill out the OS statistics structure */
  1115. netdev->stats.multicast = stats->multicast;
  1116. netdev->stats.collisions = stats->collisions;
  1117. /* Rx Errors */
  1118. netdev->stats.rx_errors = stats->rx_errors;
  1119. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1120. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1121. /* Tx Errors */
  1122. netdev->stats.tx_errors = stats->tx_errors;
  1123. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1124. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1125. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1126. }
  1127. static void pch_gbe_disable_dma_rx(struct pch_gbe_hw *hw)
  1128. {
  1129. u32 rxdma;
  1130. /* Disable Receive DMA */
  1131. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1132. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1133. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1134. }
  1135. static void pch_gbe_enable_dma_rx(struct pch_gbe_hw *hw)
  1136. {
  1137. u32 rxdma;
  1138. /* Enables Receive DMA */
  1139. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1140. rxdma |= PCH_GBE_RX_DMA_EN;
  1141. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1142. }
  1143. /**
  1144. * pch_gbe_intr - Interrupt Handler
  1145. * @irq: Interrupt number
  1146. * @data: Pointer to a network interface device structure
  1147. * Returns:
  1148. * - IRQ_HANDLED: Our interrupt
  1149. * - IRQ_NONE: Not our interrupt
  1150. */
  1151. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1152. {
  1153. struct net_device *netdev = data;
  1154. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1155. struct pch_gbe_hw *hw = &adapter->hw;
  1156. u32 int_st;
  1157. u32 int_en;
  1158. /* Check request status */
  1159. int_st = ioread32(&hw->reg->INT_ST);
  1160. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1161. /* When request status is no interruption factor */
  1162. if (unlikely(!int_st))
  1163. return IRQ_NONE; /* Not our interrupt. End processing. */
  1164. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1165. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1166. adapter->stats.intr_rx_frame_err_count++;
  1167. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1168. if (!adapter->rx_stop_flag) {
  1169. adapter->stats.intr_rx_fifo_err_count++;
  1170. pr_debug("Rx fifo over run\n");
  1171. adapter->rx_stop_flag = true;
  1172. int_en = ioread32(&hw->reg->INT_EN);
  1173. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1174. &hw->reg->INT_EN);
  1175. pch_gbe_disable_dma_rx(&adapter->hw);
  1176. int_st |= ioread32(&hw->reg->INT_ST);
  1177. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1178. }
  1179. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1180. adapter->stats.intr_rx_dma_err_count++;
  1181. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1182. adapter->stats.intr_tx_fifo_err_count++;
  1183. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1184. adapter->stats.intr_tx_dma_err_count++;
  1185. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1186. adapter->stats.intr_tcpip_err_count++;
  1187. /* When Rx descriptor is empty */
  1188. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1189. adapter->stats.intr_rx_dsc_empty_count++;
  1190. pr_debug("Rx descriptor is empty\n");
  1191. int_en = ioread32(&hw->reg->INT_EN);
  1192. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1193. if (hw->mac.tx_fc_enable) {
  1194. /* Set Pause packet */
  1195. pch_gbe_mac_set_pause_packet(hw);
  1196. }
  1197. }
  1198. /* When request status is Receive interruption */
  1199. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1200. (adapter->rx_stop_flag)) {
  1201. if (likely(napi_schedule_prep(&adapter->napi))) {
  1202. /* Enable only Rx Descriptor empty */
  1203. atomic_inc(&adapter->irq_sem);
  1204. int_en = ioread32(&hw->reg->INT_EN);
  1205. int_en &=
  1206. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1207. iowrite32(int_en, &hw->reg->INT_EN);
  1208. /* Start polling for NAPI */
  1209. __napi_schedule(&adapter->napi);
  1210. }
  1211. }
  1212. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1213. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1214. return IRQ_HANDLED;
  1215. }
  1216. /**
  1217. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1218. * @adapter: Board private structure
  1219. * @rx_ring: Rx descriptor ring
  1220. * @cleaned_count: Cleaned count
  1221. */
  1222. static void
  1223. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1224. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1225. {
  1226. struct net_device *netdev = adapter->netdev;
  1227. struct pci_dev *pdev = adapter->pdev;
  1228. struct pch_gbe_hw *hw = &adapter->hw;
  1229. struct pch_gbe_rx_desc *rx_desc;
  1230. struct pch_gbe_buffer *buffer_info;
  1231. struct sk_buff *skb;
  1232. unsigned int i;
  1233. unsigned int bufsz;
  1234. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1235. i = rx_ring->next_to_use;
  1236. while ((cleaned_count--)) {
  1237. buffer_info = &rx_ring->buffer_info[i];
  1238. skb = netdev_alloc_skb(netdev, bufsz);
  1239. if (unlikely(!skb)) {
  1240. /* Better luck next round */
  1241. adapter->stats.rx_alloc_buff_failed++;
  1242. break;
  1243. }
  1244. /* align */
  1245. skb_reserve(skb, NET_IP_ALIGN);
  1246. buffer_info->skb = skb;
  1247. buffer_info->dma = dma_map_single(&pdev->dev,
  1248. buffer_info->rx_buffer,
  1249. buffer_info->length,
  1250. DMA_FROM_DEVICE);
  1251. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1252. dev_kfree_skb(skb);
  1253. buffer_info->skb = NULL;
  1254. buffer_info->dma = 0;
  1255. adapter->stats.rx_alloc_buff_failed++;
  1256. break; /* while !buffer_info->skb */
  1257. }
  1258. buffer_info->mapped = true;
  1259. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1260. rx_desc->buffer_addr = (buffer_info->dma);
  1261. rx_desc->gbec_status = DSC_INIT16;
  1262. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1263. i, (unsigned long long)buffer_info->dma,
  1264. buffer_info->length);
  1265. if (unlikely(++i == rx_ring->count))
  1266. i = 0;
  1267. }
  1268. if (likely(rx_ring->next_to_use != i)) {
  1269. rx_ring->next_to_use = i;
  1270. if (unlikely(i-- == 0))
  1271. i = (rx_ring->count - 1);
  1272. iowrite32(rx_ring->dma +
  1273. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1274. &hw->reg->RX_DSC_SW_P);
  1275. }
  1276. return;
  1277. }
  1278. static int
  1279. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1280. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1281. {
  1282. struct pci_dev *pdev = adapter->pdev;
  1283. struct pch_gbe_buffer *buffer_info;
  1284. unsigned int i;
  1285. unsigned int bufsz;
  1286. unsigned int size;
  1287. bufsz = adapter->rx_buffer_len;
  1288. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1289. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1290. &rx_ring->rx_buff_pool_logic,
  1291. GFP_KERNEL);
  1292. if (!rx_ring->rx_buff_pool) {
  1293. pr_err("Unable to allocate memory for the receive pool buffer\n");
  1294. return -ENOMEM;
  1295. }
  1296. memset(rx_ring->rx_buff_pool, 0, size);
  1297. rx_ring->rx_buff_pool_size = size;
  1298. for (i = 0; i < rx_ring->count; i++) {
  1299. buffer_info = &rx_ring->buffer_info[i];
  1300. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1301. buffer_info->length = bufsz;
  1302. }
  1303. return 0;
  1304. }
  1305. /**
  1306. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1307. * @adapter: Board private structure
  1308. * @tx_ring: Tx descriptor ring
  1309. */
  1310. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1311. struct pch_gbe_tx_ring *tx_ring)
  1312. {
  1313. struct pch_gbe_buffer *buffer_info;
  1314. struct sk_buff *skb;
  1315. unsigned int i;
  1316. unsigned int bufsz;
  1317. struct pch_gbe_tx_desc *tx_desc;
  1318. bufsz =
  1319. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1320. for (i = 0; i < tx_ring->count; i++) {
  1321. buffer_info = &tx_ring->buffer_info[i];
  1322. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1323. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1324. buffer_info->skb = skb;
  1325. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1326. tx_desc->gbec_status = (DSC_INIT16);
  1327. }
  1328. return;
  1329. }
  1330. /**
  1331. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1332. * @adapter: Board private structure
  1333. * @tx_ring: Tx descriptor ring
  1334. * Returns:
  1335. * true: Cleaned the descriptor
  1336. * false: Not cleaned the descriptor
  1337. */
  1338. static bool
  1339. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1340. struct pch_gbe_tx_ring *tx_ring)
  1341. {
  1342. struct pch_gbe_tx_desc *tx_desc;
  1343. struct pch_gbe_buffer *buffer_info;
  1344. struct sk_buff *skb;
  1345. unsigned int i;
  1346. unsigned int cleaned_count = 0;
  1347. bool cleaned = false;
  1348. int unused, thresh;
  1349. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1350. i = tx_ring->next_to_clean;
  1351. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1352. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1353. tx_desc->gbec_status, tx_desc->dma_status);
  1354. unused = PCH_GBE_DESC_UNUSED(tx_ring);
  1355. thresh = tx_ring->count - PCH_GBE_TX_WEIGHT;
  1356. if ((tx_desc->gbec_status == DSC_INIT16) && (unused < thresh))
  1357. { /* current marked clean, tx queue filling up, do extra clean */
  1358. int j, k;
  1359. if (unused < 8) { /* tx queue nearly full */
  1360. pr_debug("clean_tx: transmit queue warning (%x,%x) unused=%d\n",
  1361. tx_ring->next_to_clean,tx_ring->next_to_use,unused);
  1362. }
  1363. /* current marked clean, scan for more that need cleaning. */
  1364. k = i;
  1365. for (j = 0; j < PCH_GBE_TX_WEIGHT; j++)
  1366. {
  1367. tx_desc = PCH_GBE_TX_DESC(*tx_ring, k);
  1368. if (tx_desc->gbec_status != DSC_INIT16) break; /*found*/
  1369. if (++k >= tx_ring->count) k = 0; /*increment, wrap*/
  1370. }
  1371. if (j < PCH_GBE_TX_WEIGHT) {
  1372. pr_debug("clean_tx: unused=%d loops=%d found tx_desc[%x,%x:%x].gbec_status=%04x\n",
  1373. unused,j, i,k, tx_ring->next_to_use, tx_desc->gbec_status);
  1374. i = k; /*found one to clean, usu gbec_status==2000.*/
  1375. }
  1376. }
  1377. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1378. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1379. buffer_info = &tx_ring->buffer_info[i];
  1380. skb = buffer_info->skb;
  1381. cleaned = true;
  1382. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1383. adapter->stats.tx_aborted_errors++;
  1384. pr_err("Transfer Abort Error\n");
  1385. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1386. ) {
  1387. adapter->stats.tx_carrier_errors++;
  1388. pr_err("Transfer Carrier Sense Error\n");
  1389. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1390. ) {
  1391. adapter->stats.tx_aborted_errors++;
  1392. pr_err("Transfer Collision Abort Error\n");
  1393. } else if ((tx_desc->gbec_status &
  1394. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1395. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1396. adapter->stats.collisions++;
  1397. adapter->stats.tx_packets++;
  1398. adapter->stats.tx_bytes += skb->len;
  1399. pr_debug("Transfer Collision\n");
  1400. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1401. ) {
  1402. adapter->stats.tx_packets++;
  1403. adapter->stats.tx_bytes += skb->len;
  1404. }
  1405. if (buffer_info->mapped) {
  1406. pr_debug("unmap buffer_info->dma : %d\n", i);
  1407. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1408. buffer_info->length, DMA_TO_DEVICE);
  1409. buffer_info->mapped = false;
  1410. }
  1411. if (buffer_info->skb) {
  1412. pr_debug("trim buffer_info->skb : %d\n", i);
  1413. skb_trim(buffer_info->skb, 0);
  1414. }
  1415. tx_desc->gbec_status = DSC_INIT16;
  1416. if (unlikely(++i == tx_ring->count))
  1417. i = 0;
  1418. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1419. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1420. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1421. cleaned = false;
  1422. break;
  1423. }
  1424. }
  1425. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1426. cleaned_count);
  1427. if (cleaned_count > 0) { /*skip this if nothing cleaned*/
  1428. /* Recover from running out of Tx resources in xmit_frame */
  1429. spin_lock(&tx_ring->tx_lock);
  1430. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev))))
  1431. {
  1432. netif_wake_queue(adapter->netdev);
  1433. adapter->stats.tx_restart_count++;
  1434. pr_debug("Tx wake queue\n");
  1435. }
  1436. tx_ring->next_to_clean = i;
  1437. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1438. spin_unlock(&tx_ring->tx_lock);
  1439. }
  1440. return cleaned;
  1441. }
  1442. /**
  1443. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1444. * @adapter: Board private structure
  1445. * @rx_ring: Rx descriptor ring
  1446. * @work_done: Completed count
  1447. * @work_to_do: Request count
  1448. * Returns:
  1449. * true: Cleaned the descriptor
  1450. * false: Not cleaned the descriptor
  1451. */
  1452. static bool
  1453. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1454. struct pch_gbe_rx_ring *rx_ring,
  1455. int *work_done, int work_to_do)
  1456. {
  1457. struct net_device *netdev = adapter->netdev;
  1458. struct pci_dev *pdev = adapter->pdev;
  1459. struct pch_gbe_buffer *buffer_info;
  1460. struct pch_gbe_rx_desc *rx_desc;
  1461. u32 length;
  1462. unsigned int i;
  1463. unsigned int cleaned_count = 0;
  1464. bool cleaned = false;
  1465. struct sk_buff *skb;
  1466. u8 dma_status;
  1467. u16 gbec_status;
  1468. u32 tcp_ip_status;
  1469. i = rx_ring->next_to_clean;
  1470. while (*work_done < work_to_do) {
  1471. /* Check Rx descriptor status */
  1472. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1473. if (rx_desc->gbec_status == DSC_INIT16)
  1474. break;
  1475. cleaned = true;
  1476. cleaned_count++;
  1477. dma_status = rx_desc->dma_status;
  1478. gbec_status = rx_desc->gbec_status;
  1479. tcp_ip_status = rx_desc->tcp_ip_status;
  1480. rx_desc->gbec_status = DSC_INIT16;
  1481. buffer_info = &rx_ring->buffer_info[i];
  1482. skb = buffer_info->skb;
  1483. buffer_info->skb = NULL;
  1484. /* unmap dma */
  1485. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1486. buffer_info->length, DMA_FROM_DEVICE);
  1487. buffer_info->mapped = false;
  1488. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1489. "TCP:0x%08x] BufInf = 0x%p\n",
  1490. i, dma_status, gbec_status, tcp_ip_status,
  1491. buffer_info);
  1492. /* Error check */
  1493. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1494. adapter->stats.rx_frame_errors++;
  1495. pr_err("Receive Not Octal Error\n");
  1496. } else if (unlikely(gbec_status &
  1497. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1498. adapter->stats.rx_frame_errors++;
  1499. pr_err("Receive Nibble Error\n");
  1500. } else if (unlikely(gbec_status &
  1501. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1502. adapter->stats.rx_crc_errors++;
  1503. pr_err("Receive CRC Error\n");
  1504. } else {
  1505. /* get receive length */
  1506. /* length convert[-3], length includes FCS length */
  1507. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1508. if (rx_desc->rx_words_eob & 0x02)
  1509. length = length - 4;
  1510. /*
  1511. * buffer_info->rx_buffer: [Header:14][payload]
  1512. * skb->data: [Reserve:2][Header:14][payload]
  1513. */
  1514. memcpy(skb->data, buffer_info->rx_buffer, length);
  1515. /* update status of driver */
  1516. adapter->stats.rx_bytes += length;
  1517. adapter->stats.rx_packets++;
  1518. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1519. adapter->stats.multicast++;
  1520. /* Write meta date of skb */
  1521. skb_put(skb, length);
  1522. pch_rx_timestamp(adapter, skb);
  1523. skb->protocol = eth_type_trans(skb, netdev);
  1524. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1525. skb->ip_summed = CHECKSUM_NONE;
  1526. else
  1527. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1528. napi_gro_receive(&adapter->napi, skb);
  1529. (*work_done)++;
  1530. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1531. skb->ip_summed, length);
  1532. }
  1533. /* return some buffers to hardware, one at a time is too slow */
  1534. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1535. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1536. cleaned_count);
  1537. cleaned_count = 0;
  1538. }
  1539. if (++i == rx_ring->count)
  1540. i = 0;
  1541. }
  1542. rx_ring->next_to_clean = i;
  1543. if (cleaned_count)
  1544. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1545. return cleaned;
  1546. }
  1547. /**
  1548. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1549. * @adapter: Board private structure
  1550. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1551. * Returns:
  1552. * 0: Successfully
  1553. * Negative value: Failed
  1554. */
  1555. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1556. struct pch_gbe_tx_ring *tx_ring)
  1557. {
  1558. struct pci_dev *pdev = adapter->pdev;
  1559. struct pch_gbe_tx_desc *tx_desc;
  1560. int size;
  1561. int desNo;
  1562. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1563. tx_ring->buffer_info = vzalloc(size);
  1564. if (!tx_ring->buffer_info)
  1565. return -ENOMEM;
  1566. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1567. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1568. &tx_ring->dma, GFP_KERNEL);
  1569. if (!tx_ring->desc) {
  1570. vfree(tx_ring->buffer_info);
  1571. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1572. return -ENOMEM;
  1573. }
  1574. memset(tx_ring->desc, 0, tx_ring->size);
  1575. tx_ring->next_to_use = 0;
  1576. tx_ring->next_to_clean = 0;
  1577. spin_lock_init(&tx_ring->tx_lock);
  1578. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1579. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1580. tx_desc->gbec_status = DSC_INIT16;
  1581. }
  1582. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1583. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1584. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1585. tx_ring->next_to_clean, tx_ring->next_to_use);
  1586. return 0;
  1587. }
  1588. /**
  1589. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1590. * @adapter: Board private structure
  1591. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1592. * Returns:
  1593. * 0: Successfully
  1594. * Negative value: Failed
  1595. */
  1596. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1597. struct pch_gbe_rx_ring *rx_ring)
  1598. {
  1599. struct pci_dev *pdev = adapter->pdev;
  1600. struct pch_gbe_rx_desc *rx_desc;
  1601. int size;
  1602. int desNo;
  1603. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1604. rx_ring->buffer_info = vzalloc(size);
  1605. if (!rx_ring->buffer_info)
  1606. return -ENOMEM;
  1607. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1608. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1609. &rx_ring->dma, GFP_KERNEL);
  1610. if (!rx_ring->desc) {
  1611. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1612. vfree(rx_ring->buffer_info);
  1613. return -ENOMEM;
  1614. }
  1615. memset(rx_ring->desc, 0, rx_ring->size);
  1616. rx_ring->next_to_clean = 0;
  1617. rx_ring->next_to_use = 0;
  1618. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1619. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1620. rx_desc->gbec_status = DSC_INIT16;
  1621. }
  1622. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1623. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1624. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1625. rx_ring->next_to_clean, rx_ring->next_to_use);
  1626. return 0;
  1627. }
  1628. /**
  1629. * pch_gbe_free_tx_resources - Free Tx Resources
  1630. * @adapter: Board private structure
  1631. * @tx_ring: Tx descriptor ring for a specific queue
  1632. */
  1633. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1634. struct pch_gbe_tx_ring *tx_ring)
  1635. {
  1636. struct pci_dev *pdev = adapter->pdev;
  1637. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1638. vfree(tx_ring->buffer_info);
  1639. tx_ring->buffer_info = NULL;
  1640. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1641. tx_ring->desc = NULL;
  1642. }
  1643. /**
  1644. * pch_gbe_free_rx_resources - Free Rx Resources
  1645. * @adapter: Board private structure
  1646. * @rx_ring: Ring to clean the resources from
  1647. */
  1648. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1649. struct pch_gbe_rx_ring *rx_ring)
  1650. {
  1651. struct pci_dev *pdev = adapter->pdev;
  1652. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1653. vfree(rx_ring->buffer_info);
  1654. rx_ring->buffer_info = NULL;
  1655. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1656. rx_ring->desc = NULL;
  1657. }
  1658. /**
  1659. * pch_gbe_request_irq - Allocate an interrupt line
  1660. * @adapter: Board private structure
  1661. * Returns:
  1662. * 0: Successfully
  1663. * Negative value: Failed
  1664. */
  1665. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1666. {
  1667. struct net_device *netdev = adapter->netdev;
  1668. int err;
  1669. int flags;
  1670. flags = IRQF_SHARED;
  1671. adapter->have_msi = false;
  1672. err = pci_enable_msi(adapter->pdev);
  1673. pr_debug("call pci_enable_msi\n");
  1674. if (err) {
  1675. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1676. } else {
  1677. flags = 0;
  1678. adapter->have_msi = true;
  1679. }
  1680. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1681. flags, netdev->name, netdev);
  1682. if (err)
  1683. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1684. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1685. adapter->have_msi, flags, err);
  1686. return err;
  1687. }
  1688. /**
  1689. * pch_gbe_up - Up GbE network device
  1690. * @adapter: Board private structure
  1691. * Returns:
  1692. * 0: Successfully
  1693. * Negative value: Failed
  1694. */
  1695. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1696. {
  1697. struct net_device *netdev = adapter->netdev;
  1698. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1699. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1700. int err = -EINVAL;
  1701. /* Ensure we have a valid MAC */
  1702. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1703. pr_err("Error: Invalid MAC address\n");
  1704. goto out;
  1705. }
  1706. /* hardware has been reset, we need to reload some things */
  1707. pch_gbe_set_multi(netdev);
  1708. pch_gbe_setup_tctl(adapter);
  1709. pch_gbe_configure_tx(adapter);
  1710. pch_gbe_setup_rctl(adapter);
  1711. pch_gbe_configure_rx(adapter);
  1712. err = pch_gbe_request_irq(adapter);
  1713. if (err) {
  1714. pr_err("Error: can't bring device up - irq request failed\n");
  1715. goto out;
  1716. }
  1717. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1718. if (err) {
  1719. pr_err("Error: can't bring device up - alloc rx buffers pool failed\n");
  1720. goto freeirq;
  1721. }
  1722. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1723. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1724. adapter->tx_queue_len = netdev->tx_queue_len;
  1725. pch_gbe_enable_dma_rx(&adapter->hw);
  1726. pch_gbe_enable_mac_rx(&adapter->hw);
  1727. mod_timer(&adapter->watchdog_timer, jiffies);
  1728. napi_enable(&adapter->napi);
  1729. pch_gbe_irq_enable(adapter);
  1730. netif_start_queue(adapter->netdev);
  1731. return 0;
  1732. freeirq:
  1733. pch_gbe_free_irq(adapter);
  1734. out:
  1735. return err;
  1736. }
  1737. /**
  1738. * pch_gbe_down - Down GbE network device
  1739. * @adapter: Board private structure
  1740. */
  1741. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1742. {
  1743. struct net_device *netdev = adapter->netdev;
  1744. struct pci_dev *pdev = adapter->pdev;
  1745. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1746. /* signal that we're down so the interrupt handler does not
  1747. * reschedule our watchdog timer */
  1748. napi_disable(&adapter->napi);
  1749. atomic_set(&adapter->irq_sem, 0);
  1750. pch_gbe_irq_disable(adapter);
  1751. pch_gbe_free_irq(adapter);
  1752. del_timer_sync(&adapter->watchdog_timer);
  1753. netdev->tx_queue_len = adapter->tx_queue_len;
  1754. netif_carrier_off(netdev);
  1755. netif_stop_queue(netdev);
  1756. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1757. pch_gbe_reset(adapter);
  1758. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1759. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1760. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1761. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1762. rx_ring->rx_buff_pool_logic = 0;
  1763. rx_ring->rx_buff_pool_size = 0;
  1764. rx_ring->rx_buff_pool = NULL;
  1765. }
  1766. /**
  1767. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1768. * @adapter: Board private structure to initialize
  1769. * Returns:
  1770. * 0: Successfully
  1771. * Negative value: Failed
  1772. */
  1773. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1774. {
  1775. struct pch_gbe_hw *hw = &adapter->hw;
  1776. struct net_device *netdev = adapter->netdev;
  1777. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1778. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1779. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1780. /* Initialize the hardware-specific values */
  1781. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1782. pr_err("Hardware Initialization Failure\n");
  1783. return -EIO;
  1784. }
  1785. if (pch_gbe_alloc_queues(adapter)) {
  1786. pr_err("Unable to allocate memory for queues\n");
  1787. return -ENOMEM;
  1788. }
  1789. spin_lock_init(&adapter->hw.miim_lock);
  1790. spin_lock_init(&adapter->stats_lock);
  1791. spin_lock_init(&adapter->ethtool_lock);
  1792. atomic_set(&adapter->irq_sem, 0);
  1793. pch_gbe_irq_disable(adapter);
  1794. pch_gbe_init_stats(adapter);
  1795. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1796. (u32) adapter->rx_buffer_len,
  1797. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1798. return 0;
  1799. }
  1800. /**
  1801. * pch_gbe_open - Called when a network interface is made active
  1802. * @netdev: Network interface device structure
  1803. * Returns:
  1804. * 0: Successfully
  1805. * Negative value: Failed
  1806. */
  1807. static int pch_gbe_open(struct net_device *netdev)
  1808. {
  1809. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1810. struct pch_gbe_hw *hw = &adapter->hw;
  1811. int err;
  1812. /* allocate transmit descriptors */
  1813. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1814. if (err)
  1815. goto err_setup_tx;
  1816. /* allocate receive descriptors */
  1817. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1818. if (err)
  1819. goto err_setup_rx;
  1820. pch_gbe_hal_power_up_phy(hw);
  1821. err = pch_gbe_up(adapter);
  1822. if (err)
  1823. goto err_up;
  1824. pr_debug("Success End\n");
  1825. return 0;
  1826. err_up:
  1827. if (!adapter->wake_up_evt)
  1828. pch_gbe_hal_power_down_phy(hw);
  1829. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1830. err_setup_rx:
  1831. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1832. err_setup_tx:
  1833. pch_gbe_reset(adapter);
  1834. pr_err("Error End\n");
  1835. return err;
  1836. }
  1837. /**
  1838. * pch_gbe_stop - Disables a network interface
  1839. * @netdev: Network interface device structure
  1840. * Returns:
  1841. * 0: Successfully
  1842. */
  1843. static int pch_gbe_stop(struct net_device *netdev)
  1844. {
  1845. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1846. struct pch_gbe_hw *hw = &adapter->hw;
  1847. pch_gbe_down(adapter);
  1848. if (!adapter->wake_up_evt)
  1849. pch_gbe_hal_power_down_phy(hw);
  1850. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1851. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1852. return 0;
  1853. }
  1854. /**
  1855. * pch_gbe_xmit_frame - Packet transmitting start
  1856. * @skb: Socket buffer structure
  1857. * @netdev: Network interface device structure
  1858. * Returns:
  1859. * - NETDEV_TX_OK: Normal end
  1860. * - NETDEV_TX_BUSY: Error end
  1861. */
  1862. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1863. {
  1864. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1865. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1866. unsigned long flags;
  1867. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1868. /* Collision - tell upper layer to requeue */
  1869. return NETDEV_TX_LOCKED;
  1870. }
  1871. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1872. netif_stop_queue(netdev);
  1873. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1874. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1875. tx_ring->next_to_use, tx_ring->next_to_clean);
  1876. return NETDEV_TX_BUSY;
  1877. }
  1878. /* CRC,ITAG no support */
  1879. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1880. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1881. return NETDEV_TX_OK;
  1882. }
  1883. /**
  1884. * pch_gbe_get_stats - Get System Network Statistics
  1885. * @netdev: Network interface device structure
  1886. * Returns: The current stats
  1887. */
  1888. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1889. {
  1890. /* only return the current stats */
  1891. return &netdev->stats;
  1892. }
  1893. /**
  1894. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1895. * @netdev: Network interface device structure
  1896. */
  1897. static void pch_gbe_set_multi(struct net_device *netdev)
  1898. {
  1899. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1900. struct pch_gbe_hw *hw = &adapter->hw;
  1901. struct netdev_hw_addr *ha;
  1902. u8 *mta_list;
  1903. u32 rctl;
  1904. int i;
  1905. int mc_count;
  1906. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1907. /* Check for Promiscuous and All Multicast modes */
  1908. rctl = ioread32(&hw->reg->RX_MODE);
  1909. mc_count = netdev_mc_count(netdev);
  1910. if ((netdev->flags & IFF_PROMISC)) {
  1911. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1912. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1913. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1914. /* all the multicasting receive permissions */
  1915. rctl |= PCH_GBE_ADD_FIL_EN;
  1916. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1917. } else {
  1918. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1919. /* all the multicasting receive permissions */
  1920. rctl |= PCH_GBE_ADD_FIL_EN;
  1921. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1922. } else {
  1923. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1924. }
  1925. }
  1926. iowrite32(rctl, &hw->reg->RX_MODE);
  1927. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1928. return;
  1929. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1930. if (!mta_list)
  1931. return;
  1932. /* The shared function expects a packed array of only addresses. */
  1933. i = 0;
  1934. netdev_for_each_mc_addr(ha, netdev) {
  1935. if (i == mc_count)
  1936. break;
  1937. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1938. }
  1939. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1940. PCH_GBE_MAR_ENTRIES);
  1941. kfree(mta_list);
  1942. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1943. ioread32(&hw->reg->RX_MODE), mc_count);
  1944. }
  1945. /**
  1946. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1947. * @netdev: Network interface device structure
  1948. * @addr: Pointer to an address structure
  1949. * Returns:
  1950. * 0: Successfully
  1951. * -EADDRNOTAVAIL: Failed
  1952. */
  1953. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1954. {
  1955. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1956. struct sockaddr *skaddr = addr;
  1957. int ret_val;
  1958. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1959. ret_val = -EADDRNOTAVAIL;
  1960. } else {
  1961. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1962. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1963. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1964. ret_val = 0;
  1965. }
  1966. pr_debug("ret_val : 0x%08x\n", ret_val);
  1967. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1968. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1969. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1970. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1971. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1972. return ret_val;
  1973. }
  1974. /**
  1975. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1976. * @netdev: Network interface device structure
  1977. * @new_mtu: New value for maximum frame size
  1978. * Returns:
  1979. * 0: Successfully
  1980. * -EINVAL: Failed
  1981. */
  1982. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1983. {
  1984. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1985. int max_frame;
  1986. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  1987. int err;
  1988. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1989. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1990. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1991. pr_err("Invalid MTU setting\n");
  1992. return -EINVAL;
  1993. }
  1994. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1995. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1996. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1997. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1998. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1999. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2000. else
  2001. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2002. if (netif_running(netdev)) {
  2003. pch_gbe_down(adapter);
  2004. err = pch_gbe_up(adapter);
  2005. if (err) {
  2006. adapter->rx_buffer_len = old_rx_buffer_len;
  2007. pch_gbe_up(adapter);
  2008. return -ENOMEM;
  2009. } else {
  2010. netdev->mtu = new_mtu;
  2011. adapter->hw.mac.max_frame_size = max_frame;
  2012. }
  2013. } else {
  2014. pch_gbe_reset(adapter);
  2015. netdev->mtu = new_mtu;
  2016. adapter->hw.mac.max_frame_size = max_frame;
  2017. }
  2018. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2019. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2020. adapter->hw.mac.max_frame_size);
  2021. return 0;
  2022. }
  2023. /**
  2024. * pch_gbe_set_features - Reset device after features changed
  2025. * @netdev: Network interface device structure
  2026. * @features: New features
  2027. * Returns:
  2028. * 0: HW state updated successfully
  2029. */
  2030. static int pch_gbe_set_features(struct net_device *netdev,
  2031. netdev_features_t features)
  2032. {
  2033. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2034. netdev_features_t changed = features ^ netdev->features;
  2035. if (!(changed & NETIF_F_RXCSUM))
  2036. return 0;
  2037. if (netif_running(netdev))
  2038. pch_gbe_reinit_locked(adapter);
  2039. else
  2040. pch_gbe_reset(adapter);
  2041. return 0;
  2042. }
  2043. /**
  2044. * pch_gbe_ioctl - Controls register through a MII interface
  2045. * @netdev: Network interface device structure
  2046. * @ifr: Pointer to ifr structure
  2047. * @cmd: Control command
  2048. * Returns:
  2049. * 0: Successfully
  2050. * Negative value: Failed
  2051. */
  2052. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2053. {
  2054. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2055. pr_debug("cmd : 0x%04x\n", cmd);
  2056. if (cmd == SIOCSHWTSTAMP)
  2057. return hwtstamp_ioctl(netdev, ifr, cmd);
  2058. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2059. }
  2060. /**
  2061. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2062. * @netdev: Network interface device structure
  2063. */
  2064. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2065. {
  2066. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2067. /* Do the reset outside of interrupt context */
  2068. adapter->stats.tx_timeout_count++;
  2069. schedule_work(&adapter->reset_task);
  2070. }
  2071. /**
  2072. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2073. * @napi: Pointer of polling device struct
  2074. * @budget: The maximum number of a packet
  2075. * Returns:
  2076. * false: Exit the polling mode
  2077. * true: Continue the polling mode
  2078. */
  2079. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2080. {
  2081. struct pch_gbe_adapter *adapter =
  2082. container_of(napi, struct pch_gbe_adapter, napi);
  2083. int work_done = 0;
  2084. bool poll_end_flag = false;
  2085. bool cleaned = false;
  2086. pr_debug("budget : %d\n", budget);
  2087. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2088. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2089. if (cleaned)
  2090. work_done = budget;
  2091. /* If no Tx and not enough Rx work done,
  2092. * exit the polling mode
  2093. */
  2094. if (work_done < budget)
  2095. poll_end_flag = true;
  2096. if (poll_end_flag) {
  2097. napi_complete(napi);
  2098. pch_gbe_irq_enable(adapter);
  2099. }
  2100. if (adapter->rx_stop_flag) {
  2101. adapter->rx_stop_flag = false;
  2102. pch_gbe_enable_dma_rx(&adapter->hw);
  2103. }
  2104. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2105. poll_end_flag, work_done, budget);
  2106. return work_done;
  2107. }
  2108. #ifdef CONFIG_NET_POLL_CONTROLLER
  2109. /**
  2110. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2111. * @netdev: Network interface device structure
  2112. */
  2113. static void pch_gbe_netpoll(struct net_device *netdev)
  2114. {
  2115. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2116. disable_irq(adapter->pdev->irq);
  2117. pch_gbe_intr(adapter->pdev->irq, netdev);
  2118. enable_irq(adapter->pdev->irq);
  2119. }
  2120. #endif
  2121. static const struct net_device_ops pch_gbe_netdev_ops = {
  2122. .ndo_open = pch_gbe_open,
  2123. .ndo_stop = pch_gbe_stop,
  2124. .ndo_start_xmit = pch_gbe_xmit_frame,
  2125. .ndo_get_stats = pch_gbe_get_stats,
  2126. .ndo_set_mac_address = pch_gbe_set_mac,
  2127. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2128. .ndo_change_mtu = pch_gbe_change_mtu,
  2129. .ndo_set_features = pch_gbe_set_features,
  2130. .ndo_do_ioctl = pch_gbe_ioctl,
  2131. .ndo_set_rx_mode = pch_gbe_set_multi,
  2132. #ifdef CONFIG_NET_POLL_CONTROLLER
  2133. .ndo_poll_controller = pch_gbe_netpoll,
  2134. #endif
  2135. };
  2136. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2137. pci_channel_state_t state)
  2138. {
  2139. struct net_device *netdev = pci_get_drvdata(pdev);
  2140. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2141. netif_device_detach(netdev);
  2142. if (netif_running(netdev))
  2143. pch_gbe_down(adapter);
  2144. pci_disable_device(pdev);
  2145. /* Request a slot slot reset. */
  2146. return PCI_ERS_RESULT_NEED_RESET;
  2147. }
  2148. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2149. {
  2150. struct net_device *netdev = pci_get_drvdata(pdev);
  2151. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2152. struct pch_gbe_hw *hw = &adapter->hw;
  2153. if (pci_enable_device(pdev)) {
  2154. pr_err("Cannot re-enable PCI device after reset\n");
  2155. return PCI_ERS_RESULT_DISCONNECT;
  2156. }
  2157. pci_set_master(pdev);
  2158. pci_enable_wake(pdev, PCI_D0, 0);
  2159. pch_gbe_hal_power_up_phy(hw);
  2160. pch_gbe_reset(adapter);
  2161. /* Clear wake up status */
  2162. pch_gbe_mac_set_wol_event(hw, 0);
  2163. return PCI_ERS_RESULT_RECOVERED;
  2164. }
  2165. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2166. {
  2167. struct net_device *netdev = pci_get_drvdata(pdev);
  2168. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2169. if (netif_running(netdev)) {
  2170. if (pch_gbe_up(adapter)) {
  2171. pr_debug("can't bring device back up after reset\n");
  2172. return;
  2173. }
  2174. }
  2175. netif_device_attach(netdev);
  2176. }
  2177. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2178. {
  2179. struct net_device *netdev = pci_get_drvdata(pdev);
  2180. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2181. struct pch_gbe_hw *hw = &adapter->hw;
  2182. u32 wufc = adapter->wake_up_evt;
  2183. int retval = 0;
  2184. netif_device_detach(netdev);
  2185. if (netif_running(netdev))
  2186. pch_gbe_down(adapter);
  2187. if (wufc) {
  2188. pch_gbe_set_multi(netdev);
  2189. pch_gbe_setup_rctl(adapter);
  2190. pch_gbe_configure_rx(adapter);
  2191. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2192. hw->mac.link_duplex);
  2193. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2194. hw->mac.link_duplex);
  2195. pch_gbe_mac_set_wol_event(hw, wufc);
  2196. pci_disable_device(pdev);
  2197. } else {
  2198. pch_gbe_hal_power_down_phy(hw);
  2199. pch_gbe_mac_set_wol_event(hw, wufc);
  2200. pci_disable_device(pdev);
  2201. }
  2202. return retval;
  2203. }
  2204. #ifdef CONFIG_PM
  2205. static int pch_gbe_suspend(struct device *device)
  2206. {
  2207. struct pci_dev *pdev = to_pci_dev(device);
  2208. return __pch_gbe_suspend(pdev);
  2209. }
  2210. static int pch_gbe_resume(struct device *device)
  2211. {
  2212. struct pci_dev *pdev = to_pci_dev(device);
  2213. struct net_device *netdev = pci_get_drvdata(pdev);
  2214. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2215. struct pch_gbe_hw *hw = &adapter->hw;
  2216. u32 err;
  2217. err = pci_enable_device(pdev);
  2218. if (err) {
  2219. pr_err("Cannot enable PCI device from suspend\n");
  2220. return err;
  2221. }
  2222. pci_set_master(pdev);
  2223. pch_gbe_hal_power_up_phy(hw);
  2224. pch_gbe_reset(adapter);
  2225. /* Clear wake on lan control and status */
  2226. pch_gbe_mac_set_wol_event(hw, 0);
  2227. if (netif_running(netdev))
  2228. pch_gbe_up(adapter);
  2229. netif_device_attach(netdev);
  2230. return 0;
  2231. }
  2232. #endif /* CONFIG_PM */
  2233. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2234. {
  2235. __pch_gbe_suspend(pdev);
  2236. if (system_state == SYSTEM_POWER_OFF) {
  2237. pci_wake_from_d3(pdev, true);
  2238. pci_set_power_state(pdev, PCI_D3hot);
  2239. }
  2240. }
  2241. static void pch_gbe_remove(struct pci_dev *pdev)
  2242. {
  2243. struct net_device *netdev = pci_get_drvdata(pdev);
  2244. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2245. cancel_work_sync(&adapter->reset_task);
  2246. unregister_netdev(netdev);
  2247. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2248. kfree(adapter->tx_ring);
  2249. kfree(adapter->rx_ring);
  2250. iounmap(adapter->hw.reg);
  2251. pci_release_regions(pdev);
  2252. free_netdev(netdev);
  2253. pci_disable_device(pdev);
  2254. }
  2255. static int pch_gbe_probe(struct pci_dev *pdev,
  2256. const struct pci_device_id *pci_id)
  2257. {
  2258. struct net_device *netdev;
  2259. struct pch_gbe_adapter *adapter;
  2260. int ret;
  2261. ret = pci_enable_device(pdev);
  2262. if (ret)
  2263. return ret;
  2264. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2265. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2266. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2267. if (ret) {
  2268. ret = pci_set_consistent_dma_mask(pdev,
  2269. DMA_BIT_MASK(32));
  2270. if (ret) {
  2271. dev_err(&pdev->dev, "ERR: No usable DMA "
  2272. "configuration, aborting\n");
  2273. goto err_disable_device;
  2274. }
  2275. }
  2276. }
  2277. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2278. if (ret) {
  2279. dev_err(&pdev->dev,
  2280. "ERR: Can't reserve PCI I/O and memory resources\n");
  2281. goto err_disable_device;
  2282. }
  2283. pci_set_master(pdev);
  2284. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2285. if (!netdev) {
  2286. ret = -ENOMEM;
  2287. goto err_release_pci;
  2288. }
  2289. SET_NETDEV_DEV(netdev, &pdev->dev);
  2290. pci_set_drvdata(pdev, netdev);
  2291. adapter = netdev_priv(netdev);
  2292. adapter->netdev = netdev;
  2293. adapter->pdev = pdev;
  2294. adapter->hw.back = adapter;
  2295. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2296. if (!adapter->hw.reg) {
  2297. ret = -EIO;
  2298. dev_err(&pdev->dev, "Can't ioremap\n");
  2299. goto err_free_netdev;
  2300. }
  2301. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2302. PCI_DEVFN(12, 4));
  2303. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2304. pr_err("Bad ptp filter\n");
  2305. return -EINVAL;
  2306. }
  2307. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2308. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2309. netif_napi_add(netdev, &adapter->napi,
  2310. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2311. netdev->hw_features = NETIF_F_RXCSUM |
  2312. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2313. netdev->features = netdev->hw_features;
  2314. pch_gbe_set_ethtool_ops(netdev);
  2315. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2316. pch_gbe_mac_reset_hw(&adapter->hw);
  2317. /* setup the private structure */
  2318. ret = pch_gbe_sw_init(adapter);
  2319. if (ret)
  2320. goto err_iounmap;
  2321. /* Initialize PHY */
  2322. ret = pch_gbe_init_phy(adapter);
  2323. if (ret) {
  2324. dev_err(&pdev->dev, "PHY initialize error\n");
  2325. goto err_free_adapter;
  2326. }
  2327. pch_gbe_hal_get_bus_info(&adapter->hw);
  2328. /* Read the MAC address. and store to the private data */
  2329. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2330. if (ret) {
  2331. dev_err(&pdev->dev, "MAC address Read Error\n");
  2332. goto err_free_adapter;
  2333. }
  2334. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2335. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2336. /*
  2337. * If the MAC is invalid (or just missing), display a warning
  2338. * but do not abort setting up the device. pch_gbe_up will
  2339. * prevent the interface from being brought up until a valid MAC
  2340. * is set.
  2341. */
  2342. dev_err(&pdev->dev, "Invalid MAC address, "
  2343. "interface disabled.\n");
  2344. }
  2345. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2346. (unsigned long)adapter);
  2347. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2348. pch_gbe_check_options(adapter);
  2349. /* initialize the wol settings based on the eeprom settings */
  2350. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2351. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2352. /* reset the hardware with the new settings */
  2353. pch_gbe_reset(adapter);
  2354. ret = register_netdev(netdev);
  2355. if (ret)
  2356. goto err_free_adapter;
  2357. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2358. netif_carrier_off(netdev);
  2359. netif_stop_queue(netdev);
  2360. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2361. device_set_wakeup_enable(&pdev->dev, 1);
  2362. return 0;
  2363. err_free_adapter:
  2364. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2365. kfree(adapter->tx_ring);
  2366. kfree(adapter->rx_ring);
  2367. err_iounmap:
  2368. iounmap(adapter->hw.reg);
  2369. err_free_netdev:
  2370. free_netdev(netdev);
  2371. err_release_pci:
  2372. pci_release_regions(pdev);
  2373. err_disable_device:
  2374. pci_disable_device(pdev);
  2375. return ret;
  2376. }
  2377. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2378. {.vendor = PCI_VENDOR_ID_INTEL,
  2379. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2380. .subvendor = PCI_ANY_ID,
  2381. .subdevice = PCI_ANY_ID,
  2382. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2383. .class_mask = (0xFFFF00)
  2384. },
  2385. {.vendor = PCI_VENDOR_ID_ROHM,
  2386. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2387. .subvendor = PCI_ANY_ID,
  2388. .subdevice = PCI_ANY_ID,
  2389. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2390. .class_mask = (0xFFFF00)
  2391. },
  2392. {.vendor = PCI_VENDOR_ID_ROHM,
  2393. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2394. .subvendor = PCI_ANY_ID,
  2395. .subdevice = PCI_ANY_ID,
  2396. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2397. .class_mask = (0xFFFF00)
  2398. },
  2399. /* required last entry */
  2400. {0}
  2401. };
  2402. #ifdef CONFIG_PM
  2403. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2404. .suspend = pch_gbe_suspend,
  2405. .resume = pch_gbe_resume,
  2406. .freeze = pch_gbe_suspend,
  2407. .thaw = pch_gbe_resume,
  2408. .poweroff = pch_gbe_suspend,
  2409. .restore = pch_gbe_resume,
  2410. };
  2411. #endif
  2412. static const struct pci_error_handlers pch_gbe_err_handler = {
  2413. .error_detected = pch_gbe_io_error_detected,
  2414. .slot_reset = pch_gbe_io_slot_reset,
  2415. .resume = pch_gbe_io_resume
  2416. };
  2417. static struct pci_driver pch_gbe_driver = {
  2418. .name = KBUILD_MODNAME,
  2419. .id_table = pch_gbe_pcidev_id,
  2420. .probe = pch_gbe_probe,
  2421. .remove = pch_gbe_remove,
  2422. #ifdef CONFIG_PM
  2423. .driver.pm = &pch_gbe_pm_ops,
  2424. #endif
  2425. .shutdown = pch_gbe_shutdown,
  2426. .err_handler = &pch_gbe_err_handler
  2427. };
  2428. static int __init pch_gbe_init_module(void)
  2429. {
  2430. int ret;
  2431. pr_info("EG20T PCH Gigabit Ethernet Driver - version %s\n",DRV_VERSION);
  2432. ret = pci_register_driver(&pch_gbe_driver);
  2433. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2434. if (copybreak == 0) {
  2435. pr_info("copybreak disabled\n");
  2436. } else {
  2437. pr_info("copybreak enabled for packets <= %u bytes\n",
  2438. copybreak);
  2439. }
  2440. }
  2441. return ret;
  2442. }
  2443. static void __exit pch_gbe_exit_module(void)
  2444. {
  2445. pci_unregister_driver(&pch_gbe_driver);
  2446. }
  2447. module_init(pch_gbe_init_module);
  2448. module_exit(pch_gbe_exit_module);
  2449. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2450. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2451. MODULE_LICENSE("GPL");
  2452. MODULE_VERSION(DRV_VERSION);
  2453. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2454. module_param(copybreak, uint, 0644);
  2455. MODULE_PARM_DESC(copybreak,
  2456. "Maximum size of packet that is copied to a new buffer on receive");
  2457. /* pch_gbe_main.c */