myri10ge.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2011 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  41. #include <linux/tcp.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/string.h>
  45. #include <linux/module.h>
  46. #include <linux/pci.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/if_ether.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/dca.h>
  52. #include <linux/ip.h>
  53. #include <linux/inet.h>
  54. #include <linux/in.h>
  55. #include <linux/ethtool.h>
  56. #include <linux/firmware.h>
  57. #include <linux/delay.h>
  58. #include <linux/timer.h>
  59. #include <linux/vmalloc.h>
  60. #include <linux/crc32.h>
  61. #include <linux/moduleparam.h>
  62. #include <linux/io.h>
  63. #include <linux/log2.h>
  64. #include <linux/slab.h>
  65. #include <linux/prefetch.h>
  66. #include <net/checksum.h>
  67. #include <net/ip.h>
  68. #include <net/tcp.h>
  69. #include <asm/byteorder.h>
  70. #include <asm/io.h>
  71. #include <asm/processor.h>
  72. #ifdef CONFIG_MTRR
  73. #include <asm/mtrr.h>
  74. #endif
  75. #include "myri10ge_mcp.h"
  76. #include "myri10ge_mcp_gen_header.h"
  77. #define MYRI10GE_VERSION_STR "1.5.3-1.534"
  78. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  79. MODULE_AUTHOR("Maintainer: help@myri.com");
  80. MODULE_VERSION(MYRI10GE_VERSION_STR);
  81. MODULE_LICENSE("Dual BSD/GPL");
  82. #define MYRI10GE_MAX_ETHER_MTU 9014
  83. #define MYRI10GE_ETH_STOPPED 0
  84. #define MYRI10GE_ETH_STOPPING 1
  85. #define MYRI10GE_ETH_STARTING 2
  86. #define MYRI10GE_ETH_RUNNING 3
  87. #define MYRI10GE_ETH_OPEN_FAILED 4
  88. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  89. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  90. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  91. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  92. #define MYRI10GE_ALLOC_ORDER 0
  93. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  94. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  95. #define MYRI10GE_MAX_SLICES 32
  96. struct myri10ge_rx_buffer_state {
  97. struct page *page;
  98. int page_offset;
  99. DEFINE_DMA_UNMAP_ADDR(bus);
  100. DEFINE_DMA_UNMAP_LEN(len);
  101. };
  102. struct myri10ge_tx_buffer_state {
  103. struct sk_buff *skb;
  104. int last;
  105. DEFINE_DMA_UNMAP_ADDR(bus);
  106. DEFINE_DMA_UNMAP_LEN(len);
  107. };
  108. struct myri10ge_cmd {
  109. u32 data0;
  110. u32 data1;
  111. u32 data2;
  112. };
  113. struct myri10ge_rx_buf {
  114. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  115. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  116. struct myri10ge_rx_buffer_state *info;
  117. struct page *page;
  118. dma_addr_t bus;
  119. int page_offset;
  120. int cnt;
  121. int fill_cnt;
  122. int alloc_fail;
  123. int mask; /* number of rx slots -1 */
  124. int watchdog_needed;
  125. };
  126. struct myri10ge_tx_buf {
  127. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  128. __be32 __iomem *send_go; /* "go" doorbell ptr */
  129. __be32 __iomem *send_stop; /* "stop" doorbell ptr */
  130. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  131. char *req_bytes;
  132. struct myri10ge_tx_buffer_state *info;
  133. int mask; /* number of transmit slots -1 */
  134. int req ____cacheline_aligned; /* transmit slots submitted */
  135. int pkt_start; /* packets started */
  136. int stop_queue;
  137. int linearized;
  138. int done ____cacheline_aligned; /* transmit slots completed */
  139. int pkt_done; /* packets completed */
  140. int wake_queue;
  141. int queue_active;
  142. };
  143. struct myri10ge_rx_done {
  144. struct mcp_slot *entry;
  145. dma_addr_t bus;
  146. int cnt;
  147. int idx;
  148. };
  149. struct myri10ge_slice_netstats {
  150. unsigned long rx_packets;
  151. unsigned long tx_packets;
  152. unsigned long rx_bytes;
  153. unsigned long tx_bytes;
  154. unsigned long rx_dropped;
  155. unsigned long tx_dropped;
  156. };
  157. struct myri10ge_slice_state {
  158. struct myri10ge_tx_buf tx; /* transmit ring */
  159. struct myri10ge_rx_buf rx_small;
  160. struct myri10ge_rx_buf rx_big;
  161. struct myri10ge_rx_done rx_done;
  162. struct net_device *dev;
  163. struct napi_struct napi;
  164. struct myri10ge_priv *mgp;
  165. struct myri10ge_slice_netstats stats;
  166. __be32 __iomem *irq_claim;
  167. struct mcp_irq_data *fw_stats;
  168. dma_addr_t fw_stats_bus;
  169. int watchdog_tx_done;
  170. int watchdog_tx_req;
  171. int watchdog_rx_done;
  172. int stuck;
  173. #ifdef CONFIG_MYRI10GE_DCA
  174. int cached_dca_tag;
  175. int cpu;
  176. __be32 __iomem *dca_tag;
  177. #endif
  178. char irq_desc[32];
  179. };
  180. struct myri10ge_priv {
  181. struct myri10ge_slice_state *ss;
  182. int tx_boundary; /* boundary transmits cannot cross */
  183. int num_slices;
  184. int running; /* running? */
  185. int small_bytes;
  186. int big_bytes;
  187. int max_intr_slots;
  188. struct net_device *dev;
  189. u8 __iomem *sram;
  190. int sram_size;
  191. unsigned long board_span;
  192. unsigned long iomem_base;
  193. __be32 __iomem *irq_deassert;
  194. char *mac_addr_string;
  195. struct mcp_cmd_response *cmd;
  196. dma_addr_t cmd_bus;
  197. struct pci_dev *pdev;
  198. int msi_enabled;
  199. int msix_enabled;
  200. struct msix_entry *msix_vectors;
  201. #ifdef CONFIG_MYRI10GE_DCA
  202. int dca_enabled;
  203. int relaxed_order;
  204. #endif
  205. u32 link_state;
  206. unsigned int rdma_tags_available;
  207. int intr_coal_delay;
  208. __be32 __iomem *intr_coal_delay_ptr;
  209. int mtrr;
  210. int wc_enabled;
  211. int down_cnt;
  212. wait_queue_head_t down_wq;
  213. struct work_struct watchdog_work;
  214. struct timer_list watchdog_timer;
  215. int watchdog_resets;
  216. int watchdog_pause;
  217. int pause;
  218. bool fw_name_allocated;
  219. char *fw_name;
  220. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  221. char *product_code_string;
  222. char fw_version[128];
  223. int fw_ver_major;
  224. int fw_ver_minor;
  225. int fw_ver_tiny;
  226. int adopted_rx_filter_bug;
  227. u8 mac_addr[6]; /* eeprom mac address */
  228. unsigned long serial_number;
  229. int vendor_specific_offset;
  230. int fw_multicast_support;
  231. u32 features;
  232. u32 max_tso6;
  233. u32 read_dma;
  234. u32 write_dma;
  235. u32 read_write_dma;
  236. u32 link_changes;
  237. u32 msg_enable;
  238. unsigned int board_number;
  239. int rebooted;
  240. };
  241. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  242. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  243. static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
  244. static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
  245. MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
  246. MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
  247. MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
  248. MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
  249. /* Careful: must be accessed under kparam_block_sysfs_write */
  250. static char *myri10ge_fw_name = NULL;
  251. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  252. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
  253. #define MYRI10GE_MAX_BOARDS 8
  254. static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
  255. {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
  256. module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
  257. 0444);
  258. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
  259. static int myri10ge_ecrc_enable = 1;
  260. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  261. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
  262. static int myri10ge_small_bytes = -1; /* -1 == auto */
  263. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  264. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
  265. static int myri10ge_msi = 1; /* enable msi by default */
  266. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  267. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
  268. static int myri10ge_intr_coal_delay = 75;
  269. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  270. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
  271. static int myri10ge_flow_control = 1;
  272. module_param(myri10ge_flow_control, int, S_IRUGO);
  273. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
  274. static int myri10ge_deassert_wait = 1;
  275. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  276. MODULE_PARM_DESC(myri10ge_deassert_wait,
  277. "Wait when deasserting legacy interrupts");
  278. static int myri10ge_force_firmware = 0;
  279. module_param(myri10ge_force_firmware, int, S_IRUGO);
  280. MODULE_PARM_DESC(myri10ge_force_firmware,
  281. "Force firmware to assume aligned completions");
  282. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  283. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  284. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
  285. static int myri10ge_napi_weight = 64;
  286. module_param(myri10ge_napi_weight, int, S_IRUGO);
  287. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
  288. static int myri10ge_watchdog_timeout = 1;
  289. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  290. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
  291. static int myri10ge_max_irq_loops = 1048576;
  292. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  293. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  294. "Set stuck legacy IRQ detection threshold");
  295. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  296. static int myri10ge_debug = -1; /* defaults above */
  297. module_param(myri10ge_debug, int, 0);
  298. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  299. static int myri10ge_fill_thresh = 256;
  300. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  301. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
  302. static int myri10ge_reset_recover = 1;
  303. static int myri10ge_max_slices = 1;
  304. module_param(myri10ge_max_slices, int, S_IRUGO);
  305. MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
  306. static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
  307. module_param(myri10ge_rss_hash, int, S_IRUGO);
  308. MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
  309. static int myri10ge_dca = 1;
  310. module_param(myri10ge_dca, int, S_IRUGO);
  311. MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
  312. #define MYRI10GE_FW_OFFSET 1024*1024
  313. #define MYRI10GE_HIGHPART_TO_U32(X) \
  314. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  315. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  316. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  317. static void myri10ge_set_multicast_list(struct net_device *dev);
  318. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  319. struct net_device *dev);
  320. static inline void put_be32(__be32 val, __be32 __iomem * p)
  321. {
  322. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  323. }
  324. static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
  325. struct rtnl_link_stats64 *stats);
  326. static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
  327. {
  328. if (mgp->fw_name_allocated)
  329. kfree(mgp->fw_name);
  330. mgp->fw_name = name;
  331. mgp->fw_name_allocated = allocated;
  332. }
  333. static int
  334. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  335. struct myri10ge_cmd *data, int atomic)
  336. {
  337. struct mcp_cmd *buf;
  338. char buf_bytes[sizeof(*buf) + 8];
  339. struct mcp_cmd_response *response = mgp->cmd;
  340. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  341. u32 dma_low, dma_high, result, value;
  342. int sleep_total = 0;
  343. /* ensure buf is aligned to 8 bytes */
  344. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  345. buf->data0 = htonl(data->data0);
  346. buf->data1 = htonl(data->data1);
  347. buf->data2 = htonl(data->data2);
  348. buf->cmd = htonl(cmd);
  349. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  350. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  351. buf->response_addr.low = htonl(dma_low);
  352. buf->response_addr.high = htonl(dma_high);
  353. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  354. mb();
  355. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  356. /* wait up to 15ms. Longest command is the DMA benchmark,
  357. * which is capped at 5ms, but runs from a timeout handler
  358. * that runs every 7.8ms. So a 15ms timeout leaves us with
  359. * a 2.2ms margin
  360. */
  361. if (atomic) {
  362. /* if atomic is set, do not sleep,
  363. * and try to get the completion quickly
  364. * (1ms will be enough for those commands) */
  365. for (sleep_total = 0;
  366. sleep_total < 1000 &&
  367. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  368. sleep_total += 10) {
  369. udelay(10);
  370. mb();
  371. }
  372. } else {
  373. /* use msleep for most command */
  374. for (sleep_total = 0;
  375. sleep_total < 15 &&
  376. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  377. sleep_total++)
  378. msleep(1);
  379. }
  380. result = ntohl(response->result);
  381. value = ntohl(response->data);
  382. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  383. if (result == 0) {
  384. data->data0 = value;
  385. return 0;
  386. } else if (result == MXGEFW_CMD_UNKNOWN) {
  387. return -ENOSYS;
  388. } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
  389. return -E2BIG;
  390. } else if (result == MXGEFW_CMD_ERROR_RANGE &&
  391. cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
  392. (data->
  393. data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
  394. 0) {
  395. return -ERANGE;
  396. } else {
  397. dev_err(&mgp->pdev->dev,
  398. "command %d failed, result = %d\n",
  399. cmd, result);
  400. return -ENXIO;
  401. }
  402. }
  403. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  404. cmd, result);
  405. return -EAGAIN;
  406. }
  407. /*
  408. * The eeprom strings on the lanaiX have the format
  409. * SN=x\0
  410. * MAC=x:x:x:x:x:x\0
  411. * PT:ddd mmm xx xx:xx:xx xx\0
  412. * PV:ddd mmm xx xx:xx:xx xx\0
  413. */
  414. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  415. {
  416. char *ptr, *limit;
  417. int i;
  418. ptr = mgp->eeprom_strings;
  419. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  420. while (*ptr != '\0' && ptr < limit) {
  421. if (memcmp(ptr, "MAC=", 4) == 0) {
  422. ptr += 4;
  423. mgp->mac_addr_string = ptr;
  424. for (i = 0; i < 6; i++) {
  425. if ((ptr + 2) > limit)
  426. goto abort;
  427. mgp->mac_addr[i] =
  428. simple_strtoul(ptr, &ptr, 16);
  429. ptr += 1;
  430. }
  431. }
  432. if (memcmp(ptr, "PC=", 3) == 0) {
  433. ptr += 3;
  434. mgp->product_code_string = ptr;
  435. }
  436. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  437. ptr += 3;
  438. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  439. }
  440. while (ptr < limit && *ptr++) ;
  441. }
  442. return 0;
  443. abort:
  444. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  445. return -ENXIO;
  446. }
  447. /*
  448. * Enable or disable periodic RDMAs from the host to make certain
  449. * chipsets resend dropped PCIe messages
  450. */
  451. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  452. {
  453. char __iomem *submit;
  454. __be32 buf[16] __attribute__ ((__aligned__(8)));
  455. u32 dma_low, dma_high;
  456. int i;
  457. /* clear confirmation addr */
  458. mgp->cmd->data = 0;
  459. mb();
  460. /* send a rdma command to the PCIe engine, and wait for the
  461. * response in the confirmation address. The firmware should
  462. * write a -1 there to indicate it is alive and well
  463. */
  464. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  465. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  466. buf[0] = htonl(dma_high); /* confirm addr MSW */
  467. buf[1] = htonl(dma_low); /* confirm addr LSW */
  468. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  469. buf[3] = htonl(dma_high); /* dummy addr MSW */
  470. buf[4] = htonl(dma_low); /* dummy addr LSW */
  471. buf[5] = htonl(enable); /* enable? */
  472. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  473. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  474. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  475. msleep(1);
  476. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  477. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  478. (enable ? "enable" : "disable"));
  479. }
  480. static int
  481. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  482. struct mcp_gen_header *hdr)
  483. {
  484. struct device *dev = &mgp->pdev->dev;
  485. /* check firmware type */
  486. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  487. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  488. return -EINVAL;
  489. }
  490. /* save firmware version for ethtool */
  491. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  492. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  493. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  494. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
  495. mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  496. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  497. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  498. MXGEFW_VERSION_MINOR);
  499. return -EINVAL;
  500. }
  501. return 0;
  502. }
  503. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  504. {
  505. unsigned crc, reread_crc;
  506. const struct firmware *fw;
  507. struct device *dev = &mgp->pdev->dev;
  508. unsigned char *fw_readback;
  509. struct mcp_gen_header *hdr;
  510. size_t hdr_offset;
  511. int status;
  512. unsigned i;
  513. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  514. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  515. mgp->fw_name);
  516. status = -EINVAL;
  517. goto abort_with_nothing;
  518. }
  519. /* check size */
  520. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  521. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  522. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  523. status = -EINVAL;
  524. goto abort_with_fw;
  525. }
  526. /* check id */
  527. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  528. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  529. dev_err(dev, "Bad firmware file\n");
  530. status = -EINVAL;
  531. goto abort_with_fw;
  532. }
  533. hdr = (void *)(fw->data + hdr_offset);
  534. status = myri10ge_validate_firmware(mgp, hdr);
  535. if (status != 0)
  536. goto abort_with_fw;
  537. crc = crc32(~0, fw->data, fw->size);
  538. for (i = 0; i < fw->size; i += 256) {
  539. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  540. fw->data + i,
  541. min(256U, (unsigned)(fw->size - i)));
  542. mb();
  543. readb(mgp->sram);
  544. }
  545. fw_readback = vmalloc(fw->size);
  546. if (!fw_readback) {
  547. status = -ENOMEM;
  548. goto abort_with_fw;
  549. }
  550. /* corruption checking is good for parity recovery and buggy chipset */
  551. memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  552. reread_crc = crc32(~0, fw_readback, fw->size);
  553. vfree(fw_readback);
  554. if (crc != reread_crc) {
  555. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  556. (unsigned)fw->size, reread_crc, crc);
  557. status = -EIO;
  558. goto abort_with_fw;
  559. }
  560. *size = (u32) fw->size;
  561. abort_with_fw:
  562. release_firmware(fw);
  563. abort_with_nothing:
  564. return status;
  565. }
  566. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  567. {
  568. struct mcp_gen_header *hdr;
  569. struct device *dev = &mgp->pdev->dev;
  570. const size_t bytes = sizeof(struct mcp_gen_header);
  571. size_t hdr_offset;
  572. int status;
  573. /* find running firmware header */
  574. hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  575. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  576. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  577. (int)hdr_offset);
  578. return -EIO;
  579. }
  580. /* copy header of running firmware from SRAM to host memory to
  581. * validate firmware */
  582. hdr = kmalloc(bytes, GFP_KERNEL);
  583. if (hdr == NULL)
  584. return -ENOMEM;
  585. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  586. status = myri10ge_validate_firmware(mgp, hdr);
  587. kfree(hdr);
  588. /* check to see if adopted firmware has bug where adopting
  589. * it will cause broadcasts to be filtered unless the NIC
  590. * is kept in ALLMULTI mode */
  591. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  592. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  593. mgp->adopted_rx_filter_bug = 1;
  594. dev_warn(dev, "Adopting fw %d.%d.%d: "
  595. "working around rx filter bug\n",
  596. mgp->fw_ver_major, mgp->fw_ver_minor,
  597. mgp->fw_ver_tiny);
  598. }
  599. return status;
  600. }
  601. static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
  602. {
  603. struct myri10ge_cmd cmd;
  604. int status;
  605. /* probe for IPv6 TSO support */
  606. mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  607. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
  608. &cmd, 0);
  609. if (status == 0) {
  610. mgp->max_tso6 = cmd.data0;
  611. mgp->features |= NETIF_F_TSO6;
  612. }
  613. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  614. if (status != 0) {
  615. dev_err(&mgp->pdev->dev,
  616. "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
  617. return -ENXIO;
  618. }
  619. mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
  620. return 0;
  621. }
  622. static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
  623. {
  624. char __iomem *submit;
  625. __be32 buf[16] __attribute__ ((__aligned__(8)));
  626. u32 dma_low, dma_high, size;
  627. int status, i;
  628. size = 0;
  629. status = myri10ge_load_hotplug_firmware(mgp, &size);
  630. if (status) {
  631. if (!adopt)
  632. return status;
  633. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  634. /* Do not attempt to adopt firmware if there
  635. * was a bad crc */
  636. if (status == -EIO)
  637. return status;
  638. status = myri10ge_adopt_running_firmware(mgp);
  639. if (status != 0) {
  640. dev_err(&mgp->pdev->dev,
  641. "failed to adopt running firmware\n");
  642. return status;
  643. }
  644. dev_info(&mgp->pdev->dev,
  645. "Successfully adopted running firmware\n");
  646. if (mgp->tx_boundary == 4096) {
  647. dev_warn(&mgp->pdev->dev,
  648. "Using firmware currently running on NIC"
  649. ". For optimal\n");
  650. dev_warn(&mgp->pdev->dev,
  651. "performance consider loading optimized "
  652. "firmware\n");
  653. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  654. }
  655. set_fw_name(mgp, "adopted", false);
  656. mgp->tx_boundary = 2048;
  657. myri10ge_dummy_rdma(mgp, 1);
  658. status = myri10ge_get_firmware_capabilities(mgp);
  659. return status;
  660. }
  661. /* clear confirmation addr */
  662. mgp->cmd->data = 0;
  663. mb();
  664. /* send a reload command to the bootstrap MCP, and wait for the
  665. * response in the confirmation address. The firmware should
  666. * write a -1 there to indicate it is alive and well
  667. */
  668. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  669. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  670. buf[0] = htonl(dma_high); /* confirm addr MSW */
  671. buf[1] = htonl(dma_low); /* confirm addr LSW */
  672. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  673. /* FIX: All newest firmware should un-protect the bottom of
  674. * the sram before handoff. However, the very first interfaces
  675. * do not. Therefore the handoff copy must skip the first 8 bytes
  676. */
  677. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  678. buf[4] = htonl(size - 8); /* length of code */
  679. buf[5] = htonl(8); /* where to copy to */
  680. buf[6] = htonl(0); /* where to jump to */
  681. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  682. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  683. mb();
  684. msleep(1);
  685. mb();
  686. i = 0;
  687. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
  688. msleep(1 << i);
  689. i++;
  690. }
  691. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  692. dev_err(&mgp->pdev->dev, "handoff failed\n");
  693. return -ENXIO;
  694. }
  695. myri10ge_dummy_rdma(mgp, 1);
  696. status = myri10ge_get_firmware_capabilities(mgp);
  697. return status;
  698. }
  699. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  700. {
  701. struct myri10ge_cmd cmd;
  702. int status;
  703. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  704. | (addr[2] << 8) | addr[3]);
  705. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  706. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  707. return status;
  708. }
  709. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  710. {
  711. struct myri10ge_cmd cmd;
  712. int status, ctl;
  713. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  714. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  715. if (status) {
  716. netdev_err(mgp->dev, "Failed to set flow control mode\n");
  717. return status;
  718. }
  719. mgp->pause = pause;
  720. return 0;
  721. }
  722. static void
  723. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  724. {
  725. struct myri10ge_cmd cmd;
  726. int status, ctl;
  727. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  728. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  729. if (status)
  730. netdev_err(mgp->dev, "Failed to set promisc mode\n");
  731. }
  732. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  733. {
  734. struct myri10ge_cmd cmd;
  735. int status;
  736. u32 len;
  737. struct page *dmatest_page;
  738. dma_addr_t dmatest_bus;
  739. char *test = " ";
  740. dmatest_page = alloc_page(GFP_KERNEL);
  741. if (!dmatest_page)
  742. return -ENOMEM;
  743. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  744. DMA_BIDIRECTIONAL);
  745. /* Run a small DMA test.
  746. * The magic multipliers to the length tell the firmware
  747. * to do DMA read, write, or read+write tests. The
  748. * results are returned in cmd.data0. The upper 16
  749. * bits or the return is the number of transfers completed.
  750. * The lower 16 bits is the time in 0.5us ticks that the
  751. * transfers took to complete.
  752. */
  753. len = mgp->tx_boundary;
  754. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  755. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  756. cmd.data2 = len * 0x10000;
  757. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  758. if (status != 0) {
  759. test = "read";
  760. goto abort;
  761. }
  762. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  763. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  764. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  765. cmd.data2 = len * 0x1;
  766. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  767. if (status != 0) {
  768. test = "write";
  769. goto abort;
  770. }
  771. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  772. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  773. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  774. cmd.data2 = len * 0x10001;
  775. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  776. if (status != 0) {
  777. test = "read/write";
  778. goto abort;
  779. }
  780. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  781. (cmd.data0 & 0xffff);
  782. abort:
  783. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  784. put_page(dmatest_page);
  785. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  786. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  787. test, status);
  788. return status;
  789. }
  790. static int myri10ge_reset(struct myri10ge_priv *mgp)
  791. {
  792. struct myri10ge_cmd cmd;
  793. struct myri10ge_slice_state *ss;
  794. int i, status;
  795. size_t bytes;
  796. #ifdef CONFIG_MYRI10GE_DCA
  797. unsigned long dca_tag_off;
  798. #endif
  799. /* try to send a reset command to the card to see if it
  800. * is alive */
  801. memset(&cmd, 0, sizeof(cmd));
  802. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  803. if (status != 0) {
  804. dev_err(&mgp->pdev->dev, "failed reset\n");
  805. return -ENXIO;
  806. }
  807. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  808. /*
  809. * Use non-ndis mcp_slot (eg, 4 bytes total,
  810. * no toeplitz hash value returned. Older firmware will
  811. * not understand this command, but will use the correct
  812. * sized mcp_slot, so we ignore error returns
  813. */
  814. cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
  815. (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
  816. /* Now exchange information about interrupts */
  817. bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
  818. cmd.data0 = (u32) bytes;
  819. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  820. /*
  821. * Even though we already know how many slices are supported
  822. * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
  823. * has magic side effects, and must be called after a reset.
  824. * It must be called prior to calling any RSS related cmds,
  825. * including assigning an interrupt queue for anything but
  826. * slice 0. It must also be called *after*
  827. * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
  828. * the firmware to compute offsets.
  829. */
  830. if (mgp->num_slices > 1) {
  831. /* ask the maximum number of slices it supports */
  832. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
  833. &cmd, 0);
  834. if (status != 0) {
  835. dev_err(&mgp->pdev->dev,
  836. "failed to get number of slices\n");
  837. }
  838. /*
  839. * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
  840. * to setting up the interrupt queue DMA
  841. */
  842. cmd.data0 = mgp->num_slices;
  843. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  844. if (mgp->dev->real_num_tx_queues > 1)
  845. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  846. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  847. &cmd, 0);
  848. /* Firmware older than 1.4.32 only supports multiple
  849. * RX queues, so if we get an error, first retry using a
  850. * single TX queue before giving up */
  851. if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
  852. netif_set_real_num_tx_queues(mgp->dev, 1);
  853. cmd.data0 = mgp->num_slices;
  854. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  855. status = myri10ge_send_cmd(mgp,
  856. MXGEFW_CMD_ENABLE_RSS_QUEUES,
  857. &cmd, 0);
  858. }
  859. if (status != 0) {
  860. dev_err(&mgp->pdev->dev,
  861. "failed to set number of slices\n");
  862. return status;
  863. }
  864. }
  865. for (i = 0; i < mgp->num_slices; i++) {
  866. ss = &mgp->ss[i];
  867. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
  868. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
  869. cmd.data2 = i;
  870. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
  871. &cmd, 0);
  872. }
  873. status |=
  874. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  875. for (i = 0; i < mgp->num_slices; i++) {
  876. ss = &mgp->ss[i];
  877. ss->irq_claim =
  878. (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
  879. }
  880. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  881. &cmd, 0);
  882. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  883. status |= myri10ge_send_cmd
  884. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  885. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  886. if (status != 0) {
  887. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  888. return status;
  889. }
  890. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  891. #ifdef CONFIG_MYRI10GE_DCA
  892. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
  893. dca_tag_off = cmd.data0;
  894. for (i = 0; i < mgp->num_slices; i++) {
  895. ss = &mgp->ss[i];
  896. if (status == 0) {
  897. ss->dca_tag = (__iomem __be32 *)
  898. (mgp->sram + dca_tag_off + 4 * i);
  899. } else {
  900. ss->dca_tag = NULL;
  901. }
  902. }
  903. #endif /* CONFIG_MYRI10GE_DCA */
  904. /* reset mcp/driver shared state back to 0 */
  905. mgp->link_changes = 0;
  906. for (i = 0; i < mgp->num_slices; i++) {
  907. ss = &mgp->ss[i];
  908. memset(ss->rx_done.entry, 0, bytes);
  909. ss->tx.req = 0;
  910. ss->tx.done = 0;
  911. ss->tx.pkt_start = 0;
  912. ss->tx.pkt_done = 0;
  913. ss->rx_big.cnt = 0;
  914. ss->rx_small.cnt = 0;
  915. ss->rx_done.idx = 0;
  916. ss->rx_done.cnt = 0;
  917. ss->tx.wake_queue = 0;
  918. ss->tx.stop_queue = 0;
  919. }
  920. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  921. myri10ge_change_pause(mgp, mgp->pause);
  922. myri10ge_set_multicast_list(mgp->dev);
  923. return status;
  924. }
  925. #ifdef CONFIG_MYRI10GE_DCA
  926. static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
  927. {
  928. int ret;
  929. u16 ctl;
  930. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &ctl);
  931. ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
  932. if (ret != on) {
  933. ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
  934. ctl |= (on << 4);
  935. pcie_capability_write_word(pdev, PCI_EXP_DEVCTL, ctl);
  936. }
  937. return ret;
  938. }
  939. static void
  940. myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
  941. {
  942. ss->cached_dca_tag = tag;
  943. put_be32(htonl(tag), ss->dca_tag);
  944. }
  945. static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
  946. {
  947. int cpu = get_cpu();
  948. int tag;
  949. if (cpu != ss->cpu) {
  950. tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
  951. if (ss->cached_dca_tag != tag)
  952. myri10ge_write_dca(ss, cpu, tag);
  953. ss->cpu = cpu;
  954. }
  955. put_cpu();
  956. }
  957. static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
  958. {
  959. int err, i;
  960. struct pci_dev *pdev = mgp->pdev;
  961. if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
  962. return;
  963. if (!myri10ge_dca) {
  964. dev_err(&pdev->dev, "dca disabled by administrator\n");
  965. return;
  966. }
  967. err = dca_add_requester(&pdev->dev);
  968. if (err) {
  969. if (err != -ENODEV)
  970. dev_err(&pdev->dev,
  971. "dca_add_requester() failed, err=%d\n", err);
  972. return;
  973. }
  974. mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
  975. mgp->dca_enabled = 1;
  976. for (i = 0; i < mgp->num_slices; i++) {
  977. mgp->ss[i].cpu = -1;
  978. mgp->ss[i].cached_dca_tag = -1;
  979. myri10ge_update_dca(&mgp->ss[i]);
  980. }
  981. }
  982. static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
  983. {
  984. struct pci_dev *pdev = mgp->pdev;
  985. if (!mgp->dca_enabled)
  986. return;
  987. mgp->dca_enabled = 0;
  988. if (mgp->relaxed_order)
  989. myri10ge_toggle_relaxed(pdev, 1);
  990. dca_remove_requester(&pdev->dev);
  991. }
  992. static int myri10ge_notify_dca_device(struct device *dev, void *data)
  993. {
  994. struct myri10ge_priv *mgp;
  995. unsigned long event;
  996. mgp = dev_get_drvdata(dev);
  997. event = *(unsigned long *)data;
  998. if (event == DCA_PROVIDER_ADD)
  999. myri10ge_setup_dca(mgp);
  1000. else if (event == DCA_PROVIDER_REMOVE)
  1001. myri10ge_teardown_dca(mgp);
  1002. return 0;
  1003. }
  1004. #endif /* CONFIG_MYRI10GE_DCA */
  1005. static inline void
  1006. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  1007. struct mcp_kreq_ether_recv *src)
  1008. {
  1009. __be32 low;
  1010. low = src->addr_low;
  1011. src->addr_low = htonl(DMA_BIT_MASK(32));
  1012. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  1013. mb();
  1014. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  1015. mb();
  1016. src->addr_low = low;
  1017. put_be32(low, &dst->addr_low);
  1018. mb();
  1019. }
  1020. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  1021. {
  1022. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  1023. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  1024. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  1025. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  1026. skb->csum = hw_csum;
  1027. skb->ip_summed = CHECKSUM_COMPLETE;
  1028. }
  1029. }
  1030. static void
  1031. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  1032. int bytes, int watchdog)
  1033. {
  1034. struct page *page;
  1035. int idx;
  1036. #if MYRI10GE_ALLOC_SIZE > 4096
  1037. int end_offset;
  1038. #endif
  1039. if (unlikely(rx->watchdog_needed && !watchdog))
  1040. return;
  1041. /* try to refill entire ring */
  1042. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  1043. idx = rx->fill_cnt & rx->mask;
  1044. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  1045. /* we can use part of previous page */
  1046. get_page(rx->page);
  1047. } else {
  1048. /* we need a new page */
  1049. page =
  1050. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  1051. MYRI10GE_ALLOC_ORDER);
  1052. if (unlikely(page == NULL)) {
  1053. if (rx->fill_cnt - rx->cnt < 16)
  1054. rx->watchdog_needed = 1;
  1055. return;
  1056. }
  1057. rx->page = page;
  1058. rx->page_offset = 0;
  1059. rx->bus = pci_map_page(mgp->pdev, page, 0,
  1060. MYRI10GE_ALLOC_SIZE,
  1061. PCI_DMA_FROMDEVICE);
  1062. }
  1063. rx->info[idx].page = rx->page;
  1064. rx->info[idx].page_offset = rx->page_offset;
  1065. /* note that this is the address of the start of the
  1066. * page */
  1067. dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  1068. rx->shadow[idx].addr_low =
  1069. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  1070. rx->shadow[idx].addr_high =
  1071. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  1072. /* start next packet on a cacheline boundary */
  1073. rx->page_offset += SKB_DATA_ALIGN(bytes);
  1074. #if MYRI10GE_ALLOC_SIZE > 4096
  1075. /* don't cross a 4KB boundary */
  1076. end_offset = rx->page_offset + bytes - 1;
  1077. if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
  1078. rx->page_offset = end_offset & ~4095;
  1079. #endif
  1080. rx->fill_cnt++;
  1081. /* copy 8 descriptors to the firmware at a time */
  1082. if ((idx & 7) == 7) {
  1083. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  1084. &rx->shadow[idx - 7]);
  1085. }
  1086. }
  1087. }
  1088. static inline void
  1089. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  1090. struct myri10ge_rx_buffer_state *info, int bytes)
  1091. {
  1092. /* unmap the recvd page if we're the only or last user of it */
  1093. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  1094. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  1095. pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
  1096. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  1097. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  1098. }
  1099. }
  1100. /*
  1101. * GRO does not support acceleration of tagged vlan frames, and
  1102. * this NIC does not support vlan tag offload, so we must pop
  1103. * the tag ourselves to be able to achieve GRO performance that
  1104. * is comparable to LRO.
  1105. */
  1106. static inline void
  1107. myri10ge_vlan_rx(struct net_device *dev, void *addr, struct sk_buff *skb)
  1108. {
  1109. u8 *va;
  1110. struct vlan_ethhdr *veh;
  1111. struct skb_frag_struct *frag;
  1112. __wsum vsum;
  1113. va = addr;
  1114. va += MXGEFW_PAD;
  1115. veh = (struct vlan_ethhdr *)va;
  1116. if ((dev->features & NETIF_F_HW_VLAN_RX) == NETIF_F_HW_VLAN_RX &&
  1117. veh->h_vlan_proto == htons(ETH_P_8021Q)) {
  1118. /* fixup csum if needed */
  1119. if (skb->ip_summed == CHECKSUM_COMPLETE) {
  1120. vsum = csum_partial(va + ETH_HLEN, VLAN_HLEN, 0);
  1121. skb->csum = csum_sub(skb->csum, vsum);
  1122. }
  1123. /* pop tag */
  1124. __vlan_hwaccel_put_tag(skb, ntohs(veh->h_vlan_TCI));
  1125. memmove(va + VLAN_HLEN, va, 2 * ETH_ALEN);
  1126. skb->len -= VLAN_HLEN;
  1127. skb->data_len -= VLAN_HLEN;
  1128. frag = skb_shinfo(skb)->frags;
  1129. frag->page_offset += VLAN_HLEN;
  1130. skb_frag_size_set(frag, skb_frag_size(frag) - VLAN_HLEN);
  1131. }
  1132. }
  1133. static inline int
  1134. myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum)
  1135. {
  1136. struct myri10ge_priv *mgp = ss->mgp;
  1137. struct sk_buff *skb;
  1138. struct skb_frag_struct *rx_frags;
  1139. struct myri10ge_rx_buf *rx;
  1140. int i, idx, remainder, bytes;
  1141. struct pci_dev *pdev = mgp->pdev;
  1142. struct net_device *dev = mgp->dev;
  1143. u8 *va;
  1144. if (len <= mgp->small_bytes) {
  1145. rx = &ss->rx_small;
  1146. bytes = mgp->small_bytes;
  1147. } else {
  1148. rx = &ss->rx_big;
  1149. bytes = mgp->big_bytes;
  1150. }
  1151. len += MXGEFW_PAD;
  1152. idx = rx->cnt & rx->mask;
  1153. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  1154. prefetch(va);
  1155. skb = napi_get_frags(&ss->napi);
  1156. if (unlikely(skb == NULL)) {
  1157. ss->stats.rx_dropped++;
  1158. for (i = 0, remainder = len; remainder > 0; i++) {
  1159. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  1160. put_page(rx->info[idx].page);
  1161. rx->cnt++;
  1162. idx = rx->cnt & rx->mask;
  1163. remainder -= MYRI10GE_ALLOC_SIZE;
  1164. }
  1165. return 0;
  1166. }
  1167. rx_frags = skb_shinfo(skb)->frags;
  1168. /* Fill skb_frag_struct(s) with data from our receive */
  1169. for (i = 0, remainder = len; remainder > 0; i++) {
  1170. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  1171. skb_fill_page_desc(skb, i, rx->info[idx].page,
  1172. rx->info[idx].page_offset,
  1173. remainder < MYRI10GE_ALLOC_SIZE ?
  1174. remainder : MYRI10GE_ALLOC_SIZE);
  1175. rx->cnt++;
  1176. idx = rx->cnt & rx->mask;
  1177. remainder -= MYRI10GE_ALLOC_SIZE;
  1178. }
  1179. /* remove padding */
  1180. rx_frags[0].page_offset += MXGEFW_PAD;
  1181. rx_frags[0].size -= MXGEFW_PAD;
  1182. len -= MXGEFW_PAD;
  1183. skb->len = len;
  1184. skb->data_len = len;
  1185. skb->truesize += len;
  1186. if (dev->features & NETIF_F_RXCSUM) {
  1187. skb->ip_summed = CHECKSUM_COMPLETE;
  1188. skb->csum = csum;
  1189. }
  1190. myri10ge_vlan_rx(mgp->dev, va, skb);
  1191. skb_record_rx_queue(skb, ss - &mgp->ss[0]);
  1192. napi_gro_frags(&ss->napi);
  1193. return 1;
  1194. }
  1195. static inline void
  1196. myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
  1197. {
  1198. struct pci_dev *pdev = ss->mgp->pdev;
  1199. struct myri10ge_tx_buf *tx = &ss->tx;
  1200. struct netdev_queue *dev_queue;
  1201. struct sk_buff *skb;
  1202. int idx, len;
  1203. while (tx->pkt_done != mcp_index) {
  1204. idx = tx->done & tx->mask;
  1205. skb = tx->info[idx].skb;
  1206. /* Mark as free */
  1207. tx->info[idx].skb = NULL;
  1208. if (tx->info[idx].last) {
  1209. tx->pkt_done++;
  1210. tx->info[idx].last = 0;
  1211. }
  1212. tx->done++;
  1213. len = dma_unmap_len(&tx->info[idx], len);
  1214. dma_unmap_len_set(&tx->info[idx], len, 0);
  1215. if (skb) {
  1216. ss->stats.tx_bytes += skb->len;
  1217. ss->stats.tx_packets++;
  1218. dev_kfree_skb_irq(skb);
  1219. if (len)
  1220. pci_unmap_single(pdev,
  1221. dma_unmap_addr(&tx->info[idx],
  1222. bus), len,
  1223. PCI_DMA_TODEVICE);
  1224. } else {
  1225. if (len)
  1226. pci_unmap_page(pdev,
  1227. dma_unmap_addr(&tx->info[idx],
  1228. bus), len,
  1229. PCI_DMA_TODEVICE);
  1230. }
  1231. }
  1232. dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
  1233. /*
  1234. * Make a minimal effort to prevent the NIC from polling an
  1235. * idle tx queue. If we can't get the lock we leave the queue
  1236. * active. In this case, either a thread was about to start
  1237. * using the queue anyway, or we lost a race and the NIC will
  1238. * waste some of its resources polling an inactive queue for a
  1239. * while.
  1240. */
  1241. if ((ss->mgp->dev->real_num_tx_queues > 1) &&
  1242. __netif_tx_trylock(dev_queue)) {
  1243. if (tx->req == tx->done) {
  1244. tx->queue_active = 0;
  1245. put_be32(htonl(1), tx->send_stop);
  1246. mb();
  1247. mmiowb();
  1248. }
  1249. __netif_tx_unlock(dev_queue);
  1250. }
  1251. /* start the queue if we've stopped it */
  1252. if (netif_tx_queue_stopped(dev_queue) &&
  1253. tx->req - tx->done < (tx->mask >> 1) &&
  1254. ss->mgp->running == MYRI10GE_ETH_RUNNING) {
  1255. tx->wake_queue++;
  1256. netif_tx_wake_queue(dev_queue);
  1257. }
  1258. }
  1259. static inline int
  1260. myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
  1261. {
  1262. struct myri10ge_rx_done *rx_done = &ss->rx_done;
  1263. struct myri10ge_priv *mgp = ss->mgp;
  1264. unsigned long rx_bytes = 0;
  1265. unsigned long rx_packets = 0;
  1266. unsigned long rx_ok;
  1267. int idx = rx_done->idx;
  1268. int cnt = rx_done->cnt;
  1269. int work_done = 0;
  1270. u16 length;
  1271. __wsum checksum;
  1272. while (rx_done->entry[idx].length != 0 && work_done < budget) {
  1273. length = ntohs(rx_done->entry[idx].length);
  1274. rx_done->entry[idx].length = 0;
  1275. checksum = csum_unfold(rx_done->entry[idx].checksum);
  1276. rx_ok = myri10ge_rx_done(ss, length, checksum);
  1277. rx_packets += rx_ok;
  1278. rx_bytes += rx_ok * (unsigned long)length;
  1279. cnt++;
  1280. idx = cnt & (mgp->max_intr_slots - 1);
  1281. work_done++;
  1282. }
  1283. rx_done->idx = idx;
  1284. rx_done->cnt = cnt;
  1285. ss->stats.rx_packets += rx_packets;
  1286. ss->stats.rx_bytes += rx_bytes;
  1287. /* restock receive rings if needed */
  1288. if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
  1289. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1290. mgp->small_bytes + MXGEFW_PAD, 0);
  1291. if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
  1292. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1293. return work_done;
  1294. }
  1295. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1296. {
  1297. struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
  1298. if (unlikely(stats->stats_updated)) {
  1299. unsigned link_up = ntohl(stats->link_up);
  1300. if (mgp->link_state != link_up) {
  1301. mgp->link_state = link_up;
  1302. if (mgp->link_state == MXGEFW_LINK_UP) {
  1303. netif_info(mgp, link, mgp->dev, "link up\n");
  1304. netif_carrier_on(mgp->dev);
  1305. mgp->link_changes++;
  1306. } else {
  1307. netif_info(mgp, link, mgp->dev, "link %s\n",
  1308. (link_up == MXGEFW_LINK_MYRINET ?
  1309. "mismatch (Myrinet detected)" :
  1310. "down"));
  1311. netif_carrier_off(mgp->dev);
  1312. mgp->link_changes++;
  1313. }
  1314. }
  1315. if (mgp->rdma_tags_available !=
  1316. ntohl(stats->rdma_tags_available)) {
  1317. mgp->rdma_tags_available =
  1318. ntohl(stats->rdma_tags_available);
  1319. netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
  1320. mgp->rdma_tags_available);
  1321. }
  1322. mgp->down_cnt += stats->link_down;
  1323. if (stats->link_down)
  1324. wake_up(&mgp->down_wq);
  1325. }
  1326. }
  1327. static int myri10ge_poll(struct napi_struct *napi, int budget)
  1328. {
  1329. struct myri10ge_slice_state *ss =
  1330. container_of(napi, struct myri10ge_slice_state, napi);
  1331. int work_done;
  1332. #ifdef CONFIG_MYRI10GE_DCA
  1333. if (ss->mgp->dca_enabled)
  1334. myri10ge_update_dca(ss);
  1335. #endif
  1336. /* process as many rx events as NAPI will allow */
  1337. work_done = myri10ge_clean_rx_done(ss, budget);
  1338. if (work_done < budget) {
  1339. napi_complete(napi);
  1340. put_be32(htonl(3), ss->irq_claim);
  1341. }
  1342. return work_done;
  1343. }
  1344. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1345. {
  1346. struct myri10ge_slice_state *ss = arg;
  1347. struct myri10ge_priv *mgp = ss->mgp;
  1348. struct mcp_irq_data *stats = ss->fw_stats;
  1349. struct myri10ge_tx_buf *tx = &ss->tx;
  1350. u32 send_done_count;
  1351. int i;
  1352. /* an interrupt on a non-zero receive-only slice is implicitly
  1353. * valid since MSI-X irqs are not shared */
  1354. if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
  1355. napi_schedule(&ss->napi);
  1356. return IRQ_HANDLED;
  1357. }
  1358. /* make sure it is our IRQ, and that the DMA has finished */
  1359. if (unlikely(!stats->valid))
  1360. return IRQ_NONE;
  1361. /* low bit indicates receives are present, so schedule
  1362. * napi poll handler */
  1363. if (stats->valid & 1)
  1364. napi_schedule(&ss->napi);
  1365. if (!mgp->msi_enabled && !mgp->msix_enabled) {
  1366. put_be32(0, mgp->irq_deassert);
  1367. if (!myri10ge_deassert_wait)
  1368. stats->valid = 0;
  1369. mb();
  1370. } else
  1371. stats->valid = 0;
  1372. /* Wait for IRQ line to go low, if using INTx */
  1373. i = 0;
  1374. while (1) {
  1375. i++;
  1376. /* check for transmit completes and receives */
  1377. send_done_count = ntohl(stats->send_done_count);
  1378. if (send_done_count != tx->pkt_done)
  1379. myri10ge_tx_done(ss, (int)send_done_count);
  1380. if (unlikely(i > myri10ge_max_irq_loops)) {
  1381. netdev_warn(mgp->dev, "irq stuck?\n");
  1382. stats->valid = 0;
  1383. schedule_work(&mgp->watchdog_work);
  1384. }
  1385. if (likely(stats->valid == 0))
  1386. break;
  1387. cpu_relax();
  1388. barrier();
  1389. }
  1390. /* Only slice 0 updates stats */
  1391. if (ss == mgp->ss)
  1392. myri10ge_check_statblock(mgp);
  1393. put_be32(htonl(3), ss->irq_claim + 1);
  1394. return IRQ_HANDLED;
  1395. }
  1396. static int
  1397. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1398. {
  1399. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1400. char *ptr;
  1401. int i;
  1402. cmd->autoneg = AUTONEG_DISABLE;
  1403. ethtool_cmd_speed_set(cmd, SPEED_10000);
  1404. cmd->duplex = DUPLEX_FULL;
  1405. /*
  1406. * parse the product code to deterimine the interface type
  1407. * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
  1408. * after the 3rd dash in the driver's cached copy of the
  1409. * EEPROM's product code string.
  1410. */
  1411. ptr = mgp->product_code_string;
  1412. if (ptr == NULL) {
  1413. netdev_err(netdev, "Missing product code\n");
  1414. return 0;
  1415. }
  1416. for (i = 0; i < 3; i++, ptr++) {
  1417. ptr = strchr(ptr, '-');
  1418. if (ptr == NULL) {
  1419. netdev_err(netdev, "Invalid product code %s\n",
  1420. mgp->product_code_string);
  1421. return 0;
  1422. }
  1423. }
  1424. if (*ptr == '2')
  1425. ptr++;
  1426. if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
  1427. /* We've found either an XFP, quad ribbon fiber, or SFP+ */
  1428. cmd->port = PORT_FIBRE;
  1429. cmd->supported |= SUPPORTED_FIBRE;
  1430. cmd->advertising |= ADVERTISED_FIBRE;
  1431. } else {
  1432. cmd->port = PORT_OTHER;
  1433. }
  1434. if (*ptr == 'R' || *ptr == 'S')
  1435. cmd->transceiver = XCVR_EXTERNAL;
  1436. else
  1437. cmd->transceiver = XCVR_INTERNAL;
  1438. return 0;
  1439. }
  1440. static void
  1441. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1442. {
  1443. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1444. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1445. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1446. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1447. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1448. }
  1449. static int
  1450. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1451. {
  1452. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1453. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1454. return 0;
  1455. }
  1456. static int
  1457. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1458. {
  1459. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1460. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1461. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1462. return 0;
  1463. }
  1464. static void
  1465. myri10ge_get_pauseparam(struct net_device *netdev,
  1466. struct ethtool_pauseparam *pause)
  1467. {
  1468. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1469. pause->autoneg = 0;
  1470. pause->rx_pause = mgp->pause;
  1471. pause->tx_pause = mgp->pause;
  1472. }
  1473. static int
  1474. myri10ge_set_pauseparam(struct net_device *netdev,
  1475. struct ethtool_pauseparam *pause)
  1476. {
  1477. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1478. if (pause->tx_pause != mgp->pause)
  1479. return myri10ge_change_pause(mgp, pause->tx_pause);
  1480. if (pause->rx_pause != mgp->pause)
  1481. return myri10ge_change_pause(mgp, pause->rx_pause);
  1482. if (pause->autoneg != 0)
  1483. return -EINVAL;
  1484. return 0;
  1485. }
  1486. static void
  1487. myri10ge_get_ringparam(struct net_device *netdev,
  1488. struct ethtool_ringparam *ring)
  1489. {
  1490. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1491. ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
  1492. ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
  1493. ring->rx_jumbo_max_pending = 0;
  1494. ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
  1495. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1496. ring->rx_pending = ring->rx_max_pending;
  1497. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1498. ring->tx_pending = ring->tx_max_pending;
  1499. }
  1500. static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
  1501. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1502. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1503. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1504. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1505. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1506. "tx_heartbeat_errors", "tx_window_errors",
  1507. /* device-specific stats */
  1508. "tx_boundary", "WC", "irq", "MSI", "MSIX",
  1509. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1510. "serial_number", "watchdog_resets",
  1511. #ifdef CONFIG_MYRI10GE_DCA
  1512. "dca_capable_firmware", "dca_device_present",
  1513. #endif
  1514. "link_changes", "link_up", "dropped_link_overflow",
  1515. "dropped_link_error_or_filtered",
  1516. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1517. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1518. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1519. "dropped_no_big_buffer"
  1520. };
  1521. static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
  1522. "----------- slice ---------",
  1523. "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
  1524. "rx_small_cnt", "rx_big_cnt",
  1525. "wake_queue", "stop_queue", "tx_linearized",
  1526. };
  1527. #define MYRI10GE_NET_STATS_LEN 21
  1528. #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
  1529. #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
  1530. static void
  1531. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1532. {
  1533. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1534. int i;
  1535. switch (stringset) {
  1536. case ETH_SS_STATS:
  1537. memcpy(data, *myri10ge_gstrings_main_stats,
  1538. sizeof(myri10ge_gstrings_main_stats));
  1539. data += sizeof(myri10ge_gstrings_main_stats);
  1540. for (i = 0; i < mgp->num_slices; i++) {
  1541. memcpy(data, *myri10ge_gstrings_slice_stats,
  1542. sizeof(myri10ge_gstrings_slice_stats));
  1543. data += sizeof(myri10ge_gstrings_slice_stats);
  1544. }
  1545. break;
  1546. }
  1547. }
  1548. static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
  1549. {
  1550. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1551. switch (sset) {
  1552. case ETH_SS_STATS:
  1553. return MYRI10GE_MAIN_STATS_LEN +
  1554. mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
  1555. default:
  1556. return -EOPNOTSUPP;
  1557. }
  1558. }
  1559. static void
  1560. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1561. struct ethtool_stats *stats, u64 * data)
  1562. {
  1563. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1564. struct myri10ge_slice_state *ss;
  1565. struct rtnl_link_stats64 link_stats;
  1566. int slice;
  1567. int i;
  1568. /* force stats update */
  1569. memset(&link_stats, 0, sizeof(link_stats));
  1570. (void)myri10ge_get_stats(netdev, &link_stats);
  1571. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1572. data[i] = ((u64 *)&link_stats)[i];
  1573. data[i++] = (unsigned int)mgp->tx_boundary;
  1574. data[i++] = (unsigned int)mgp->wc_enabled;
  1575. data[i++] = (unsigned int)mgp->pdev->irq;
  1576. data[i++] = (unsigned int)mgp->msi_enabled;
  1577. data[i++] = (unsigned int)mgp->msix_enabled;
  1578. data[i++] = (unsigned int)mgp->read_dma;
  1579. data[i++] = (unsigned int)mgp->write_dma;
  1580. data[i++] = (unsigned int)mgp->read_write_dma;
  1581. data[i++] = (unsigned int)mgp->serial_number;
  1582. data[i++] = (unsigned int)mgp->watchdog_resets;
  1583. #ifdef CONFIG_MYRI10GE_DCA
  1584. data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
  1585. data[i++] = (unsigned int)(mgp->dca_enabled);
  1586. #endif
  1587. data[i++] = (unsigned int)mgp->link_changes;
  1588. /* firmware stats are useful only in the first slice */
  1589. ss = &mgp->ss[0];
  1590. data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
  1591. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
  1592. data[i++] =
  1593. (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
  1594. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
  1595. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
  1596. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
  1597. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
  1598. data[i++] =
  1599. (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
  1600. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
  1601. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
  1602. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
  1603. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
  1604. for (slice = 0; slice < mgp->num_slices; slice++) {
  1605. ss = &mgp->ss[slice];
  1606. data[i++] = slice;
  1607. data[i++] = (unsigned int)ss->tx.pkt_start;
  1608. data[i++] = (unsigned int)ss->tx.pkt_done;
  1609. data[i++] = (unsigned int)ss->tx.req;
  1610. data[i++] = (unsigned int)ss->tx.done;
  1611. data[i++] = (unsigned int)ss->rx_small.cnt;
  1612. data[i++] = (unsigned int)ss->rx_big.cnt;
  1613. data[i++] = (unsigned int)ss->tx.wake_queue;
  1614. data[i++] = (unsigned int)ss->tx.stop_queue;
  1615. data[i++] = (unsigned int)ss->tx.linearized;
  1616. }
  1617. }
  1618. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1619. {
  1620. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1621. mgp->msg_enable = value;
  1622. }
  1623. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1624. {
  1625. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1626. return mgp->msg_enable;
  1627. }
  1628. /*
  1629. * Use a low-level command to change the LED behavior. Rather than
  1630. * blinking (which is the normal case), when identify is used, the
  1631. * yellow LED turns solid.
  1632. */
  1633. static int myri10ge_led(struct myri10ge_priv *mgp, int on)
  1634. {
  1635. struct mcp_gen_header *hdr;
  1636. struct device *dev = &mgp->pdev->dev;
  1637. size_t hdr_off, pattern_off, hdr_len;
  1638. u32 pattern = 0xfffffffe;
  1639. /* find running firmware header */
  1640. hdr_off = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  1641. if ((hdr_off & 3) || hdr_off + sizeof(*hdr) > mgp->sram_size) {
  1642. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  1643. (int)hdr_off);
  1644. return -EIO;
  1645. }
  1646. hdr_len = swab32(readl(mgp->sram + hdr_off +
  1647. offsetof(struct mcp_gen_header, header_length)));
  1648. pattern_off = hdr_off + offsetof(struct mcp_gen_header, led_pattern);
  1649. if (pattern_off >= (hdr_len + hdr_off)) {
  1650. dev_info(dev, "Firmware does not support LED identification\n");
  1651. return -EINVAL;
  1652. }
  1653. if (!on)
  1654. pattern = swab32(readl(mgp->sram + pattern_off + 4));
  1655. writel(swab32(pattern), mgp->sram + pattern_off);
  1656. return 0;
  1657. }
  1658. static int
  1659. myri10ge_phys_id(struct net_device *netdev, enum ethtool_phys_id_state state)
  1660. {
  1661. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1662. int rc;
  1663. switch (state) {
  1664. case ETHTOOL_ID_ACTIVE:
  1665. rc = myri10ge_led(mgp, 1);
  1666. break;
  1667. case ETHTOOL_ID_INACTIVE:
  1668. rc = myri10ge_led(mgp, 0);
  1669. break;
  1670. default:
  1671. rc = -EINVAL;
  1672. }
  1673. return rc;
  1674. }
  1675. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1676. .get_settings = myri10ge_get_settings,
  1677. .get_drvinfo = myri10ge_get_drvinfo,
  1678. .get_coalesce = myri10ge_get_coalesce,
  1679. .set_coalesce = myri10ge_set_coalesce,
  1680. .get_pauseparam = myri10ge_get_pauseparam,
  1681. .set_pauseparam = myri10ge_set_pauseparam,
  1682. .get_ringparam = myri10ge_get_ringparam,
  1683. .get_link = ethtool_op_get_link,
  1684. .get_strings = myri10ge_get_strings,
  1685. .get_sset_count = myri10ge_get_sset_count,
  1686. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1687. .set_msglevel = myri10ge_set_msglevel,
  1688. .get_msglevel = myri10ge_get_msglevel,
  1689. .set_phys_id = myri10ge_phys_id,
  1690. };
  1691. static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
  1692. {
  1693. struct myri10ge_priv *mgp = ss->mgp;
  1694. struct myri10ge_cmd cmd;
  1695. struct net_device *dev = mgp->dev;
  1696. int tx_ring_size, rx_ring_size;
  1697. int tx_ring_entries, rx_ring_entries;
  1698. int i, slice, status;
  1699. size_t bytes;
  1700. /* get ring sizes */
  1701. slice = ss - mgp->ss;
  1702. cmd.data0 = slice;
  1703. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1704. tx_ring_size = cmd.data0;
  1705. cmd.data0 = slice;
  1706. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1707. if (status != 0)
  1708. return status;
  1709. rx_ring_size = cmd.data0;
  1710. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1711. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1712. ss->tx.mask = tx_ring_entries - 1;
  1713. ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
  1714. status = -ENOMEM;
  1715. /* allocate the host shadow rings */
  1716. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1717. * sizeof(*ss->tx.req_list);
  1718. ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1719. if (ss->tx.req_bytes == NULL)
  1720. goto abort_with_nothing;
  1721. /* ensure req_list entries are aligned to 8 bytes */
  1722. ss->tx.req_list = (struct mcp_kreq_ether_send *)
  1723. ALIGN((unsigned long)ss->tx.req_bytes, 8);
  1724. ss->tx.queue_active = 0;
  1725. bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
  1726. ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1727. if (ss->rx_small.shadow == NULL)
  1728. goto abort_with_tx_req_bytes;
  1729. bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
  1730. ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1731. if (ss->rx_big.shadow == NULL)
  1732. goto abort_with_rx_small_shadow;
  1733. /* allocate the host info rings */
  1734. bytes = tx_ring_entries * sizeof(*ss->tx.info);
  1735. ss->tx.info = kzalloc(bytes, GFP_KERNEL);
  1736. if (ss->tx.info == NULL)
  1737. goto abort_with_rx_big_shadow;
  1738. bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
  1739. ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1740. if (ss->rx_small.info == NULL)
  1741. goto abort_with_tx_info;
  1742. bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
  1743. ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1744. if (ss->rx_big.info == NULL)
  1745. goto abort_with_rx_small_info;
  1746. /* Fill the receive rings */
  1747. ss->rx_big.cnt = 0;
  1748. ss->rx_small.cnt = 0;
  1749. ss->rx_big.fill_cnt = 0;
  1750. ss->rx_small.fill_cnt = 0;
  1751. ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1752. ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1753. ss->rx_small.watchdog_needed = 0;
  1754. ss->rx_big.watchdog_needed = 0;
  1755. if (mgp->small_bytes == 0) {
  1756. ss->rx_small.fill_cnt = ss->rx_small.mask + 1;
  1757. } else {
  1758. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1759. mgp->small_bytes + MXGEFW_PAD, 0);
  1760. }
  1761. if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
  1762. netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
  1763. slice, ss->rx_small.fill_cnt);
  1764. goto abort_with_rx_small_ring;
  1765. }
  1766. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1767. if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
  1768. netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
  1769. slice, ss->rx_big.fill_cnt);
  1770. goto abort_with_rx_big_ring;
  1771. }
  1772. return 0;
  1773. abort_with_rx_big_ring:
  1774. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1775. int idx = i & ss->rx_big.mask;
  1776. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1777. mgp->big_bytes);
  1778. put_page(ss->rx_big.info[idx].page);
  1779. }
  1780. abort_with_rx_small_ring:
  1781. if (mgp->small_bytes == 0)
  1782. ss->rx_small.fill_cnt = ss->rx_small.cnt;
  1783. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1784. int idx = i & ss->rx_small.mask;
  1785. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1786. mgp->small_bytes + MXGEFW_PAD);
  1787. put_page(ss->rx_small.info[idx].page);
  1788. }
  1789. kfree(ss->rx_big.info);
  1790. abort_with_rx_small_info:
  1791. kfree(ss->rx_small.info);
  1792. abort_with_tx_info:
  1793. kfree(ss->tx.info);
  1794. abort_with_rx_big_shadow:
  1795. kfree(ss->rx_big.shadow);
  1796. abort_with_rx_small_shadow:
  1797. kfree(ss->rx_small.shadow);
  1798. abort_with_tx_req_bytes:
  1799. kfree(ss->tx.req_bytes);
  1800. ss->tx.req_bytes = NULL;
  1801. ss->tx.req_list = NULL;
  1802. abort_with_nothing:
  1803. return status;
  1804. }
  1805. static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
  1806. {
  1807. struct myri10ge_priv *mgp = ss->mgp;
  1808. struct sk_buff *skb;
  1809. struct myri10ge_tx_buf *tx;
  1810. int i, len, idx;
  1811. /* If not allocated, skip it */
  1812. if (ss->tx.req_list == NULL)
  1813. return;
  1814. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1815. idx = i & ss->rx_big.mask;
  1816. if (i == ss->rx_big.fill_cnt - 1)
  1817. ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1818. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1819. mgp->big_bytes);
  1820. put_page(ss->rx_big.info[idx].page);
  1821. }
  1822. if (mgp->small_bytes == 0)
  1823. ss->rx_small.fill_cnt = ss->rx_small.cnt;
  1824. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1825. idx = i & ss->rx_small.mask;
  1826. if (i == ss->rx_small.fill_cnt - 1)
  1827. ss->rx_small.info[idx].page_offset =
  1828. MYRI10GE_ALLOC_SIZE;
  1829. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1830. mgp->small_bytes + MXGEFW_PAD);
  1831. put_page(ss->rx_small.info[idx].page);
  1832. }
  1833. tx = &ss->tx;
  1834. while (tx->done != tx->req) {
  1835. idx = tx->done & tx->mask;
  1836. skb = tx->info[idx].skb;
  1837. /* Mark as free */
  1838. tx->info[idx].skb = NULL;
  1839. tx->done++;
  1840. len = dma_unmap_len(&tx->info[idx], len);
  1841. dma_unmap_len_set(&tx->info[idx], len, 0);
  1842. if (skb) {
  1843. ss->stats.tx_dropped++;
  1844. dev_kfree_skb_any(skb);
  1845. if (len)
  1846. pci_unmap_single(mgp->pdev,
  1847. dma_unmap_addr(&tx->info[idx],
  1848. bus), len,
  1849. PCI_DMA_TODEVICE);
  1850. } else {
  1851. if (len)
  1852. pci_unmap_page(mgp->pdev,
  1853. dma_unmap_addr(&tx->info[idx],
  1854. bus), len,
  1855. PCI_DMA_TODEVICE);
  1856. }
  1857. }
  1858. kfree(ss->rx_big.info);
  1859. kfree(ss->rx_small.info);
  1860. kfree(ss->tx.info);
  1861. kfree(ss->rx_big.shadow);
  1862. kfree(ss->rx_small.shadow);
  1863. kfree(ss->tx.req_bytes);
  1864. ss->tx.req_bytes = NULL;
  1865. ss->tx.req_list = NULL;
  1866. }
  1867. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1868. {
  1869. struct pci_dev *pdev = mgp->pdev;
  1870. struct myri10ge_slice_state *ss;
  1871. struct net_device *netdev = mgp->dev;
  1872. int i;
  1873. int status;
  1874. mgp->msi_enabled = 0;
  1875. mgp->msix_enabled = 0;
  1876. status = 0;
  1877. if (myri10ge_msi) {
  1878. if (mgp->num_slices > 1) {
  1879. status =
  1880. pci_enable_msix(pdev, mgp->msix_vectors,
  1881. mgp->num_slices);
  1882. if (status == 0) {
  1883. mgp->msix_enabled = 1;
  1884. } else {
  1885. dev_err(&pdev->dev,
  1886. "Error %d setting up MSI-X\n", status);
  1887. return status;
  1888. }
  1889. }
  1890. if (mgp->msix_enabled == 0) {
  1891. status = pci_enable_msi(pdev);
  1892. if (status != 0) {
  1893. dev_err(&pdev->dev,
  1894. "Error %d setting up MSI; falling back to xPIC\n",
  1895. status);
  1896. } else {
  1897. mgp->msi_enabled = 1;
  1898. }
  1899. }
  1900. }
  1901. if (mgp->msix_enabled) {
  1902. for (i = 0; i < mgp->num_slices; i++) {
  1903. ss = &mgp->ss[i];
  1904. snprintf(ss->irq_desc, sizeof(ss->irq_desc),
  1905. "%s:slice-%d", netdev->name, i);
  1906. status = request_irq(mgp->msix_vectors[i].vector,
  1907. myri10ge_intr, 0, ss->irq_desc,
  1908. ss);
  1909. if (status != 0) {
  1910. dev_err(&pdev->dev,
  1911. "slice %d failed to allocate IRQ\n", i);
  1912. i--;
  1913. while (i >= 0) {
  1914. free_irq(mgp->msix_vectors[i].vector,
  1915. &mgp->ss[i]);
  1916. i--;
  1917. }
  1918. pci_disable_msix(pdev);
  1919. return status;
  1920. }
  1921. }
  1922. } else {
  1923. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1924. mgp->dev->name, &mgp->ss[0]);
  1925. if (status != 0) {
  1926. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1927. if (mgp->msi_enabled)
  1928. pci_disable_msi(pdev);
  1929. }
  1930. }
  1931. return status;
  1932. }
  1933. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1934. {
  1935. struct pci_dev *pdev = mgp->pdev;
  1936. int i;
  1937. if (mgp->msix_enabled) {
  1938. for (i = 0; i < mgp->num_slices; i++)
  1939. free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
  1940. } else {
  1941. free_irq(pdev->irq, &mgp->ss[0]);
  1942. }
  1943. if (mgp->msi_enabled)
  1944. pci_disable_msi(pdev);
  1945. if (mgp->msix_enabled)
  1946. pci_disable_msix(pdev);
  1947. }
  1948. static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
  1949. {
  1950. struct myri10ge_cmd cmd;
  1951. struct myri10ge_slice_state *ss;
  1952. int status;
  1953. ss = &mgp->ss[slice];
  1954. status = 0;
  1955. if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
  1956. cmd.data0 = slice;
  1957. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
  1958. &cmd, 0);
  1959. ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
  1960. (mgp->sram + cmd.data0);
  1961. }
  1962. cmd.data0 = slice;
  1963. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
  1964. &cmd, 0);
  1965. ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
  1966. (mgp->sram + cmd.data0);
  1967. cmd.data0 = slice;
  1968. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  1969. ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
  1970. (mgp->sram + cmd.data0);
  1971. ss->tx.send_go = (__iomem __be32 *)
  1972. (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
  1973. ss->tx.send_stop = (__iomem __be32 *)
  1974. (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
  1975. return status;
  1976. }
  1977. static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
  1978. {
  1979. struct myri10ge_cmd cmd;
  1980. struct myri10ge_slice_state *ss;
  1981. int status;
  1982. ss = &mgp->ss[slice];
  1983. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
  1984. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
  1985. cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
  1986. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  1987. if (status == -ENOSYS) {
  1988. dma_addr_t bus = ss->fw_stats_bus;
  1989. if (slice != 0)
  1990. return -EINVAL;
  1991. bus += offsetof(struct mcp_irq_data, send_done_count);
  1992. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  1993. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  1994. status = myri10ge_send_cmd(mgp,
  1995. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  1996. &cmd, 0);
  1997. /* Firmware cannot support multicast without STATS_DMA_V2 */
  1998. mgp->fw_multicast_support = 0;
  1999. } else {
  2000. mgp->fw_multicast_support = 1;
  2001. }
  2002. return 0;
  2003. }
  2004. static int myri10ge_open(struct net_device *dev)
  2005. {
  2006. struct myri10ge_slice_state *ss;
  2007. struct myri10ge_priv *mgp = netdev_priv(dev);
  2008. struct myri10ge_cmd cmd;
  2009. int i, status, big_pow2, slice;
  2010. u8 __iomem *itable;
  2011. if (mgp->running != MYRI10GE_ETH_STOPPED)
  2012. return -EBUSY;
  2013. mgp->running = MYRI10GE_ETH_STARTING;
  2014. status = myri10ge_reset(mgp);
  2015. if (status != 0) {
  2016. netdev_err(dev, "failed reset\n");
  2017. goto abort_with_nothing;
  2018. }
  2019. if (mgp->num_slices > 1) {
  2020. cmd.data0 = mgp->num_slices;
  2021. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  2022. if (mgp->dev->real_num_tx_queues > 1)
  2023. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  2024. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  2025. &cmd, 0);
  2026. if (status != 0) {
  2027. netdev_err(dev, "failed to set number of slices\n");
  2028. goto abort_with_nothing;
  2029. }
  2030. /* setup the indirection table */
  2031. cmd.data0 = mgp->num_slices;
  2032. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
  2033. &cmd, 0);
  2034. status |= myri10ge_send_cmd(mgp,
  2035. MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
  2036. &cmd, 0);
  2037. if (status != 0) {
  2038. netdev_err(dev, "failed to setup rss tables\n");
  2039. goto abort_with_nothing;
  2040. }
  2041. /* just enable an identity mapping */
  2042. itable = mgp->sram + cmd.data0;
  2043. for (i = 0; i < mgp->num_slices; i++)
  2044. __raw_writeb(i, &itable[i]);
  2045. cmd.data0 = 1;
  2046. cmd.data1 = myri10ge_rss_hash;
  2047. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
  2048. &cmd, 0);
  2049. if (status != 0) {
  2050. netdev_err(dev, "failed to enable slices\n");
  2051. goto abort_with_nothing;
  2052. }
  2053. }
  2054. status = myri10ge_request_irq(mgp);
  2055. if (status != 0)
  2056. goto abort_with_nothing;
  2057. /* decide what small buffer size to use. For good TCP rx
  2058. * performance, it is important to not receive 1514 byte
  2059. * frames into jumbo buffers, as it confuses the socket buffer
  2060. * accounting code, leading to drops and erratic performance.
  2061. */
  2062. if (dev->mtu <= ETH_DATA_LEN)
  2063. /* enough for a TCP header */
  2064. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  2065. ? (128 - MXGEFW_PAD)
  2066. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  2067. else
  2068. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  2069. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  2070. /* Override the small buffer size? */
  2071. if (myri10ge_small_bytes >= 0)
  2072. mgp->small_bytes = myri10ge_small_bytes;
  2073. /* Firmware needs the big buff size as a power of 2. Lie and
  2074. * tell him the buffer is larger, because we only use 1
  2075. * buffer/pkt, and the mtu will prevent overruns.
  2076. */
  2077. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2078. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  2079. while (!is_power_of_2(big_pow2))
  2080. big_pow2++;
  2081. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2082. } else {
  2083. big_pow2 = MYRI10GE_ALLOC_SIZE;
  2084. mgp->big_bytes = big_pow2;
  2085. }
  2086. /* setup the per-slice data structures */
  2087. for (slice = 0; slice < mgp->num_slices; slice++) {
  2088. ss = &mgp->ss[slice];
  2089. status = myri10ge_get_txrx(mgp, slice);
  2090. if (status != 0) {
  2091. netdev_err(dev, "failed to get ring sizes or locations\n");
  2092. goto abort_with_rings;
  2093. }
  2094. status = myri10ge_allocate_rings(ss);
  2095. if (status != 0)
  2096. goto abort_with_rings;
  2097. /* only firmware which supports multiple TX queues
  2098. * supports setting up the tx stats on non-zero
  2099. * slices */
  2100. if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
  2101. status = myri10ge_set_stats(mgp, slice);
  2102. if (status) {
  2103. netdev_err(dev, "Couldn't set stats DMA\n");
  2104. goto abort_with_rings;
  2105. }
  2106. /* must happen prior to any irq */
  2107. napi_enable(&(ss)->napi);
  2108. }
  2109. /* now give firmware buffers sizes, and MTU */
  2110. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  2111. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  2112. cmd.data0 = mgp->small_bytes;
  2113. status |=
  2114. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  2115. cmd.data0 = big_pow2;
  2116. status |=
  2117. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  2118. if (status) {
  2119. netdev_err(dev, "Couldn't set buffer sizes\n");
  2120. goto abort_with_rings;
  2121. }
  2122. /*
  2123. * Set Linux style TSO mode; this is needed only on newer
  2124. * firmware versions. Older versions default to Linux
  2125. * style TSO
  2126. */
  2127. cmd.data0 = 0;
  2128. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
  2129. if (status && status != -ENOSYS) {
  2130. netdev_err(dev, "Couldn't set TSO mode\n");
  2131. goto abort_with_rings;
  2132. }
  2133. mgp->link_state = ~0U;
  2134. mgp->rdma_tags_available = 15;
  2135. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  2136. if (status) {
  2137. netdev_err(dev, "Couldn't bring up link\n");
  2138. goto abort_with_rings;
  2139. }
  2140. mgp->running = MYRI10GE_ETH_RUNNING;
  2141. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  2142. add_timer(&mgp->watchdog_timer);
  2143. netif_tx_wake_all_queues(dev);
  2144. return 0;
  2145. abort_with_rings:
  2146. while (slice) {
  2147. slice--;
  2148. napi_disable(&mgp->ss[slice].napi);
  2149. }
  2150. for (i = 0; i < mgp->num_slices; i++)
  2151. myri10ge_free_rings(&mgp->ss[i]);
  2152. myri10ge_free_irq(mgp);
  2153. abort_with_nothing:
  2154. mgp->running = MYRI10GE_ETH_STOPPED;
  2155. return -ENOMEM;
  2156. }
  2157. static int myri10ge_close(struct net_device *dev)
  2158. {
  2159. struct myri10ge_priv *mgp = netdev_priv(dev);
  2160. struct myri10ge_cmd cmd;
  2161. int status, old_down_cnt;
  2162. int i;
  2163. if (mgp->running != MYRI10GE_ETH_RUNNING)
  2164. return 0;
  2165. if (mgp->ss[0].tx.req_bytes == NULL)
  2166. return 0;
  2167. del_timer_sync(&mgp->watchdog_timer);
  2168. mgp->running = MYRI10GE_ETH_STOPPING;
  2169. for (i = 0; i < mgp->num_slices; i++) {
  2170. napi_disable(&mgp->ss[i].napi);
  2171. }
  2172. netif_carrier_off(dev);
  2173. netif_tx_stop_all_queues(dev);
  2174. if (mgp->rebooted == 0) {
  2175. old_down_cnt = mgp->down_cnt;
  2176. mb();
  2177. status =
  2178. myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  2179. if (status)
  2180. netdev_err(dev, "Couldn't bring down link\n");
  2181. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
  2182. HZ);
  2183. if (old_down_cnt == mgp->down_cnt)
  2184. netdev_err(dev, "never got down irq\n");
  2185. }
  2186. netif_tx_disable(dev);
  2187. myri10ge_free_irq(mgp);
  2188. for (i = 0; i < mgp->num_slices; i++)
  2189. myri10ge_free_rings(&mgp->ss[i]);
  2190. mgp->running = MYRI10GE_ETH_STOPPED;
  2191. return 0;
  2192. }
  2193. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2194. * backwards one at a time and handle ring wraps */
  2195. static inline void
  2196. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  2197. struct mcp_kreq_ether_send *src, int cnt)
  2198. {
  2199. int idx, starting_slot;
  2200. starting_slot = tx->req;
  2201. while (cnt > 1) {
  2202. cnt--;
  2203. idx = (starting_slot + cnt) & tx->mask;
  2204. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  2205. mb();
  2206. }
  2207. }
  2208. /*
  2209. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2210. * at most 32 bytes at a time, so as to avoid involving the software
  2211. * pio handler in the nic. We re-write the first segment's flags
  2212. * to mark them valid only after writing the entire chain.
  2213. */
  2214. static inline void
  2215. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  2216. int cnt)
  2217. {
  2218. int idx, i;
  2219. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  2220. struct mcp_kreq_ether_send *srcp;
  2221. u8 last_flags;
  2222. idx = tx->req & tx->mask;
  2223. last_flags = src->flags;
  2224. src->flags = 0;
  2225. mb();
  2226. dst = dstp = &tx->lanai[idx];
  2227. srcp = src;
  2228. if ((idx + cnt) < tx->mask) {
  2229. for (i = 0; i < (cnt - 1); i += 2) {
  2230. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  2231. mb(); /* force write every 32 bytes */
  2232. srcp += 2;
  2233. dstp += 2;
  2234. }
  2235. } else {
  2236. /* submit all but the first request, and ensure
  2237. * that it is submitted below */
  2238. myri10ge_submit_req_backwards(tx, src, cnt);
  2239. i = 0;
  2240. }
  2241. if (i < cnt) {
  2242. /* submit the first request */
  2243. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  2244. mb(); /* barrier before setting valid flag */
  2245. }
  2246. /* re-write the last 32-bits with the valid flags */
  2247. src->flags = last_flags;
  2248. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  2249. tx->req += cnt;
  2250. mb();
  2251. }
  2252. /*
  2253. * Transmit a packet. We need to split the packet so that a single
  2254. * segment does not cross myri10ge->tx_boundary, so this makes segment
  2255. * counting tricky. So rather than try to count segments up front, we
  2256. * just give up if there are too few segments to hold a reasonably
  2257. * fragmented packet currently available. If we run
  2258. * out of segments while preparing a packet for DMA, we just linearize
  2259. * it and try again.
  2260. */
  2261. static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
  2262. struct net_device *dev)
  2263. {
  2264. struct myri10ge_priv *mgp = netdev_priv(dev);
  2265. struct myri10ge_slice_state *ss;
  2266. struct mcp_kreq_ether_send *req;
  2267. struct myri10ge_tx_buf *tx;
  2268. struct skb_frag_struct *frag;
  2269. struct netdev_queue *netdev_queue;
  2270. dma_addr_t bus;
  2271. u32 low;
  2272. __be32 high_swapped;
  2273. unsigned int len;
  2274. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  2275. u16 pseudo_hdr_offset, cksum_offset, queue;
  2276. int cum_len, seglen, boundary, rdma_count;
  2277. u8 flags, odd_flag;
  2278. queue = skb_get_queue_mapping(skb);
  2279. ss = &mgp->ss[queue];
  2280. netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
  2281. tx = &ss->tx;
  2282. again:
  2283. req = tx->req_list;
  2284. avail = tx->mask - 1 - (tx->req - tx->done);
  2285. mss = 0;
  2286. max_segments = MXGEFW_MAX_SEND_DESC;
  2287. if (skb_is_gso(skb)) {
  2288. mss = skb_shinfo(skb)->gso_size;
  2289. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  2290. }
  2291. if ((unlikely(avail < max_segments))) {
  2292. /* we are out of transmit resources */
  2293. tx->stop_queue++;
  2294. netif_tx_stop_queue(netdev_queue);
  2295. return NETDEV_TX_BUSY;
  2296. }
  2297. /* Setup checksum offloading, if needed */
  2298. cksum_offset = 0;
  2299. pseudo_hdr_offset = 0;
  2300. odd_flag = 0;
  2301. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  2302. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  2303. cksum_offset = skb_checksum_start_offset(skb);
  2304. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  2305. /* If the headers are excessively large, then we must
  2306. * fall back to a software checksum */
  2307. if (unlikely(!mss && (cksum_offset > 255 ||
  2308. pseudo_hdr_offset > 127))) {
  2309. if (skb_checksum_help(skb))
  2310. goto drop;
  2311. cksum_offset = 0;
  2312. pseudo_hdr_offset = 0;
  2313. } else {
  2314. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  2315. flags |= MXGEFW_FLAGS_CKSUM;
  2316. }
  2317. }
  2318. cum_len = 0;
  2319. if (mss) { /* TSO */
  2320. /* this removes any CKSUM flag from before */
  2321. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  2322. /* negative cum_len signifies to the
  2323. * send loop that we are still in the
  2324. * header portion of the TSO packet.
  2325. * TSO header can be at most 1KB long */
  2326. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2327. /* for IPv6 TSO, the checksum offset stores the
  2328. * TCP header length, to save the firmware from
  2329. * the need to parse the headers */
  2330. if (skb_is_gso_v6(skb)) {
  2331. cksum_offset = tcp_hdrlen(skb);
  2332. /* Can only handle headers <= max_tso6 long */
  2333. if (unlikely(-cum_len > mgp->max_tso6))
  2334. return myri10ge_sw_tso(skb, dev);
  2335. }
  2336. /* for TSO, pseudo_hdr_offset holds mss.
  2337. * The firmware figures out where to put
  2338. * the checksum by parsing the header. */
  2339. pseudo_hdr_offset = mss;
  2340. } else
  2341. /* Mark small packets, and pad out tiny packets */
  2342. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  2343. flags |= MXGEFW_FLAGS_SMALL;
  2344. /* pad frames to at least ETH_ZLEN bytes */
  2345. if (unlikely(skb->len < ETH_ZLEN)) {
  2346. if (skb_padto(skb, ETH_ZLEN)) {
  2347. /* The packet is gone, so we must
  2348. * return 0 */
  2349. ss->stats.tx_dropped += 1;
  2350. return NETDEV_TX_OK;
  2351. }
  2352. /* adjust the len to account for the zero pad
  2353. * so that the nic can know how long it is */
  2354. skb->len = ETH_ZLEN;
  2355. }
  2356. }
  2357. /* map the skb for DMA */
  2358. len = skb_headlen(skb);
  2359. idx = tx->req & tx->mask;
  2360. tx->info[idx].skb = skb;
  2361. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2362. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2363. dma_unmap_len_set(&tx->info[idx], len, len);
  2364. frag_cnt = skb_shinfo(skb)->nr_frags;
  2365. frag_idx = 0;
  2366. count = 0;
  2367. rdma_count = 0;
  2368. /* "rdma_count" is the number of RDMAs belonging to the
  2369. * current packet BEFORE the current send request. For
  2370. * non-TSO packets, this is equal to "count".
  2371. * For TSO packets, rdma_count needs to be reset
  2372. * to 0 after a segment cut.
  2373. *
  2374. * The rdma_count field of the send request is
  2375. * the number of RDMAs of the packet starting at
  2376. * that request. For TSO send requests with one ore more cuts
  2377. * in the middle, this is the number of RDMAs starting
  2378. * after the last cut in the request. All previous
  2379. * segments before the last cut implicitly have 1 RDMA.
  2380. *
  2381. * Since the number of RDMAs is not known beforehand,
  2382. * it must be filled-in retroactively - after each
  2383. * segmentation cut or at the end of the entire packet.
  2384. */
  2385. while (1) {
  2386. /* Break the SKB or Fragment up into pieces which
  2387. * do not cross mgp->tx_boundary */
  2388. low = MYRI10GE_LOWPART_TO_U32(bus);
  2389. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  2390. while (len) {
  2391. u8 flags_next;
  2392. int cum_len_next;
  2393. if (unlikely(count == max_segments))
  2394. goto abort_linearize;
  2395. boundary =
  2396. (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
  2397. seglen = boundary - low;
  2398. if (seglen > len)
  2399. seglen = len;
  2400. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  2401. cum_len_next = cum_len + seglen;
  2402. if (mss) { /* TSO */
  2403. (req - rdma_count)->rdma_count = rdma_count + 1;
  2404. if (likely(cum_len >= 0)) { /* payload */
  2405. int next_is_first, chop;
  2406. chop = (cum_len_next > mss);
  2407. cum_len_next = cum_len_next % mss;
  2408. next_is_first = (cum_len_next == 0);
  2409. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  2410. flags_next |= next_is_first *
  2411. MXGEFW_FLAGS_FIRST;
  2412. rdma_count |= -(chop | next_is_first);
  2413. rdma_count += chop & ~next_is_first;
  2414. } else if (likely(cum_len_next >= 0)) { /* header ends */
  2415. int small;
  2416. rdma_count = -1;
  2417. cum_len_next = 0;
  2418. seglen = -cum_len;
  2419. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  2420. flags_next = MXGEFW_FLAGS_TSO_PLD |
  2421. MXGEFW_FLAGS_FIRST |
  2422. (small * MXGEFW_FLAGS_SMALL);
  2423. }
  2424. }
  2425. req->addr_high = high_swapped;
  2426. req->addr_low = htonl(low);
  2427. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  2428. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  2429. req->rdma_count = 1;
  2430. req->length = htons(seglen);
  2431. req->cksum_offset = cksum_offset;
  2432. req->flags = flags | ((cum_len & 1) * odd_flag);
  2433. low += seglen;
  2434. len -= seglen;
  2435. cum_len = cum_len_next;
  2436. flags = flags_next;
  2437. req++;
  2438. count++;
  2439. rdma_count++;
  2440. if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
  2441. if (unlikely(cksum_offset > seglen))
  2442. cksum_offset -= seglen;
  2443. else
  2444. cksum_offset = 0;
  2445. }
  2446. }
  2447. if (frag_idx == frag_cnt)
  2448. break;
  2449. /* map next fragment for DMA */
  2450. idx = (count + tx->req) & tx->mask;
  2451. frag = &skb_shinfo(skb)->frags[frag_idx];
  2452. frag_idx++;
  2453. len = skb_frag_size(frag);
  2454. bus = skb_frag_dma_map(&mgp->pdev->dev, frag, 0, len,
  2455. DMA_TO_DEVICE);
  2456. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2457. dma_unmap_len_set(&tx->info[idx], len, len);
  2458. }
  2459. (req - rdma_count)->rdma_count = rdma_count;
  2460. if (mss)
  2461. do {
  2462. req--;
  2463. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  2464. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  2465. MXGEFW_FLAGS_FIRST)));
  2466. idx = ((count - 1) + tx->req) & tx->mask;
  2467. tx->info[idx].last = 1;
  2468. myri10ge_submit_req(tx, tx->req_list, count);
  2469. /* if using multiple tx queues, make sure NIC polls the
  2470. * current slice */
  2471. if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
  2472. tx->queue_active = 1;
  2473. put_be32(htonl(1), tx->send_go);
  2474. mb();
  2475. mmiowb();
  2476. }
  2477. tx->pkt_start++;
  2478. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  2479. tx->stop_queue++;
  2480. netif_tx_stop_queue(netdev_queue);
  2481. }
  2482. return NETDEV_TX_OK;
  2483. abort_linearize:
  2484. /* Free any DMA resources we've alloced and clear out the skb
  2485. * slot so as to not trip up assertions, and to avoid a
  2486. * double-free if linearizing fails */
  2487. last_idx = (idx + 1) & tx->mask;
  2488. idx = tx->req & tx->mask;
  2489. tx->info[idx].skb = NULL;
  2490. do {
  2491. len = dma_unmap_len(&tx->info[idx], len);
  2492. if (len) {
  2493. if (tx->info[idx].skb != NULL)
  2494. pci_unmap_single(mgp->pdev,
  2495. dma_unmap_addr(&tx->info[idx],
  2496. bus), len,
  2497. PCI_DMA_TODEVICE);
  2498. else
  2499. pci_unmap_page(mgp->pdev,
  2500. dma_unmap_addr(&tx->info[idx],
  2501. bus), len,
  2502. PCI_DMA_TODEVICE);
  2503. dma_unmap_len_set(&tx->info[idx], len, 0);
  2504. tx->info[idx].skb = NULL;
  2505. }
  2506. idx = (idx + 1) & tx->mask;
  2507. } while (idx != last_idx);
  2508. if (skb_is_gso(skb)) {
  2509. netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
  2510. goto drop;
  2511. }
  2512. if (skb_linearize(skb))
  2513. goto drop;
  2514. tx->linearized++;
  2515. goto again;
  2516. drop:
  2517. dev_kfree_skb_any(skb);
  2518. ss->stats.tx_dropped += 1;
  2519. return NETDEV_TX_OK;
  2520. }
  2521. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  2522. struct net_device *dev)
  2523. {
  2524. struct sk_buff *segs, *curr;
  2525. struct myri10ge_priv *mgp = netdev_priv(dev);
  2526. struct myri10ge_slice_state *ss;
  2527. netdev_tx_t status;
  2528. segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
  2529. if (IS_ERR(segs))
  2530. goto drop;
  2531. while (segs) {
  2532. curr = segs;
  2533. segs = segs->next;
  2534. curr->next = NULL;
  2535. status = myri10ge_xmit(curr, dev);
  2536. if (status != 0) {
  2537. dev_kfree_skb_any(curr);
  2538. if (segs != NULL) {
  2539. curr = segs;
  2540. segs = segs->next;
  2541. curr->next = NULL;
  2542. dev_kfree_skb_any(segs);
  2543. }
  2544. goto drop;
  2545. }
  2546. }
  2547. dev_kfree_skb_any(skb);
  2548. return NETDEV_TX_OK;
  2549. drop:
  2550. ss = &mgp->ss[skb_get_queue_mapping(skb)];
  2551. dev_kfree_skb_any(skb);
  2552. ss->stats.tx_dropped += 1;
  2553. return NETDEV_TX_OK;
  2554. }
  2555. static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
  2556. struct rtnl_link_stats64 *stats)
  2557. {
  2558. const struct myri10ge_priv *mgp = netdev_priv(dev);
  2559. const struct myri10ge_slice_netstats *slice_stats;
  2560. int i;
  2561. for (i = 0; i < mgp->num_slices; i++) {
  2562. slice_stats = &mgp->ss[i].stats;
  2563. stats->rx_packets += slice_stats->rx_packets;
  2564. stats->tx_packets += slice_stats->tx_packets;
  2565. stats->rx_bytes += slice_stats->rx_bytes;
  2566. stats->tx_bytes += slice_stats->tx_bytes;
  2567. stats->rx_dropped += slice_stats->rx_dropped;
  2568. stats->tx_dropped += slice_stats->tx_dropped;
  2569. }
  2570. return stats;
  2571. }
  2572. static void myri10ge_set_multicast_list(struct net_device *dev)
  2573. {
  2574. struct myri10ge_priv *mgp = netdev_priv(dev);
  2575. struct myri10ge_cmd cmd;
  2576. struct netdev_hw_addr *ha;
  2577. __be32 data[2] = { 0, 0 };
  2578. int err;
  2579. /* can be called from atomic contexts,
  2580. * pass 1 to force atomicity in myri10ge_send_cmd() */
  2581. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  2582. /* This firmware is known to not support multicast */
  2583. if (!mgp->fw_multicast_support)
  2584. return;
  2585. /* Disable multicast filtering */
  2586. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2587. if (err != 0) {
  2588. netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
  2589. err);
  2590. goto abort;
  2591. }
  2592. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2593. /* request to disable multicast filtering, so quit here */
  2594. return;
  2595. }
  2596. /* Flush the filters */
  2597. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2598. &cmd, 1);
  2599. if (err != 0) {
  2600. netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
  2601. err);
  2602. goto abort;
  2603. }
  2604. /* Walk the multicast list, and add each address */
  2605. netdev_for_each_mc_addr(ha, dev) {
  2606. memcpy(data, &ha->addr, 6);
  2607. cmd.data0 = ntohl(data[0]);
  2608. cmd.data1 = ntohl(data[1]);
  2609. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2610. &cmd, 1);
  2611. if (err != 0) {
  2612. netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
  2613. err, ha->addr);
  2614. goto abort;
  2615. }
  2616. }
  2617. /* Enable multicast filtering */
  2618. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2619. if (err != 0) {
  2620. netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
  2621. err);
  2622. goto abort;
  2623. }
  2624. return;
  2625. abort:
  2626. return;
  2627. }
  2628. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2629. {
  2630. struct sockaddr *sa = addr;
  2631. struct myri10ge_priv *mgp = netdev_priv(dev);
  2632. int status;
  2633. if (!is_valid_ether_addr(sa->sa_data))
  2634. return -EADDRNOTAVAIL;
  2635. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2636. if (status != 0) {
  2637. netdev_err(dev, "changing mac address failed with %d\n",
  2638. status);
  2639. return status;
  2640. }
  2641. /* change the dev structure */
  2642. memcpy(dev->dev_addr, sa->sa_data, 6);
  2643. return 0;
  2644. }
  2645. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2646. {
  2647. struct myri10ge_priv *mgp = netdev_priv(dev);
  2648. int error = 0;
  2649. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2650. netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
  2651. return -EINVAL;
  2652. }
  2653. netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
  2654. if (mgp->running) {
  2655. /* if we change the mtu on an active device, we must
  2656. * reset the device so the firmware sees the change */
  2657. myri10ge_close(dev);
  2658. dev->mtu = new_mtu;
  2659. myri10ge_open(dev);
  2660. } else
  2661. dev->mtu = new_mtu;
  2662. return error;
  2663. }
  2664. /*
  2665. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2666. * Only do it if the bridge is a root port since we don't want to disturb
  2667. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2668. */
  2669. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2670. {
  2671. struct pci_dev *bridge = mgp->pdev->bus->self;
  2672. struct device *dev = &mgp->pdev->dev;
  2673. int cap;
  2674. unsigned err_cap;
  2675. int ret;
  2676. if (!myri10ge_ecrc_enable || !bridge)
  2677. return;
  2678. /* check that the bridge is a root port */
  2679. if (pci_pcie_type(bridge) != PCI_EXP_TYPE_ROOT_PORT) {
  2680. if (myri10ge_ecrc_enable > 1) {
  2681. struct pci_dev *prev_bridge, *old_bridge = bridge;
  2682. /* Walk the hierarchy up to the root port
  2683. * where ECRC has to be enabled */
  2684. do {
  2685. prev_bridge = bridge;
  2686. bridge = bridge->bus->self;
  2687. if (!bridge || prev_bridge == bridge) {
  2688. dev_err(dev,
  2689. "Failed to find root port"
  2690. " to force ECRC\n");
  2691. return;
  2692. }
  2693. } while (pci_pcie_type(bridge) !=
  2694. PCI_EXP_TYPE_ROOT_PORT);
  2695. dev_info(dev,
  2696. "Forcing ECRC on non-root port %s"
  2697. " (enabling on root port %s)\n",
  2698. pci_name(old_bridge), pci_name(bridge));
  2699. } else {
  2700. dev_err(dev,
  2701. "Not enabling ECRC on non-root port %s\n",
  2702. pci_name(bridge));
  2703. return;
  2704. }
  2705. }
  2706. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2707. if (!cap)
  2708. return;
  2709. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2710. if (ret) {
  2711. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2712. pci_name(bridge));
  2713. dev_err(dev, "\t pci=nommconf in use? "
  2714. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2715. return;
  2716. }
  2717. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2718. return;
  2719. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2720. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2721. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2722. }
  2723. /*
  2724. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2725. * when the PCI-E Completion packets are aligned on an 8-byte
  2726. * boundary. Some PCI-E chip sets always align Completion packets; on
  2727. * the ones that do not, the alignment can be enforced by enabling
  2728. * ECRC generation (if supported).
  2729. *
  2730. * When PCI-E Completion packets are not aligned, it is actually more
  2731. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2732. *
  2733. * If the driver can neither enable ECRC nor verify that it has
  2734. * already been enabled, then it must use a firmware image which works
  2735. * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
  2736. * should also ensure that it never gives the device a Read-DMA which is
  2737. * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
  2738. * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
  2739. * firmware image, and set tx_boundary to 4KB.
  2740. */
  2741. static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
  2742. {
  2743. struct pci_dev *pdev = mgp->pdev;
  2744. struct device *dev = &pdev->dev;
  2745. int status;
  2746. mgp->tx_boundary = 4096;
  2747. /*
  2748. * Verify the max read request size was set to 4KB
  2749. * before trying the test with 4KB.
  2750. */
  2751. status = pcie_get_readrq(pdev);
  2752. if (status < 0) {
  2753. dev_err(dev, "Couldn't read max read req size: %d\n", status);
  2754. goto abort;
  2755. }
  2756. if (status != 4096) {
  2757. dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
  2758. mgp->tx_boundary = 2048;
  2759. }
  2760. /*
  2761. * load the optimized firmware (which assumes aligned PCIe
  2762. * completions) in order to see if it works on this host.
  2763. */
  2764. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2765. status = myri10ge_load_firmware(mgp, 1);
  2766. if (status != 0) {
  2767. goto abort;
  2768. }
  2769. /*
  2770. * Enable ECRC if possible
  2771. */
  2772. myri10ge_enable_ecrc(mgp);
  2773. /*
  2774. * Run a DMA test which watches for unaligned completions and
  2775. * aborts on the first one seen.
  2776. */
  2777. status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
  2778. if (status == 0)
  2779. return; /* keep the aligned firmware */
  2780. if (status != -E2BIG)
  2781. dev_warn(dev, "DMA test failed: %d\n", status);
  2782. if (status == -ENOSYS)
  2783. dev_warn(dev, "Falling back to ethp! "
  2784. "Please install up to date fw\n");
  2785. abort:
  2786. /* fall back to using the unaligned firmware */
  2787. mgp->tx_boundary = 2048;
  2788. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2789. }
  2790. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2791. {
  2792. int overridden = 0;
  2793. if (myri10ge_force_firmware == 0) {
  2794. int link_width;
  2795. u16 lnk;
  2796. pcie_capability_read_word(mgp->pdev, PCI_EXP_LNKSTA, &lnk);
  2797. link_width = (lnk >> 4) & 0x3f;
  2798. /* Check to see if Link is less than 8 or if the
  2799. * upstream bridge is known to provide aligned
  2800. * completions */
  2801. if (link_width < 8) {
  2802. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2803. link_width);
  2804. mgp->tx_boundary = 4096;
  2805. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2806. } else {
  2807. myri10ge_firmware_probe(mgp);
  2808. }
  2809. } else {
  2810. if (myri10ge_force_firmware == 1) {
  2811. dev_info(&mgp->pdev->dev,
  2812. "Assuming aligned completions (forced)\n");
  2813. mgp->tx_boundary = 4096;
  2814. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2815. } else {
  2816. dev_info(&mgp->pdev->dev,
  2817. "Assuming unaligned completions (forced)\n");
  2818. mgp->tx_boundary = 2048;
  2819. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2820. }
  2821. }
  2822. kparam_block_sysfs_write(myri10ge_fw_name);
  2823. if (myri10ge_fw_name != NULL) {
  2824. char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
  2825. if (fw_name) {
  2826. overridden = 1;
  2827. set_fw_name(mgp, fw_name, true);
  2828. }
  2829. }
  2830. kparam_unblock_sysfs_write(myri10ge_fw_name);
  2831. if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
  2832. myri10ge_fw_names[mgp->board_number] != NULL &&
  2833. strlen(myri10ge_fw_names[mgp->board_number])) {
  2834. set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
  2835. overridden = 1;
  2836. }
  2837. if (overridden)
  2838. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2839. mgp->fw_name);
  2840. }
  2841. static void myri10ge_mask_surprise_down(struct pci_dev *pdev)
  2842. {
  2843. struct pci_dev *bridge = pdev->bus->self;
  2844. int cap;
  2845. u32 mask;
  2846. if (bridge == NULL)
  2847. return;
  2848. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2849. if (cap) {
  2850. /* a sram parity error can cause a surprise link
  2851. * down; since we expect and can recover from sram
  2852. * parity errors, mask surprise link down events */
  2853. pci_read_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, &mask);
  2854. mask |= 0x20;
  2855. pci_write_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, mask);
  2856. }
  2857. }
  2858. #ifdef CONFIG_PM
  2859. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2860. {
  2861. struct myri10ge_priv *mgp;
  2862. struct net_device *netdev;
  2863. mgp = pci_get_drvdata(pdev);
  2864. if (mgp == NULL)
  2865. return -EINVAL;
  2866. netdev = mgp->dev;
  2867. netif_device_detach(netdev);
  2868. if (netif_running(netdev)) {
  2869. netdev_info(netdev, "closing\n");
  2870. rtnl_lock();
  2871. myri10ge_close(netdev);
  2872. rtnl_unlock();
  2873. }
  2874. myri10ge_dummy_rdma(mgp, 0);
  2875. pci_save_state(pdev);
  2876. pci_disable_device(pdev);
  2877. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2878. }
  2879. static int myri10ge_resume(struct pci_dev *pdev)
  2880. {
  2881. struct myri10ge_priv *mgp;
  2882. struct net_device *netdev;
  2883. int status;
  2884. u16 vendor;
  2885. mgp = pci_get_drvdata(pdev);
  2886. if (mgp == NULL)
  2887. return -EINVAL;
  2888. netdev = mgp->dev;
  2889. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2890. msleep(5); /* give card time to respond */
  2891. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2892. if (vendor == 0xffff) {
  2893. netdev_err(mgp->dev, "device disappeared!\n");
  2894. return -EIO;
  2895. }
  2896. pci_restore_state(pdev);
  2897. status = pci_enable_device(pdev);
  2898. if (status) {
  2899. dev_err(&pdev->dev, "failed to enable device\n");
  2900. return status;
  2901. }
  2902. pci_set_master(pdev);
  2903. myri10ge_reset(mgp);
  2904. myri10ge_dummy_rdma(mgp, 1);
  2905. /* Save configuration space to be restored if the
  2906. * nic resets due to a parity error */
  2907. pci_save_state(pdev);
  2908. if (netif_running(netdev)) {
  2909. rtnl_lock();
  2910. status = myri10ge_open(netdev);
  2911. rtnl_unlock();
  2912. if (status != 0)
  2913. goto abort_with_enabled;
  2914. }
  2915. netif_device_attach(netdev);
  2916. return 0;
  2917. abort_with_enabled:
  2918. pci_disable_device(pdev);
  2919. return -EIO;
  2920. }
  2921. #endif /* CONFIG_PM */
  2922. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2923. {
  2924. struct pci_dev *pdev = mgp->pdev;
  2925. int vs = mgp->vendor_specific_offset;
  2926. u32 reboot;
  2927. /*enter read32 mode */
  2928. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2929. /*read REBOOT_STATUS (0xfffffff0) */
  2930. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2931. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2932. return reboot;
  2933. }
  2934. static void
  2935. myri10ge_check_slice(struct myri10ge_slice_state *ss, int *reset_needed,
  2936. int *busy_slice_cnt, u32 rx_pause_cnt)
  2937. {
  2938. struct myri10ge_priv *mgp = ss->mgp;
  2939. int slice = ss - mgp->ss;
  2940. if (ss->tx.req != ss->tx.done &&
  2941. ss->tx.done == ss->watchdog_tx_done &&
  2942. ss->watchdog_tx_req != ss->watchdog_tx_done) {
  2943. /* nic seems like it might be stuck.. */
  2944. if (rx_pause_cnt != mgp->watchdog_pause) {
  2945. if (net_ratelimit())
  2946. netdev_warn(mgp->dev, "slice %d: TX paused, "
  2947. "check link partner\n", slice);
  2948. } else {
  2949. netdev_warn(mgp->dev,
  2950. "slice %d: TX stuck %d %d %d %d %d %d\n",
  2951. slice, ss->tx.queue_active, ss->tx.req,
  2952. ss->tx.done, ss->tx.pkt_start,
  2953. ss->tx.pkt_done,
  2954. (int)ntohl(mgp->ss[slice].fw_stats->
  2955. send_done_count));
  2956. *reset_needed = 1;
  2957. ss->stuck = 1;
  2958. }
  2959. }
  2960. if (ss->watchdog_tx_done != ss->tx.done ||
  2961. ss->watchdog_rx_done != ss->rx_done.cnt) {
  2962. *busy_slice_cnt += 1;
  2963. }
  2964. ss->watchdog_tx_done = ss->tx.done;
  2965. ss->watchdog_tx_req = ss->tx.req;
  2966. ss->watchdog_rx_done = ss->rx_done.cnt;
  2967. }
  2968. /*
  2969. * This watchdog is used to check whether the board has suffered
  2970. * from a parity error and needs to be recovered.
  2971. */
  2972. static void myri10ge_watchdog(struct work_struct *work)
  2973. {
  2974. struct myri10ge_priv *mgp =
  2975. container_of(work, struct myri10ge_priv, watchdog_work);
  2976. struct myri10ge_slice_state *ss;
  2977. u32 reboot, rx_pause_cnt;
  2978. int status, rebooted;
  2979. int i;
  2980. int reset_needed = 0;
  2981. int busy_slice_cnt = 0;
  2982. u16 cmd, vendor;
  2983. mgp->watchdog_resets++;
  2984. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  2985. rebooted = 0;
  2986. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  2987. /* Bus master DMA disabled? Check to see
  2988. * if the card rebooted due to a parity error
  2989. * For now, just report it */
  2990. reboot = myri10ge_read_reboot(mgp);
  2991. netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
  2992. reboot, myri10ge_reset_recover ? "" : " not");
  2993. if (myri10ge_reset_recover == 0)
  2994. return;
  2995. rtnl_lock();
  2996. mgp->rebooted = 1;
  2997. rebooted = 1;
  2998. myri10ge_close(mgp->dev);
  2999. myri10ge_reset_recover--;
  3000. mgp->rebooted = 0;
  3001. /*
  3002. * A rebooted nic will come back with config space as
  3003. * it was after power was applied to PCIe bus.
  3004. * Attempt to restore config space which was saved
  3005. * when the driver was loaded, or the last time the
  3006. * nic was resumed from power saving mode.
  3007. */
  3008. pci_restore_state(mgp->pdev);
  3009. /* save state again for accounting reasons */
  3010. pci_save_state(mgp->pdev);
  3011. } else {
  3012. /* if we get back -1's from our slot, perhaps somebody
  3013. * powered off our card. Don't try to reset it in
  3014. * this case */
  3015. if (cmd == 0xffff) {
  3016. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  3017. if (vendor == 0xffff) {
  3018. netdev_err(mgp->dev, "device disappeared!\n");
  3019. return;
  3020. }
  3021. }
  3022. /* Perhaps it is a software error. See if stuck slice
  3023. * has recovered, reset if not */
  3024. rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
  3025. for (i = 0; i < mgp->num_slices; i++) {
  3026. ss = mgp->ss;
  3027. if (ss->stuck) {
  3028. myri10ge_check_slice(ss, &reset_needed,
  3029. &busy_slice_cnt,
  3030. rx_pause_cnt);
  3031. ss->stuck = 0;
  3032. }
  3033. }
  3034. if (!reset_needed) {
  3035. netdev_dbg(mgp->dev, "not resetting\n");
  3036. return;
  3037. }
  3038. netdev_err(mgp->dev, "device timeout, resetting\n");
  3039. }
  3040. if (!rebooted) {
  3041. rtnl_lock();
  3042. myri10ge_close(mgp->dev);
  3043. }
  3044. status = myri10ge_load_firmware(mgp, 1);
  3045. if (status != 0)
  3046. netdev_err(mgp->dev, "failed to load firmware\n");
  3047. else
  3048. myri10ge_open(mgp->dev);
  3049. rtnl_unlock();
  3050. }
  3051. /*
  3052. * We use our own timer routine rather than relying upon
  3053. * netdev->tx_timeout because we have a very large hardware transmit
  3054. * queue. Due to the large queue, the netdev->tx_timeout function
  3055. * cannot detect a NIC with a parity error in a timely fashion if the
  3056. * NIC is lightly loaded.
  3057. */
  3058. static void myri10ge_watchdog_timer(unsigned long arg)
  3059. {
  3060. struct myri10ge_priv *mgp;
  3061. struct myri10ge_slice_state *ss;
  3062. int i, reset_needed, busy_slice_cnt;
  3063. u32 rx_pause_cnt;
  3064. u16 cmd;
  3065. mgp = (struct myri10ge_priv *)arg;
  3066. rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
  3067. busy_slice_cnt = 0;
  3068. for (i = 0, reset_needed = 0;
  3069. i < mgp->num_slices && reset_needed == 0; ++i) {
  3070. ss = &mgp->ss[i];
  3071. if (ss->rx_small.watchdog_needed) {
  3072. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  3073. mgp->small_bytes + MXGEFW_PAD,
  3074. 1);
  3075. if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
  3076. myri10ge_fill_thresh)
  3077. ss->rx_small.watchdog_needed = 0;
  3078. }
  3079. if (ss->rx_big.watchdog_needed) {
  3080. myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
  3081. mgp->big_bytes, 1);
  3082. if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
  3083. myri10ge_fill_thresh)
  3084. ss->rx_big.watchdog_needed = 0;
  3085. }
  3086. myri10ge_check_slice(ss, &reset_needed, &busy_slice_cnt,
  3087. rx_pause_cnt);
  3088. }
  3089. /* if we've sent or received no traffic, poll the NIC to
  3090. * ensure it is still there. Otherwise, we risk not noticing
  3091. * an error in a timely fashion */
  3092. if (busy_slice_cnt == 0) {
  3093. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3094. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3095. reset_needed = 1;
  3096. }
  3097. }
  3098. mgp->watchdog_pause = rx_pause_cnt;
  3099. if (reset_needed) {
  3100. schedule_work(&mgp->watchdog_work);
  3101. } else {
  3102. /* rearm timer */
  3103. mod_timer(&mgp->watchdog_timer,
  3104. jiffies + myri10ge_watchdog_timeout * HZ);
  3105. }
  3106. }
  3107. static void myri10ge_free_slices(struct myri10ge_priv *mgp)
  3108. {
  3109. struct myri10ge_slice_state *ss;
  3110. struct pci_dev *pdev = mgp->pdev;
  3111. size_t bytes;
  3112. int i;
  3113. if (mgp->ss == NULL)
  3114. return;
  3115. for (i = 0; i < mgp->num_slices; i++) {
  3116. ss = &mgp->ss[i];
  3117. if (ss->rx_done.entry != NULL) {
  3118. bytes = mgp->max_intr_slots *
  3119. sizeof(*ss->rx_done.entry);
  3120. dma_free_coherent(&pdev->dev, bytes,
  3121. ss->rx_done.entry, ss->rx_done.bus);
  3122. ss->rx_done.entry = NULL;
  3123. }
  3124. if (ss->fw_stats != NULL) {
  3125. bytes = sizeof(*ss->fw_stats);
  3126. dma_free_coherent(&pdev->dev, bytes,
  3127. ss->fw_stats, ss->fw_stats_bus);
  3128. ss->fw_stats = NULL;
  3129. }
  3130. netif_napi_del(&ss->napi);
  3131. }
  3132. kfree(mgp->ss);
  3133. mgp->ss = NULL;
  3134. }
  3135. static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
  3136. {
  3137. struct myri10ge_slice_state *ss;
  3138. struct pci_dev *pdev = mgp->pdev;
  3139. size_t bytes;
  3140. int i;
  3141. bytes = sizeof(*mgp->ss) * mgp->num_slices;
  3142. mgp->ss = kzalloc(bytes, GFP_KERNEL);
  3143. if (mgp->ss == NULL) {
  3144. return -ENOMEM;
  3145. }
  3146. for (i = 0; i < mgp->num_slices; i++) {
  3147. ss = &mgp->ss[i];
  3148. bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
  3149. ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  3150. &ss->rx_done.bus,
  3151. GFP_KERNEL);
  3152. if (ss->rx_done.entry == NULL)
  3153. goto abort;
  3154. memset(ss->rx_done.entry, 0, bytes);
  3155. bytes = sizeof(*ss->fw_stats);
  3156. ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
  3157. &ss->fw_stats_bus,
  3158. GFP_KERNEL);
  3159. if (ss->fw_stats == NULL)
  3160. goto abort;
  3161. ss->mgp = mgp;
  3162. ss->dev = mgp->dev;
  3163. netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
  3164. myri10ge_napi_weight);
  3165. }
  3166. return 0;
  3167. abort:
  3168. myri10ge_free_slices(mgp);
  3169. return -ENOMEM;
  3170. }
  3171. /*
  3172. * This function determines the number of slices supported.
  3173. * The number slices is the minimum of the number of CPUS,
  3174. * the number of MSI-X irqs supported, the number of slices
  3175. * supported by the firmware
  3176. */
  3177. static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
  3178. {
  3179. struct myri10ge_cmd cmd;
  3180. struct pci_dev *pdev = mgp->pdev;
  3181. char *old_fw;
  3182. bool old_allocated;
  3183. int i, status, ncpus, msix_cap;
  3184. mgp->num_slices = 1;
  3185. msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  3186. ncpus = netif_get_num_default_rss_queues();
  3187. if (myri10ge_max_slices == 1 || msix_cap == 0 ||
  3188. (myri10ge_max_slices == -1 && ncpus < 2))
  3189. return;
  3190. /* try to load the slice aware rss firmware */
  3191. old_fw = mgp->fw_name;
  3192. old_allocated = mgp->fw_name_allocated;
  3193. /* don't free old_fw if we override it. */
  3194. mgp->fw_name_allocated = false;
  3195. if (myri10ge_fw_name != NULL) {
  3196. dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
  3197. myri10ge_fw_name);
  3198. set_fw_name(mgp, myri10ge_fw_name, false);
  3199. } else if (old_fw == myri10ge_fw_aligned)
  3200. set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
  3201. else
  3202. set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
  3203. status = myri10ge_load_firmware(mgp, 0);
  3204. if (status != 0) {
  3205. dev_info(&pdev->dev, "Rss firmware not found\n");
  3206. if (old_allocated)
  3207. kfree(old_fw);
  3208. return;
  3209. }
  3210. /* hit the board with a reset to ensure it is alive */
  3211. memset(&cmd, 0, sizeof(cmd));
  3212. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  3213. if (status != 0) {
  3214. dev_err(&mgp->pdev->dev, "failed reset\n");
  3215. goto abort_with_fw;
  3216. }
  3217. mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
  3218. /* tell it the size of the interrupt queues */
  3219. cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
  3220. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  3221. if (status != 0) {
  3222. dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
  3223. goto abort_with_fw;
  3224. }
  3225. /* ask the maximum number of slices it supports */
  3226. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
  3227. if (status != 0)
  3228. goto abort_with_fw;
  3229. else
  3230. mgp->num_slices = cmd.data0;
  3231. /* Only allow multiple slices if MSI-X is usable */
  3232. if (!myri10ge_msi) {
  3233. goto abort_with_fw;
  3234. }
  3235. /* if the admin did not specify a limit to how many
  3236. * slices we should use, cap it automatically to the
  3237. * number of CPUs currently online */
  3238. if (myri10ge_max_slices == -1)
  3239. myri10ge_max_slices = ncpus;
  3240. if (mgp->num_slices > myri10ge_max_slices)
  3241. mgp->num_slices = myri10ge_max_slices;
  3242. /* Now try to allocate as many MSI-X vectors as we have
  3243. * slices. We give up on MSI-X if we can only get a single
  3244. * vector. */
  3245. mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
  3246. GFP_KERNEL);
  3247. if (mgp->msix_vectors == NULL)
  3248. goto disable_msix;
  3249. for (i = 0; i < mgp->num_slices; i++) {
  3250. mgp->msix_vectors[i].entry = i;
  3251. }
  3252. while (mgp->num_slices > 1) {
  3253. /* make sure it is a power of two */
  3254. while (!is_power_of_2(mgp->num_slices))
  3255. mgp->num_slices--;
  3256. if (mgp->num_slices == 1)
  3257. goto disable_msix;
  3258. status = pci_enable_msix(pdev, mgp->msix_vectors,
  3259. mgp->num_slices);
  3260. if (status == 0) {
  3261. pci_disable_msix(pdev);
  3262. if (old_allocated)
  3263. kfree(old_fw);
  3264. return;
  3265. }
  3266. if (status > 0)
  3267. mgp->num_slices = status;
  3268. else
  3269. goto disable_msix;
  3270. }
  3271. disable_msix:
  3272. if (mgp->msix_vectors != NULL) {
  3273. kfree(mgp->msix_vectors);
  3274. mgp->msix_vectors = NULL;
  3275. }
  3276. abort_with_fw:
  3277. mgp->num_slices = 1;
  3278. set_fw_name(mgp, old_fw, old_allocated);
  3279. myri10ge_load_firmware(mgp, 0);
  3280. }
  3281. static const struct net_device_ops myri10ge_netdev_ops = {
  3282. .ndo_open = myri10ge_open,
  3283. .ndo_stop = myri10ge_close,
  3284. .ndo_start_xmit = myri10ge_xmit,
  3285. .ndo_get_stats64 = myri10ge_get_stats,
  3286. .ndo_validate_addr = eth_validate_addr,
  3287. .ndo_change_mtu = myri10ge_change_mtu,
  3288. .ndo_set_rx_mode = myri10ge_set_multicast_list,
  3289. .ndo_set_mac_address = myri10ge_set_mac_address,
  3290. };
  3291. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3292. {
  3293. struct net_device *netdev;
  3294. struct myri10ge_priv *mgp;
  3295. struct device *dev = &pdev->dev;
  3296. int i;
  3297. int status = -ENXIO;
  3298. int dac_enabled;
  3299. unsigned hdr_offset, ss_offset;
  3300. static int board_number;
  3301. netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
  3302. if (netdev == NULL)
  3303. return -ENOMEM;
  3304. SET_NETDEV_DEV(netdev, &pdev->dev);
  3305. mgp = netdev_priv(netdev);
  3306. mgp->dev = netdev;
  3307. mgp->pdev = pdev;
  3308. mgp->pause = myri10ge_flow_control;
  3309. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  3310. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  3311. mgp->board_number = board_number;
  3312. init_waitqueue_head(&mgp->down_wq);
  3313. if (pci_enable_device(pdev)) {
  3314. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  3315. status = -ENODEV;
  3316. goto abort_with_netdev;
  3317. }
  3318. /* Find the vendor-specific cap so we can check
  3319. * the reboot register later on */
  3320. mgp->vendor_specific_offset
  3321. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  3322. /* Set our max read request to 4KB */
  3323. status = pcie_set_readrq(pdev, 4096);
  3324. if (status != 0) {
  3325. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  3326. status);
  3327. goto abort_with_enabled;
  3328. }
  3329. myri10ge_mask_surprise_down(pdev);
  3330. pci_set_master(pdev);
  3331. dac_enabled = 1;
  3332. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3333. if (status != 0) {
  3334. dac_enabled = 0;
  3335. dev_err(&pdev->dev,
  3336. "64-bit pci address mask was refused, "
  3337. "trying 32-bit\n");
  3338. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3339. }
  3340. if (status != 0) {
  3341. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  3342. goto abort_with_enabled;
  3343. }
  3344. (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3345. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3346. &mgp->cmd_bus, GFP_KERNEL);
  3347. if (mgp->cmd == NULL)
  3348. goto abort_with_enabled;
  3349. mgp->board_span = pci_resource_len(pdev, 0);
  3350. mgp->iomem_base = pci_resource_start(pdev, 0);
  3351. mgp->mtrr = -1;
  3352. mgp->wc_enabled = 0;
  3353. #ifdef CONFIG_MTRR
  3354. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  3355. MTRR_TYPE_WRCOMB, 1);
  3356. if (mgp->mtrr >= 0)
  3357. mgp->wc_enabled = 1;
  3358. #endif
  3359. mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
  3360. if (mgp->sram == NULL) {
  3361. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  3362. mgp->board_span, mgp->iomem_base);
  3363. status = -ENXIO;
  3364. goto abort_with_mtrr;
  3365. }
  3366. hdr_offset =
  3367. swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
  3368. ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
  3369. mgp->sram_size = swab32(readl(mgp->sram + ss_offset));
  3370. if (mgp->sram_size > mgp->board_span ||
  3371. mgp->sram_size <= MYRI10GE_FW_OFFSET) {
  3372. dev_err(&pdev->dev,
  3373. "invalid sram_size %dB or board span %ldB\n",
  3374. mgp->sram_size, mgp->board_span);
  3375. goto abort_with_ioremap;
  3376. }
  3377. memcpy_fromio(mgp->eeprom_strings,
  3378. mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
  3379. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  3380. status = myri10ge_read_mac_addr(mgp);
  3381. if (status)
  3382. goto abort_with_ioremap;
  3383. for (i = 0; i < ETH_ALEN; i++)
  3384. netdev->dev_addr[i] = mgp->mac_addr[i];
  3385. myri10ge_select_firmware(mgp);
  3386. status = myri10ge_load_firmware(mgp, 1);
  3387. if (status != 0) {
  3388. dev_err(&pdev->dev, "failed to load firmware\n");
  3389. goto abort_with_ioremap;
  3390. }
  3391. myri10ge_probe_slices(mgp);
  3392. status = myri10ge_alloc_slices(mgp);
  3393. if (status != 0) {
  3394. dev_err(&pdev->dev, "failed to alloc slice state\n");
  3395. goto abort_with_firmware;
  3396. }
  3397. netif_set_real_num_tx_queues(netdev, mgp->num_slices);
  3398. netif_set_real_num_rx_queues(netdev, mgp->num_slices);
  3399. status = myri10ge_reset(mgp);
  3400. if (status != 0) {
  3401. dev_err(&pdev->dev, "failed reset\n");
  3402. goto abort_with_slices;
  3403. }
  3404. #ifdef CONFIG_MYRI10GE_DCA
  3405. myri10ge_setup_dca(mgp);
  3406. #endif
  3407. pci_set_drvdata(pdev, mgp);
  3408. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  3409. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  3410. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  3411. myri10ge_initial_mtu = 68;
  3412. netdev->netdev_ops = &myri10ge_netdev_ops;
  3413. netdev->mtu = myri10ge_initial_mtu;
  3414. netdev->hw_features = mgp->features | NETIF_F_RXCSUM;
  3415. /* fake NETIF_F_HW_VLAN_RX for good GRO performance */
  3416. netdev->hw_features |= NETIF_F_HW_VLAN_RX;
  3417. netdev->features = netdev->hw_features;
  3418. if (dac_enabled)
  3419. netdev->features |= NETIF_F_HIGHDMA;
  3420. netdev->vlan_features |= mgp->features;
  3421. if (mgp->fw_ver_tiny < 37)
  3422. netdev->vlan_features &= ~NETIF_F_TSO6;
  3423. if (mgp->fw_ver_tiny < 32)
  3424. netdev->vlan_features &= ~NETIF_F_TSO;
  3425. /* make sure we can get an irq, and that MSI can be
  3426. * setup (if available). */
  3427. status = myri10ge_request_irq(mgp);
  3428. if (status != 0)
  3429. goto abort_with_firmware;
  3430. myri10ge_free_irq(mgp);
  3431. /* Save configuration space to be restored if the
  3432. * nic resets due to a parity error */
  3433. pci_save_state(pdev);
  3434. /* Setup the watchdog timer */
  3435. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  3436. (unsigned long)mgp);
  3437. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  3438. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  3439. status = register_netdev(netdev);
  3440. if (status != 0) {
  3441. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  3442. goto abort_with_state;
  3443. }
  3444. if (mgp->msix_enabled)
  3445. dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
  3446. mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
  3447. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3448. else
  3449. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  3450. mgp->msi_enabled ? "MSI" : "xPIC",
  3451. pdev->irq, mgp->tx_boundary, mgp->fw_name,
  3452. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3453. board_number++;
  3454. return 0;
  3455. abort_with_state:
  3456. pci_restore_state(pdev);
  3457. abort_with_slices:
  3458. myri10ge_free_slices(mgp);
  3459. abort_with_firmware:
  3460. myri10ge_dummy_rdma(mgp, 0);
  3461. abort_with_ioremap:
  3462. if (mgp->mac_addr_string != NULL)
  3463. dev_err(&pdev->dev,
  3464. "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
  3465. mgp->mac_addr_string, mgp->serial_number);
  3466. iounmap(mgp->sram);
  3467. abort_with_mtrr:
  3468. #ifdef CONFIG_MTRR
  3469. if (mgp->mtrr >= 0)
  3470. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3471. #endif
  3472. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3473. mgp->cmd, mgp->cmd_bus);
  3474. abort_with_enabled:
  3475. pci_disable_device(pdev);
  3476. abort_with_netdev:
  3477. set_fw_name(mgp, NULL, false);
  3478. free_netdev(netdev);
  3479. return status;
  3480. }
  3481. /*
  3482. * myri10ge_remove
  3483. *
  3484. * Does what is necessary to shutdown one Myrinet device. Called
  3485. * once for each Myrinet card by the kernel when a module is
  3486. * unloaded.
  3487. */
  3488. static void myri10ge_remove(struct pci_dev *pdev)
  3489. {
  3490. struct myri10ge_priv *mgp;
  3491. struct net_device *netdev;
  3492. mgp = pci_get_drvdata(pdev);
  3493. if (mgp == NULL)
  3494. return;
  3495. cancel_work_sync(&mgp->watchdog_work);
  3496. netdev = mgp->dev;
  3497. unregister_netdev(netdev);
  3498. #ifdef CONFIG_MYRI10GE_DCA
  3499. myri10ge_teardown_dca(mgp);
  3500. #endif
  3501. myri10ge_dummy_rdma(mgp, 0);
  3502. /* avoid a memory leak */
  3503. pci_restore_state(pdev);
  3504. iounmap(mgp->sram);
  3505. #ifdef CONFIG_MTRR
  3506. if (mgp->mtrr >= 0)
  3507. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3508. #endif
  3509. myri10ge_free_slices(mgp);
  3510. if (mgp->msix_vectors != NULL)
  3511. kfree(mgp->msix_vectors);
  3512. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3513. mgp->cmd, mgp->cmd_bus);
  3514. set_fw_name(mgp, NULL, false);
  3515. free_netdev(netdev);
  3516. pci_disable_device(pdev);
  3517. pci_set_drvdata(pdev, NULL);
  3518. }
  3519. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  3520. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
  3521. static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
  3522. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  3523. {PCI_DEVICE
  3524. (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
  3525. {0},
  3526. };
  3527. MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
  3528. static struct pci_driver myri10ge_driver = {
  3529. .name = "myri10ge",
  3530. .probe = myri10ge_probe,
  3531. .remove = myri10ge_remove,
  3532. .id_table = myri10ge_pci_tbl,
  3533. #ifdef CONFIG_PM
  3534. .suspend = myri10ge_suspend,
  3535. .resume = myri10ge_resume,
  3536. #endif
  3537. };
  3538. #ifdef CONFIG_MYRI10GE_DCA
  3539. static int
  3540. myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
  3541. {
  3542. int err = driver_for_each_device(&myri10ge_driver.driver,
  3543. NULL, &event,
  3544. myri10ge_notify_dca_device);
  3545. if (err)
  3546. return NOTIFY_BAD;
  3547. return NOTIFY_DONE;
  3548. }
  3549. static struct notifier_block myri10ge_dca_notifier = {
  3550. .notifier_call = myri10ge_notify_dca,
  3551. .next = NULL,
  3552. .priority = 0,
  3553. };
  3554. #endif /* CONFIG_MYRI10GE_DCA */
  3555. static __init int myri10ge_init_module(void)
  3556. {
  3557. pr_info("Version %s\n", MYRI10GE_VERSION_STR);
  3558. if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
  3559. pr_err("Illegal rssh hash type %d, defaulting to source port\n",
  3560. myri10ge_rss_hash);
  3561. myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
  3562. }
  3563. #ifdef CONFIG_MYRI10GE_DCA
  3564. dca_register_notify(&myri10ge_dca_notifier);
  3565. #endif
  3566. if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
  3567. myri10ge_max_slices = MYRI10GE_MAX_SLICES;
  3568. return pci_register_driver(&myri10ge_driver);
  3569. }
  3570. module_init(myri10ge_init_module);
  3571. static __exit void myri10ge_cleanup_module(void)
  3572. {
  3573. #ifdef CONFIG_MYRI10GE_DCA
  3574. dca_unregister_notify(&myri10ge_dca_notifier);
  3575. #endif
  3576. pci_unregister_driver(&myri10ge_driver);
  3577. }
  3578. module_exit(myri10ge_cleanup_module);