resource_tracker.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct res_common {
  54. struct list_head list;
  55. struct rb_node node;
  56. u64 res_id;
  57. int owner;
  58. int state;
  59. int from_state;
  60. int to_state;
  61. int removing;
  62. };
  63. enum {
  64. RES_ANY_BUSY = 1
  65. };
  66. struct res_gid {
  67. struct list_head list;
  68. u8 gid[16];
  69. enum mlx4_protocol prot;
  70. enum mlx4_steer_type steer;
  71. };
  72. enum res_qp_states {
  73. RES_QP_BUSY = RES_ANY_BUSY,
  74. /* QP number was allocated */
  75. RES_QP_RESERVED,
  76. /* ICM memory for QP context was mapped */
  77. RES_QP_MAPPED,
  78. /* QP is in hw ownership */
  79. RES_QP_HW
  80. };
  81. struct res_qp {
  82. struct res_common com;
  83. struct res_mtt *mtt;
  84. struct res_cq *rcq;
  85. struct res_cq *scq;
  86. struct res_srq *srq;
  87. struct list_head mcg_list;
  88. spinlock_t mcg_spl;
  89. int local_qpn;
  90. };
  91. enum res_mtt_states {
  92. RES_MTT_BUSY = RES_ANY_BUSY,
  93. RES_MTT_ALLOCATED,
  94. };
  95. static inline const char *mtt_states_str(enum res_mtt_states state)
  96. {
  97. switch (state) {
  98. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  99. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  100. default: return "Unknown";
  101. }
  102. }
  103. struct res_mtt {
  104. struct res_common com;
  105. int order;
  106. atomic_t ref_count;
  107. };
  108. enum res_mpt_states {
  109. RES_MPT_BUSY = RES_ANY_BUSY,
  110. RES_MPT_RESERVED,
  111. RES_MPT_MAPPED,
  112. RES_MPT_HW,
  113. };
  114. struct res_mpt {
  115. struct res_common com;
  116. struct res_mtt *mtt;
  117. int key;
  118. };
  119. enum res_eq_states {
  120. RES_EQ_BUSY = RES_ANY_BUSY,
  121. RES_EQ_RESERVED,
  122. RES_EQ_HW,
  123. };
  124. struct res_eq {
  125. struct res_common com;
  126. struct res_mtt *mtt;
  127. };
  128. enum res_cq_states {
  129. RES_CQ_BUSY = RES_ANY_BUSY,
  130. RES_CQ_ALLOCATED,
  131. RES_CQ_HW,
  132. };
  133. struct res_cq {
  134. struct res_common com;
  135. struct res_mtt *mtt;
  136. atomic_t ref_count;
  137. };
  138. enum res_srq_states {
  139. RES_SRQ_BUSY = RES_ANY_BUSY,
  140. RES_SRQ_ALLOCATED,
  141. RES_SRQ_HW,
  142. };
  143. struct res_srq {
  144. struct res_common com;
  145. struct res_mtt *mtt;
  146. struct res_cq *cq;
  147. atomic_t ref_count;
  148. };
  149. enum res_counter_states {
  150. RES_COUNTER_BUSY = RES_ANY_BUSY,
  151. RES_COUNTER_ALLOCATED,
  152. };
  153. struct res_counter {
  154. struct res_common com;
  155. int port;
  156. };
  157. enum res_xrcdn_states {
  158. RES_XRCD_BUSY = RES_ANY_BUSY,
  159. RES_XRCD_ALLOCATED,
  160. };
  161. struct res_xrcdn {
  162. struct res_common com;
  163. int port;
  164. };
  165. enum res_fs_rule_states {
  166. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  167. RES_FS_RULE_ALLOCATED,
  168. };
  169. struct res_fs_rule {
  170. struct res_common com;
  171. };
  172. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  173. {
  174. struct rb_node *node = root->rb_node;
  175. while (node) {
  176. struct res_common *res = container_of(node, struct res_common,
  177. node);
  178. if (res_id < res->res_id)
  179. node = node->rb_left;
  180. else if (res_id > res->res_id)
  181. node = node->rb_right;
  182. else
  183. return res;
  184. }
  185. return NULL;
  186. }
  187. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  188. {
  189. struct rb_node **new = &(root->rb_node), *parent = NULL;
  190. /* Figure out where to put new node */
  191. while (*new) {
  192. struct res_common *this = container_of(*new, struct res_common,
  193. node);
  194. parent = *new;
  195. if (res->res_id < this->res_id)
  196. new = &((*new)->rb_left);
  197. else if (res->res_id > this->res_id)
  198. new = &((*new)->rb_right);
  199. else
  200. return -EEXIST;
  201. }
  202. /* Add new node and rebalance tree. */
  203. rb_link_node(&res->node, parent, new);
  204. rb_insert_color(&res->node, root);
  205. return 0;
  206. }
  207. enum qp_transition {
  208. QP_TRANS_INIT2RTR,
  209. QP_TRANS_RTR2RTS,
  210. QP_TRANS_RTS2RTS,
  211. QP_TRANS_SQERR2RTS,
  212. QP_TRANS_SQD2SQD,
  213. QP_TRANS_SQD2RTS
  214. };
  215. /* For Debug uses */
  216. static const char *ResourceType(enum mlx4_resource rt)
  217. {
  218. switch (rt) {
  219. case RES_QP: return "RES_QP";
  220. case RES_CQ: return "RES_CQ";
  221. case RES_SRQ: return "RES_SRQ";
  222. case RES_MPT: return "RES_MPT";
  223. case RES_MTT: return "RES_MTT";
  224. case RES_MAC: return "RES_MAC";
  225. case RES_EQ: return "RES_EQ";
  226. case RES_COUNTER: return "RES_COUNTER";
  227. case RES_FS_RULE: return "RES_FS_RULE";
  228. case RES_XRCD: return "RES_XRCD";
  229. default: return "Unknown resource type !!!";
  230. };
  231. }
  232. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  233. {
  234. struct mlx4_priv *priv = mlx4_priv(dev);
  235. int i;
  236. int t;
  237. priv->mfunc.master.res_tracker.slave_list =
  238. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  239. GFP_KERNEL);
  240. if (!priv->mfunc.master.res_tracker.slave_list)
  241. return -ENOMEM;
  242. for (i = 0 ; i < dev->num_slaves; i++) {
  243. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  244. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  245. slave_list[i].res_list[t]);
  246. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  247. }
  248. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  249. dev->num_slaves);
  250. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  251. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  252. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  253. return 0 ;
  254. }
  255. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  256. enum mlx4_res_tracker_free_type type)
  257. {
  258. struct mlx4_priv *priv = mlx4_priv(dev);
  259. int i;
  260. if (priv->mfunc.master.res_tracker.slave_list) {
  261. if (type != RES_TR_FREE_STRUCTS_ONLY)
  262. for (i = 0 ; i < dev->num_slaves; i++)
  263. if (type == RES_TR_FREE_ALL ||
  264. dev->caps.function != i)
  265. mlx4_delete_all_resources_for_slave(dev, i);
  266. if (type != RES_TR_FREE_SLAVES_ONLY) {
  267. kfree(priv->mfunc.master.res_tracker.slave_list);
  268. priv->mfunc.master.res_tracker.slave_list = NULL;
  269. }
  270. }
  271. }
  272. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  273. struct mlx4_cmd_mailbox *inbox)
  274. {
  275. u8 sched = *(u8 *)(inbox->buf + 64);
  276. u8 orig_index = *(u8 *)(inbox->buf + 35);
  277. u8 new_index;
  278. struct mlx4_priv *priv = mlx4_priv(dev);
  279. int port;
  280. port = (sched >> 6 & 1) + 1;
  281. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  282. *(u8 *)(inbox->buf + 35) = new_index;
  283. }
  284. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  285. u8 slave)
  286. {
  287. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  288. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  289. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  290. if (MLX4_QP_ST_UD == ts)
  291. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  292. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  293. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  294. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  295. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  296. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  297. }
  298. }
  299. static int mpt_mask(struct mlx4_dev *dev)
  300. {
  301. return dev->caps.num_mpts - 1;
  302. }
  303. static void *find_res(struct mlx4_dev *dev, int res_id,
  304. enum mlx4_resource type)
  305. {
  306. struct mlx4_priv *priv = mlx4_priv(dev);
  307. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  308. res_id);
  309. }
  310. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  311. enum mlx4_resource type,
  312. void *res)
  313. {
  314. struct res_common *r;
  315. int err = 0;
  316. spin_lock_irq(mlx4_tlock(dev));
  317. r = find_res(dev, res_id, type);
  318. if (!r) {
  319. err = -ENONET;
  320. goto exit;
  321. }
  322. if (r->state == RES_ANY_BUSY) {
  323. err = -EBUSY;
  324. goto exit;
  325. }
  326. if (r->owner != slave) {
  327. err = -EPERM;
  328. goto exit;
  329. }
  330. r->from_state = r->state;
  331. r->state = RES_ANY_BUSY;
  332. if (res)
  333. *((struct res_common **)res) = r;
  334. exit:
  335. spin_unlock_irq(mlx4_tlock(dev));
  336. return err;
  337. }
  338. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  339. enum mlx4_resource type,
  340. u64 res_id, int *slave)
  341. {
  342. struct res_common *r;
  343. int err = -ENOENT;
  344. int id = res_id;
  345. if (type == RES_QP)
  346. id &= 0x7fffff;
  347. spin_lock(mlx4_tlock(dev));
  348. r = find_res(dev, id, type);
  349. if (r) {
  350. *slave = r->owner;
  351. err = 0;
  352. }
  353. spin_unlock(mlx4_tlock(dev));
  354. return err;
  355. }
  356. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  357. enum mlx4_resource type)
  358. {
  359. struct res_common *r;
  360. spin_lock_irq(mlx4_tlock(dev));
  361. r = find_res(dev, res_id, type);
  362. if (r)
  363. r->state = r->from_state;
  364. spin_unlock_irq(mlx4_tlock(dev));
  365. }
  366. static struct res_common *alloc_qp_tr(int id)
  367. {
  368. struct res_qp *ret;
  369. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  370. if (!ret)
  371. return NULL;
  372. ret->com.res_id = id;
  373. ret->com.state = RES_QP_RESERVED;
  374. ret->local_qpn = id;
  375. INIT_LIST_HEAD(&ret->mcg_list);
  376. spin_lock_init(&ret->mcg_spl);
  377. return &ret->com;
  378. }
  379. static struct res_common *alloc_mtt_tr(int id, int order)
  380. {
  381. struct res_mtt *ret;
  382. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  383. if (!ret)
  384. return NULL;
  385. ret->com.res_id = id;
  386. ret->order = order;
  387. ret->com.state = RES_MTT_ALLOCATED;
  388. atomic_set(&ret->ref_count, 0);
  389. return &ret->com;
  390. }
  391. static struct res_common *alloc_mpt_tr(int id, int key)
  392. {
  393. struct res_mpt *ret;
  394. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  395. if (!ret)
  396. return NULL;
  397. ret->com.res_id = id;
  398. ret->com.state = RES_MPT_RESERVED;
  399. ret->key = key;
  400. return &ret->com;
  401. }
  402. static struct res_common *alloc_eq_tr(int id)
  403. {
  404. struct res_eq *ret;
  405. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  406. if (!ret)
  407. return NULL;
  408. ret->com.res_id = id;
  409. ret->com.state = RES_EQ_RESERVED;
  410. return &ret->com;
  411. }
  412. static struct res_common *alloc_cq_tr(int id)
  413. {
  414. struct res_cq *ret;
  415. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  416. if (!ret)
  417. return NULL;
  418. ret->com.res_id = id;
  419. ret->com.state = RES_CQ_ALLOCATED;
  420. atomic_set(&ret->ref_count, 0);
  421. return &ret->com;
  422. }
  423. static struct res_common *alloc_srq_tr(int id)
  424. {
  425. struct res_srq *ret;
  426. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  427. if (!ret)
  428. return NULL;
  429. ret->com.res_id = id;
  430. ret->com.state = RES_SRQ_ALLOCATED;
  431. atomic_set(&ret->ref_count, 0);
  432. return &ret->com;
  433. }
  434. static struct res_common *alloc_counter_tr(int id)
  435. {
  436. struct res_counter *ret;
  437. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  438. if (!ret)
  439. return NULL;
  440. ret->com.res_id = id;
  441. ret->com.state = RES_COUNTER_ALLOCATED;
  442. return &ret->com;
  443. }
  444. static struct res_common *alloc_xrcdn_tr(int id)
  445. {
  446. struct res_xrcdn *ret;
  447. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  448. if (!ret)
  449. return NULL;
  450. ret->com.res_id = id;
  451. ret->com.state = RES_XRCD_ALLOCATED;
  452. return &ret->com;
  453. }
  454. static struct res_common *alloc_fs_rule_tr(u64 id)
  455. {
  456. struct res_fs_rule *ret;
  457. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  458. if (!ret)
  459. return NULL;
  460. ret->com.res_id = id;
  461. ret->com.state = RES_FS_RULE_ALLOCATED;
  462. return &ret->com;
  463. }
  464. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  465. int extra)
  466. {
  467. struct res_common *ret;
  468. switch (type) {
  469. case RES_QP:
  470. ret = alloc_qp_tr(id);
  471. break;
  472. case RES_MPT:
  473. ret = alloc_mpt_tr(id, extra);
  474. break;
  475. case RES_MTT:
  476. ret = alloc_mtt_tr(id, extra);
  477. break;
  478. case RES_EQ:
  479. ret = alloc_eq_tr(id);
  480. break;
  481. case RES_CQ:
  482. ret = alloc_cq_tr(id);
  483. break;
  484. case RES_SRQ:
  485. ret = alloc_srq_tr(id);
  486. break;
  487. case RES_MAC:
  488. printk(KERN_ERR "implementation missing\n");
  489. return NULL;
  490. case RES_COUNTER:
  491. ret = alloc_counter_tr(id);
  492. break;
  493. case RES_XRCD:
  494. ret = alloc_xrcdn_tr(id);
  495. break;
  496. case RES_FS_RULE:
  497. ret = alloc_fs_rule_tr(id);
  498. break;
  499. default:
  500. return NULL;
  501. }
  502. if (ret)
  503. ret->owner = slave;
  504. return ret;
  505. }
  506. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  507. enum mlx4_resource type, int extra)
  508. {
  509. int i;
  510. int err;
  511. struct mlx4_priv *priv = mlx4_priv(dev);
  512. struct res_common **res_arr;
  513. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  514. struct rb_root *root = &tracker->res_tree[type];
  515. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  516. if (!res_arr)
  517. return -ENOMEM;
  518. for (i = 0; i < count; ++i) {
  519. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  520. if (!res_arr[i]) {
  521. for (--i; i >= 0; --i)
  522. kfree(res_arr[i]);
  523. kfree(res_arr);
  524. return -ENOMEM;
  525. }
  526. }
  527. spin_lock_irq(mlx4_tlock(dev));
  528. for (i = 0; i < count; ++i) {
  529. if (find_res(dev, base + i, type)) {
  530. err = -EEXIST;
  531. goto undo;
  532. }
  533. err = res_tracker_insert(root, res_arr[i]);
  534. if (err)
  535. goto undo;
  536. list_add_tail(&res_arr[i]->list,
  537. &tracker->slave_list[slave].res_list[type]);
  538. }
  539. spin_unlock_irq(mlx4_tlock(dev));
  540. kfree(res_arr);
  541. return 0;
  542. undo:
  543. for (--i; i >= base; --i)
  544. rb_erase(&res_arr[i]->node, root);
  545. spin_unlock_irq(mlx4_tlock(dev));
  546. for (i = 0; i < count; ++i)
  547. kfree(res_arr[i]);
  548. kfree(res_arr);
  549. return err;
  550. }
  551. static int remove_qp_ok(struct res_qp *res)
  552. {
  553. if (res->com.state == RES_QP_BUSY)
  554. return -EBUSY;
  555. else if (res->com.state != RES_QP_RESERVED)
  556. return -EPERM;
  557. return 0;
  558. }
  559. static int remove_mtt_ok(struct res_mtt *res, int order)
  560. {
  561. if (res->com.state == RES_MTT_BUSY ||
  562. atomic_read(&res->ref_count)) {
  563. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  564. __func__, __LINE__,
  565. mtt_states_str(res->com.state),
  566. atomic_read(&res->ref_count));
  567. return -EBUSY;
  568. } else if (res->com.state != RES_MTT_ALLOCATED)
  569. return -EPERM;
  570. else if (res->order != order)
  571. return -EINVAL;
  572. return 0;
  573. }
  574. static int remove_mpt_ok(struct res_mpt *res)
  575. {
  576. if (res->com.state == RES_MPT_BUSY)
  577. return -EBUSY;
  578. else if (res->com.state != RES_MPT_RESERVED)
  579. return -EPERM;
  580. return 0;
  581. }
  582. static int remove_eq_ok(struct res_eq *res)
  583. {
  584. if (res->com.state == RES_MPT_BUSY)
  585. return -EBUSY;
  586. else if (res->com.state != RES_MPT_RESERVED)
  587. return -EPERM;
  588. return 0;
  589. }
  590. static int remove_counter_ok(struct res_counter *res)
  591. {
  592. if (res->com.state == RES_COUNTER_BUSY)
  593. return -EBUSY;
  594. else if (res->com.state != RES_COUNTER_ALLOCATED)
  595. return -EPERM;
  596. return 0;
  597. }
  598. static int remove_xrcdn_ok(struct res_xrcdn *res)
  599. {
  600. if (res->com.state == RES_XRCD_BUSY)
  601. return -EBUSY;
  602. else if (res->com.state != RES_XRCD_ALLOCATED)
  603. return -EPERM;
  604. return 0;
  605. }
  606. static int remove_fs_rule_ok(struct res_fs_rule *res)
  607. {
  608. if (res->com.state == RES_FS_RULE_BUSY)
  609. return -EBUSY;
  610. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  611. return -EPERM;
  612. return 0;
  613. }
  614. static int remove_cq_ok(struct res_cq *res)
  615. {
  616. if (res->com.state == RES_CQ_BUSY)
  617. return -EBUSY;
  618. else if (res->com.state != RES_CQ_ALLOCATED)
  619. return -EPERM;
  620. return 0;
  621. }
  622. static int remove_srq_ok(struct res_srq *res)
  623. {
  624. if (res->com.state == RES_SRQ_BUSY)
  625. return -EBUSY;
  626. else if (res->com.state != RES_SRQ_ALLOCATED)
  627. return -EPERM;
  628. return 0;
  629. }
  630. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  631. {
  632. switch (type) {
  633. case RES_QP:
  634. return remove_qp_ok((struct res_qp *)res);
  635. case RES_CQ:
  636. return remove_cq_ok((struct res_cq *)res);
  637. case RES_SRQ:
  638. return remove_srq_ok((struct res_srq *)res);
  639. case RES_MPT:
  640. return remove_mpt_ok((struct res_mpt *)res);
  641. case RES_MTT:
  642. return remove_mtt_ok((struct res_mtt *)res, extra);
  643. case RES_MAC:
  644. return -ENOSYS;
  645. case RES_EQ:
  646. return remove_eq_ok((struct res_eq *)res);
  647. case RES_COUNTER:
  648. return remove_counter_ok((struct res_counter *)res);
  649. case RES_XRCD:
  650. return remove_xrcdn_ok((struct res_xrcdn *)res);
  651. case RES_FS_RULE:
  652. return remove_fs_rule_ok((struct res_fs_rule *)res);
  653. default:
  654. return -EINVAL;
  655. }
  656. }
  657. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  658. enum mlx4_resource type, int extra)
  659. {
  660. u64 i;
  661. int err;
  662. struct mlx4_priv *priv = mlx4_priv(dev);
  663. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  664. struct res_common *r;
  665. spin_lock_irq(mlx4_tlock(dev));
  666. for (i = base; i < base + count; ++i) {
  667. r = res_tracker_lookup(&tracker->res_tree[type], i);
  668. if (!r) {
  669. err = -ENOENT;
  670. goto out;
  671. }
  672. if (r->owner != slave) {
  673. err = -EPERM;
  674. goto out;
  675. }
  676. err = remove_ok(r, type, extra);
  677. if (err)
  678. goto out;
  679. }
  680. for (i = base; i < base + count; ++i) {
  681. r = res_tracker_lookup(&tracker->res_tree[type], i);
  682. rb_erase(&r->node, &tracker->res_tree[type]);
  683. list_del(&r->list);
  684. kfree(r);
  685. }
  686. err = 0;
  687. out:
  688. spin_unlock_irq(mlx4_tlock(dev));
  689. return err;
  690. }
  691. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  692. enum res_qp_states state, struct res_qp **qp,
  693. int alloc)
  694. {
  695. struct mlx4_priv *priv = mlx4_priv(dev);
  696. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  697. struct res_qp *r;
  698. int err = 0;
  699. spin_lock_irq(mlx4_tlock(dev));
  700. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  701. if (!r)
  702. err = -ENOENT;
  703. else if (r->com.owner != slave)
  704. err = -EPERM;
  705. else {
  706. switch (state) {
  707. case RES_QP_BUSY:
  708. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  709. __func__, r->com.res_id);
  710. err = -EBUSY;
  711. break;
  712. case RES_QP_RESERVED:
  713. if (r->com.state == RES_QP_MAPPED && !alloc)
  714. break;
  715. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  716. err = -EINVAL;
  717. break;
  718. case RES_QP_MAPPED:
  719. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  720. r->com.state == RES_QP_HW)
  721. break;
  722. else {
  723. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  724. r->com.res_id);
  725. err = -EINVAL;
  726. }
  727. break;
  728. case RES_QP_HW:
  729. if (r->com.state != RES_QP_MAPPED)
  730. err = -EINVAL;
  731. break;
  732. default:
  733. err = -EINVAL;
  734. }
  735. if (!err) {
  736. r->com.from_state = r->com.state;
  737. r->com.to_state = state;
  738. r->com.state = RES_QP_BUSY;
  739. if (qp)
  740. *qp = r;
  741. }
  742. }
  743. spin_unlock_irq(mlx4_tlock(dev));
  744. return err;
  745. }
  746. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  747. enum res_mpt_states state, struct res_mpt **mpt)
  748. {
  749. struct mlx4_priv *priv = mlx4_priv(dev);
  750. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  751. struct res_mpt *r;
  752. int err = 0;
  753. spin_lock_irq(mlx4_tlock(dev));
  754. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  755. if (!r)
  756. err = -ENOENT;
  757. else if (r->com.owner != slave)
  758. err = -EPERM;
  759. else {
  760. switch (state) {
  761. case RES_MPT_BUSY:
  762. err = -EINVAL;
  763. break;
  764. case RES_MPT_RESERVED:
  765. if (r->com.state != RES_MPT_MAPPED)
  766. err = -EINVAL;
  767. break;
  768. case RES_MPT_MAPPED:
  769. if (r->com.state != RES_MPT_RESERVED &&
  770. r->com.state != RES_MPT_HW)
  771. err = -EINVAL;
  772. break;
  773. case RES_MPT_HW:
  774. if (r->com.state != RES_MPT_MAPPED)
  775. err = -EINVAL;
  776. break;
  777. default:
  778. err = -EINVAL;
  779. }
  780. if (!err) {
  781. r->com.from_state = r->com.state;
  782. r->com.to_state = state;
  783. r->com.state = RES_MPT_BUSY;
  784. if (mpt)
  785. *mpt = r;
  786. }
  787. }
  788. spin_unlock_irq(mlx4_tlock(dev));
  789. return err;
  790. }
  791. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  792. enum res_eq_states state, struct res_eq **eq)
  793. {
  794. struct mlx4_priv *priv = mlx4_priv(dev);
  795. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  796. struct res_eq *r;
  797. int err = 0;
  798. spin_lock_irq(mlx4_tlock(dev));
  799. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  800. if (!r)
  801. err = -ENOENT;
  802. else if (r->com.owner != slave)
  803. err = -EPERM;
  804. else {
  805. switch (state) {
  806. case RES_EQ_BUSY:
  807. err = -EINVAL;
  808. break;
  809. case RES_EQ_RESERVED:
  810. if (r->com.state != RES_EQ_HW)
  811. err = -EINVAL;
  812. break;
  813. case RES_EQ_HW:
  814. if (r->com.state != RES_EQ_RESERVED)
  815. err = -EINVAL;
  816. break;
  817. default:
  818. err = -EINVAL;
  819. }
  820. if (!err) {
  821. r->com.from_state = r->com.state;
  822. r->com.to_state = state;
  823. r->com.state = RES_EQ_BUSY;
  824. if (eq)
  825. *eq = r;
  826. }
  827. }
  828. spin_unlock_irq(mlx4_tlock(dev));
  829. return err;
  830. }
  831. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  832. enum res_cq_states state, struct res_cq **cq)
  833. {
  834. struct mlx4_priv *priv = mlx4_priv(dev);
  835. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  836. struct res_cq *r;
  837. int err;
  838. spin_lock_irq(mlx4_tlock(dev));
  839. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  840. if (!r)
  841. err = -ENOENT;
  842. else if (r->com.owner != slave)
  843. err = -EPERM;
  844. else {
  845. switch (state) {
  846. case RES_CQ_BUSY:
  847. err = -EBUSY;
  848. break;
  849. case RES_CQ_ALLOCATED:
  850. if (r->com.state != RES_CQ_HW)
  851. err = -EINVAL;
  852. else if (atomic_read(&r->ref_count))
  853. err = -EBUSY;
  854. else
  855. err = 0;
  856. break;
  857. case RES_CQ_HW:
  858. if (r->com.state != RES_CQ_ALLOCATED)
  859. err = -EINVAL;
  860. else
  861. err = 0;
  862. break;
  863. default:
  864. err = -EINVAL;
  865. }
  866. if (!err) {
  867. r->com.from_state = r->com.state;
  868. r->com.to_state = state;
  869. r->com.state = RES_CQ_BUSY;
  870. if (cq)
  871. *cq = r;
  872. }
  873. }
  874. spin_unlock_irq(mlx4_tlock(dev));
  875. return err;
  876. }
  877. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  878. enum res_cq_states state, struct res_srq **srq)
  879. {
  880. struct mlx4_priv *priv = mlx4_priv(dev);
  881. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  882. struct res_srq *r;
  883. int err = 0;
  884. spin_lock_irq(mlx4_tlock(dev));
  885. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  886. if (!r)
  887. err = -ENOENT;
  888. else if (r->com.owner != slave)
  889. err = -EPERM;
  890. else {
  891. switch (state) {
  892. case RES_SRQ_BUSY:
  893. err = -EINVAL;
  894. break;
  895. case RES_SRQ_ALLOCATED:
  896. if (r->com.state != RES_SRQ_HW)
  897. err = -EINVAL;
  898. else if (atomic_read(&r->ref_count))
  899. err = -EBUSY;
  900. break;
  901. case RES_SRQ_HW:
  902. if (r->com.state != RES_SRQ_ALLOCATED)
  903. err = -EINVAL;
  904. break;
  905. default:
  906. err = -EINVAL;
  907. }
  908. if (!err) {
  909. r->com.from_state = r->com.state;
  910. r->com.to_state = state;
  911. r->com.state = RES_SRQ_BUSY;
  912. if (srq)
  913. *srq = r;
  914. }
  915. }
  916. spin_unlock_irq(mlx4_tlock(dev));
  917. return err;
  918. }
  919. static void res_abort_move(struct mlx4_dev *dev, int slave,
  920. enum mlx4_resource type, int id)
  921. {
  922. struct mlx4_priv *priv = mlx4_priv(dev);
  923. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  924. struct res_common *r;
  925. spin_lock_irq(mlx4_tlock(dev));
  926. r = res_tracker_lookup(&tracker->res_tree[type], id);
  927. if (r && (r->owner == slave))
  928. r->state = r->from_state;
  929. spin_unlock_irq(mlx4_tlock(dev));
  930. }
  931. static void res_end_move(struct mlx4_dev *dev, int slave,
  932. enum mlx4_resource type, int id)
  933. {
  934. struct mlx4_priv *priv = mlx4_priv(dev);
  935. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  936. struct res_common *r;
  937. spin_lock_irq(mlx4_tlock(dev));
  938. r = res_tracker_lookup(&tracker->res_tree[type], id);
  939. if (r && (r->owner == slave))
  940. r->state = r->to_state;
  941. spin_unlock_irq(mlx4_tlock(dev));
  942. }
  943. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  944. {
  945. return mlx4_is_qp_reserved(dev, qpn) &&
  946. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  947. }
  948. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  949. {
  950. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  951. }
  952. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  953. u64 in_param, u64 *out_param)
  954. {
  955. int err;
  956. int count;
  957. int align;
  958. int base;
  959. int qpn;
  960. switch (op) {
  961. case RES_OP_RESERVE:
  962. count = get_param_l(&in_param);
  963. align = get_param_h(&in_param);
  964. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  965. if (err)
  966. return err;
  967. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  968. if (err) {
  969. __mlx4_qp_release_range(dev, base, count);
  970. return err;
  971. }
  972. set_param_l(out_param, base);
  973. break;
  974. case RES_OP_MAP_ICM:
  975. qpn = get_param_l(&in_param) & 0x7fffff;
  976. if (valid_reserved(dev, slave, qpn)) {
  977. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  978. if (err)
  979. return err;
  980. }
  981. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  982. NULL, 1);
  983. if (err)
  984. return err;
  985. if (!fw_reserved(dev, qpn)) {
  986. err = __mlx4_qp_alloc_icm(dev, qpn);
  987. if (err) {
  988. res_abort_move(dev, slave, RES_QP, qpn);
  989. return err;
  990. }
  991. }
  992. res_end_move(dev, slave, RES_QP, qpn);
  993. break;
  994. default:
  995. err = -EINVAL;
  996. break;
  997. }
  998. return err;
  999. }
  1000. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1001. u64 in_param, u64 *out_param)
  1002. {
  1003. int err = -EINVAL;
  1004. int base;
  1005. int order;
  1006. if (op != RES_OP_RESERVE_AND_MAP)
  1007. return err;
  1008. order = get_param_l(&in_param);
  1009. base = __mlx4_alloc_mtt_range(dev, order);
  1010. if (base == -1)
  1011. return -ENOMEM;
  1012. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1013. if (err)
  1014. __mlx4_free_mtt_range(dev, base, order);
  1015. else
  1016. set_param_l(out_param, base);
  1017. return err;
  1018. }
  1019. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1020. u64 in_param, u64 *out_param)
  1021. {
  1022. int err = -EINVAL;
  1023. int index;
  1024. int id;
  1025. struct res_mpt *mpt;
  1026. switch (op) {
  1027. case RES_OP_RESERVE:
  1028. index = __mlx4_mpt_reserve(dev);
  1029. if (index == -1)
  1030. break;
  1031. id = index & mpt_mask(dev);
  1032. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1033. if (err) {
  1034. __mlx4_mpt_release(dev, index);
  1035. break;
  1036. }
  1037. set_param_l(out_param, index);
  1038. break;
  1039. case RES_OP_MAP_ICM:
  1040. index = get_param_l(&in_param);
  1041. id = index & mpt_mask(dev);
  1042. err = mr_res_start_move_to(dev, slave, id,
  1043. RES_MPT_MAPPED, &mpt);
  1044. if (err)
  1045. return err;
  1046. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1047. if (err) {
  1048. res_abort_move(dev, slave, RES_MPT, id);
  1049. return err;
  1050. }
  1051. res_end_move(dev, slave, RES_MPT, id);
  1052. break;
  1053. }
  1054. return err;
  1055. }
  1056. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1057. u64 in_param, u64 *out_param)
  1058. {
  1059. int cqn;
  1060. int err;
  1061. switch (op) {
  1062. case RES_OP_RESERVE_AND_MAP:
  1063. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1064. if (err)
  1065. break;
  1066. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1067. if (err) {
  1068. __mlx4_cq_free_icm(dev, cqn);
  1069. break;
  1070. }
  1071. set_param_l(out_param, cqn);
  1072. break;
  1073. default:
  1074. err = -EINVAL;
  1075. }
  1076. return err;
  1077. }
  1078. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1079. u64 in_param, u64 *out_param)
  1080. {
  1081. int srqn;
  1082. int err;
  1083. switch (op) {
  1084. case RES_OP_RESERVE_AND_MAP:
  1085. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1086. if (err)
  1087. break;
  1088. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1089. if (err) {
  1090. __mlx4_srq_free_icm(dev, srqn);
  1091. break;
  1092. }
  1093. set_param_l(out_param, srqn);
  1094. break;
  1095. default:
  1096. err = -EINVAL;
  1097. }
  1098. return err;
  1099. }
  1100. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1101. {
  1102. struct mlx4_priv *priv = mlx4_priv(dev);
  1103. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1104. struct mac_res *res;
  1105. res = kzalloc(sizeof *res, GFP_KERNEL);
  1106. if (!res)
  1107. return -ENOMEM;
  1108. res->mac = mac;
  1109. res->port = (u8) port;
  1110. list_add_tail(&res->list,
  1111. &tracker->slave_list[slave].res_list[RES_MAC]);
  1112. return 0;
  1113. }
  1114. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1115. int port)
  1116. {
  1117. struct mlx4_priv *priv = mlx4_priv(dev);
  1118. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1119. struct list_head *mac_list =
  1120. &tracker->slave_list[slave].res_list[RES_MAC];
  1121. struct mac_res *res, *tmp;
  1122. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1123. if (res->mac == mac && res->port == (u8) port) {
  1124. list_del(&res->list);
  1125. kfree(res);
  1126. break;
  1127. }
  1128. }
  1129. }
  1130. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1131. {
  1132. struct mlx4_priv *priv = mlx4_priv(dev);
  1133. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1134. struct list_head *mac_list =
  1135. &tracker->slave_list[slave].res_list[RES_MAC];
  1136. struct mac_res *res, *tmp;
  1137. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1138. list_del(&res->list);
  1139. __mlx4_unregister_mac(dev, res->port, res->mac);
  1140. kfree(res);
  1141. }
  1142. }
  1143. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1144. u64 in_param, u64 *out_param)
  1145. {
  1146. int err = -EINVAL;
  1147. int port;
  1148. u64 mac;
  1149. if (op != RES_OP_RESERVE_AND_MAP)
  1150. return err;
  1151. port = get_param_l(out_param);
  1152. mac = in_param;
  1153. err = __mlx4_register_mac(dev, port, mac);
  1154. if (err >= 0) {
  1155. set_param_l(out_param, err);
  1156. err = 0;
  1157. }
  1158. if (!err) {
  1159. err = mac_add_to_slave(dev, slave, mac, port);
  1160. if (err)
  1161. __mlx4_unregister_mac(dev, port, mac);
  1162. }
  1163. return err;
  1164. }
  1165. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1166. u64 in_param, u64 *out_param)
  1167. {
  1168. return 0;
  1169. }
  1170. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1171. u64 in_param, u64 *out_param)
  1172. {
  1173. u32 index;
  1174. int err;
  1175. if (op != RES_OP_RESERVE)
  1176. return -EINVAL;
  1177. err = __mlx4_counter_alloc(dev, &index);
  1178. if (err)
  1179. return err;
  1180. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1181. if (err)
  1182. __mlx4_counter_free(dev, index);
  1183. else
  1184. set_param_l(out_param, index);
  1185. return err;
  1186. }
  1187. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1188. u64 in_param, u64 *out_param)
  1189. {
  1190. u32 xrcdn;
  1191. int err;
  1192. if (op != RES_OP_RESERVE)
  1193. return -EINVAL;
  1194. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1195. if (err)
  1196. return err;
  1197. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1198. if (err)
  1199. __mlx4_xrcd_free(dev, xrcdn);
  1200. else
  1201. set_param_l(out_param, xrcdn);
  1202. return err;
  1203. }
  1204. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1205. struct mlx4_vhcr *vhcr,
  1206. struct mlx4_cmd_mailbox *inbox,
  1207. struct mlx4_cmd_mailbox *outbox,
  1208. struct mlx4_cmd_info *cmd)
  1209. {
  1210. int err;
  1211. int alop = vhcr->op_modifier;
  1212. switch (vhcr->in_modifier) {
  1213. case RES_QP:
  1214. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1215. vhcr->in_param, &vhcr->out_param);
  1216. break;
  1217. case RES_MTT:
  1218. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1219. vhcr->in_param, &vhcr->out_param);
  1220. break;
  1221. case RES_MPT:
  1222. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1223. vhcr->in_param, &vhcr->out_param);
  1224. break;
  1225. case RES_CQ:
  1226. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1227. vhcr->in_param, &vhcr->out_param);
  1228. break;
  1229. case RES_SRQ:
  1230. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1231. vhcr->in_param, &vhcr->out_param);
  1232. break;
  1233. case RES_MAC:
  1234. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1235. vhcr->in_param, &vhcr->out_param);
  1236. break;
  1237. case RES_VLAN:
  1238. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1239. vhcr->in_param, &vhcr->out_param);
  1240. break;
  1241. case RES_COUNTER:
  1242. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1243. vhcr->in_param, &vhcr->out_param);
  1244. break;
  1245. case RES_XRCD:
  1246. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1247. vhcr->in_param, &vhcr->out_param);
  1248. break;
  1249. default:
  1250. err = -EINVAL;
  1251. break;
  1252. }
  1253. return err;
  1254. }
  1255. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1256. u64 in_param)
  1257. {
  1258. int err;
  1259. int count;
  1260. int base;
  1261. int qpn;
  1262. switch (op) {
  1263. case RES_OP_RESERVE:
  1264. base = get_param_l(&in_param) & 0x7fffff;
  1265. count = get_param_h(&in_param);
  1266. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1267. if (err)
  1268. break;
  1269. __mlx4_qp_release_range(dev, base, count);
  1270. break;
  1271. case RES_OP_MAP_ICM:
  1272. qpn = get_param_l(&in_param) & 0x7fffff;
  1273. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1274. NULL, 0);
  1275. if (err)
  1276. return err;
  1277. if (!fw_reserved(dev, qpn))
  1278. __mlx4_qp_free_icm(dev, qpn);
  1279. res_end_move(dev, slave, RES_QP, qpn);
  1280. if (valid_reserved(dev, slave, qpn))
  1281. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1282. break;
  1283. default:
  1284. err = -EINVAL;
  1285. break;
  1286. }
  1287. return err;
  1288. }
  1289. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1290. u64 in_param, u64 *out_param)
  1291. {
  1292. int err = -EINVAL;
  1293. int base;
  1294. int order;
  1295. if (op != RES_OP_RESERVE_AND_MAP)
  1296. return err;
  1297. base = get_param_l(&in_param);
  1298. order = get_param_h(&in_param);
  1299. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1300. if (!err)
  1301. __mlx4_free_mtt_range(dev, base, order);
  1302. return err;
  1303. }
  1304. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1305. u64 in_param)
  1306. {
  1307. int err = -EINVAL;
  1308. int index;
  1309. int id;
  1310. struct res_mpt *mpt;
  1311. switch (op) {
  1312. case RES_OP_RESERVE:
  1313. index = get_param_l(&in_param);
  1314. id = index & mpt_mask(dev);
  1315. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1316. if (err)
  1317. break;
  1318. index = mpt->key;
  1319. put_res(dev, slave, id, RES_MPT);
  1320. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1321. if (err)
  1322. break;
  1323. __mlx4_mpt_release(dev, index);
  1324. break;
  1325. case RES_OP_MAP_ICM:
  1326. index = get_param_l(&in_param);
  1327. id = index & mpt_mask(dev);
  1328. err = mr_res_start_move_to(dev, slave, id,
  1329. RES_MPT_RESERVED, &mpt);
  1330. if (err)
  1331. return err;
  1332. __mlx4_mpt_free_icm(dev, mpt->key);
  1333. res_end_move(dev, slave, RES_MPT, id);
  1334. return err;
  1335. break;
  1336. default:
  1337. err = -EINVAL;
  1338. break;
  1339. }
  1340. return err;
  1341. }
  1342. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1343. u64 in_param, u64 *out_param)
  1344. {
  1345. int cqn;
  1346. int err;
  1347. switch (op) {
  1348. case RES_OP_RESERVE_AND_MAP:
  1349. cqn = get_param_l(&in_param);
  1350. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1351. if (err)
  1352. break;
  1353. __mlx4_cq_free_icm(dev, cqn);
  1354. break;
  1355. default:
  1356. err = -EINVAL;
  1357. break;
  1358. }
  1359. return err;
  1360. }
  1361. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1362. u64 in_param, u64 *out_param)
  1363. {
  1364. int srqn;
  1365. int err;
  1366. switch (op) {
  1367. case RES_OP_RESERVE_AND_MAP:
  1368. srqn = get_param_l(&in_param);
  1369. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1370. if (err)
  1371. break;
  1372. __mlx4_srq_free_icm(dev, srqn);
  1373. break;
  1374. default:
  1375. err = -EINVAL;
  1376. break;
  1377. }
  1378. return err;
  1379. }
  1380. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1381. u64 in_param, u64 *out_param)
  1382. {
  1383. int port;
  1384. int err = 0;
  1385. switch (op) {
  1386. case RES_OP_RESERVE_AND_MAP:
  1387. port = get_param_l(out_param);
  1388. mac_del_from_slave(dev, slave, in_param, port);
  1389. __mlx4_unregister_mac(dev, port, in_param);
  1390. break;
  1391. default:
  1392. err = -EINVAL;
  1393. break;
  1394. }
  1395. return err;
  1396. }
  1397. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1398. u64 in_param, u64 *out_param)
  1399. {
  1400. return 0;
  1401. }
  1402. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1403. u64 in_param, u64 *out_param)
  1404. {
  1405. int index;
  1406. int err;
  1407. if (op != RES_OP_RESERVE)
  1408. return -EINVAL;
  1409. index = get_param_l(&in_param);
  1410. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1411. if (err)
  1412. return err;
  1413. __mlx4_counter_free(dev, index);
  1414. return err;
  1415. }
  1416. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1417. u64 in_param, u64 *out_param)
  1418. {
  1419. int xrcdn;
  1420. int err;
  1421. if (op != RES_OP_RESERVE)
  1422. return -EINVAL;
  1423. xrcdn = get_param_l(&in_param);
  1424. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1425. if (err)
  1426. return err;
  1427. __mlx4_xrcd_free(dev, xrcdn);
  1428. return err;
  1429. }
  1430. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1431. struct mlx4_vhcr *vhcr,
  1432. struct mlx4_cmd_mailbox *inbox,
  1433. struct mlx4_cmd_mailbox *outbox,
  1434. struct mlx4_cmd_info *cmd)
  1435. {
  1436. int err = -EINVAL;
  1437. int alop = vhcr->op_modifier;
  1438. switch (vhcr->in_modifier) {
  1439. case RES_QP:
  1440. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1441. vhcr->in_param);
  1442. break;
  1443. case RES_MTT:
  1444. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1445. vhcr->in_param, &vhcr->out_param);
  1446. break;
  1447. case RES_MPT:
  1448. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1449. vhcr->in_param);
  1450. break;
  1451. case RES_CQ:
  1452. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1453. vhcr->in_param, &vhcr->out_param);
  1454. break;
  1455. case RES_SRQ:
  1456. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1457. vhcr->in_param, &vhcr->out_param);
  1458. break;
  1459. case RES_MAC:
  1460. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1461. vhcr->in_param, &vhcr->out_param);
  1462. break;
  1463. case RES_VLAN:
  1464. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1465. vhcr->in_param, &vhcr->out_param);
  1466. break;
  1467. case RES_COUNTER:
  1468. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1469. vhcr->in_param, &vhcr->out_param);
  1470. break;
  1471. case RES_XRCD:
  1472. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1473. vhcr->in_param, &vhcr->out_param);
  1474. default:
  1475. break;
  1476. }
  1477. return err;
  1478. }
  1479. /* ugly but other choices are uglier */
  1480. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1481. {
  1482. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1483. }
  1484. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1485. {
  1486. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1487. }
  1488. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1489. {
  1490. return be32_to_cpu(mpt->mtt_sz);
  1491. }
  1492. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1493. {
  1494. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1495. }
  1496. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1497. {
  1498. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1499. }
  1500. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1501. {
  1502. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1503. }
  1504. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1505. {
  1506. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1507. }
  1508. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1509. {
  1510. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1511. }
  1512. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1513. {
  1514. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1515. }
  1516. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1517. {
  1518. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1519. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1520. int log_sq_sride = qpc->sq_size_stride & 7;
  1521. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1522. int log_rq_stride = qpc->rq_size_stride & 7;
  1523. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1524. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1525. int xrc = (be32_to_cpu(qpc->local_qpn) >> 23) & 1;
  1526. int sq_size;
  1527. int rq_size;
  1528. int total_pages;
  1529. int total_mem;
  1530. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1531. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1532. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1533. total_mem = sq_size + rq_size;
  1534. total_pages =
  1535. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1536. page_shift);
  1537. return total_pages;
  1538. }
  1539. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1540. int size, struct res_mtt *mtt)
  1541. {
  1542. int res_start = mtt->com.res_id;
  1543. int res_size = (1 << mtt->order);
  1544. if (start < res_start || start + size > res_start + res_size)
  1545. return -EPERM;
  1546. return 0;
  1547. }
  1548. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1549. struct mlx4_vhcr *vhcr,
  1550. struct mlx4_cmd_mailbox *inbox,
  1551. struct mlx4_cmd_mailbox *outbox,
  1552. struct mlx4_cmd_info *cmd)
  1553. {
  1554. int err;
  1555. int index = vhcr->in_modifier;
  1556. struct res_mtt *mtt;
  1557. struct res_mpt *mpt;
  1558. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  1559. int phys;
  1560. int id;
  1561. u32 pd;
  1562. int pd_slave;
  1563. id = index & mpt_mask(dev);
  1564. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  1565. if (err)
  1566. return err;
  1567. /* Disable memory windows for VFs. */
  1568. if (!mr_is_region(inbox->buf)) {
  1569. err = -EPERM;
  1570. goto ex_abort;
  1571. }
  1572. /* Make sure that the PD bits related to the slave id are zeros. */
  1573. pd = mr_get_pd(inbox->buf);
  1574. pd_slave = (pd >> 17) & 0x7f;
  1575. if (pd_slave != 0 && pd_slave != slave) {
  1576. err = -EPERM;
  1577. goto ex_abort;
  1578. }
  1579. if (mr_is_fmr(inbox->buf)) {
  1580. /* FMR and Bind Enable are forbidden in slave devices. */
  1581. if (mr_is_bind_enabled(inbox->buf)) {
  1582. err = -EPERM;
  1583. goto ex_abort;
  1584. }
  1585. /* FMR and Memory Windows are also forbidden. */
  1586. if (!mr_is_region(inbox->buf)) {
  1587. err = -EPERM;
  1588. goto ex_abort;
  1589. }
  1590. }
  1591. phys = mr_phys_mpt(inbox->buf);
  1592. if (!phys) {
  1593. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1594. if (err)
  1595. goto ex_abort;
  1596. err = check_mtt_range(dev, slave, mtt_base,
  1597. mr_get_mtt_size(inbox->buf), mtt);
  1598. if (err)
  1599. goto ex_put;
  1600. mpt->mtt = mtt;
  1601. }
  1602. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1603. if (err)
  1604. goto ex_put;
  1605. if (!phys) {
  1606. atomic_inc(&mtt->ref_count);
  1607. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1608. }
  1609. res_end_move(dev, slave, RES_MPT, id);
  1610. return 0;
  1611. ex_put:
  1612. if (!phys)
  1613. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1614. ex_abort:
  1615. res_abort_move(dev, slave, RES_MPT, id);
  1616. return err;
  1617. }
  1618. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1619. struct mlx4_vhcr *vhcr,
  1620. struct mlx4_cmd_mailbox *inbox,
  1621. struct mlx4_cmd_mailbox *outbox,
  1622. struct mlx4_cmd_info *cmd)
  1623. {
  1624. int err;
  1625. int index = vhcr->in_modifier;
  1626. struct res_mpt *mpt;
  1627. int id;
  1628. id = index & mpt_mask(dev);
  1629. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  1630. if (err)
  1631. return err;
  1632. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1633. if (err)
  1634. goto ex_abort;
  1635. if (mpt->mtt)
  1636. atomic_dec(&mpt->mtt->ref_count);
  1637. res_end_move(dev, slave, RES_MPT, id);
  1638. return 0;
  1639. ex_abort:
  1640. res_abort_move(dev, slave, RES_MPT, id);
  1641. return err;
  1642. }
  1643. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1644. struct mlx4_vhcr *vhcr,
  1645. struct mlx4_cmd_mailbox *inbox,
  1646. struct mlx4_cmd_mailbox *outbox,
  1647. struct mlx4_cmd_info *cmd)
  1648. {
  1649. int err;
  1650. int index = vhcr->in_modifier;
  1651. struct res_mpt *mpt;
  1652. int id;
  1653. id = index & mpt_mask(dev);
  1654. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1655. if (err)
  1656. return err;
  1657. if (mpt->com.from_state != RES_MPT_HW) {
  1658. err = -EBUSY;
  1659. goto out;
  1660. }
  1661. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1662. out:
  1663. put_res(dev, slave, id, RES_MPT);
  1664. return err;
  1665. }
  1666. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  1667. {
  1668. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  1669. }
  1670. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  1671. {
  1672. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  1673. }
  1674. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  1675. {
  1676. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  1677. }
  1678. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  1679. struct mlx4_qp_context *context)
  1680. {
  1681. u32 qpn = vhcr->in_modifier & 0xffffff;
  1682. u32 qkey = 0;
  1683. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  1684. return;
  1685. /* adjust qkey in qp context */
  1686. context->qkey = cpu_to_be32(qkey);
  1687. }
  1688. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  1689. struct mlx4_vhcr *vhcr,
  1690. struct mlx4_cmd_mailbox *inbox,
  1691. struct mlx4_cmd_mailbox *outbox,
  1692. struct mlx4_cmd_info *cmd)
  1693. {
  1694. int err;
  1695. int qpn = vhcr->in_modifier & 0x7fffff;
  1696. struct res_mtt *mtt;
  1697. struct res_qp *qp;
  1698. struct mlx4_qp_context *qpc = inbox->buf + 8;
  1699. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  1700. int mtt_size = qp_get_mtt_size(qpc);
  1701. struct res_cq *rcq;
  1702. struct res_cq *scq;
  1703. int rcqn = qp_get_rcqn(qpc);
  1704. int scqn = qp_get_scqn(qpc);
  1705. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  1706. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  1707. struct res_srq *srq;
  1708. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  1709. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  1710. if (err)
  1711. return err;
  1712. qp->local_qpn = local_qpn;
  1713. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1714. if (err)
  1715. goto ex_abort;
  1716. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1717. if (err)
  1718. goto ex_put_mtt;
  1719. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  1720. if (err)
  1721. goto ex_put_mtt;
  1722. if (scqn != rcqn) {
  1723. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  1724. if (err)
  1725. goto ex_put_rcq;
  1726. } else
  1727. scq = rcq;
  1728. if (use_srq) {
  1729. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  1730. if (err)
  1731. goto ex_put_scq;
  1732. }
  1733. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  1734. update_pkey_index(dev, slave, inbox);
  1735. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1736. if (err)
  1737. goto ex_put_srq;
  1738. atomic_inc(&mtt->ref_count);
  1739. qp->mtt = mtt;
  1740. atomic_inc(&rcq->ref_count);
  1741. qp->rcq = rcq;
  1742. atomic_inc(&scq->ref_count);
  1743. qp->scq = scq;
  1744. if (scqn != rcqn)
  1745. put_res(dev, slave, scqn, RES_CQ);
  1746. if (use_srq) {
  1747. atomic_inc(&srq->ref_count);
  1748. put_res(dev, slave, srqn, RES_SRQ);
  1749. qp->srq = srq;
  1750. }
  1751. put_res(dev, slave, rcqn, RES_CQ);
  1752. put_res(dev, slave, mtt_base, RES_MTT);
  1753. res_end_move(dev, slave, RES_QP, qpn);
  1754. return 0;
  1755. ex_put_srq:
  1756. if (use_srq)
  1757. put_res(dev, slave, srqn, RES_SRQ);
  1758. ex_put_scq:
  1759. if (scqn != rcqn)
  1760. put_res(dev, slave, scqn, RES_CQ);
  1761. ex_put_rcq:
  1762. put_res(dev, slave, rcqn, RES_CQ);
  1763. ex_put_mtt:
  1764. put_res(dev, slave, mtt_base, RES_MTT);
  1765. ex_abort:
  1766. res_abort_move(dev, slave, RES_QP, qpn);
  1767. return err;
  1768. }
  1769. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  1770. {
  1771. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  1772. }
  1773. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  1774. {
  1775. int log_eq_size = eqc->log_eq_size & 0x1f;
  1776. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  1777. if (log_eq_size + 5 < page_shift)
  1778. return 1;
  1779. return 1 << (log_eq_size + 5 - page_shift);
  1780. }
  1781. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  1782. {
  1783. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  1784. }
  1785. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  1786. {
  1787. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  1788. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  1789. if (log_cq_size + 5 < page_shift)
  1790. return 1;
  1791. return 1 << (log_cq_size + 5 - page_shift);
  1792. }
  1793. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1794. struct mlx4_vhcr *vhcr,
  1795. struct mlx4_cmd_mailbox *inbox,
  1796. struct mlx4_cmd_mailbox *outbox,
  1797. struct mlx4_cmd_info *cmd)
  1798. {
  1799. int err;
  1800. int eqn = vhcr->in_modifier;
  1801. int res_id = (slave << 8) | eqn;
  1802. struct mlx4_eq_context *eqc = inbox->buf;
  1803. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  1804. int mtt_size = eq_get_mtt_size(eqc);
  1805. struct res_eq *eq;
  1806. struct res_mtt *mtt;
  1807. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1808. if (err)
  1809. return err;
  1810. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  1811. if (err)
  1812. goto out_add;
  1813. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1814. if (err)
  1815. goto out_move;
  1816. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1817. if (err)
  1818. goto out_put;
  1819. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1820. if (err)
  1821. goto out_put;
  1822. atomic_inc(&mtt->ref_count);
  1823. eq->mtt = mtt;
  1824. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1825. res_end_move(dev, slave, RES_EQ, res_id);
  1826. return 0;
  1827. out_put:
  1828. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1829. out_move:
  1830. res_abort_move(dev, slave, RES_EQ, res_id);
  1831. out_add:
  1832. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1833. return err;
  1834. }
  1835. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  1836. int len, struct res_mtt **res)
  1837. {
  1838. struct mlx4_priv *priv = mlx4_priv(dev);
  1839. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1840. struct res_mtt *mtt;
  1841. int err = -EINVAL;
  1842. spin_lock_irq(mlx4_tlock(dev));
  1843. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  1844. com.list) {
  1845. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  1846. *res = mtt;
  1847. mtt->com.from_state = mtt->com.state;
  1848. mtt->com.state = RES_MTT_BUSY;
  1849. err = 0;
  1850. break;
  1851. }
  1852. }
  1853. spin_unlock_irq(mlx4_tlock(dev));
  1854. return err;
  1855. }
  1856. static int verify_qp_parameters(struct mlx4_dev *dev,
  1857. struct mlx4_cmd_mailbox *inbox,
  1858. enum qp_transition transition, u8 slave)
  1859. {
  1860. u32 qp_type;
  1861. struct mlx4_qp_context *qp_ctx;
  1862. enum mlx4_qp_optpar optpar;
  1863. qp_ctx = inbox->buf + 8;
  1864. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  1865. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  1866. switch (qp_type) {
  1867. case MLX4_QP_ST_RC:
  1868. case MLX4_QP_ST_UC:
  1869. switch (transition) {
  1870. case QP_TRANS_INIT2RTR:
  1871. case QP_TRANS_RTR2RTS:
  1872. case QP_TRANS_RTS2RTS:
  1873. case QP_TRANS_SQD2SQD:
  1874. case QP_TRANS_SQD2RTS:
  1875. if (slave != mlx4_master_func_num(dev))
  1876. /* slaves have only gid index 0 */
  1877. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  1878. if (qp_ctx->pri_path.mgid_index)
  1879. return -EINVAL;
  1880. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  1881. if (qp_ctx->alt_path.mgid_index)
  1882. return -EINVAL;
  1883. break;
  1884. default:
  1885. break;
  1886. }
  1887. break;
  1888. default:
  1889. break;
  1890. }
  1891. return 0;
  1892. }
  1893. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  1894. struct mlx4_vhcr *vhcr,
  1895. struct mlx4_cmd_mailbox *inbox,
  1896. struct mlx4_cmd_mailbox *outbox,
  1897. struct mlx4_cmd_info *cmd)
  1898. {
  1899. struct mlx4_mtt mtt;
  1900. __be64 *page_list = inbox->buf;
  1901. u64 *pg_list = (u64 *)page_list;
  1902. int i;
  1903. struct res_mtt *rmtt = NULL;
  1904. int start = be64_to_cpu(page_list[0]);
  1905. int npages = vhcr->in_modifier;
  1906. int err;
  1907. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  1908. if (err)
  1909. return err;
  1910. /* Call the SW implementation of write_mtt:
  1911. * - Prepare a dummy mtt struct
  1912. * - Translate inbox contents to simple addresses in host endianess */
  1913. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  1914. we don't really use it */
  1915. mtt.order = 0;
  1916. mtt.page_shift = 0;
  1917. for (i = 0; i < npages; ++i)
  1918. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  1919. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  1920. ((u64 *)page_list + 2));
  1921. if (rmtt)
  1922. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  1923. return err;
  1924. }
  1925. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1926. struct mlx4_vhcr *vhcr,
  1927. struct mlx4_cmd_mailbox *inbox,
  1928. struct mlx4_cmd_mailbox *outbox,
  1929. struct mlx4_cmd_info *cmd)
  1930. {
  1931. int eqn = vhcr->in_modifier;
  1932. int res_id = eqn | (slave << 8);
  1933. struct res_eq *eq;
  1934. int err;
  1935. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  1936. if (err)
  1937. return err;
  1938. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  1939. if (err)
  1940. goto ex_abort;
  1941. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1942. if (err)
  1943. goto ex_put;
  1944. atomic_dec(&eq->mtt->ref_count);
  1945. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  1946. res_end_move(dev, slave, RES_EQ, res_id);
  1947. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1948. return 0;
  1949. ex_put:
  1950. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  1951. ex_abort:
  1952. res_abort_move(dev, slave, RES_EQ, res_id);
  1953. return err;
  1954. }
  1955. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  1956. {
  1957. struct mlx4_priv *priv = mlx4_priv(dev);
  1958. struct mlx4_slave_event_eq_info *event_eq;
  1959. struct mlx4_cmd_mailbox *mailbox;
  1960. u32 in_modifier = 0;
  1961. int err;
  1962. int res_id;
  1963. struct res_eq *req;
  1964. if (!priv->mfunc.master.slave_state)
  1965. return -EINVAL;
  1966. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  1967. /* Create the event only if the slave is registered */
  1968. if (event_eq->eqn < 0)
  1969. return 0;
  1970. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  1971. res_id = (slave << 8) | event_eq->eqn;
  1972. err = get_res(dev, slave, res_id, RES_EQ, &req);
  1973. if (err)
  1974. goto unlock;
  1975. if (req->com.from_state != RES_EQ_HW) {
  1976. err = -EINVAL;
  1977. goto put;
  1978. }
  1979. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1980. if (IS_ERR(mailbox)) {
  1981. err = PTR_ERR(mailbox);
  1982. goto put;
  1983. }
  1984. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  1985. ++event_eq->token;
  1986. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  1987. }
  1988. memcpy(mailbox->buf, (u8 *) eqe, 28);
  1989. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  1990. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  1991. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  1992. MLX4_CMD_NATIVE);
  1993. put_res(dev, slave, res_id, RES_EQ);
  1994. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  1995. mlx4_free_cmd_mailbox(dev, mailbox);
  1996. return err;
  1997. put:
  1998. put_res(dev, slave, res_id, RES_EQ);
  1999. unlock:
  2000. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2001. return err;
  2002. }
  2003. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2004. struct mlx4_vhcr *vhcr,
  2005. struct mlx4_cmd_mailbox *inbox,
  2006. struct mlx4_cmd_mailbox *outbox,
  2007. struct mlx4_cmd_info *cmd)
  2008. {
  2009. int eqn = vhcr->in_modifier;
  2010. int res_id = eqn | (slave << 8);
  2011. struct res_eq *eq;
  2012. int err;
  2013. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2014. if (err)
  2015. return err;
  2016. if (eq->com.from_state != RES_EQ_HW) {
  2017. err = -EINVAL;
  2018. goto ex_put;
  2019. }
  2020. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2021. ex_put:
  2022. put_res(dev, slave, res_id, RES_EQ);
  2023. return err;
  2024. }
  2025. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2026. struct mlx4_vhcr *vhcr,
  2027. struct mlx4_cmd_mailbox *inbox,
  2028. struct mlx4_cmd_mailbox *outbox,
  2029. struct mlx4_cmd_info *cmd)
  2030. {
  2031. int err;
  2032. int cqn = vhcr->in_modifier;
  2033. struct mlx4_cq_context *cqc = inbox->buf;
  2034. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2035. struct res_cq *cq;
  2036. struct res_mtt *mtt;
  2037. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2038. if (err)
  2039. return err;
  2040. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2041. if (err)
  2042. goto out_move;
  2043. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2044. if (err)
  2045. goto out_put;
  2046. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2047. if (err)
  2048. goto out_put;
  2049. atomic_inc(&mtt->ref_count);
  2050. cq->mtt = mtt;
  2051. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2052. res_end_move(dev, slave, RES_CQ, cqn);
  2053. return 0;
  2054. out_put:
  2055. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2056. out_move:
  2057. res_abort_move(dev, slave, RES_CQ, cqn);
  2058. return err;
  2059. }
  2060. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2061. struct mlx4_vhcr *vhcr,
  2062. struct mlx4_cmd_mailbox *inbox,
  2063. struct mlx4_cmd_mailbox *outbox,
  2064. struct mlx4_cmd_info *cmd)
  2065. {
  2066. int err;
  2067. int cqn = vhcr->in_modifier;
  2068. struct res_cq *cq;
  2069. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2070. if (err)
  2071. return err;
  2072. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2073. if (err)
  2074. goto out_move;
  2075. atomic_dec(&cq->mtt->ref_count);
  2076. res_end_move(dev, slave, RES_CQ, cqn);
  2077. return 0;
  2078. out_move:
  2079. res_abort_move(dev, slave, RES_CQ, cqn);
  2080. return err;
  2081. }
  2082. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2083. struct mlx4_vhcr *vhcr,
  2084. struct mlx4_cmd_mailbox *inbox,
  2085. struct mlx4_cmd_mailbox *outbox,
  2086. struct mlx4_cmd_info *cmd)
  2087. {
  2088. int cqn = vhcr->in_modifier;
  2089. struct res_cq *cq;
  2090. int err;
  2091. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2092. if (err)
  2093. return err;
  2094. if (cq->com.from_state != RES_CQ_HW)
  2095. goto ex_put;
  2096. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2097. ex_put:
  2098. put_res(dev, slave, cqn, RES_CQ);
  2099. return err;
  2100. }
  2101. static int handle_resize(struct mlx4_dev *dev, int slave,
  2102. struct mlx4_vhcr *vhcr,
  2103. struct mlx4_cmd_mailbox *inbox,
  2104. struct mlx4_cmd_mailbox *outbox,
  2105. struct mlx4_cmd_info *cmd,
  2106. struct res_cq *cq)
  2107. {
  2108. int err;
  2109. struct res_mtt *orig_mtt;
  2110. struct res_mtt *mtt;
  2111. struct mlx4_cq_context *cqc = inbox->buf;
  2112. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2113. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2114. if (err)
  2115. return err;
  2116. if (orig_mtt != cq->mtt) {
  2117. err = -EINVAL;
  2118. goto ex_put;
  2119. }
  2120. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2121. if (err)
  2122. goto ex_put;
  2123. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2124. if (err)
  2125. goto ex_put1;
  2126. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2127. if (err)
  2128. goto ex_put1;
  2129. atomic_dec(&orig_mtt->ref_count);
  2130. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2131. atomic_inc(&mtt->ref_count);
  2132. cq->mtt = mtt;
  2133. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2134. return 0;
  2135. ex_put1:
  2136. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2137. ex_put:
  2138. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2139. return err;
  2140. }
  2141. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2142. struct mlx4_vhcr *vhcr,
  2143. struct mlx4_cmd_mailbox *inbox,
  2144. struct mlx4_cmd_mailbox *outbox,
  2145. struct mlx4_cmd_info *cmd)
  2146. {
  2147. int cqn = vhcr->in_modifier;
  2148. struct res_cq *cq;
  2149. int err;
  2150. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2151. if (err)
  2152. return err;
  2153. if (cq->com.from_state != RES_CQ_HW)
  2154. goto ex_put;
  2155. if (vhcr->op_modifier == 0) {
  2156. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2157. goto ex_put;
  2158. }
  2159. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2160. ex_put:
  2161. put_res(dev, slave, cqn, RES_CQ);
  2162. return err;
  2163. }
  2164. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2165. {
  2166. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2167. int log_rq_stride = srqc->logstride & 7;
  2168. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2169. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2170. return 1;
  2171. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2172. }
  2173. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2174. struct mlx4_vhcr *vhcr,
  2175. struct mlx4_cmd_mailbox *inbox,
  2176. struct mlx4_cmd_mailbox *outbox,
  2177. struct mlx4_cmd_info *cmd)
  2178. {
  2179. int err;
  2180. int srqn = vhcr->in_modifier;
  2181. struct res_mtt *mtt;
  2182. struct res_srq *srq;
  2183. struct mlx4_srq_context *srqc = inbox->buf;
  2184. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2185. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2186. return -EINVAL;
  2187. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2188. if (err)
  2189. return err;
  2190. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2191. if (err)
  2192. goto ex_abort;
  2193. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2194. mtt);
  2195. if (err)
  2196. goto ex_put_mtt;
  2197. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2198. if (err)
  2199. goto ex_put_mtt;
  2200. atomic_inc(&mtt->ref_count);
  2201. srq->mtt = mtt;
  2202. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2203. res_end_move(dev, slave, RES_SRQ, srqn);
  2204. return 0;
  2205. ex_put_mtt:
  2206. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2207. ex_abort:
  2208. res_abort_move(dev, slave, RES_SRQ, srqn);
  2209. return err;
  2210. }
  2211. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2212. struct mlx4_vhcr *vhcr,
  2213. struct mlx4_cmd_mailbox *inbox,
  2214. struct mlx4_cmd_mailbox *outbox,
  2215. struct mlx4_cmd_info *cmd)
  2216. {
  2217. int err;
  2218. int srqn = vhcr->in_modifier;
  2219. struct res_srq *srq;
  2220. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2221. if (err)
  2222. return err;
  2223. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2224. if (err)
  2225. goto ex_abort;
  2226. atomic_dec(&srq->mtt->ref_count);
  2227. if (srq->cq)
  2228. atomic_dec(&srq->cq->ref_count);
  2229. res_end_move(dev, slave, RES_SRQ, srqn);
  2230. return 0;
  2231. ex_abort:
  2232. res_abort_move(dev, slave, RES_SRQ, srqn);
  2233. return err;
  2234. }
  2235. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2236. struct mlx4_vhcr *vhcr,
  2237. struct mlx4_cmd_mailbox *inbox,
  2238. struct mlx4_cmd_mailbox *outbox,
  2239. struct mlx4_cmd_info *cmd)
  2240. {
  2241. int err;
  2242. int srqn = vhcr->in_modifier;
  2243. struct res_srq *srq;
  2244. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2245. if (err)
  2246. return err;
  2247. if (srq->com.from_state != RES_SRQ_HW) {
  2248. err = -EBUSY;
  2249. goto out;
  2250. }
  2251. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2252. out:
  2253. put_res(dev, slave, srqn, RES_SRQ);
  2254. return err;
  2255. }
  2256. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2257. struct mlx4_vhcr *vhcr,
  2258. struct mlx4_cmd_mailbox *inbox,
  2259. struct mlx4_cmd_mailbox *outbox,
  2260. struct mlx4_cmd_info *cmd)
  2261. {
  2262. int err;
  2263. int srqn = vhcr->in_modifier;
  2264. struct res_srq *srq;
  2265. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2266. if (err)
  2267. return err;
  2268. if (srq->com.from_state != RES_SRQ_HW) {
  2269. err = -EBUSY;
  2270. goto out;
  2271. }
  2272. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2273. out:
  2274. put_res(dev, slave, srqn, RES_SRQ);
  2275. return err;
  2276. }
  2277. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2278. struct mlx4_vhcr *vhcr,
  2279. struct mlx4_cmd_mailbox *inbox,
  2280. struct mlx4_cmd_mailbox *outbox,
  2281. struct mlx4_cmd_info *cmd)
  2282. {
  2283. int err;
  2284. int qpn = vhcr->in_modifier & 0x7fffff;
  2285. struct res_qp *qp;
  2286. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2287. if (err)
  2288. return err;
  2289. if (qp->com.from_state != RES_QP_HW) {
  2290. err = -EBUSY;
  2291. goto out;
  2292. }
  2293. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2294. out:
  2295. put_res(dev, slave, qpn, RES_QP);
  2296. return err;
  2297. }
  2298. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2299. struct mlx4_vhcr *vhcr,
  2300. struct mlx4_cmd_mailbox *inbox,
  2301. struct mlx4_cmd_mailbox *outbox,
  2302. struct mlx4_cmd_info *cmd)
  2303. {
  2304. struct mlx4_qp_context *context = inbox->buf + 8;
  2305. adjust_proxy_tun_qkey(dev, vhcr, context);
  2306. update_pkey_index(dev, slave, inbox);
  2307. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2308. }
  2309. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2310. struct mlx4_vhcr *vhcr,
  2311. struct mlx4_cmd_mailbox *inbox,
  2312. struct mlx4_cmd_mailbox *outbox,
  2313. struct mlx4_cmd_info *cmd)
  2314. {
  2315. int err;
  2316. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2317. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2318. if (err)
  2319. return err;
  2320. update_pkey_index(dev, slave, inbox);
  2321. update_gid(dev, inbox, (u8)slave);
  2322. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2323. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2324. }
  2325. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2326. struct mlx4_vhcr *vhcr,
  2327. struct mlx4_cmd_mailbox *inbox,
  2328. struct mlx4_cmd_mailbox *outbox,
  2329. struct mlx4_cmd_info *cmd)
  2330. {
  2331. int err;
  2332. struct mlx4_qp_context *context = inbox->buf + 8;
  2333. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2334. if (err)
  2335. return err;
  2336. update_pkey_index(dev, slave, inbox);
  2337. update_gid(dev, inbox, (u8)slave);
  2338. adjust_proxy_tun_qkey(dev, vhcr, context);
  2339. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2340. }
  2341. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2342. struct mlx4_vhcr *vhcr,
  2343. struct mlx4_cmd_mailbox *inbox,
  2344. struct mlx4_cmd_mailbox *outbox,
  2345. struct mlx4_cmd_info *cmd)
  2346. {
  2347. int err;
  2348. struct mlx4_qp_context *context = inbox->buf + 8;
  2349. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2350. if (err)
  2351. return err;
  2352. update_pkey_index(dev, slave, inbox);
  2353. update_gid(dev, inbox, (u8)slave);
  2354. adjust_proxy_tun_qkey(dev, vhcr, context);
  2355. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2356. }
  2357. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2358. struct mlx4_vhcr *vhcr,
  2359. struct mlx4_cmd_mailbox *inbox,
  2360. struct mlx4_cmd_mailbox *outbox,
  2361. struct mlx4_cmd_info *cmd)
  2362. {
  2363. struct mlx4_qp_context *context = inbox->buf + 8;
  2364. adjust_proxy_tun_qkey(dev, vhcr, context);
  2365. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2366. }
  2367. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2368. struct mlx4_vhcr *vhcr,
  2369. struct mlx4_cmd_mailbox *inbox,
  2370. struct mlx4_cmd_mailbox *outbox,
  2371. struct mlx4_cmd_info *cmd)
  2372. {
  2373. int err;
  2374. struct mlx4_qp_context *context = inbox->buf + 8;
  2375. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2376. if (err)
  2377. return err;
  2378. adjust_proxy_tun_qkey(dev, vhcr, context);
  2379. update_gid(dev, inbox, (u8)slave);
  2380. update_pkey_index(dev, slave, inbox);
  2381. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2382. }
  2383. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2384. struct mlx4_vhcr *vhcr,
  2385. struct mlx4_cmd_mailbox *inbox,
  2386. struct mlx4_cmd_mailbox *outbox,
  2387. struct mlx4_cmd_info *cmd)
  2388. {
  2389. int err;
  2390. struct mlx4_qp_context *context = inbox->buf + 8;
  2391. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2392. if (err)
  2393. return err;
  2394. adjust_proxy_tun_qkey(dev, vhcr, context);
  2395. update_gid(dev, inbox, (u8)slave);
  2396. update_pkey_index(dev, slave, inbox);
  2397. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2398. }
  2399. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2400. struct mlx4_vhcr *vhcr,
  2401. struct mlx4_cmd_mailbox *inbox,
  2402. struct mlx4_cmd_mailbox *outbox,
  2403. struct mlx4_cmd_info *cmd)
  2404. {
  2405. int err;
  2406. int qpn = vhcr->in_modifier & 0x7fffff;
  2407. struct res_qp *qp;
  2408. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2409. if (err)
  2410. return err;
  2411. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2412. if (err)
  2413. goto ex_abort;
  2414. atomic_dec(&qp->mtt->ref_count);
  2415. atomic_dec(&qp->rcq->ref_count);
  2416. atomic_dec(&qp->scq->ref_count);
  2417. if (qp->srq)
  2418. atomic_dec(&qp->srq->ref_count);
  2419. res_end_move(dev, slave, RES_QP, qpn);
  2420. return 0;
  2421. ex_abort:
  2422. res_abort_move(dev, slave, RES_QP, qpn);
  2423. return err;
  2424. }
  2425. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2426. struct res_qp *rqp, u8 *gid)
  2427. {
  2428. struct res_gid *res;
  2429. list_for_each_entry(res, &rqp->mcg_list, list) {
  2430. if (!memcmp(res->gid, gid, 16))
  2431. return res;
  2432. }
  2433. return NULL;
  2434. }
  2435. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2436. u8 *gid, enum mlx4_protocol prot,
  2437. enum mlx4_steer_type steer)
  2438. {
  2439. struct res_gid *res;
  2440. int err;
  2441. res = kzalloc(sizeof *res, GFP_KERNEL);
  2442. if (!res)
  2443. return -ENOMEM;
  2444. spin_lock_irq(&rqp->mcg_spl);
  2445. if (find_gid(dev, slave, rqp, gid)) {
  2446. kfree(res);
  2447. err = -EEXIST;
  2448. } else {
  2449. memcpy(res->gid, gid, 16);
  2450. res->prot = prot;
  2451. res->steer = steer;
  2452. list_add_tail(&res->list, &rqp->mcg_list);
  2453. err = 0;
  2454. }
  2455. spin_unlock_irq(&rqp->mcg_spl);
  2456. return err;
  2457. }
  2458. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2459. u8 *gid, enum mlx4_protocol prot,
  2460. enum mlx4_steer_type steer)
  2461. {
  2462. struct res_gid *res;
  2463. int err;
  2464. spin_lock_irq(&rqp->mcg_spl);
  2465. res = find_gid(dev, slave, rqp, gid);
  2466. if (!res || res->prot != prot || res->steer != steer)
  2467. err = -EINVAL;
  2468. else {
  2469. list_del(&res->list);
  2470. kfree(res);
  2471. err = 0;
  2472. }
  2473. spin_unlock_irq(&rqp->mcg_spl);
  2474. return err;
  2475. }
  2476. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2477. struct mlx4_vhcr *vhcr,
  2478. struct mlx4_cmd_mailbox *inbox,
  2479. struct mlx4_cmd_mailbox *outbox,
  2480. struct mlx4_cmd_info *cmd)
  2481. {
  2482. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2483. u8 *gid = inbox->buf;
  2484. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  2485. int err;
  2486. int qpn;
  2487. struct res_qp *rqp;
  2488. int attach = vhcr->op_modifier;
  2489. int block_loopback = vhcr->in_modifier >> 31;
  2490. u8 steer_type_mask = 2;
  2491. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  2492. qpn = vhcr->in_modifier & 0xffffff;
  2493. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2494. if (err)
  2495. return err;
  2496. qp.qpn = qpn;
  2497. if (attach) {
  2498. err = add_mcg_res(dev, slave, rqp, gid, prot, type);
  2499. if (err)
  2500. goto ex_put;
  2501. err = mlx4_qp_attach_common(dev, &qp, gid,
  2502. block_loopback, prot, type);
  2503. if (err)
  2504. goto ex_rem;
  2505. } else {
  2506. err = rem_mcg_res(dev, slave, rqp, gid, prot, type);
  2507. if (err)
  2508. goto ex_put;
  2509. err = mlx4_qp_detach_common(dev, &qp, gid, prot, type);
  2510. }
  2511. put_res(dev, slave, qpn, RES_QP);
  2512. return 0;
  2513. ex_rem:
  2514. /* ignore error return below, already in error */
  2515. (void) rem_mcg_res(dev, slave, rqp, gid, prot, type);
  2516. ex_put:
  2517. put_res(dev, slave, qpn, RES_QP);
  2518. return err;
  2519. }
  2520. /*
  2521. * MAC validation for Flow Steering rules.
  2522. * VF can attach rules only with a mac address which is assigned to it.
  2523. */
  2524. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  2525. struct list_head *rlist)
  2526. {
  2527. struct mac_res *res, *tmp;
  2528. __be64 be_mac;
  2529. /* make sure it isn't multicast or broadcast mac*/
  2530. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  2531. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  2532. list_for_each_entry_safe(res, tmp, rlist, list) {
  2533. be_mac = cpu_to_be64(res->mac << 16);
  2534. if (!memcmp(&be_mac, eth_header->eth.dst_mac, ETH_ALEN))
  2535. return 0;
  2536. }
  2537. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  2538. eth_header->eth.dst_mac, slave);
  2539. return -EINVAL;
  2540. }
  2541. return 0;
  2542. }
  2543. /*
  2544. * In case of missing eth header, append eth header with a MAC address
  2545. * assigned to the VF.
  2546. */
  2547. static int add_eth_header(struct mlx4_dev *dev, int slave,
  2548. struct mlx4_cmd_mailbox *inbox,
  2549. struct list_head *rlist, int header_id)
  2550. {
  2551. struct mac_res *res, *tmp;
  2552. u8 port;
  2553. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2554. struct mlx4_net_trans_rule_hw_eth *eth_header;
  2555. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  2556. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  2557. __be64 be_mac = 0;
  2558. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  2559. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2560. port = ctrl->port;
  2561. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  2562. /* Clear a space in the inbox for eth header */
  2563. switch (header_id) {
  2564. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2565. ip_header =
  2566. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  2567. memmove(ip_header, eth_header,
  2568. sizeof(*ip_header) + sizeof(*l4_header));
  2569. break;
  2570. case MLX4_NET_TRANS_RULE_ID_TCP:
  2571. case MLX4_NET_TRANS_RULE_ID_UDP:
  2572. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  2573. (eth_header + 1);
  2574. memmove(l4_header, eth_header, sizeof(*l4_header));
  2575. break;
  2576. default:
  2577. return -EINVAL;
  2578. }
  2579. list_for_each_entry_safe(res, tmp, rlist, list) {
  2580. if (port == res->port) {
  2581. be_mac = cpu_to_be64(res->mac << 16);
  2582. break;
  2583. }
  2584. }
  2585. if (!be_mac) {
  2586. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  2587. port);
  2588. return -EINVAL;
  2589. }
  2590. memset(eth_header, 0, sizeof(*eth_header));
  2591. eth_header->size = sizeof(*eth_header) >> 2;
  2592. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  2593. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  2594. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  2595. return 0;
  2596. }
  2597. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2598. struct mlx4_vhcr *vhcr,
  2599. struct mlx4_cmd_mailbox *inbox,
  2600. struct mlx4_cmd_mailbox *outbox,
  2601. struct mlx4_cmd_info *cmd)
  2602. {
  2603. struct mlx4_priv *priv = mlx4_priv(dev);
  2604. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2605. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  2606. int err;
  2607. int qpn;
  2608. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2609. struct _rule_hw *rule_header;
  2610. int header_id;
  2611. if (dev->caps.steering_mode !=
  2612. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2613. return -EOPNOTSUPP;
  2614. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2615. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  2616. err = get_res(dev, slave, qpn, RES_QP, NULL);
  2617. if (err) {
  2618. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  2619. return err;
  2620. }
  2621. rule_header = (struct _rule_hw *)(ctrl + 1);
  2622. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  2623. switch (header_id) {
  2624. case MLX4_NET_TRANS_RULE_ID_ETH:
  2625. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  2626. err = -EINVAL;
  2627. goto err_put;
  2628. }
  2629. break;
  2630. case MLX4_NET_TRANS_RULE_ID_IB:
  2631. break;
  2632. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2633. case MLX4_NET_TRANS_RULE_ID_TCP:
  2634. case MLX4_NET_TRANS_RULE_ID_UDP:
  2635. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  2636. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  2637. err = -EINVAL;
  2638. goto err_put;
  2639. }
  2640. vhcr->in_modifier +=
  2641. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  2642. break;
  2643. default:
  2644. pr_err("Corrupted mailbox.\n");
  2645. err = -EINVAL;
  2646. goto err_put;
  2647. }
  2648. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  2649. vhcr->in_modifier, 0,
  2650. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  2651. MLX4_CMD_NATIVE);
  2652. if (err)
  2653. goto err_put;
  2654. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, 0);
  2655. if (err) {
  2656. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  2657. /* detach rule*/
  2658. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  2659. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2660. MLX4_CMD_NATIVE);
  2661. }
  2662. err_put:
  2663. put_res(dev, slave, qpn, RES_QP);
  2664. return err;
  2665. }
  2666. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  2667. struct mlx4_vhcr *vhcr,
  2668. struct mlx4_cmd_mailbox *inbox,
  2669. struct mlx4_cmd_mailbox *outbox,
  2670. struct mlx4_cmd_info *cmd)
  2671. {
  2672. int err;
  2673. if (dev->caps.steering_mode !=
  2674. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2675. return -EOPNOTSUPP;
  2676. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  2677. if (err) {
  2678. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  2679. return err;
  2680. }
  2681. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  2682. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2683. MLX4_CMD_NATIVE);
  2684. return err;
  2685. }
  2686. enum {
  2687. BUSY_MAX_RETRIES = 10
  2688. };
  2689. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  2690. struct mlx4_vhcr *vhcr,
  2691. struct mlx4_cmd_mailbox *inbox,
  2692. struct mlx4_cmd_mailbox *outbox,
  2693. struct mlx4_cmd_info *cmd)
  2694. {
  2695. int err;
  2696. int index = vhcr->in_modifier & 0xffff;
  2697. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  2698. if (err)
  2699. return err;
  2700. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2701. put_res(dev, slave, index, RES_COUNTER);
  2702. return err;
  2703. }
  2704. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  2705. {
  2706. struct res_gid *rgid;
  2707. struct res_gid *tmp;
  2708. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2709. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  2710. qp.qpn = rqp->local_qpn;
  2711. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid, rgid->prot,
  2712. rgid->steer);
  2713. list_del(&rgid->list);
  2714. kfree(rgid);
  2715. }
  2716. }
  2717. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  2718. enum mlx4_resource type, int print)
  2719. {
  2720. struct mlx4_priv *priv = mlx4_priv(dev);
  2721. struct mlx4_resource_tracker *tracker =
  2722. &priv->mfunc.master.res_tracker;
  2723. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  2724. struct res_common *r;
  2725. struct res_common *tmp;
  2726. int busy;
  2727. busy = 0;
  2728. spin_lock_irq(mlx4_tlock(dev));
  2729. list_for_each_entry_safe(r, tmp, rlist, list) {
  2730. if (r->owner == slave) {
  2731. if (!r->removing) {
  2732. if (r->state == RES_ANY_BUSY) {
  2733. if (print)
  2734. mlx4_dbg(dev,
  2735. "%s id 0x%llx is busy\n",
  2736. ResourceType(type),
  2737. r->res_id);
  2738. ++busy;
  2739. } else {
  2740. r->from_state = r->state;
  2741. r->state = RES_ANY_BUSY;
  2742. r->removing = 1;
  2743. }
  2744. }
  2745. }
  2746. }
  2747. spin_unlock_irq(mlx4_tlock(dev));
  2748. return busy;
  2749. }
  2750. static int move_all_busy(struct mlx4_dev *dev, int slave,
  2751. enum mlx4_resource type)
  2752. {
  2753. unsigned long begin;
  2754. int busy;
  2755. begin = jiffies;
  2756. do {
  2757. busy = _move_all_busy(dev, slave, type, 0);
  2758. if (time_after(jiffies, begin + 5 * HZ))
  2759. break;
  2760. if (busy)
  2761. cond_resched();
  2762. } while (busy);
  2763. if (busy)
  2764. busy = _move_all_busy(dev, slave, type, 1);
  2765. return busy;
  2766. }
  2767. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  2768. {
  2769. struct mlx4_priv *priv = mlx4_priv(dev);
  2770. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2771. struct list_head *qp_list =
  2772. &tracker->slave_list[slave].res_list[RES_QP];
  2773. struct res_qp *qp;
  2774. struct res_qp *tmp;
  2775. int state;
  2776. u64 in_param;
  2777. int qpn;
  2778. int err;
  2779. err = move_all_busy(dev, slave, RES_QP);
  2780. if (err)
  2781. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  2782. "for slave %d\n", slave);
  2783. spin_lock_irq(mlx4_tlock(dev));
  2784. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  2785. spin_unlock_irq(mlx4_tlock(dev));
  2786. if (qp->com.owner == slave) {
  2787. qpn = qp->com.res_id;
  2788. detach_qp(dev, slave, qp);
  2789. state = qp->com.from_state;
  2790. while (state != 0) {
  2791. switch (state) {
  2792. case RES_QP_RESERVED:
  2793. spin_lock_irq(mlx4_tlock(dev));
  2794. rb_erase(&qp->com.node,
  2795. &tracker->res_tree[RES_QP]);
  2796. list_del(&qp->com.list);
  2797. spin_unlock_irq(mlx4_tlock(dev));
  2798. kfree(qp);
  2799. state = 0;
  2800. break;
  2801. case RES_QP_MAPPED:
  2802. if (!valid_reserved(dev, slave, qpn))
  2803. __mlx4_qp_free_icm(dev, qpn);
  2804. state = RES_QP_RESERVED;
  2805. break;
  2806. case RES_QP_HW:
  2807. in_param = slave;
  2808. err = mlx4_cmd(dev, in_param,
  2809. qp->local_qpn, 2,
  2810. MLX4_CMD_2RST_QP,
  2811. MLX4_CMD_TIME_CLASS_A,
  2812. MLX4_CMD_NATIVE);
  2813. if (err)
  2814. mlx4_dbg(dev, "rem_slave_qps: failed"
  2815. " to move slave %d qpn %d to"
  2816. " reset\n", slave,
  2817. qp->local_qpn);
  2818. atomic_dec(&qp->rcq->ref_count);
  2819. atomic_dec(&qp->scq->ref_count);
  2820. atomic_dec(&qp->mtt->ref_count);
  2821. if (qp->srq)
  2822. atomic_dec(&qp->srq->ref_count);
  2823. state = RES_QP_MAPPED;
  2824. break;
  2825. default:
  2826. state = 0;
  2827. }
  2828. }
  2829. }
  2830. spin_lock_irq(mlx4_tlock(dev));
  2831. }
  2832. spin_unlock_irq(mlx4_tlock(dev));
  2833. }
  2834. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  2835. {
  2836. struct mlx4_priv *priv = mlx4_priv(dev);
  2837. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2838. struct list_head *srq_list =
  2839. &tracker->slave_list[slave].res_list[RES_SRQ];
  2840. struct res_srq *srq;
  2841. struct res_srq *tmp;
  2842. int state;
  2843. u64 in_param;
  2844. LIST_HEAD(tlist);
  2845. int srqn;
  2846. int err;
  2847. err = move_all_busy(dev, slave, RES_SRQ);
  2848. if (err)
  2849. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  2850. "busy for slave %d\n", slave);
  2851. spin_lock_irq(mlx4_tlock(dev));
  2852. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  2853. spin_unlock_irq(mlx4_tlock(dev));
  2854. if (srq->com.owner == slave) {
  2855. srqn = srq->com.res_id;
  2856. state = srq->com.from_state;
  2857. while (state != 0) {
  2858. switch (state) {
  2859. case RES_SRQ_ALLOCATED:
  2860. __mlx4_srq_free_icm(dev, srqn);
  2861. spin_lock_irq(mlx4_tlock(dev));
  2862. rb_erase(&srq->com.node,
  2863. &tracker->res_tree[RES_SRQ]);
  2864. list_del(&srq->com.list);
  2865. spin_unlock_irq(mlx4_tlock(dev));
  2866. kfree(srq);
  2867. state = 0;
  2868. break;
  2869. case RES_SRQ_HW:
  2870. in_param = slave;
  2871. err = mlx4_cmd(dev, in_param, srqn, 1,
  2872. MLX4_CMD_HW2SW_SRQ,
  2873. MLX4_CMD_TIME_CLASS_A,
  2874. MLX4_CMD_NATIVE);
  2875. if (err)
  2876. mlx4_dbg(dev, "rem_slave_srqs: failed"
  2877. " to move slave %d srq %d to"
  2878. " SW ownership\n",
  2879. slave, srqn);
  2880. atomic_dec(&srq->mtt->ref_count);
  2881. if (srq->cq)
  2882. atomic_dec(&srq->cq->ref_count);
  2883. state = RES_SRQ_ALLOCATED;
  2884. break;
  2885. default:
  2886. state = 0;
  2887. }
  2888. }
  2889. }
  2890. spin_lock_irq(mlx4_tlock(dev));
  2891. }
  2892. spin_unlock_irq(mlx4_tlock(dev));
  2893. }
  2894. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  2895. {
  2896. struct mlx4_priv *priv = mlx4_priv(dev);
  2897. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2898. struct list_head *cq_list =
  2899. &tracker->slave_list[slave].res_list[RES_CQ];
  2900. struct res_cq *cq;
  2901. struct res_cq *tmp;
  2902. int state;
  2903. u64 in_param;
  2904. LIST_HEAD(tlist);
  2905. int cqn;
  2906. int err;
  2907. err = move_all_busy(dev, slave, RES_CQ);
  2908. if (err)
  2909. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  2910. "busy for slave %d\n", slave);
  2911. spin_lock_irq(mlx4_tlock(dev));
  2912. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  2913. spin_unlock_irq(mlx4_tlock(dev));
  2914. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  2915. cqn = cq->com.res_id;
  2916. state = cq->com.from_state;
  2917. while (state != 0) {
  2918. switch (state) {
  2919. case RES_CQ_ALLOCATED:
  2920. __mlx4_cq_free_icm(dev, cqn);
  2921. spin_lock_irq(mlx4_tlock(dev));
  2922. rb_erase(&cq->com.node,
  2923. &tracker->res_tree[RES_CQ]);
  2924. list_del(&cq->com.list);
  2925. spin_unlock_irq(mlx4_tlock(dev));
  2926. kfree(cq);
  2927. state = 0;
  2928. break;
  2929. case RES_CQ_HW:
  2930. in_param = slave;
  2931. err = mlx4_cmd(dev, in_param, cqn, 1,
  2932. MLX4_CMD_HW2SW_CQ,
  2933. MLX4_CMD_TIME_CLASS_A,
  2934. MLX4_CMD_NATIVE);
  2935. if (err)
  2936. mlx4_dbg(dev, "rem_slave_cqs: failed"
  2937. " to move slave %d cq %d to"
  2938. " SW ownership\n",
  2939. slave, cqn);
  2940. atomic_dec(&cq->mtt->ref_count);
  2941. state = RES_CQ_ALLOCATED;
  2942. break;
  2943. default:
  2944. state = 0;
  2945. }
  2946. }
  2947. }
  2948. spin_lock_irq(mlx4_tlock(dev));
  2949. }
  2950. spin_unlock_irq(mlx4_tlock(dev));
  2951. }
  2952. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  2953. {
  2954. struct mlx4_priv *priv = mlx4_priv(dev);
  2955. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2956. struct list_head *mpt_list =
  2957. &tracker->slave_list[slave].res_list[RES_MPT];
  2958. struct res_mpt *mpt;
  2959. struct res_mpt *tmp;
  2960. int state;
  2961. u64 in_param;
  2962. LIST_HEAD(tlist);
  2963. int mptn;
  2964. int err;
  2965. err = move_all_busy(dev, slave, RES_MPT);
  2966. if (err)
  2967. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  2968. "busy for slave %d\n", slave);
  2969. spin_lock_irq(mlx4_tlock(dev));
  2970. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  2971. spin_unlock_irq(mlx4_tlock(dev));
  2972. if (mpt->com.owner == slave) {
  2973. mptn = mpt->com.res_id;
  2974. state = mpt->com.from_state;
  2975. while (state != 0) {
  2976. switch (state) {
  2977. case RES_MPT_RESERVED:
  2978. __mlx4_mpt_release(dev, mpt->key);
  2979. spin_lock_irq(mlx4_tlock(dev));
  2980. rb_erase(&mpt->com.node,
  2981. &tracker->res_tree[RES_MPT]);
  2982. list_del(&mpt->com.list);
  2983. spin_unlock_irq(mlx4_tlock(dev));
  2984. kfree(mpt);
  2985. state = 0;
  2986. break;
  2987. case RES_MPT_MAPPED:
  2988. __mlx4_mpt_free_icm(dev, mpt->key);
  2989. state = RES_MPT_RESERVED;
  2990. break;
  2991. case RES_MPT_HW:
  2992. in_param = slave;
  2993. err = mlx4_cmd(dev, in_param, mptn, 0,
  2994. MLX4_CMD_HW2SW_MPT,
  2995. MLX4_CMD_TIME_CLASS_A,
  2996. MLX4_CMD_NATIVE);
  2997. if (err)
  2998. mlx4_dbg(dev, "rem_slave_mrs: failed"
  2999. " to move slave %d mpt %d to"
  3000. " SW ownership\n",
  3001. slave, mptn);
  3002. if (mpt->mtt)
  3003. atomic_dec(&mpt->mtt->ref_count);
  3004. state = RES_MPT_MAPPED;
  3005. break;
  3006. default:
  3007. state = 0;
  3008. }
  3009. }
  3010. }
  3011. spin_lock_irq(mlx4_tlock(dev));
  3012. }
  3013. spin_unlock_irq(mlx4_tlock(dev));
  3014. }
  3015. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3016. {
  3017. struct mlx4_priv *priv = mlx4_priv(dev);
  3018. struct mlx4_resource_tracker *tracker =
  3019. &priv->mfunc.master.res_tracker;
  3020. struct list_head *mtt_list =
  3021. &tracker->slave_list[slave].res_list[RES_MTT];
  3022. struct res_mtt *mtt;
  3023. struct res_mtt *tmp;
  3024. int state;
  3025. LIST_HEAD(tlist);
  3026. int base;
  3027. int err;
  3028. err = move_all_busy(dev, slave, RES_MTT);
  3029. if (err)
  3030. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3031. "busy for slave %d\n", slave);
  3032. spin_lock_irq(mlx4_tlock(dev));
  3033. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3034. spin_unlock_irq(mlx4_tlock(dev));
  3035. if (mtt->com.owner == slave) {
  3036. base = mtt->com.res_id;
  3037. state = mtt->com.from_state;
  3038. while (state != 0) {
  3039. switch (state) {
  3040. case RES_MTT_ALLOCATED:
  3041. __mlx4_free_mtt_range(dev, base,
  3042. mtt->order);
  3043. spin_lock_irq(mlx4_tlock(dev));
  3044. rb_erase(&mtt->com.node,
  3045. &tracker->res_tree[RES_MTT]);
  3046. list_del(&mtt->com.list);
  3047. spin_unlock_irq(mlx4_tlock(dev));
  3048. kfree(mtt);
  3049. state = 0;
  3050. break;
  3051. default:
  3052. state = 0;
  3053. }
  3054. }
  3055. }
  3056. spin_lock_irq(mlx4_tlock(dev));
  3057. }
  3058. spin_unlock_irq(mlx4_tlock(dev));
  3059. }
  3060. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3061. {
  3062. struct mlx4_priv *priv = mlx4_priv(dev);
  3063. struct mlx4_resource_tracker *tracker =
  3064. &priv->mfunc.master.res_tracker;
  3065. struct list_head *fs_rule_list =
  3066. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3067. struct res_fs_rule *fs_rule;
  3068. struct res_fs_rule *tmp;
  3069. int state;
  3070. u64 base;
  3071. int err;
  3072. err = move_all_busy(dev, slave, RES_FS_RULE);
  3073. if (err)
  3074. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3075. slave);
  3076. spin_lock_irq(mlx4_tlock(dev));
  3077. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3078. spin_unlock_irq(mlx4_tlock(dev));
  3079. if (fs_rule->com.owner == slave) {
  3080. base = fs_rule->com.res_id;
  3081. state = fs_rule->com.from_state;
  3082. while (state != 0) {
  3083. switch (state) {
  3084. case RES_FS_RULE_ALLOCATED:
  3085. /* detach rule */
  3086. err = mlx4_cmd(dev, base, 0, 0,
  3087. MLX4_QP_FLOW_STEERING_DETACH,
  3088. MLX4_CMD_TIME_CLASS_A,
  3089. MLX4_CMD_NATIVE);
  3090. spin_lock_irq(mlx4_tlock(dev));
  3091. rb_erase(&fs_rule->com.node,
  3092. &tracker->res_tree[RES_FS_RULE]);
  3093. list_del(&fs_rule->com.list);
  3094. spin_unlock_irq(mlx4_tlock(dev));
  3095. kfree(fs_rule);
  3096. state = 0;
  3097. break;
  3098. default:
  3099. state = 0;
  3100. }
  3101. }
  3102. }
  3103. spin_lock_irq(mlx4_tlock(dev));
  3104. }
  3105. spin_unlock_irq(mlx4_tlock(dev));
  3106. }
  3107. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3108. {
  3109. struct mlx4_priv *priv = mlx4_priv(dev);
  3110. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3111. struct list_head *eq_list =
  3112. &tracker->slave_list[slave].res_list[RES_EQ];
  3113. struct res_eq *eq;
  3114. struct res_eq *tmp;
  3115. int err;
  3116. int state;
  3117. LIST_HEAD(tlist);
  3118. int eqn;
  3119. struct mlx4_cmd_mailbox *mailbox;
  3120. err = move_all_busy(dev, slave, RES_EQ);
  3121. if (err)
  3122. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3123. "busy for slave %d\n", slave);
  3124. spin_lock_irq(mlx4_tlock(dev));
  3125. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3126. spin_unlock_irq(mlx4_tlock(dev));
  3127. if (eq->com.owner == slave) {
  3128. eqn = eq->com.res_id;
  3129. state = eq->com.from_state;
  3130. while (state != 0) {
  3131. switch (state) {
  3132. case RES_EQ_RESERVED:
  3133. spin_lock_irq(mlx4_tlock(dev));
  3134. rb_erase(&eq->com.node,
  3135. &tracker->res_tree[RES_EQ]);
  3136. list_del(&eq->com.list);
  3137. spin_unlock_irq(mlx4_tlock(dev));
  3138. kfree(eq);
  3139. state = 0;
  3140. break;
  3141. case RES_EQ_HW:
  3142. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3143. if (IS_ERR(mailbox)) {
  3144. cond_resched();
  3145. continue;
  3146. }
  3147. err = mlx4_cmd_box(dev, slave, 0,
  3148. eqn & 0xff, 0,
  3149. MLX4_CMD_HW2SW_EQ,
  3150. MLX4_CMD_TIME_CLASS_A,
  3151. MLX4_CMD_NATIVE);
  3152. if (err)
  3153. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3154. " to move slave %d eqs %d to"
  3155. " SW ownership\n", slave, eqn);
  3156. mlx4_free_cmd_mailbox(dev, mailbox);
  3157. atomic_dec(&eq->mtt->ref_count);
  3158. state = RES_EQ_RESERVED;
  3159. break;
  3160. default:
  3161. state = 0;
  3162. }
  3163. }
  3164. }
  3165. spin_lock_irq(mlx4_tlock(dev));
  3166. }
  3167. spin_unlock_irq(mlx4_tlock(dev));
  3168. }
  3169. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3170. {
  3171. struct mlx4_priv *priv = mlx4_priv(dev);
  3172. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3173. struct list_head *counter_list =
  3174. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3175. struct res_counter *counter;
  3176. struct res_counter *tmp;
  3177. int err;
  3178. int index;
  3179. err = move_all_busy(dev, slave, RES_COUNTER);
  3180. if (err)
  3181. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3182. "busy for slave %d\n", slave);
  3183. spin_lock_irq(mlx4_tlock(dev));
  3184. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3185. if (counter->com.owner == slave) {
  3186. index = counter->com.res_id;
  3187. rb_erase(&counter->com.node,
  3188. &tracker->res_tree[RES_COUNTER]);
  3189. list_del(&counter->com.list);
  3190. kfree(counter);
  3191. __mlx4_counter_free(dev, index);
  3192. }
  3193. }
  3194. spin_unlock_irq(mlx4_tlock(dev));
  3195. }
  3196. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3197. {
  3198. struct mlx4_priv *priv = mlx4_priv(dev);
  3199. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3200. struct list_head *xrcdn_list =
  3201. &tracker->slave_list[slave].res_list[RES_XRCD];
  3202. struct res_xrcdn *xrcd;
  3203. struct res_xrcdn *tmp;
  3204. int err;
  3205. int xrcdn;
  3206. err = move_all_busy(dev, slave, RES_XRCD);
  3207. if (err)
  3208. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3209. "busy for slave %d\n", slave);
  3210. spin_lock_irq(mlx4_tlock(dev));
  3211. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3212. if (xrcd->com.owner == slave) {
  3213. xrcdn = xrcd->com.res_id;
  3214. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3215. list_del(&xrcd->com.list);
  3216. kfree(xrcd);
  3217. __mlx4_xrcd_free(dev, xrcdn);
  3218. }
  3219. }
  3220. spin_unlock_irq(mlx4_tlock(dev));
  3221. }
  3222. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3223. {
  3224. struct mlx4_priv *priv = mlx4_priv(dev);
  3225. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3226. /*VLAN*/
  3227. rem_slave_macs(dev, slave);
  3228. rem_slave_qps(dev, slave);
  3229. rem_slave_srqs(dev, slave);
  3230. rem_slave_cqs(dev, slave);
  3231. rem_slave_mrs(dev, slave);
  3232. rem_slave_eqs(dev, slave);
  3233. rem_slave_mtts(dev, slave);
  3234. rem_slave_counters(dev, slave);
  3235. rem_slave_xrcdns(dev, slave);
  3236. rem_slave_fs_rule(dev, slave);
  3237. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3238. }